iommu2.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * omap iommu: omap2/3 architecture specific functions
  3. *
  4. * Copyright (C) 2008-2009 Nokia Corporation
  5. *
  6. * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>,
  7. * Paul Mundt and Toshihiro Kobayashi
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/err.h>
  14. #include <linux/device.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/module.h>
  17. #include <linux/stringify.h>
  18. #include <mach/iommu.h>
  19. /*
  20. * omap2 architecture specific register bit definitions
  21. */
  22. #define IOMMU_ARCH_VERSION 0x00000011
  23. /* SYSCONF */
  24. #define MMU_SYS_IDLE_SHIFT 3
  25. #define MMU_SYS_IDLE_FORCE (0 << MMU_SYS_IDLE_SHIFT)
  26. #define MMU_SYS_IDLE_NONE (1 << MMU_SYS_IDLE_SHIFT)
  27. #define MMU_SYS_IDLE_SMART (2 << MMU_SYS_IDLE_SHIFT)
  28. #define MMU_SYS_IDLE_MASK (3 << MMU_SYS_IDLE_SHIFT)
  29. #define MMU_SYS_SOFTRESET (1 << 1)
  30. #define MMU_SYS_AUTOIDLE 1
  31. /* SYSSTATUS */
  32. #define MMU_SYS_RESETDONE 1
  33. /* IRQSTATUS & IRQENABLE */
  34. #define MMU_IRQ_MULTIHITFAULT (1 << 4)
  35. #define MMU_IRQ_TABLEWALKFAULT (1 << 3)
  36. #define MMU_IRQ_EMUMISS (1 << 2)
  37. #define MMU_IRQ_TRANSLATIONFAULT (1 << 1)
  38. #define MMU_IRQ_TLBMISS (1 << 0)
  39. #define MMU_IRQ_MASK \
  40. (MMU_IRQ_MULTIHITFAULT | MMU_IRQ_TABLEWALKFAULT | MMU_IRQ_EMUMISS | \
  41. MMU_IRQ_TRANSLATIONFAULT)
  42. /* MMU_CNTL */
  43. #define MMU_CNTL_SHIFT 1
  44. #define MMU_CNTL_MASK (7 << MMU_CNTL_SHIFT)
  45. #define MMU_CNTL_EML_TLB (1 << 3)
  46. #define MMU_CNTL_TWL_EN (1 << 2)
  47. #define MMU_CNTL_MMU_EN (1 << 1)
  48. #define get_cam_va_mask(pgsz) \
  49. (((pgsz) == MMU_CAM_PGSZ_16M) ? 0xff000000 : \
  50. ((pgsz) == MMU_CAM_PGSZ_1M) ? 0xfff00000 : \
  51. ((pgsz) == MMU_CAM_PGSZ_64K) ? 0xffff0000 : \
  52. ((pgsz) == MMU_CAM_PGSZ_4K) ? 0xfffff000 : 0)
  53. static int omap2_iommu_enable(struct iommu *obj)
  54. {
  55. u32 l, pa;
  56. unsigned long timeout;
  57. if (!obj->iopgd || !IS_ALIGNED((u32)obj->iopgd, SZ_16K))
  58. return -EINVAL;
  59. pa = virt_to_phys(obj->iopgd);
  60. if (!IS_ALIGNED(pa, SZ_16K))
  61. return -EINVAL;
  62. iommu_write_reg(obj, MMU_SYS_SOFTRESET, MMU_SYSCONFIG);
  63. timeout = jiffies + msecs_to_jiffies(20);
  64. do {
  65. l = iommu_read_reg(obj, MMU_SYSSTATUS);
  66. if (l & MMU_SYS_RESETDONE)
  67. break;
  68. } while (time_after(jiffies, timeout));
  69. if (!(l & MMU_SYS_RESETDONE)) {
  70. dev_err(obj->dev, "can't take mmu out of reset\n");
  71. return -ENODEV;
  72. }
  73. l = iommu_read_reg(obj, MMU_REVISION);
  74. dev_info(obj->dev, "%s: version %d.%d\n", obj->name,
  75. (l >> 4) & 0xf, l & 0xf);
  76. l = iommu_read_reg(obj, MMU_SYSCONFIG);
  77. l &= ~MMU_SYS_IDLE_MASK;
  78. l |= (MMU_SYS_IDLE_SMART | MMU_SYS_AUTOIDLE);
  79. iommu_write_reg(obj, l, MMU_SYSCONFIG);
  80. iommu_write_reg(obj, MMU_IRQ_MASK, MMU_IRQENABLE);
  81. iommu_write_reg(obj, pa, MMU_TTB);
  82. l = iommu_read_reg(obj, MMU_CNTL);
  83. l &= ~MMU_CNTL_MASK;
  84. l |= (MMU_CNTL_MMU_EN | MMU_CNTL_TWL_EN);
  85. iommu_write_reg(obj, l, MMU_CNTL);
  86. return 0;
  87. }
  88. static void omap2_iommu_disable(struct iommu *obj)
  89. {
  90. u32 l = iommu_read_reg(obj, MMU_CNTL);
  91. l &= ~MMU_CNTL_MASK;
  92. iommu_write_reg(obj, l, MMU_CNTL);
  93. iommu_write_reg(obj, MMU_SYS_IDLE_FORCE, MMU_SYSCONFIG);
  94. dev_dbg(obj->dev, "%s is shutting down\n", obj->name);
  95. }
  96. static u32 omap2_iommu_fault_isr(struct iommu *obj, u32 *ra)
  97. {
  98. int i;
  99. u32 stat, da;
  100. const char *err_msg[] = {
  101. "tlb miss",
  102. "translation fault",
  103. "emulation miss",
  104. "table walk fault",
  105. "multi hit fault",
  106. };
  107. stat = iommu_read_reg(obj, MMU_IRQSTATUS);
  108. stat &= MMU_IRQ_MASK;
  109. if (!stat)
  110. return 0;
  111. da = iommu_read_reg(obj, MMU_FAULT_AD);
  112. *ra = da;
  113. dev_err(obj->dev, "%s:\tda:%08x ", __func__, da);
  114. for (i = 0; i < ARRAY_SIZE(err_msg); i++) {
  115. if (stat & (1 << i))
  116. printk("%s ", err_msg[i]);
  117. }
  118. printk("\n");
  119. iommu_write_reg(obj, stat, MMU_IRQSTATUS);
  120. return stat;
  121. }
  122. static void omap2_tlb_read_cr(struct iommu *obj, struct cr_regs *cr)
  123. {
  124. cr->cam = iommu_read_reg(obj, MMU_READ_CAM);
  125. cr->ram = iommu_read_reg(obj, MMU_READ_RAM);
  126. }
  127. static void omap2_tlb_load_cr(struct iommu *obj, struct cr_regs *cr)
  128. {
  129. iommu_write_reg(obj, cr->cam | MMU_CAM_V, MMU_CAM);
  130. iommu_write_reg(obj, cr->ram, MMU_RAM);
  131. }
  132. static u32 omap2_cr_to_virt(struct cr_regs *cr)
  133. {
  134. u32 page_size = cr->cam & MMU_CAM_PGSZ_MASK;
  135. u32 mask = get_cam_va_mask(cr->cam & page_size);
  136. return cr->cam & mask;
  137. }
  138. static struct cr_regs *omap2_alloc_cr(struct iommu *obj, struct iotlb_entry *e)
  139. {
  140. struct cr_regs *cr;
  141. if (e->da & ~(get_cam_va_mask(e->pgsz))) {
  142. dev_err(obj->dev, "%s:\twrong alignment: %08x\n", __func__,
  143. e->da);
  144. return ERR_PTR(-EINVAL);
  145. }
  146. cr = kmalloc(sizeof(*cr), GFP_KERNEL);
  147. if (!cr)
  148. return ERR_PTR(-ENOMEM);
  149. cr->cam = (e->da & MMU_CAM_VATAG_MASK) | e->prsvd | e->pgsz;
  150. cr->ram = e->pa | e->endian | e->elsz | e->mixed;
  151. return cr;
  152. }
  153. static inline int omap2_cr_valid(struct cr_regs *cr)
  154. {
  155. return cr->cam & MMU_CAM_V;
  156. }
  157. static u32 omap2_get_pte_attr(struct iotlb_entry *e)
  158. {
  159. u32 attr;
  160. attr = e->mixed << 5;
  161. attr |= e->endian;
  162. attr |= e->elsz >> 3;
  163. attr <<= ((e->pgsz & MMU_CAM_PGSZ_4K) ? 0 : 6);
  164. return attr;
  165. }
  166. static ssize_t omap2_dump_cr(struct iommu *obj, struct cr_regs *cr, char *buf)
  167. {
  168. char *p = buf;
  169. /* FIXME: Need more detail analysis of cam/ram */
  170. p += sprintf(p, "%08x %08x\n", cr->cam, cr->ram);
  171. return p - buf;
  172. }
  173. #define pr_reg(name) \
  174. p += sprintf(p, "%20s: %08x\n", \
  175. __stringify(name), iommu_read_reg(obj, MMU_##name));
  176. static ssize_t omap2_iommu_dump_ctx(struct iommu *obj, char *buf)
  177. {
  178. char *p = buf;
  179. pr_reg(REVISION);
  180. pr_reg(SYSCONFIG);
  181. pr_reg(SYSSTATUS);
  182. pr_reg(IRQSTATUS);
  183. pr_reg(IRQENABLE);
  184. pr_reg(WALKING_ST);
  185. pr_reg(CNTL);
  186. pr_reg(FAULT_AD);
  187. pr_reg(TTB);
  188. pr_reg(LOCK);
  189. pr_reg(LD_TLB);
  190. pr_reg(CAM);
  191. pr_reg(RAM);
  192. pr_reg(GFLUSH);
  193. pr_reg(FLUSH_ENTRY);
  194. pr_reg(READ_CAM);
  195. pr_reg(READ_RAM);
  196. pr_reg(EMU_FAULT_AD);
  197. return p - buf;
  198. }
  199. static void omap2_iommu_save_ctx(struct iommu *obj)
  200. {
  201. int i;
  202. u32 *p = obj->ctx;
  203. for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) {
  204. p[i] = iommu_read_reg(obj, i * sizeof(u32));
  205. dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i, p[i]);
  206. }
  207. BUG_ON(p[0] != IOMMU_ARCH_VERSION);
  208. }
  209. static void omap2_iommu_restore_ctx(struct iommu *obj)
  210. {
  211. int i;
  212. u32 *p = obj->ctx;
  213. for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) {
  214. iommu_write_reg(obj, p[i], i * sizeof(u32));
  215. dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i, p[i]);
  216. }
  217. BUG_ON(p[0] != IOMMU_ARCH_VERSION);
  218. }
  219. static void omap2_cr_to_e(struct cr_regs *cr, struct iotlb_entry *e)
  220. {
  221. e->da = cr->cam & MMU_CAM_VATAG_MASK;
  222. e->pa = cr->ram & MMU_RAM_PADDR_MASK;
  223. e->valid = cr->cam & MMU_CAM_V;
  224. e->pgsz = cr->cam & MMU_CAM_PGSZ_MASK;
  225. e->endian = cr->ram & MMU_RAM_ENDIAN_MASK;
  226. e->elsz = cr->ram & MMU_RAM_ELSZ_MASK;
  227. e->mixed = cr->ram & MMU_RAM_MIXED;
  228. }
  229. static const struct iommu_functions omap2_iommu_ops = {
  230. .version = IOMMU_ARCH_VERSION,
  231. .enable = omap2_iommu_enable,
  232. .disable = omap2_iommu_disable,
  233. .fault_isr = omap2_iommu_fault_isr,
  234. .tlb_read_cr = omap2_tlb_read_cr,
  235. .tlb_load_cr = omap2_tlb_load_cr,
  236. .cr_to_e = omap2_cr_to_e,
  237. .cr_to_virt = omap2_cr_to_virt,
  238. .alloc_cr = omap2_alloc_cr,
  239. .cr_valid = omap2_cr_valid,
  240. .dump_cr = omap2_dump_cr,
  241. .get_pte_attr = omap2_get_pte_attr,
  242. .save_ctx = omap2_iommu_save_ctx,
  243. .restore_ctx = omap2_iommu_restore_ctx,
  244. .dump_ctx = omap2_iommu_dump_ctx,
  245. };
  246. static int __init omap2_iommu_init(void)
  247. {
  248. return install_iommu_arch(&omap2_iommu_ops);
  249. }
  250. module_init(omap2_iommu_init);
  251. static void __exit omap2_iommu_exit(void)
  252. {
  253. uninstall_iommu_arch(&omap2_iommu_ops);
  254. }
  255. module_exit(omap2_iommu_exit);
  256. MODULE_AUTHOR("Hiroshi DOYU, Paul Mundt and Toshihiro Kobayashi");
  257. MODULE_DESCRIPTION("omap iommu: omap2/3 architecture specific functions");
  258. MODULE_LICENSE("GPL v2");