clock34xx.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036
  1. /*
  2. * OMAP3-specific clock framework functions
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * Testing and integration fixes by Jouni Högander
  9. *
  10. * Parts of this code are based on code written by
  11. * Richard Woodruff, Tony Lindgren, Tuukka Tikkanen, Karthik Dasu
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #undef DEBUG
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/device.h>
  21. #include <linux/list.h>
  22. #include <linux/errno.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/io.h>
  26. #include <linux/limits.h>
  27. #include <linux/bitops.h>
  28. #include <mach/clock.h>
  29. #include <mach/sram.h>
  30. #include <asm/div64.h>
  31. #include <asm/clkdev.h>
  32. #include <mach/sdrc.h>
  33. #include "clock.h"
  34. #include "prm.h"
  35. #include "prm-regbits-34xx.h"
  36. #include "cm.h"
  37. #include "cm-regbits-34xx.h"
  38. static const struct clkops clkops_noncore_dpll_ops;
  39. #include "clock34xx.h"
  40. struct omap_clk {
  41. u32 cpu;
  42. struct clk_lookup lk;
  43. };
  44. #define CLK(dev, con, ck, cp) \
  45. { \
  46. .cpu = cp, \
  47. .lk = { \
  48. .dev_id = dev, \
  49. .con_id = con, \
  50. .clk = ck, \
  51. }, \
  52. }
  53. #define CK_343X (1 << 0)
  54. #define CK_3430ES1 (1 << 1)
  55. #define CK_3430ES2 (1 << 2)
  56. static struct omap_clk omap34xx_clks[] = {
  57. CLK(NULL, "omap_32k_fck", &omap_32k_fck, CK_343X),
  58. CLK(NULL, "virt_12m_ck", &virt_12m_ck, CK_343X),
  59. CLK(NULL, "virt_13m_ck", &virt_13m_ck, CK_343X),
  60. CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck, CK_3430ES2),
  61. CLK(NULL, "virt_19_2m_ck", &virt_19_2m_ck, CK_343X),
  62. CLK(NULL, "virt_26m_ck", &virt_26m_ck, CK_343X),
  63. CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck, CK_343X),
  64. CLK(NULL, "osc_sys_ck", &osc_sys_ck, CK_343X),
  65. CLK(NULL, "sys_ck", &sys_ck, CK_343X),
  66. CLK(NULL, "sys_altclk", &sys_altclk, CK_343X),
  67. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_343X),
  68. CLK(NULL, "sys_clkout1", &sys_clkout1, CK_343X),
  69. CLK(NULL, "dpll1_ck", &dpll1_ck, CK_343X),
  70. CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck, CK_343X),
  71. CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck, CK_343X),
  72. CLK(NULL, "dpll2_ck", &dpll2_ck, CK_343X),
  73. CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck, CK_343X),
  74. CLK(NULL, "dpll3_ck", &dpll3_ck, CK_343X),
  75. CLK(NULL, "core_ck", &core_ck, CK_343X),
  76. CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck, CK_343X),
  77. CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck, CK_343X),
  78. CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck, CK_343X),
  79. CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck, CK_343X),
  80. CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck, CK_343X),
  81. CLK(NULL, "emu_core_alwon_ck", &emu_core_alwon_ck, CK_343X),
  82. CLK(NULL, "dpll4_ck", &dpll4_ck, CK_343X),
  83. CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck, CK_343X),
  84. CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck, CK_343X),
  85. CLK(NULL, "omap_96m_fck", &omap_96m_fck, CK_343X),
  86. CLK(NULL, "cm_96m_fck", &cm_96m_fck, CK_343X),
  87. CLK(NULL, "omap_54m_fck", &omap_54m_fck, CK_343X),
  88. CLK(NULL, "omap_48m_fck", &omap_48m_fck, CK_343X),
  89. CLK(NULL, "omap_12m_fck", &omap_12m_fck, CK_343X),
  90. CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck, CK_343X),
  91. CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck, CK_343X),
  92. CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck, CK_343X),
  93. CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck, CK_343X),
  94. CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck, CK_343X),
  95. CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck, CK_343X),
  96. CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck, CK_343X),
  97. CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck, CK_343X),
  98. CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck, CK_343X),
  99. CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck, CK_343X),
  100. CLK(NULL, "emu_per_alwon_ck", &emu_per_alwon_ck, CK_343X),
  101. CLK(NULL, "dpll5_ck", &dpll5_ck, CK_3430ES2),
  102. CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck, CK_3430ES2),
  103. CLK(NULL, "clkout2_src_ck", &clkout2_src_ck, CK_343X),
  104. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_343X),
  105. CLK(NULL, "corex2_fck", &corex2_fck, CK_343X),
  106. CLK(NULL, "dpll1_fck", &dpll1_fck, CK_343X),
  107. CLK(NULL, "mpu_ck", &mpu_ck, CK_343X),
  108. CLK(NULL, "arm_fck", &arm_fck, CK_343X),
  109. CLK(NULL, "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_343X),
  110. CLK(NULL, "dpll2_fck", &dpll2_fck, CK_343X),
  111. CLK(NULL, "iva2_ck", &iva2_ck, CK_343X),
  112. CLK(NULL, "l3_ick", &l3_ick, CK_343X),
  113. CLK(NULL, "l4_ick", &l4_ick, CK_343X),
  114. CLK(NULL, "rm_ick", &rm_ick, CK_343X),
  115. CLK(NULL, "gfx_l3_ck", &gfx_l3_ck, CK_3430ES1),
  116. CLK(NULL, "gfx_l3_fck", &gfx_l3_fck, CK_3430ES1),
  117. CLK(NULL, "gfx_l3_ick", &gfx_l3_ick, CK_3430ES1),
  118. CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck, CK_3430ES1),
  119. CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck, CK_3430ES1),
  120. CLK(NULL, "sgx_fck", &sgx_fck, CK_3430ES2),
  121. CLK(NULL, "sgx_ick", &sgx_ick, CK_3430ES2),
  122. CLK(NULL, "d2d_26m_fck", &d2d_26m_fck, CK_3430ES1),
  123. CLK(NULL, "modem_fck", &modem_fck, CK_343X),
  124. CLK(NULL, "sad2d_ick", &sad2d_ick, CK_343X),
  125. CLK(NULL, "mad2d_ick", &mad2d_ick, CK_343X),
  126. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_343X),
  127. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_343X),
  128. CLK(NULL, "cpefuse_fck", &cpefuse_fck, CK_3430ES2),
  129. CLK(NULL, "ts_fck", &ts_fck, CK_3430ES2),
  130. CLK(NULL, "usbtll_fck", &usbtll_fck, CK_3430ES2),
  131. CLK(NULL, "core_96m_fck", &core_96m_fck, CK_343X),
  132. CLK("mmci-omap-hs.2", "fck", &mmchs3_fck, CK_3430ES2),
  133. CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_343X),
  134. CLK(NULL, "mspro_fck", &mspro_fck, CK_343X),
  135. CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_343X),
  136. CLK("i2c_omap.3", "fck", &i2c3_fck, CK_343X),
  137. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_343X),
  138. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_343X),
  139. CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_343X),
  140. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_343X),
  141. CLK(NULL, "core_48m_fck", &core_48m_fck, CK_343X),
  142. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_343X),
  143. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_343X),
  144. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_343X),
  145. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_343X),
  146. CLK(NULL, "uart2_fck", &uart2_fck, CK_343X),
  147. CLK(NULL, "uart1_fck", &uart1_fck, CK_343X),
  148. CLK(NULL, "fshostusb_fck", &fshostusb_fck, CK_3430ES1),
  149. CLK(NULL, "core_12m_fck", &core_12m_fck, CK_343X),
  150. CLK("omap_hdq.0", "fck", &hdq_fck, CK_343X),
  151. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck, CK_343X),
  152. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck, CK_343X),
  153. CLK(NULL, "core_l3_ick", &core_l3_ick, CK_343X),
  154. CLK("musb_hdrc", "ick", &hsotgusb_ick, CK_343X),
  155. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_343X),
  156. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_343X),
  157. CLK(NULL, "security_l3_ick", &security_l3_ick, CK_343X),
  158. CLK(NULL, "pka_ick", &pka_ick, CK_343X),
  159. CLK(NULL, "core_l4_ick", &core_l4_ick, CK_343X),
  160. CLK(NULL, "usbtll_ick", &usbtll_ick, CK_3430ES2),
  161. CLK("mmci-omap-hs.2", "ick", &mmchs3_ick, CK_3430ES2),
  162. CLK(NULL, "icr_ick", &icr_ick, CK_343X),
  163. CLK(NULL, "aes2_ick", &aes2_ick, CK_343X),
  164. CLK(NULL, "sha12_ick", &sha12_ick, CK_343X),
  165. CLK(NULL, "des2_ick", &des2_ick, CK_343X),
  166. CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_343X),
  167. CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_343X),
  168. CLK(NULL, "mspro_ick", &mspro_ick, CK_343X),
  169. CLK("omap_hdq.0", "ick", &hdq_ick, CK_343X),
  170. CLK("omap2_mcspi.4", "ick", &mcspi4_ick, CK_343X),
  171. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_343X),
  172. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_343X),
  173. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_343X),
  174. CLK("i2c_omap.3", "ick", &i2c3_ick, CK_343X),
  175. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_343X),
  176. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_343X),
  177. CLK(NULL, "uart2_ick", &uart2_ick, CK_343X),
  178. CLK(NULL, "uart1_ick", &uart1_ick, CK_343X),
  179. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_343X),
  180. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_343X),
  181. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_343X),
  182. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_343X),
  183. CLK(NULL, "fac_ick", &fac_ick, CK_3430ES1),
  184. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_343X),
  185. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_343X),
  186. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_343X),
  187. CLK(NULL, "ssi_ick", &ssi_ick, CK_343X),
  188. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_3430ES1),
  189. CLK(NULL, "security_l4_ick2", &security_l4_ick2, CK_343X),
  190. CLK(NULL, "aes1_ick", &aes1_ick, CK_343X),
  191. CLK("omap_rng", "ick", &rng_ick, CK_343X),
  192. CLK(NULL, "sha11_ick", &sha11_ick, CK_343X),
  193. CLK(NULL, "des1_ick", &des1_ick, CK_343X),
  194. CLK("omapfb", "dss1_fck", &dss1_alwon_fck, CK_343X),
  195. CLK("omapfb", "tv_fck", &dss_tv_fck, CK_343X),
  196. CLK("omapfb", "video_fck", &dss_96m_fck, CK_343X),
  197. CLK("omapfb", "dss2_fck", &dss2_alwon_fck, CK_343X),
  198. CLK("omapfb", "ick", &dss_ick, CK_343X),
  199. CLK(NULL, "cam_mclk", &cam_mclk, CK_343X),
  200. CLK(NULL, "cam_ick", &cam_ick, CK_343X),
  201. CLK(NULL, "csi2_96m_fck", &csi2_96m_fck, CK_343X),
  202. CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck, CK_3430ES2),
  203. CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck, CK_3430ES2),
  204. CLK(NULL, "usbhost_ick", &usbhost_ick, CK_3430ES2),
  205. CLK(NULL, "usim_fck", &usim_fck, CK_3430ES2),
  206. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_343X),
  207. CLK(NULL, "wkup_32k_fck", &wkup_32k_fck, CK_343X),
  208. CLK(NULL, "gpio1_dbck", &gpio1_dbck, CK_343X),
  209. CLK("omap_wdt", "fck", &wdt2_fck, CK_343X),
  210. CLK(NULL, "wkup_l4_ick", &wkup_l4_ick, CK_343X),
  211. CLK(NULL, "usim_ick", &usim_ick, CK_3430ES2),
  212. CLK("omap_wdt", "ick", &wdt2_ick, CK_343X),
  213. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_343X),
  214. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_343X),
  215. CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick, CK_343X),
  216. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_343X),
  217. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_343X),
  218. CLK(NULL, "per_96m_fck", &per_96m_fck, CK_343X),
  219. CLK(NULL, "per_48m_fck", &per_48m_fck, CK_343X),
  220. CLK(NULL, "uart3_fck", &uart3_fck, CK_343X),
  221. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_343X),
  222. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_343X),
  223. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_343X),
  224. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_343X),
  225. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_343X),
  226. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_343X),
  227. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_343X),
  228. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_343X),
  229. CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck, CK_343X),
  230. CLK(NULL, "gpio6_dbck", &gpio6_dbck, CK_343X),
  231. CLK(NULL, "gpio5_dbck", &gpio5_dbck, CK_343X),
  232. CLK(NULL, "gpio4_dbck", &gpio4_dbck, CK_343X),
  233. CLK(NULL, "gpio3_dbck", &gpio3_dbck, CK_343X),
  234. CLK(NULL, "gpio2_dbck", &gpio2_dbck, CK_343X),
  235. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_343X),
  236. CLK(NULL, "per_l4_ick", &per_l4_ick, CK_343X),
  237. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_343X),
  238. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_343X),
  239. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_343X),
  240. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_343X),
  241. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_343X),
  242. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_343X),
  243. CLK(NULL, "uart3_ick", &uart3_ick, CK_343X),
  244. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_343X),
  245. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_343X),
  246. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_343X),
  247. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_343X),
  248. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_343X),
  249. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_343X),
  250. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_343X),
  251. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_343X),
  252. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_343X),
  253. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_343X),
  254. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_343X),
  255. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_343X),
  256. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_343X),
  257. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_343X),
  258. CLK(NULL, "emu_src_ck", &emu_src_ck, CK_343X),
  259. CLK(NULL, "pclk_fck", &pclk_fck, CK_343X),
  260. CLK(NULL, "pclkx2_fck", &pclkx2_fck, CK_343X),
  261. CLK(NULL, "atclk_fck", &atclk_fck, CK_343X),
  262. CLK(NULL, "traceclk_src_fck", &traceclk_src_fck, CK_343X),
  263. CLK(NULL, "traceclk_fck", &traceclk_fck, CK_343X),
  264. CLK(NULL, "sr1_fck", &sr1_fck, CK_343X),
  265. CLK(NULL, "sr2_fck", &sr2_fck, CK_343X),
  266. CLK(NULL, "sr_l4_ick", &sr_l4_ick, CK_343X),
  267. CLK(NULL, "secure_32k_fck", &secure_32k_fck, CK_343X),
  268. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_343X),
  269. CLK(NULL, "wdt1_fck", &wdt1_fck, CK_343X),
  270. };
  271. /* CM_AUTOIDLE_PLL*.AUTO_* bit values */
  272. #define DPLL_AUTOIDLE_DISABLE 0x0
  273. #define DPLL_AUTOIDLE_LOW_POWER_STOP 0x1
  274. #define MAX_DPLL_WAIT_TRIES 1000000
  275. #define MIN_SDRC_DLL_LOCK_FREQ 83000000
  276. #define CYCLES_PER_MHZ 1000000
  277. /* Scale factor for fixed-point arith in omap3_core_dpll_m2_set_rate() */
  278. #define SDRC_MPURATE_SCALE 8
  279. /* 2^SDRC_MPURATE_BASE_SHIFT: MPU MHz that SDRC_MPURATE_LOOPS is defined for */
  280. #define SDRC_MPURATE_BASE_SHIFT 9
  281. /*
  282. * SDRC_MPURATE_LOOPS: Number of MPU loops to execute at
  283. * 2^MPURATE_BASE_SHIFT MHz for SDRC to stabilize
  284. */
  285. #define SDRC_MPURATE_LOOPS 96
  286. /**
  287. * omap3_dpll_recalc - recalculate DPLL rate
  288. * @clk: DPLL struct clk
  289. *
  290. * Recalculate and propagate the DPLL rate.
  291. */
  292. static unsigned long omap3_dpll_recalc(struct clk *clk)
  293. {
  294. return omap2_get_dpll_rate(clk);
  295. }
  296. /* _omap3_dpll_write_clken - write clken_bits arg to a DPLL's enable bits */
  297. static void _omap3_dpll_write_clken(struct clk *clk, u8 clken_bits)
  298. {
  299. const struct dpll_data *dd;
  300. u32 v;
  301. dd = clk->dpll_data;
  302. v = __raw_readl(dd->control_reg);
  303. v &= ~dd->enable_mask;
  304. v |= clken_bits << __ffs(dd->enable_mask);
  305. __raw_writel(v, dd->control_reg);
  306. }
  307. /* _omap3_wait_dpll_status: wait for a DPLL to enter a specific state */
  308. static int _omap3_wait_dpll_status(struct clk *clk, u8 state)
  309. {
  310. const struct dpll_data *dd;
  311. int i = 0;
  312. int ret = -EINVAL;
  313. dd = clk->dpll_data;
  314. state <<= __ffs(dd->idlest_mask);
  315. while (((__raw_readl(dd->idlest_reg) & dd->idlest_mask) != state) &&
  316. i < MAX_DPLL_WAIT_TRIES) {
  317. i++;
  318. udelay(1);
  319. }
  320. if (i == MAX_DPLL_WAIT_TRIES) {
  321. printk(KERN_ERR "clock: %s failed transition to '%s'\n",
  322. clk->name, (state) ? "locked" : "bypassed");
  323. } else {
  324. pr_debug("clock: %s transition to '%s' in %d loops\n",
  325. clk->name, (state) ? "locked" : "bypassed", i);
  326. ret = 0;
  327. }
  328. return ret;
  329. }
  330. /* From 3430 TRM ES2 4.7.6.2 */
  331. static u16 _omap3_dpll_compute_freqsel(struct clk *clk, u8 n)
  332. {
  333. unsigned long fint;
  334. u16 f = 0;
  335. fint = clk->dpll_data->clk_ref->rate / (n + 1);
  336. pr_debug("clock: fint is %lu\n", fint);
  337. if (fint >= 750000 && fint <= 1000000)
  338. f = 0x3;
  339. else if (fint > 1000000 && fint <= 1250000)
  340. f = 0x4;
  341. else if (fint > 1250000 && fint <= 1500000)
  342. f = 0x5;
  343. else if (fint > 1500000 && fint <= 1750000)
  344. f = 0x6;
  345. else if (fint > 1750000 && fint <= 2100000)
  346. f = 0x7;
  347. else if (fint > 7500000 && fint <= 10000000)
  348. f = 0xB;
  349. else if (fint > 10000000 && fint <= 12500000)
  350. f = 0xC;
  351. else if (fint > 12500000 && fint <= 15000000)
  352. f = 0xD;
  353. else if (fint > 15000000 && fint <= 17500000)
  354. f = 0xE;
  355. else if (fint > 17500000 && fint <= 21000000)
  356. f = 0xF;
  357. else
  358. pr_debug("clock: unknown freqsel setting for %d\n", n);
  359. return f;
  360. }
  361. /* Non-CORE DPLL (e.g., DPLLs that do not control SDRC) clock functions */
  362. /*
  363. * _omap3_noncore_dpll_lock - instruct a DPLL to lock and wait for readiness
  364. * @clk: pointer to a DPLL struct clk
  365. *
  366. * Instructs a non-CORE DPLL to lock. Waits for the DPLL to report
  367. * readiness before returning. Will save and restore the DPLL's
  368. * autoidle state across the enable, per the CDP code. If the DPLL
  369. * locked successfully, return 0; if the DPLL did not lock in the time
  370. * allotted, or DPLL3 was passed in, return -EINVAL.
  371. */
  372. static int _omap3_noncore_dpll_lock(struct clk *clk)
  373. {
  374. u8 ai;
  375. int r;
  376. if (clk == &dpll3_ck)
  377. return -EINVAL;
  378. pr_debug("clock: locking DPLL %s\n", clk->name);
  379. ai = omap3_dpll_autoidle_read(clk);
  380. omap3_dpll_deny_idle(clk);
  381. _omap3_dpll_write_clken(clk, DPLL_LOCKED);
  382. r = _omap3_wait_dpll_status(clk, 1);
  383. if (ai)
  384. omap3_dpll_allow_idle(clk);
  385. return r;
  386. }
  387. /*
  388. * _omap3_noncore_dpll_bypass - instruct a DPLL to bypass and wait for readiness
  389. * @clk: pointer to a DPLL struct clk
  390. *
  391. * Instructs a non-CORE DPLL to enter low-power bypass mode. In
  392. * bypass mode, the DPLL's rate is set equal to its parent clock's
  393. * rate. Waits for the DPLL to report readiness before returning.
  394. * Will save and restore the DPLL's autoidle state across the enable,
  395. * per the CDP code. If the DPLL entered bypass mode successfully,
  396. * return 0; if the DPLL did not enter bypass in the time allotted, or
  397. * DPLL3 was passed in, or the DPLL does not support low-power bypass,
  398. * return -EINVAL.
  399. */
  400. static int _omap3_noncore_dpll_bypass(struct clk *clk)
  401. {
  402. int r;
  403. u8 ai;
  404. if (clk == &dpll3_ck)
  405. return -EINVAL;
  406. if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_BYPASS)))
  407. return -EINVAL;
  408. pr_debug("clock: configuring DPLL %s for low-power bypass\n",
  409. clk->name);
  410. ai = omap3_dpll_autoidle_read(clk);
  411. _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_BYPASS);
  412. r = _omap3_wait_dpll_status(clk, 0);
  413. if (ai)
  414. omap3_dpll_allow_idle(clk);
  415. else
  416. omap3_dpll_deny_idle(clk);
  417. return r;
  418. }
  419. /*
  420. * _omap3_noncore_dpll_stop - instruct a DPLL to stop
  421. * @clk: pointer to a DPLL struct clk
  422. *
  423. * Instructs a non-CORE DPLL to enter low-power stop. Will save and
  424. * restore the DPLL's autoidle state across the stop, per the CDP
  425. * code. If DPLL3 was passed in, or the DPLL does not support
  426. * low-power stop, return -EINVAL; otherwise, return 0.
  427. */
  428. static int _omap3_noncore_dpll_stop(struct clk *clk)
  429. {
  430. u8 ai;
  431. if (clk == &dpll3_ck)
  432. return -EINVAL;
  433. if (!(clk->dpll_data->modes & (1 << DPLL_LOW_POWER_STOP)))
  434. return -EINVAL;
  435. pr_debug("clock: stopping DPLL %s\n", clk->name);
  436. ai = omap3_dpll_autoidle_read(clk);
  437. _omap3_dpll_write_clken(clk, DPLL_LOW_POWER_STOP);
  438. if (ai)
  439. omap3_dpll_allow_idle(clk);
  440. else
  441. omap3_dpll_deny_idle(clk);
  442. return 0;
  443. }
  444. /**
  445. * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
  446. * @clk: pointer to a DPLL struct clk
  447. *
  448. * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
  449. * The choice of modes depends on the DPLL's programmed rate: if it is
  450. * the same as the DPLL's parent clock, it will enter bypass;
  451. * otherwise, it will enter lock. This code will wait for the DPLL to
  452. * indicate readiness before returning, unless the DPLL takes too long
  453. * to enter the target state. Intended to be used as the struct clk's
  454. * enable function. If DPLL3 was passed in, or the DPLL does not
  455. * support low-power stop, or if the DPLL took too long to enter
  456. * bypass or lock, return -EINVAL; otherwise, return 0.
  457. */
  458. static int omap3_noncore_dpll_enable(struct clk *clk)
  459. {
  460. int r;
  461. struct dpll_data *dd;
  462. if (clk == &dpll3_ck)
  463. return -EINVAL;
  464. dd = clk->dpll_data;
  465. if (!dd)
  466. return -EINVAL;
  467. if (clk->rate == dd->clk_bypass->rate) {
  468. WARN_ON(clk->parent != dd->clk_bypass);
  469. r = _omap3_noncore_dpll_bypass(clk);
  470. } else {
  471. WARN_ON(clk->parent != dd->clk_ref);
  472. r = _omap3_noncore_dpll_lock(clk);
  473. }
  474. /* FIXME: this is dubious - if clk->rate has changed, what about propagating? */
  475. if (!r)
  476. clk->rate = omap2_get_dpll_rate(clk);
  477. return r;
  478. }
  479. /**
  480. * omap3_noncore_dpll_enable - instruct a DPLL to enter bypass or lock mode
  481. * @clk: pointer to a DPLL struct clk
  482. *
  483. * Instructs a non-CORE DPLL to enable, e.g., to enter bypass or lock.
  484. * The choice of modes depends on the DPLL's programmed rate: if it is
  485. * the same as the DPLL's parent clock, it will enter bypass;
  486. * otherwise, it will enter lock. This code will wait for the DPLL to
  487. * indicate readiness before returning, unless the DPLL takes too long
  488. * to enter the target state. Intended to be used as the struct clk's
  489. * enable function. If DPLL3 was passed in, or the DPLL does not
  490. * support low-power stop, or if the DPLL took too long to enter
  491. * bypass or lock, return -EINVAL; otherwise, return 0.
  492. */
  493. static void omap3_noncore_dpll_disable(struct clk *clk)
  494. {
  495. if (clk == &dpll3_ck)
  496. return;
  497. _omap3_noncore_dpll_stop(clk);
  498. }
  499. /* Non-CORE DPLL rate set code */
  500. /*
  501. * omap3_noncore_dpll_program - set non-core DPLL M,N values directly
  502. * @clk: struct clk * of DPLL to set
  503. * @m: DPLL multiplier to set
  504. * @n: DPLL divider to set
  505. * @freqsel: FREQSEL value to set
  506. *
  507. * Program the DPLL with the supplied M, N values, and wait for the DPLL to
  508. * lock.. Returns -EINVAL upon error, or 0 upon success.
  509. */
  510. static int omap3_noncore_dpll_program(struct clk *clk, u16 m, u8 n, u16 freqsel)
  511. {
  512. struct dpll_data *dd = clk->dpll_data;
  513. u32 v;
  514. /* 3430 ES2 TRM: 4.7.6.9 DPLL Programming Sequence */
  515. _omap3_noncore_dpll_bypass(clk);
  516. /* Set jitter correction */
  517. v = __raw_readl(dd->control_reg);
  518. v &= ~dd->freqsel_mask;
  519. v |= freqsel << __ffs(dd->freqsel_mask);
  520. __raw_writel(v, dd->control_reg);
  521. /* Set DPLL multiplier, divider */
  522. v = __raw_readl(dd->mult_div1_reg);
  523. v &= ~(dd->mult_mask | dd->div1_mask);
  524. v |= m << __ffs(dd->mult_mask);
  525. v |= (n - 1) << __ffs(dd->div1_mask);
  526. __raw_writel(v, dd->mult_div1_reg);
  527. /* We let the clock framework set the other output dividers later */
  528. /* REVISIT: Set ramp-up delay? */
  529. _omap3_noncore_dpll_lock(clk);
  530. return 0;
  531. }
  532. /**
  533. * omap3_noncore_dpll_set_rate - set non-core DPLL rate
  534. * @clk: struct clk * of DPLL to set
  535. * @rate: rounded target rate
  536. *
  537. * Set the DPLL CLKOUT to the target rate. If the DPLL can enter
  538. * low-power bypass, and the target rate is the bypass source clock
  539. * rate, then configure the DPLL for bypass. Otherwise, round the
  540. * target rate if it hasn't been done already, then program and lock
  541. * the DPLL. Returns -EINVAL upon error, or 0 upon success.
  542. */
  543. static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate)
  544. {
  545. struct clk *new_parent = NULL;
  546. u16 freqsel;
  547. struct dpll_data *dd;
  548. int ret;
  549. if (!clk || !rate)
  550. return -EINVAL;
  551. dd = clk->dpll_data;
  552. if (!dd)
  553. return -EINVAL;
  554. if (rate == omap2_get_dpll_rate(clk))
  555. return 0;
  556. /*
  557. * Ensure both the bypass and ref clocks are enabled prior to
  558. * doing anything; we need the bypass clock running to reprogram
  559. * the DPLL.
  560. */
  561. omap2_clk_enable(dd->clk_bypass);
  562. omap2_clk_enable(dd->clk_ref);
  563. if (dd->clk_bypass->rate == rate &&
  564. (clk->dpll_data->modes & (1 << DPLL_LOW_POWER_BYPASS))) {
  565. pr_debug("clock: %s: set rate: entering bypass.\n", clk->name);
  566. ret = _omap3_noncore_dpll_bypass(clk);
  567. if (!ret)
  568. new_parent = dd->clk_bypass;
  569. } else {
  570. if (dd->last_rounded_rate != rate)
  571. omap2_dpll_round_rate(clk, rate);
  572. if (dd->last_rounded_rate == 0)
  573. return -EINVAL;
  574. freqsel = _omap3_dpll_compute_freqsel(clk, dd->last_rounded_n);
  575. if (!freqsel)
  576. WARN_ON(1);
  577. pr_debug("clock: %s: set rate: locking rate to %lu.\n",
  578. clk->name, rate);
  579. ret = omap3_noncore_dpll_program(clk, dd->last_rounded_m,
  580. dd->last_rounded_n, freqsel);
  581. if (!ret)
  582. new_parent = dd->clk_ref;
  583. }
  584. if (!ret) {
  585. /*
  586. * Switch the parent clock in the heirarchy, and make sure
  587. * that the new parent's usecount is correct. Note: we
  588. * enable the new parent before disabling the old to avoid
  589. * any unnecessary hardware disable->enable transitions.
  590. */
  591. if (clk->usecount) {
  592. omap2_clk_enable(new_parent);
  593. omap2_clk_disable(clk->parent);
  594. }
  595. clk_reparent(clk, new_parent);
  596. clk->rate = rate;
  597. }
  598. omap2_clk_disable(dd->clk_ref);
  599. omap2_clk_disable(dd->clk_bypass);
  600. return 0;
  601. }
  602. static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate)
  603. {
  604. /*
  605. * According to the 12-5 CDP code from TI, "Limitation 2.5"
  606. * on 3430ES1 prevents us from changing DPLL multipliers or dividers
  607. * on DPLL4.
  608. */
  609. if (omap_rev() == OMAP3430_REV_ES1_0) {
  610. printk(KERN_ERR "clock: DPLL4 cannot change rate due to "
  611. "silicon 'Limitation 2.5' on 3430ES1.\n");
  612. return -EINVAL;
  613. }
  614. return omap3_noncore_dpll_set_rate(clk, rate);
  615. }
  616. /*
  617. * CORE DPLL (DPLL3) rate programming functions
  618. *
  619. * These call into SRAM code to do the actual CM writes, since the SDRAM
  620. * is clocked from DPLL3.
  621. */
  622. /**
  623. * omap3_core_dpll_m2_set_rate - set CORE DPLL M2 divider
  624. * @clk: struct clk * of DPLL to set
  625. * @rate: rounded target rate
  626. *
  627. * Program the DPLL M2 divider with the rounded target rate. Returns
  628. * -EINVAL upon error, or 0 upon success.
  629. */
  630. static int omap3_core_dpll_m2_set_rate(struct clk *clk, unsigned long rate)
  631. {
  632. u32 new_div = 0;
  633. u32 unlock_dll = 0;
  634. u32 c;
  635. unsigned long validrate, sdrcrate, mpurate;
  636. struct omap_sdrc_params *sp;
  637. if (!clk || !rate)
  638. return -EINVAL;
  639. if (clk != &dpll3_m2_ck)
  640. return -EINVAL;
  641. validrate = omap2_clksel_round_rate_div(clk, rate, &new_div);
  642. if (validrate != rate)
  643. return -EINVAL;
  644. sdrcrate = sdrc_ick.rate;
  645. if (rate > clk->rate)
  646. sdrcrate <<= ((rate / clk->rate) >> 1);
  647. else
  648. sdrcrate >>= ((clk->rate / rate) >> 1);
  649. sp = omap2_sdrc_get_params(sdrcrate);
  650. if (!sp)
  651. return -EINVAL;
  652. if (sdrcrate < MIN_SDRC_DLL_LOCK_FREQ) {
  653. pr_debug("clock: will unlock SDRC DLL\n");
  654. unlock_dll = 1;
  655. }
  656. /*
  657. * XXX This only needs to be done when the CPU frequency changes
  658. */
  659. mpurate = arm_fck.rate / CYCLES_PER_MHZ;
  660. c = (mpurate << SDRC_MPURATE_SCALE) >> SDRC_MPURATE_BASE_SHIFT;
  661. c += 1; /* for safety */
  662. c *= SDRC_MPURATE_LOOPS;
  663. c >>= SDRC_MPURATE_SCALE;
  664. if (c == 0)
  665. c = 1;
  666. pr_debug("clock: changing CORE DPLL rate from %lu to %lu\n", clk->rate,
  667. validrate);
  668. pr_debug("clock: SDRC timing params used: %08x %08x %08x\n",
  669. sp->rfr_ctrl, sp->actim_ctrla, sp->actim_ctrlb);
  670. omap3_configure_core_dpll(sp->rfr_ctrl, sp->actim_ctrla,
  671. sp->actim_ctrlb, new_div, unlock_dll, c,
  672. sp->mr, rate > clk->rate);
  673. return 0;
  674. }
  675. static const struct clkops clkops_noncore_dpll_ops = {
  676. .enable = &omap3_noncore_dpll_enable,
  677. .disable = &omap3_noncore_dpll_disable,
  678. };
  679. /* DPLL autoidle read/set code */
  680. /**
  681. * omap3_dpll_autoidle_read - read a DPLL's autoidle bits
  682. * @clk: struct clk * of the DPLL to read
  683. *
  684. * Return the DPLL's autoidle bits, shifted down to bit 0. Returns
  685. * -EINVAL if passed a null pointer or if the struct clk does not
  686. * appear to refer to a DPLL.
  687. */
  688. static u32 omap3_dpll_autoidle_read(struct clk *clk)
  689. {
  690. const struct dpll_data *dd;
  691. u32 v;
  692. if (!clk || !clk->dpll_data)
  693. return -EINVAL;
  694. dd = clk->dpll_data;
  695. v = __raw_readl(dd->autoidle_reg);
  696. v &= dd->autoidle_mask;
  697. v >>= __ffs(dd->autoidle_mask);
  698. return v;
  699. }
  700. /**
  701. * omap3_dpll_allow_idle - enable DPLL autoidle bits
  702. * @clk: struct clk * of the DPLL to operate on
  703. *
  704. * Enable DPLL automatic idle control. This automatic idle mode
  705. * switching takes effect only when the DPLL is locked, at least on
  706. * OMAP3430. The DPLL will enter low-power stop when its downstream
  707. * clocks are gated. No return value.
  708. */
  709. static void omap3_dpll_allow_idle(struct clk *clk)
  710. {
  711. const struct dpll_data *dd;
  712. u32 v;
  713. if (!clk || !clk->dpll_data)
  714. return;
  715. dd = clk->dpll_data;
  716. /*
  717. * REVISIT: CORE DPLL can optionally enter low-power bypass
  718. * by writing 0x5 instead of 0x1. Add some mechanism to
  719. * optionally enter this mode.
  720. */
  721. v = __raw_readl(dd->autoidle_reg);
  722. v &= ~dd->autoidle_mask;
  723. v |= DPLL_AUTOIDLE_LOW_POWER_STOP << __ffs(dd->autoidle_mask);
  724. __raw_writel(v, dd->autoidle_reg);
  725. }
  726. /**
  727. * omap3_dpll_deny_idle - prevent DPLL from automatically idling
  728. * @clk: struct clk * of the DPLL to operate on
  729. *
  730. * Disable DPLL automatic idle control. No return value.
  731. */
  732. static void omap3_dpll_deny_idle(struct clk *clk)
  733. {
  734. const struct dpll_data *dd;
  735. u32 v;
  736. if (!clk || !clk->dpll_data)
  737. return;
  738. dd = clk->dpll_data;
  739. v = __raw_readl(dd->autoidle_reg);
  740. v &= ~dd->autoidle_mask;
  741. v |= DPLL_AUTOIDLE_DISABLE << __ffs(dd->autoidle_mask);
  742. __raw_writel(v, dd->autoidle_reg);
  743. }
  744. /* Clock control for DPLL outputs */
  745. /**
  746. * omap3_clkoutx2_recalc - recalculate DPLL X2 output virtual clock rate
  747. * @clk: DPLL output struct clk
  748. *
  749. * Using parent clock DPLL data, look up DPLL state. If locked, set our
  750. * rate to the dpll_clk * 2; otherwise, just use dpll_clk.
  751. */
  752. static unsigned long omap3_clkoutx2_recalc(struct clk *clk)
  753. {
  754. const struct dpll_data *dd;
  755. unsigned long rate;
  756. u32 v;
  757. struct clk *pclk;
  758. /* Walk up the parents of clk, looking for a DPLL */
  759. pclk = clk->parent;
  760. while (pclk && !pclk->dpll_data)
  761. pclk = pclk->parent;
  762. /* clk does not have a DPLL as a parent? */
  763. WARN_ON(!pclk);
  764. dd = pclk->dpll_data;
  765. WARN_ON(!dd->enable_mask);
  766. v = __raw_readl(dd->control_reg) & dd->enable_mask;
  767. v >>= __ffs(dd->enable_mask);
  768. if (v != OMAP3XXX_EN_DPLL_LOCKED)
  769. rate = clk->parent->rate;
  770. else
  771. rate = clk->parent->rate * 2;
  772. return rate;
  773. }
  774. /* Common clock code */
  775. /*
  776. * As it is structured now, this will prevent an OMAP2/3 multiboot
  777. * kernel from compiling. This will need further attention.
  778. */
  779. #if defined(CONFIG_ARCH_OMAP3)
  780. static struct clk_functions omap2_clk_functions = {
  781. .clk_enable = omap2_clk_enable,
  782. .clk_disable = omap2_clk_disable,
  783. .clk_round_rate = omap2_clk_round_rate,
  784. .clk_set_rate = omap2_clk_set_rate,
  785. .clk_set_parent = omap2_clk_set_parent,
  786. .clk_disable_unused = omap2_clk_disable_unused,
  787. };
  788. /*
  789. * Set clocks for bypass mode for reboot to work.
  790. */
  791. void omap2_clk_prepare_for_reboot(void)
  792. {
  793. /* REVISIT: Not ready for 343x */
  794. #if 0
  795. u32 rate;
  796. if (vclk == NULL || sclk == NULL)
  797. return;
  798. rate = clk_get_rate(sclk);
  799. clk_set_rate(vclk, rate);
  800. #endif
  801. }
  802. /* REVISIT: Move this init stuff out into clock.c */
  803. /*
  804. * Switch the MPU rate if specified on cmdline.
  805. * We cannot do this early until cmdline is parsed.
  806. */
  807. static int __init omap2_clk_arch_init(void)
  808. {
  809. if (!mpurate)
  810. return -EINVAL;
  811. /* REVISIT: not yet ready for 343x */
  812. #if 0
  813. if (clk_set_rate(&virt_prcm_set, mpurate))
  814. printk(KERN_ERR "Could not find matching MPU rate\n");
  815. #endif
  816. recalculate_root_clocks();
  817. printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL3/MPU): "
  818. "%ld.%01ld/%ld/%ld MHz\n",
  819. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  820. (core_ck.rate / 1000000), (dpll1_fck.rate / 1000000)) ;
  821. return 0;
  822. }
  823. arch_initcall(omap2_clk_arch_init);
  824. int __init omap2_clk_init(void)
  825. {
  826. /* struct prcm_config *prcm; */
  827. struct omap_clk *c;
  828. /* u32 clkrate; */
  829. u32 cpu_clkflg;
  830. if (cpu_is_omap34xx()) {
  831. cpu_mask = RATE_IN_343X;
  832. cpu_clkflg = CK_343X;
  833. /*
  834. * Update this if there are further clock changes between ES2
  835. * and production parts
  836. */
  837. if (omap_rev() == OMAP3430_REV_ES1_0) {
  838. /* No 3430ES1-only rates exist, so no RATE_IN_3430ES1 */
  839. cpu_clkflg |= CK_3430ES1;
  840. } else {
  841. cpu_mask |= RATE_IN_3430ES2;
  842. cpu_clkflg |= CK_3430ES2;
  843. }
  844. }
  845. clk_init(&omap2_clk_functions);
  846. for (c = omap34xx_clks; c < omap34xx_clks + ARRAY_SIZE(omap34xx_clks); c++)
  847. clk_preinit(c->lk.clk);
  848. for (c = omap34xx_clks; c < omap34xx_clks + ARRAY_SIZE(omap34xx_clks); c++)
  849. if (c->cpu & cpu_clkflg) {
  850. clkdev_add(&c->lk);
  851. clk_register(c->lk.clk);
  852. omap2_init_clk_clkdm(c->lk.clk);
  853. }
  854. /* REVISIT: Not yet ready for OMAP3 */
  855. #if 0
  856. /* Check the MPU rate set by bootloader */
  857. clkrate = omap2_get_dpll_rate_24xx(&dpll_ck);
  858. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  859. if (!(prcm->flags & cpu_mask))
  860. continue;
  861. if (prcm->xtal_speed != sys_ck.rate)
  862. continue;
  863. if (prcm->dpll_speed <= clkrate)
  864. break;
  865. }
  866. curr_prcm_set = prcm;
  867. #endif
  868. recalculate_root_clocks();
  869. printk(KERN_INFO "Clocking rate (Crystal/DPLL/ARM core): "
  870. "%ld.%01ld/%ld/%ld MHz\n",
  871. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  872. (core_ck.rate / 1000000), (arm_fck.rate / 1000000));
  873. /*
  874. * Only enable those clocks we will need, let the drivers
  875. * enable other clocks as necessary
  876. */
  877. clk_enable_init_clocks();
  878. /* Avoid sleeping during omap2_clk_prepare_for_reboot() */
  879. /* REVISIT: not yet ready for 343x */
  880. #if 0
  881. vclk = clk_get(NULL, "virt_prcm_set");
  882. sclk = clk_get(NULL, "sys_ck");
  883. #endif
  884. return 0;
  885. }
  886. #endif