clock24xx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.c
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
  12. * Gordon McNutt and RidgeRun, Inc.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #undef DEBUG
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/device.h>
  22. #include <linux/list.h>
  23. #include <linux/errno.h>
  24. #include <linux/delay.h>
  25. #include <linux/clk.h>
  26. #include <linux/io.h>
  27. #include <linux/cpufreq.h>
  28. #include <linux/bitops.h>
  29. #include <mach/clock.h>
  30. #include <mach/sram.h>
  31. #include <asm/div64.h>
  32. #include <asm/clkdev.h>
  33. #include <mach/sdrc.h>
  34. #include "clock.h"
  35. #include "prm.h"
  36. #include "prm-regbits-24xx.h"
  37. #include "cm.h"
  38. #include "cm-regbits-24xx.h"
  39. static const struct clkops clkops_oscck;
  40. static const struct clkops clkops_fixed;
  41. #include "clock24xx.h"
  42. struct omap_clk {
  43. u32 cpu;
  44. struct clk_lookup lk;
  45. };
  46. #define CLK(dev, con, ck, cp) \
  47. { \
  48. .cpu = cp, \
  49. .lk = { \
  50. .dev_id = dev, \
  51. .con_id = con, \
  52. .clk = ck, \
  53. }, \
  54. }
  55. #define CK_243X RATE_IN_243X
  56. #define CK_242X RATE_IN_242X
  57. static struct omap_clk omap24xx_clks[] = {
  58. /* external root sources */
  59. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X | CK_242X),
  60. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X | CK_242X),
  61. CLK(NULL, "osc_ck", &osc_ck, CK_243X | CK_242X),
  62. CLK(NULL, "sys_ck", &sys_ck, CK_243X | CK_242X),
  63. CLK(NULL, "alt_ck", &alt_ck, CK_243X | CK_242X),
  64. /* internal analog sources */
  65. CLK(NULL, "dpll_ck", &dpll_ck, CK_243X | CK_242X),
  66. CLK(NULL, "apll96_ck", &apll96_ck, CK_243X | CK_242X),
  67. CLK(NULL, "apll54_ck", &apll54_ck, CK_243X | CK_242X),
  68. /* internal prcm root sources */
  69. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X | CK_242X),
  70. CLK(NULL, "core_ck", &core_ck, CK_243X | CK_242X),
  71. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X | CK_242X),
  72. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X | CK_242X),
  73. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X | CK_242X),
  74. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X | CK_242X),
  75. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X | CK_242X),
  76. CLK(NULL, "sys_clkout", &sys_clkout, CK_243X | CK_242X),
  77. CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
  78. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
  79. CLK(NULL, "emul_ck", &emul_ck, CK_242X),
  80. /* mpu domain clocks */
  81. CLK(NULL, "mpu_ck", &mpu_ck, CK_243X | CK_242X),
  82. /* dsp domain clocks */
  83. CLK(NULL, "dsp_fck", &dsp_fck, CK_243X | CK_242X),
  84. CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_243X | CK_242X),
  85. CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
  86. CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
  87. CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
  88. CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
  89. /* GFX domain clocks */
  90. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X | CK_242X),
  91. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X | CK_242X),
  92. CLK(NULL, "gfx_ick", &gfx_ick, CK_243X | CK_242X),
  93. /* Modem domain clocks */
  94. CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
  95. CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
  96. /* DSS domain clocks */
  97. CLK("omapfb", "ick", &dss_ick, CK_243X | CK_242X),
  98. CLK("omapfb", "dss1_fck", &dss1_fck, CK_243X | CK_242X),
  99. CLK("omapfb", "dss2_fck", &dss2_fck, CK_243X | CK_242X),
  100. CLK("omapfb", "tv_fck", &dss_54m_fck, CK_243X | CK_242X),
  101. /* L3 domain clocks */
  102. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X | CK_242X),
  103. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X | CK_242X),
  104. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X | CK_242X),
  105. /* L4 domain clocks */
  106. CLK(NULL, "l4_ck", &l4_ck, CK_243X | CK_242X),
  107. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X | CK_242X),
  108. /* virtual meta-group clock */
  109. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X | CK_242X),
  110. /* general l4 interface ck, multi-parent functional clk */
  111. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X | CK_242X),
  112. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X | CK_242X),
  113. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X | CK_242X),
  114. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X | CK_242X),
  115. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X | CK_242X),
  116. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X | CK_242X),
  117. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X | CK_242X),
  118. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X | CK_242X),
  119. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X | CK_242X),
  120. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X | CK_242X),
  121. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X | CK_242X),
  122. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X | CK_242X),
  123. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X | CK_242X),
  124. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X | CK_242X),
  125. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X | CK_242X),
  126. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X | CK_242X),
  127. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X | CK_242X),
  128. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X | CK_242X),
  129. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X | CK_242X),
  130. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X | CK_242X),
  131. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X | CK_242X),
  132. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X | CK_242X),
  133. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X | CK_242X),
  134. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X | CK_242X),
  135. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X | CK_242X),
  136. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_243X | CK_242X),
  137. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X | CK_242X),
  138. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_243X | CK_242X),
  139. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
  140. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_243X),
  141. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
  142. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_243X),
  143. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
  144. CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_243X),
  145. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X | CK_242X),
  146. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_243X | CK_242X),
  147. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X | CK_242X),
  148. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_243X | CK_242X),
  149. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
  150. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_243X),
  151. CLK(NULL, "uart1_ick", &uart1_ick, CK_243X | CK_242X),
  152. CLK(NULL, "uart1_fck", &uart1_fck, CK_243X | CK_242X),
  153. CLK(NULL, "uart2_ick", &uart2_ick, CK_243X | CK_242X),
  154. CLK(NULL, "uart2_fck", &uart2_fck, CK_243X | CK_242X),
  155. CLK(NULL, "uart3_ick", &uart3_ick, CK_243X | CK_242X),
  156. CLK(NULL, "uart3_fck", &uart3_fck, CK_243X | CK_242X),
  157. CLK(NULL, "gpios_ick", &gpios_ick, CK_243X | CK_242X),
  158. CLK(NULL, "gpios_fck", &gpios_fck, CK_243X | CK_242X),
  159. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X | CK_242X),
  160. CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_243X | CK_242X),
  161. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X | CK_242X),
  162. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X | CK_242X),
  163. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X | CK_242X),
  164. CLK(NULL, "icr_ick", &icr_ick, CK_243X),
  165. CLK("omap24xxcam", "fck", &cam_fck, CK_243X | CK_242X),
  166. CLK("omap24xxcam", "ick", &cam_ick, CK_243X | CK_242X),
  167. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X | CK_242X),
  168. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X | CK_242X),
  169. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X | CK_242X),
  170. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
  171. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
  172. CLK(NULL, "mspro_ick", &mspro_ick, CK_243X | CK_242X),
  173. CLK(NULL, "mspro_fck", &mspro_fck, CK_243X | CK_242X),
  174. CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
  175. CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
  176. CLK(NULL, "fac_ick", &fac_ick, CK_243X | CK_242X),
  177. CLK(NULL, "fac_fck", &fac_fck, CK_243X | CK_242X),
  178. CLK(NULL, "eac_ick", &eac_ick, CK_242X),
  179. CLK(NULL, "eac_fck", &eac_fck, CK_242X),
  180. CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X | CK_242X),
  181. CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X | CK_242X),
  182. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_243X | CK_242X),
  183. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_242X),
  184. CLK("i2c_omap.1", "fck", &i2chs1_fck, CK_243X),
  185. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_243X | CK_242X),
  186. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_242X),
  187. CLK("i2c_omap.2", "fck", &i2chs2_fck, CK_243X),
  188. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X | CK_242X),
  189. CLK(NULL, "sdma_fck", &sdma_fck, CK_243X | CK_242X),
  190. CLK(NULL, "sdma_ick", &sdma_ick, CK_243X | CK_242X),
  191. CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
  192. CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
  193. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
  194. CLK(NULL, "des_ick", &des_ick, CK_243X | CK_242X),
  195. CLK(NULL, "sha_ick", &sha_ick, CK_243X | CK_242X),
  196. CLK("omap_rng", "ick", &rng_ick, CK_243X | CK_242X),
  197. CLK(NULL, "aes_ick", &aes_ick, CK_243X | CK_242X),
  198. CLK(NULL, "pka_ick", &pka_ick, CK_243X | CK_242X),
  199. CLK(NULL, "usb_fck", &usb_fck, CK_243X | CK_242X),
  200. CLK("musb_hdrc", "ick", &usbhs_ick, CK_243X),
  201. CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_243X),
  202. CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_243X),
  203. CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_243X),
  204. CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_243X),
  205. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
  206. CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
  207. CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
  208. CLK("mmci-omap-hs.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
  209. CLK("mmci-omap-hs.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
  210. };
  211. /* CM_CLKEN_PLL.EN_{54,96}M_PLL options (24XX) */
  212. #define EN_APLL_STOPPED 0
  213. #define EN_APLL_LOCKED 3
  214. /* CM_CLKSEL1_PLL.APLLS_CLKIN options (24XX) */
  215. #define APLLS_CLKIN_19_2MHZ 0
  216. #define APLLS_CLKIN_13MHZ 2
  217. #define APLLS_CLKIN_12MHZ 3
  218. /* #define DOWN_VARIABLE_DPLL 1 */ /* Experimental */
  219. static struct prcm_config *curr_prcm_set;
  220. static struct clk *vclk;
  221. static struct clk *sclk;
  222. static void __iomem *prcm_clksrc_ctrl;
  223. /*-------------------------------------------------------------------------
  224. * Omap24xx specific clock functions
  225. *-------------------------------------------------------------------------*/
  226. /**
  227. * omap2xxx_clk_get_core_rate - return the CORE_CLK rate
  228. * @clk: pointer to the combined dpll_ck + core_ck (currently "dpll_ck")
  229. *
  230. * Returns the CORE_CLK rate. CORE_CLK can have one of three rate
  231. * sources on OMAP2xxx: the DPLL CLKOUT rate, DPLL CLKOUTX2, or 32KHz
  232. * (the latter is unusual). This currently should be called with
  233. * struct clk *dpll_ck, which is a composite clock of dpll_ck and
  234. * core_ck.
  235. */
  236. static unsigned long omap2xxx_clk_get_core_rate(struct clk *clk)
  237. {
  238. long long core_clk;
  239. u32 v;
  240. core_clk = omap2_get_dpll_rate(clk);
  241. v = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  242. v &= OMAP24XX_CORE_CLK_SRC_MASK;
  243. if (v == CORE_CLK_SRC_32K)
  244. core_clk = 32768;
  245. else
  246. core_clk *= v;
  247. return core_clk;
  248. }
  249. static int omap2_enable_osc_ck(struct clk *clk)
  250. {
  251. u32 pcc;
  252. pcc = __raw_readl(prcm_clksrc_ctrl);
  253. __raw_writel(pcc & ~OMAP_AUTOEXTCLKMODE_MASK, prcm_clksrc_ctrl);
  254. return 0;
  255. }
  256. static void omap2_disable_osc_ck(struct clk *clk)
  257. {
  258. u32 pcc;
  259. pcc = __raw_readl(prcm_clksrc_ctrl);
  260. __raw_writel(pcc | OMAP_AUTOEXTCLKMODE_MASK, prcm_clksrc_ctrl);
  261. }
  262. static const struct clkops clkops_oscck = {
  263. .enable = &omap2_enable_osc_ck,
  264. .disable = &omap2_disable_osc_ck,
  265. };
  266. #ifdef OLD_CK
  267. /* Recalculate SYST_CLK */
  268. static void omap2_sys_clk_recalc(struct clk * clk)
  269. {
  270. u32 div = PRCM_CLKSRC_CTRL;
  271. div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */
  272. div >>= clk->rate_offset;
  273. clk->rate = (clk->parent->rate / div);
  274. propagate_rate(clk);
  275. }
  276. #endif /* OLD_CK */
  277. /* Enable an APLL if off */
  278. static int omap2_clk_fixed_enable(struct clk *clk)
  279. {
  280. u32 cval, apll_mask;
  281. apll_mask = EN_APLL_LOCKED << clk->enable_bit;
  282. cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  283. if ((cval & apll_mask) == apll_mask)
  284. return 0; /* apll already enabled */
  285. cval &= ~apll_mask;
  286. cval |= apll_mask;
  287. cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
  288. if (clk == &apll96_ck)
  289. cval = OMAP24XX_ST_96M_APLL;
  290. else if (clk == &apll54_ck)
  291. cval = OMAP24XX_ST_54M_APLL;
  292. omap2_wait_clock_ready(OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST), cval,
  293. clk->name);
  294. /*
  295. * REVISIT: Should we return an error code if omap2_wait_clock_ready()
  296. * fails?
  297. */
  298. return 0;
  299. }
  300. /* Stop APLL */
  301. static void omap2_clk_fixed_disable(struct clk *clk)
  302. {
  303. u32 cval;
  304. cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  305. cval &= ~(EN_APLL_LOCKED << clk->enable_bit);
  306. cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
  307. }
  308. static const struct clkops clkops_fixed = {
  309. .enable = &omap2_clk_fixed_enable,
  310. .disable = &omap2_clk_fixed_disable,
  311. };
  312. /*
  313. * Uses the current prcm set to tell if a rate is valid.
  314. * You can go slower, but not faster within a given rate set.
  315. */
  316. static long omap2_dpllcore_round_rate(unsigned long target_rate)
  317. {
  318. u32 high, low, core_clk_src;
  319. core_clk_src = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  320. core_clk_src &= OMAP24XX_CORE_CLK_SRC_MASK;
  321. if (core_clk_src == CORE_CLK_SRC_DPLL) { /* DPLL clockout */
  322. high = curr_prcm_set->dpll_speed * 2;
  323. low = curr_prcm_set->dpll_speed;
  324. } else { /* DPLL clockout x 2 */
  325. high = curr_prcm_set->dpll_speed;
  326. low = curr_prcm_set->dpll_speed / 2;
  327. }
  328. #ifdef DOWN_VARIABLE_DPLL
  329. if (target_rate > high)
  330. return high;
  331. else
  332. return target_rate;
  333. #else
  334. if (target_rate > low)
  335. return high;
  336. else
  337. return low;
  338. #endif
  339. }
  340. static unsigned long omap2_dpllcore_recalc(struct clk *clk)
  341. {
  342. return omap2xxx_clk_get_core_rate(clk);
  343. }
  344. static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate)
  345. {
  346. u32 cur_rate, low, mult, div, valid_rate, done_rate;
  347. u32 bypass = 0;
  348. struct prcm_config tmpset;
  349. const struct dpll_data *dd;
  350. cur_rate = omap2xxx_clk_get_core_rate(&dpll_ck);
  351. mult = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  352. mult &= OMAP24XX_CORE_CLK_SRC_MASK;
  353. if ((rate == (cur_rate / 2)) && (mult == 2)) {
  354. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL, 1);
  355. } else if ((rate == (cur_rate * 2)) && (mult == 1)) {
  356. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
  357. } else if (rate != cur_rate) {
  358. valid_rate = omap2_dpllcore_round_rate(rate);
  359. if (valid_rate != rate)
  360. return -EINVAL;
  361. if (mult == 1)
  362. low = curr_prcm_set->dpll_speed;
  363. else
  364. low = curr_prcm_set->dpll_speed / 2;
  365. dd = clk->dpll_data;
  366. if (!dd)
  367. return -EINVAL;
  368. tmpset.cm_clksel1_pll = __raw_readl(dd->mult_div1_reg);
  369. tmpset.cm_clksel1_pll &= ~(dd->mult_mask |
  370. dd->div1_mask);
  371. div = ((curr_prcm_set->xtal_speed / 1000000) - 1);
  372. tmpset.cm_clksel2_pll = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  373. tmpset.cm_clksel2_pll &= ~OMAP24XX_CORE_CLK_SRC_MASK;
  374. if (rate > low) {
  375. tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL_X2;
  376. mult = ((rate / 2) / 1000000);
  377. done_rate = CORE_CLK_SRC_DPLL_X2;
  378. } else {
  379. tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL;
  380. mult = (rate / 1000000);
  381. done_rate = CORE_CLK_SRC_DPLL;
  382. }
  383. tmpset.cm_clksel1_pll |= (div << __ffs(dd->mult_mask));
  384. tmpset.cm_clksel1_pll |= (mult << __ffs(dd->div1_mask));
  385. /* Worst case */
  386. tmpset.base_sdrc_rfr = SDRC_RFR_CTRL_BYPASS;
  387. if (rate == curr_prcm_set->xtal_speed) /* If asking for 1-1 */
  388. bypass = 1;
  389. /* For omap2xxx_sdrc_init_params() */
  390. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
  391. /* Force dll lock mode */
  392. omap2_set_prcm(tmpset.cm_clksel1_pll, tmpset.base_sdrc_rfr,
  393. bypass);
  394. /* Errata: ret dll entry state */
  395. omap2xxx_sdrc_init_params(omap2xxx_sdrc_dll_is_unlocked());
  396. omap2xxx_sdrc_reprogram(done_rate, 0);
  397. }
  398. return 0;
  399. }
  400. /**
  401. * omap2_table_mpu_recalc - just return the MPU speed
  402. * @clk: virt_prcm_set struct clk
  403. *
  404. * Set virt_prcm_set's rate to the mpu_speed field of the current PRCM set.
  405. */
  406. static unsigned long omap2_table_mpu_recalc(struct clk *clk)
  407. {
  408. return curr_prcm_set->mpu_speed;
  409. }
  410. /*
  411. * Look for a rate equal or less than the target rate given a configuration set.
  412. *
  413. * What's not entirely clear is "which" field represents the key field.
  414. * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
  415. * just uses the ARM rates.
  416. */
  417. static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate)
  418. {
  419. struct prcm_config *ptr;
  420. long highest_rate;
  421. if (clk != &virt_prcm_set)
  422. return -EINVAL;
  423. highest_rate = -EINVAL;
  424. for (ptr = rate_table; ptr->mpu_speed; ptr++) {
  425. if (!(ptr->flags & cpu_mask))
  426. continue;
  427. if (ptr->xtal_speed != sys_ck.rate)
  428. continue;
  429. highest_rate = ptr->mpu_speed;
  430. /* Can check only after xtal frequency check */
  431. if (ptr->mpu_speed <= rate)
  432. break;
  433. }
  434. return highest_rate;
  435. }
  436. /* Sets basic clocks based on the specified rate */
  437. static int omap2_select_table_rate(struct clk *clk, unsigned long rate)
  438. {
  439. u32 cur_rate, done_rate, bypass = 0, tmp;
  440. struct prcm_config *prcm;
  441. unsigned long found_speed = 0;
  442. unsigned long flags;
  443. if (clk != &virt_prcm_set)
  444. return -EINVAL;
  445. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  446. if (!(prcm->flags & cpu_mask))
  447. continue;
  448. if (prcm->xtal_speed != sys_ck.rate)
  449. continue;
  450. if (prcm->mpu_speed <= rate) {
  451. found_speed = prcm->mpu_speed;
  452. break;
  453. }
  454. }
  455. if (!found_speed) {
  456. printk(KERN_INFO "Could not set MPU rate to %luMHz\n",
  457. rate / 1000000);
  458. return -EINVAL;
  459. }
  460. curr_prcm_set = prcm;
  461. cur_rate = omap2xxx_clk_get_core_rate(&dpll_ck);
  462. if (prcm->dpll_speed == cur_rate / 2) {
  463. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL, 1);
  464. } else if (prcm->dpll_speed == cur_rate * 2) {
  465. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
  466. } else if (prcm->dpll_speed != cur_rate) {
  467. local_irq_save(flags);
  468. if (prcm->dpll_speed == prcm->xtal_speed)
  469. bypass = 1;
  470. if ((prcm->cm_clksel2_pll & OMAP24XX_CORE_CLK_SRC_MASK) ==
  471. CORE_CLK_SRC_DPLL_X2)
  472. done_rate = CORE_CLK_SRC_DPLL_X2;
  473. else
  474. done_rate = CORE_CLK_SRC_DPLL;
  475. /* MPU divider */
  476. cm_write_mod_reg(prcm->cm_clksel_mpu, MPU_MOD, CM_CLKSEL);
  477. /* dsp + iva1 div(2420), iva2.1(2430) */
  478. cm_write_mod_reg(prcm->cm_clksel_dsp,
  479. OMAP24XX_DSP_MOD, CM_CLKSEL);
  480. cm_write_mod_reg(prcm->cm_clksel_gfx, GFX_MOD, CM_CLKSEL);
  481. /* Major subsystem dividers */
  482. tmp = cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) & OMAP24XX_CLKSEL_DSS2_MASK;
  483. cm_write_mod_reg(prcm->cm_clksel1_core | tmp, CORE_MOD,
  484. CM_CLKSEL1);
  485. if (cpu_is_omap2430())
  486. cm_write_mod_reg(prcm->cm_clksel_mdm,
  487. OMAP2430_MDM_MOD, CM_CLKSEL);
  488. /* x2 to enter omap2xxx_sdrc_init_params() */
  489. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
  490. omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr,
  491. bypass);
  492. omap2xxx_sdrc_init_params(omap2xxx_sdrc_dll_is_unlocked());
  493. omap2xxx_sdrc_reprogram(done_rate, 0);
  494. local_irq_restore(flags);
  495. }
  496. return 0;
  497. }
  498. #ifdef CONFIG_CPU_FREQ
  499. /*
  500. * Walk PRCM rate table and fillout cpufreq freq_table
  501. */
  502. static struct cpufreq_frequency_table freq_table[ARRAY_SIZE(rate_table)];
  503. void omap2_clk_init_cpufreq_table(struct cpufreq_frequency_table **table)
  504. {
  505. struct prcm_config *prcm;
  506. int i = 0;
  507. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  508. if (!(prcm->flags & cpu_mask))
  509. continue;
  510. if (prcm->xtal_speed != sys_ck.rate)
  511. continue;
  512. /* don't put bypass rates in table */
  513. if (prcm->dpll_speed == prcm->xtal_speed)
  514. continue;
  515. freq_table[i].index = i;
  516. freq_table[i].frequency = prcm->mpu_speed / 1000;
  517. i++;
  518. }
  519. if (i == 0) {
  520. printk(KERN_WARNING "%s: failed to initialize frequency "
  521. "table\n", __func__);
  522. return;
  523. }
  524. freq_table[i].index = i;
  525. freq_table[i].frequency = CPUFREQ_TABLE_END;
  526. *table = &freq_table[0];
  527. }
  528. #endif
  529. static struct clk_functions omap2_clk_functions = {
  530. .clk_enable = omap2_clk_enable,
  531. .clk_disable = omap2_clk_disable,
  532. .clk_round_rate = omap2_clk_round_rate,
  533. .clk_set_rate = omap2_clk_set_rate,
  534. .clk_set_parent = omap2_clk_set_parent,
  535. .clk_disable_unused = omap2_clk_disable_unused,
  536. #ifdef CONFIG_CPU_FREQ
  537. .clk_init_cpufreq_table = omap2_clk_init_cpufreq_table,
  538. #endif
  539. };
  540. static u32 omap2_get_apll_clkin(void)
  541. {
  542. u32 aplls, srate = 0;
  543. aplls = cm_read_mod_reg(PLL_MOD, CM_CLKSEL1);
  544. aplls &= OMAP24XX_APLLS_CLKIN_MASK;
  545. aplls >>= OMAP24XX_APLLS_CLKIN_SHIFT;
  546. if (aplls == APLLS_CLKIN_19_2MHZ)
  547. srate = 19200000;
  548. else if (aplls == APLLS_CLKIN_13MHZ)
  549. srate = 13000000;
  550. else if (aplls == APLLS_CLKIN_12MHZ)
  551. srate = 12000000;
  552. return srate;
  553. }
  554. static u32 omap2_get_sysclkdiv(void)
  555. {
  556. u32 div;
  557. div = __raw_readl(prcm_clksrc_ctrl);
  558. div &= OMAP_SYSCLKDIV_MASK;
  559. div >>= OMAP_SYSCLKDIV_SHIFT;
  560. return div;
  561. }
  562. static unsigned long omap2_osc_clk_recalc(struct clk *clk)
  563. {
  564. return omap2_get_apll_clkin() * omap2_get_sysclkdiv();
  565. }
  566. static unsigned long omap2_sys_clk_recalc(struct clk *clk)
  567. {
  568. return clk->parent->rate / omap2_get_sysclkdiv();
  569. }
  570. /*
  571. * Set clocks for bypass mode for reboot to work.
  572. */
  573. void omap2_clk_prepare_for_reboot(void)
  574. {
  575. u32 rate;
  576. if (vclk == NULL || sclk == NULL)
  577. return;
  578. rate = clk_get_rate(sclk);
  579. clk_set_rate(vclk, rate);
  580. }
  581. /*
  582. * Switch the MPU rate if specified on cmdline.
  583. * We cannot do this early until cmdline is parsed.
  584. */
  585. static int __init omap2_clk_arch_init(void)
  586. {
  587. if (!mpurate)
  588. return -EINVAL;
  589. if (clk_set_rate(&virt_prcm_set, mpurate))
  590. printk(KERN_ERR "Could not find matching MPU rate\n");
  591. recalculate_root_clocks();
  592. printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL/MPU): "
  593. "%ld.%01ld/%ld/%ld MHz\n",
  594. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  595. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  596. return 0;
  597. }
  598. arch_initcall(omap2_clk_arch_init);
  599. int __init omap2_clk_init(void)
  600. {
  601. struct prcm_config *prcm;
  602. struct omap_clk *c;
  603. u32 clkrate;
  604. if (cpu_is_omap242x()) {
  605. prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
  606. cpu_mask = RATE_IN_242X;
  607. } else if (cpu_is_omap2430()) {
  608. prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
  609. cpu_mask = RATE_IN_243X;
  610. }
  611. clk_init(&omap2_clk_functions);
  612. for (c = omap24xx_clks; c < omap24xx_clks + ARRAY_SIZE(omap24xx_clks); c++)
  613. clk_preinit(c->lk.clk);
  614. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  615. propagate_rate(&osc_ck);
  616. sys_ck.rate = omap2_sys_clk_recalc(&sys_ck);
  617. propagate_rate(&sys_ck);
  618. for (c = omap24xx_clks; c < omap24xx_clks + ARRAY_SIZE(omap24xx_clks); c++)
  619. if (c->cpu & cpu_mask) {
  620. clkdev_add(&c->lk);
  621. clk_register(c->lk.clk);
  622. }
  623. /* Check the MPU rate set by bootloader */
  624. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  625. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  626. if (!(prcm->flags & cpu_mask))
  627. continue;
  628. if (prcm->xtal_speed != sys_ck.rate)
  629. continue;
  630. if (prcm->dpll_speed <= clkrate)
  631. break;
  632. }
  633. curr_prcm_set = prcm;
  634. recalculate_root_clocks();
  635. printk(KERN_INFO "Clocking rate (Crystal/DPLL/MPU): "
  636. "%ld.%01ld/%ld/%ld MHz\n",
  637. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  638. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  639. /*
  640. * Only enable those clocks we will need, let the drivers
  641. * enable other clocks as necessary
  642. */
  643. clk_enable_init_clocks();
  644. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  645. vclk = clk_get(NULL, "virt_prcm_set");
  646. sclk = clk_get(NULL, "sys_ck");
  647. return 0;
  648. }