time.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * linux/arch/arm/mach-omap1/time.c
  3. *
  4. * OMAP Timers
  5. *
  6. * Copyright (C) 2004 Nokia Corporation
  7. * Partial timer rewrite and additional dynamic tick timer support by
  8. * Tony Lindgen <tony@atomide.com> and
  9. * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  10. *
  11. * MPU timer code based on the older MPU timer code for OMAP
  12. * Copyright (C) 2000 RidgeRun, Inc.
  13. * Author: Greg Lonnon <glonnon@ridgerun.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify it
  16. * under the terms of the GNU General Public License as published by the
  17. * Free Software Foundation; either version 2 of the License, or (at your
  18. * option) any later version.
  19. *
  20. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  21. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  22. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  23. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  24. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  25. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  26. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  27. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  28. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  29. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. * You should have received a copy of the GNU General Public License along
  32. * with this program; if not, write to the Free Software Foundation, Inc.,
  33. * 675 Mass Ave, Cambridge, MA 02139, USA.
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/sched.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/clk.h>
  42. #include <linux/err.h>
  43. #include <linux/clocksource.h>
  44. #include <linux/clockchips.h>
  45. #include <linux/io.h>
  46. #include <asm/system.h>
  47. #include <mach/hardware.h>
  48. #include <asm/leds.h>
  49. #include <asm/irq.h>
  50. #include <asm/mach/irq.h>
  51. #include <asm/mach/time.h>
  52. #define OMAP_MPU_TIMER_BASE OMAP_MPU_TIMER1_BASE
  53. #define OMAP_MPU_TIMER_OFFSET 0x100
  54. typedef struct {
  55. u32 cntl; /* CNTL_TIMER, R/W */
  56. u32 load_tim; /* LOAD_TIM, W */
  57. u32 read_tim; /* READ_TIM, R */
  58. } omap_mpu_timer_regs_t;
  59. #define omap_mpu_timer_base(n) \
  60. ((volatile omap_mpu_timer_regs_t*)IO_ADDRESS(OMAP_MPU_TIMER_BASE + \
  61. (n)*OMAP_MPU_TIMER_OFFSET))
  62. static inline unsigned long omap_mpu_timer_read(int nr)
  63. {
  64. volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
  65. return timer->read_tim;
  66. }
  67. static inline void omap_mpu_set_autoreset(int nr)
  68. {
  69. volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
  70. timer->cntl = timer->cntl | MPU_TIMER_AR;
  71. }
  72. static inline void omap_mpu_remove_autoreset(int nr)
  73. {
  74. volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
  75. timer->cntl = timer->cntl & ~MPU_TIMER_AR;
  76. }
  77. static inline void omap_mpu_timer_start(int nr, unsigned long load_val,
  78. int autoreset)
  79. {
  80. volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
  81. unsigned int timerflags = (MPU_TIMER_CLOCK_ENABLE | MPU_TIMER_ST);
  82. if (autoreset) timerflags |= MPU_TIMER_AR;
  83. timer->cntl = MPU_TIMER_CLOCK_ENABLE;
  84. udelay(1);
  85. timer->load_tim = load_val;
  86. udelay(1);
  87. timer->cntl = timerflags;
  88. }
  89. static inline void omap_mpu_timer_stop(int nr)
  90. {
  91. volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
  92. timer->cntl &= ~MPU_TIMER_ST;
  93. }
  94. /*
  95. * ---------------------------------------------------------------------------
  96. * MPU timer 1 ... count down to zero, interrupt, reload
  97. * ---------------------------------------------------------------------------
  98. */
  99. static int omap_mpu_set_next_event(unsigned long cycles,
  100. struct clock_event_device *evt)
  101. {
  102. omap_mpu_timer_start(0, cycles, 0);
  103. return 0;
  104. }
  105. static void omap_mpu_set_mode(enum clock_event_mode mode,
  106. struct clock_event_device *evt)
  107. {
  108. switch (mode) {
  109. case CLOCK_EVT_MODE_PERIODIC:
  110. omap_mpu_set_autoreset(0);
  111. break;
  112. case CLOCK_EVT_MODE_ONESHOT:
  113. omap_mpu_timer_stop(0);
  114. omap_mpu_remove_autoreset(0);
  115. break;
  116. case CLOCK_EVT_MODE_UNUSED:
  117. case CLOCK_EVT_MODE_SHUTDOWN:
  118. case CLOCK_EVT_MODE_RESUME:
  119. break;
  120. }
  121. }
  122. static struct clock_event_device clockevent_mpu_timer1 = {
  123. .name = "mpu_timer1",
  124. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  125. .shift = 32,
  126. .set_next_event = omap_mpu_set_next_event,
  127. .set_mode = omap_mpu_set_mode,
  128. };
  129. static irqreturn_t omap_mpu_timer1_interrupt(int irq, void *dev_id)
  130. {
  131. struct clock_event_device *evt = &clockevent_mpu_timer1;
  132. evt->event_handler(evt);
  133. return IRQ_HANDLED;
  134. }
  135. static struct irqaction omap_mpu_timer1_irq = {
  136. .name = "mpu_timer1",
  137. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  138. .handler = omap_mpu_timer1_interrupt,
  139. };
  140. static __init void omap_init_mpu_timer(unsigned long rate)
  141. {
  142. setup_irq(INT_TIMER1, &omap_mpu_timer1_irq);
  143. omap_mpu_timer_start(0, (rate / HZ) - 1, 1);
  144. clockevent_mpu_timer1.mult = div_sc(rate, NSEC_PER_SEC,
  145. clockevent_mpu_timer1.shift);
  146. clockevent_mpu_timer1.max_delta_ns =
  147. clockevent_delta2ns(-1, &clockevent_mpu_timer1);
  148. clockevent_mpu_timer1.min_delta_ns =
  149. clockevent_delta2ns(1, &clockevent_mpu_timer1);
  150. clockevent_mpu_timer1.cpumask = cpumask_of(0);
  151. clockevents_register_device(&clockevent_mpu_timer1);
  152. }
  153. /*
  154. * ---------------------------------------------------------------------------
  155. * MPU timer 2 ... free running 32-bit clock source and scheduler clock
  156. * ---------------------------------------------------------------------------
  157. */
  158. static unsigned long omap_mpu_timer2_overflows;
  159. static irqreturn_t omap_mpu_timer2_interrupt(int irq, void *dev_id)
  160. {
  161. omap_mpu_timer2_overflows++;
  162. return IRQ_HANDLED;
  163. }
  164. static struct irqaction omap_mpu_timer2_irq = {
  165. .name = "mpu_timer2",
  166. .flags = IRQF_DISABLED,
  167. .handler = omap_mpu_timer2_interrupt,
  168. };
  169. static cycle_t mpu_read(struct clocksource *cs)
  170. {
  171. return ~omap_mpu_timer_read(1);
  172. }
  173. static struct clocksource clocksource_mpu = {
  174. .name = "mpu_timer2",
  175. .rating = 300,
  176. .read = mpu_read,
  177. .mask = CLOCKSOURCE_MASK(32),
  178. .shift = 24,
  179. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  180. };
  181. static void __init omap_init_clocksource(unsigned long rate)
  182. {
  183. static char err[] __initdata = KERN_ERR
  184. "%s: can't register clocksource!\n";
  185. clocksource_mpu.mult
  186. = clocksource_khz2mult(rate/1000, clocksource_mpu.shift);
  187. setup_irq(INT_TIMER2, &omap_mpu_timer2_irq);
  188. omap_mpu_timer_start(1, ~0, 1);
  189. if (clocksource_register(&clocksource_mpu))
  190. printk(err, clocksource_mpu.name);
  191. }
  192. /*
  193. * ---------------------------------------------------------------------------
  194. * Timer initialization
  195. * ---------------------------------------------------------------------------
  196. */
  197. static void __init omap_timer_init(void)
  198. {
  199. struct clk *ck_ref = clk_get(NULL, "ck_ref");
  200. unsigned long rate;
  201. BUG_ON(IS_ERR(ck_ref));
  202. rate = clk_get_rate(ck_ref);
  203. clk_put(ck_ref);
  204. /* PTV = 0 */
  205. rate /= 2;
  206. omap_init_mpu_timer(rate);
  207. omap_init_clocksource(rate);
  208. }
  209. struct sys_timer omap_timer = {
  210. .init = omap_timer_init,
  211. };