serial.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * linux/arch/arm/mach-omap1/serial.c
  3. *
  4. * OMAP1 serial support.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/irq.h>
  14. #include <linux/delay.h>
  15. #include <linux/serial.h>
  16. #include <linux/tty.h>
  17. #include <linux/serial_8250.h>
  18. #include <linux/serial_reg.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <asm/mach-types.h>
  22. #include <mach/board.h>
  23. #include <mach/mux.h>
  24. #include <mach/gpio.h>
  25. #include <mach/fpga.h>
  26. static struct clk * uart1_ck;
  27. static struct clk * uart2_ck;
  28. static struct clk * uart3_ck;
  29. static inline unsigned int omap_serial_in(struct plat_serial8250_port *up,
  30. int offset)
  31. {
  32. offset <<= up->regshift;
  33. return (unsigned int)__raw_readb(up->membase + offset);
  34. }
  35. static inline void omap_serial_outp(struct plat_serial8250_port *p, int offset,
  36. int value)
  37. {
  38. offset <<= p->regshift;
  39. __raw_writeb(value, p->membase + offset);
  40. }
  41. /*
  42. * Internal UARTs need to be initialized for the 8250 autoconfig to work
  43. * properly. Note that the TX watermark initialization may not be needed
  44. * once the 8250.c watermark handling code is merged.
  45. */
  46. static void __init omap_serial_reset(struct plat_serial8250_port *p)
  47. {
  48. omap_serial_outp(p, UART_OMAP_MDR1, 0x07); /* disable UART */
  49. omap_serial_outp(p, UART_OMAP_SCR, 0x08); /* TX watermark */
  50. omap_serial_outp(p, UART_OMAP_MDR1, 0x00); /* enable UART */
  51. if (!cpu_is_omap15xx()) {
  52. omap_serial_outp(p, UART_OMAP_SYSC, 0x01);
  53. while (!(omap_serial_in(p, UART_OMAP_SYSC) & 0x01));
  54. }
  55. }
  56. static struct plat_serial8250_port serial_platform_data[] = {
  57. {
  58. .membase = IO_ADDRESS(OMAP_UART1_BASE),
  59. .mapbase = OMAP_UART1_BASE,
  60. .irq = INT_UART1,
  61. .flags = UPF_BOOT_AUTOCONF,
  62. .iotype = UPIO_MEM,
  63. .regshift = 2,
  64. .uartclk = OMAP16XX_BASE_BAUD * 16,
  65. },
  66. {
  67. .membase = IO_ADDRESS(OMAP_UART2_BASE),
  68. .mapbase = OMAP_UART2_BASE,
  69. .irq = INT_UART2,
  70. .flags = UPF_BOOT_AUTOCONF,
  71. .iotype = UPIO_MEM,
  72. .regshift = 2,
  73. .uartclk = OMAP16XX_BASE_BAUD * 16,
  74. },
  75. {
  76. .membase = IO_ADDRESS(OMAP_UART3_BASE),
  77. .mapbase = OMAP_UART3_BASE,
  78. .irq = INT_UART3,
  79. .flags = UPF_BOOT_AUTOCONF,
  80. .iotype = UPIO_MEM,
  81. .regshift = 2,
  82. .uartclk = OMAP16XX_BASE_BAUD * 16,
  83. },
  84. { },
  85. };
  86. static struct platform_device serial_device = {
  87. .name = "serial8250",
  88. .id = PLAT8250_DEV_PLATFORM,
  89. .dev = {
  90. .platform_data = serial_platform_data,
  91. },
  92. };
  93. /*
  94. * Note that on Innovator-1510 UART2 pins conflict with USB2.
  95. * By default UART2 does not work on Innovator-1510 if you have
  96. * USB OHCI enabled. To use UART2, you must disable USB2 first.
  97. */
  98. void __init omap_serial_init(void)
  99. {
  100. int i;
  101. const struct omap_uart_config *info;
  102. if (cpu_is_omap730()) {
  103. serial_platform_data[0].regshift = 0;
  104. serial_platform_data[1].regshift = 0;
  105. serial_platform_data[0].irq = INT_730_UART_MODEM_1;
  106. serial_platform_data[1].irq = INT_730_UART_MODEM_IRDA_2;
  107. }
  108. if (cpu_is_omap850()) {
  109. serial_platform_data[0].regshift = 0;
  110. serial_platform_data[1].regshift = 0;
  111. serial_platform_data[0].irq = INT_850_UART_MODEM_1;
  112. serial_platform_data[1].irq = INT_850_UART_MODEM_IRDA_2;
  113. }
  114. if (cpu_is_omap15xx()) {
  115. serial_platform_data[0].uartclk = OMAP1510_BASE_BAUD * 16;
  116. serial_platform_data[1].uartclk = OMAP1510_BASE_BAUD * 16;
  117. serial_platform_data[2].uartclk = OMAP1510_BASE_BAUD * 16;
  118. }
  119. info = omap_get_config(OMAP_TAG_UART, struct omap_uart_config);
  120. if (info == NULL)
  121. return;
  122. for (i = 0; i < OMAP_MAX_NR_PORTS; i++) {
  123. unsigned char reg;
  124. if (!((1 << i) & info->enabled_uarts)) {
  125. serial_platform_data[i].membase = NULL;
  126. serial_platform_data[i].mapbase = 0;
  127. continue;
  128. }
  129. switch (i) {
  130. case 0:
  131. uart1_ck = clk_get(NULL, "uart1_ck");
  132. if (IS_ERR(uart1_ck))
  133. printk("Could not get uart1_ck\n");
  134. else {
  135. clk_enable(uart1_ck);
  136. if (cpu_is_omap15xx())
  137. clk_set_rate(uart1_ck, 12000000);
  138. }
  139. if (cpu_is_omap15xx()) {
  140. omap_cfg_reg(UART1_TX);
  141. omap_cfg_reg(UART1_RTS);
  142. if (machine_is_omap_innovator()) {
  143. reg = fpga_read(OMAP1510_FPGA_POWER);
  144. reg |= OMAP1510_FPGA_PCR_COM1_EN;
  145. fpga_write(reg, OMAP1510_FPGA_POWER);
  146. udelay(10);
  147. }
  148. }
  149. break;
  150. case 1:
  151. uart2_ck = clk_get(NULL, "uart2_ck");
  152. if (IS_ERR(uart2_ck))
  153. printk("Could not get uart2_ck\n");
  154. else {
  155. clk_enable(uart2_ck);
  156. if (cpu_is_omap15xx())
  157. clk_set_rate(uart2_ck, 12000000);
  158. else
  159. clk_set_rate(uart2_ck, 48000000);
  160. }
  161. if (cpu_is_omap15xx()) {
  162. omap_cfg_reg(UART2_TX);
  163. omap_cfg_reg(UART2_RTS);
  164. if (machine_is_omap_innovator()) {
  165. reg = fpga_read(OMAP1510_FPGA_POWER);
  166. reg |= OMAP1510_FPGA_PCR_COM2_EN;
  167. fpga_write(reg, OMAP1510_FPGA_POWER);
  168. udelay(10);
  169. }
  170. }
  171. break;
  172. case 2:
  173. uart3_ck = clk_get(NULL, "uart3_ck");
  174. if (IS_ERR(uart3_ck))
  175. printk("Could not get uart3_ck\n");
  176. else {
  177. clk_enable(uart3_ck);
  178. if (cpu_is_omap15xx())
  179. clk_set_rate(uart3_ck, 12000000);
  180. }
  181. if (cpu_is_omap15xx()) {
  182. omap_cfg_reg(UART3_TX);
  183. omap_cfg_reg(UART3_RX);
  184. }
  185. break;
  186. }
  187. omap_serial_reset(&serial_platform_data[i]);
  188. }
  189. }
  190. #ifdef CONFIG_OMAP_SERIAL_WAKE
  191. static irqreturn_t omap_serial_wake_interrupt(int irq, void *dev_id)
  192. {
  193. /* Need to do something with serial port right after wake-up? */
  194. return IRQ_HANDLED;
  195. }
  196. /*
  197. * Reroutes serial RX lines to GPIO lines for the duration of
  198. * sleep to allow waking up the device from serial port even
  199. * in deep sleep.
  200. */
  201. void omap_serial_wake_trigger(int enable)
  202. {
  203. if (!cpu_is_omap16xx())
  204. return;
  205. if (uart1_ck != NULL) {
  206. if (enable)
  207. omap_cfg_reg(V14_16XX_GPIO37);
  208. else
  209. omap_cfg_reg(V14_16XX_UART1_RX);
  210. }
  211. if (uart2_ck != NULL) {
  212. if (enable)
  213. omap_cfg_reg(R9_16XX_GPIO18);
  214. else
  215. omap_cfg_reg(R9_16XX_UART2_RX);
  216. }
  217. if (uart3_ck != NULL) {
  218. if (enable)
  219. omap_cfg_reg(L14_16XX_GPIO49);
  220. else
  221. omap_cfg_reg(L14_16XX_UART3_RX);
  222. }
  223. }
  224. static void __init omap_serial_set_port_wakeup(int gpio_nr)
  225. {
  226. int ret;
  227. ret = gpio_request(gpio_nr, "UART wake");
  228. if (ret < 0) {
  229. printk(KERN_ERR "Could not request UART wake GPIO: %i\n",
  230. gpio_nr);
  231. return;
  232. }
  233. gpio_direction_input(gpio_nr);
  234. ret = request_irq(gpio_to_irq(gpio_nr), &omap_serial_wake_interrupt,
  235. IRQF_TRIGGER_RISING, "serial wakeup", NULL);
  236. if (ret) {
  237. gpio_free(gpio_nr);
  238. printk(KERN_ERR "No interrupt for UART wake GPIO: %i\n",
  239. gpio_nr);
  240. return;
  241. }
  242. enable_irq_wake(gpio_to_irq(gpio_nr));
  243. }
  244. static int __init omap_serial_wakeup_init(void)
  245. {
  246. if (!cpu_is_omap16xx())
  247. return 0;
  248. if (uart1_ck != NULL)
  249. omap_serial_set_port_wakeup(37);
  250. if (uart2_ck != NULL)
  251. omap_serial_set_port_wakeup(18);
  252. if (uart3_ck != NULL)
  253. omap_serial_set_port_wakeup(49);
  254. return 0;
  255. }
  256. late_initcall(omap_serial_wakeup_init);
  257. #endif /* CONFIG_OMAP_SERIAL_WAKE */
  258. static int __init omap_init(void)
  259. {
  260. return platform_device_register(&serial_device);
  261. }
  262. arch_initcall(omap_init);