pm.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727
  1. /*
  2. * linux/arch/arm/mach-omap1/pm.c
  3. *
  4. * OMAP Power Management Routines
  5. *
  6. * Original code for the SA11x0:
  7. * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com>
  8. *
  9. * Modified for the PXA250 by Nicolas Pitre:
  10. * Copyright (c) 2002 Monta Vista Software, Inc.
  11. *
  12. * Modified for the OMAP1510 by David Singleton:
  13. * Copyright (c) 2002 Monta Vista Software, Inc.
  14. *
  15. * Cleanup 2004 for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com>
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License as published by the
  19. * Free Software Foundation; either version 2 of the License, or (at your
  20. * option) any later version.
  21. *
  22. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/suspend.h>
  38. #include <linux/sched.h>
  39. #include <linux/proc_fs.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sysfs.h>
  42. #include <linux/module.h>
  43. #include <linux/io.h>
  44. #include <asm/irq.h>
  45. #include <asm/atomic.h>
  46. #include <asm/mach/time.h>
  47. #include <asm/mach/irq.h>
  48. #include <mach/cpu.h>
  49. #include <mach/irqs.h>
  50. #include <mach/clock.h>
  51. #include <mach/sram.h>
  52. #include <mach/tc.h>
  53. #include <mach/mux.h>
  54. #include <mach/dma.h>
  55. #include <mach/dmtimer.h>
  56. #include "pm.h"
  57. static unsigned int arm_sleep_save[ARM_SLEEP_SAVE_SIZE];
  58. static unsigned short dsp_sleep_save[DSP_SLEEP_SAVE_SIZE];
  59. static unsigned short ulpd_sleep_save[ULPD_SLEEP_SAVE_SIZE];
  60. static unsigned int mpui730_sleep_save[MPUI730_SLEEP_SAVE_SIZE];
  61. static unsigned int mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_SIZE];
  62. static unsigned int mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_SIZE];
  63. #ifdef CONFIG_OMAP_32K_TIMER
  64. static unsigned short enable_dyn_sleep = 1;
  65. static ssize_t idle_show(struct kobject *kobj, struct kobj_attribute *attr,
  66. char *buf)
  67. {
  68. return sprintf(buf, "%hu\n", enable_dyn_sleep);
  69. }
  70. static ssize_t idle_store(struct kobject *kobj, struct kobj_attribute *attr,
  71. const char * buf, size_t n)
  72. {
  73. unsigned short value;
  74. if (sscanf(buf, "%hu", &value) != 1 ||
  75. (value != 0 && value != 1)) {
  76. printk(KERN_ERR "idle_sleep_store: Invalid value\n");
  77. return -EINVAL;
  78. }
  79. enable_dyn_sleep = value;
  80. return n;
  81. }
  82. static struct kobj_attribute sleep_while_idle_attr =
  83. __ATTR(sleep_while_idle, 0644, idle_show, idle_store);
  84. #endif
  85. static void (*omap_sram_suspend)(unsigned long r0, unsigned long r1) = NULL;
  86. /*
  87. * Let's power down on idle, but only if we are really
  88. * idle, because once we start down the path of
  89. * going idle we continue to do idle even if we get
  90. * a clock tick interrupt . .
  91. */
  92. void omap1_pm_idle(void)
  93. {
  94. extern __u32 arm_idlect1_mask;
  95. __u32 use_idlect1 = arm_idlect1_mask;
  96. int do_sleep = 0;
  97. local_irq_disable();
  98. local_fiq_disable();
  99. if (need_resched()) {
  100. local_fiq_enable();
  101. local_irq_enable();
  102. return;
  103. }
  104. #ifdef CONFIG_OMAP_MPU_TIMER
  105. #warning Enable 32kHz OS timer in order to allow sleep states in idle
  106. use_idlect1 = use_idlect1 & ~(1 << 9);
  107. #else
  108. while (enable_dyn_sleep) {
  109. #ifdef CONFIG_CBUS_TAHVO_USB
  110. extern int vbus_active;
  111. /* Clock requirements? */
  112. if (vbus_active)
  113. break;
  114. #endif
  115. do_sleep = 1;
  116. break;
  117. }
  118. #endif
  119. #ifdef CONFIG_OMAP_DM_TIMER
  120. use_idlect1 = omap_dm_timer_modify_idlect_mask(use_idlect1);
  121. #endif
  122. if (omap_dma_running())
  123. use_idlect1 &= ~(1 << 6);
  124. /* We should be able to remove the do_sleep variable and multiple
  125. * tests above as soon as drivers, timer and DMA code have been fixed.
  126. * Even the sleep block count should become obsolete. */
  127. if ((use_idlect1 != ~0) || !do_sleep) {
  128. __u32 saved_idlect1 = omap_readl(ARM_IDLECT1);
  129. if (cpu_is_omap15xx())
  130. use_idlect1 &= OMAP1510_BIG_SLEEP_REQUEST;
  131. else
  132. use_idlect1 &= OMAP1610_IDLECT1_SLEEP_VAL;
  133. omap_writel(use_idlect1, ARM_IDLECT1);
  134. __asm__ volatile ("mcr p15, 0, r0, c7, c0, 4");
  135. omap_writel(saved_idlect1, ARM_IDLECT1);
  136. local_fiq_enable();
  137. local_irq_enable();
  138. return;
  139. }
  140. omap_sram_suspend(omap_readl(ARM_IDLECT1),
  141. omap_readl(ARM_IDLECT2));
  142. local_fiq_enable();
  143. local_irq_enable();
  144. }
  145. /*
  146. * Configuration of the wakeup event is board specific. For the
  147. * moment we put it into this helper function. Later it may move
  148. * to board specific files.
  149. */
  150. static void omap_pm_wakeup_setup(void)
  151. {
  152. u32 level1_wake = 0;
  153. u32 level2_wake = OMAP_IRQ_BIT(INT_UART2);
  154. /*
  155. * Turn off all interrupts except GPIO bank 1, L1-2nd level cascade,
  156. * and the L2 wakeup interrupts: keypad and UART2. Note that the
  157. * drivers must still separately call omap_set_gpio_wakeup() to
  158. * wake up to a GPIO interrupt.
  159. */
  160. if (cpu_is_omap730())
  161. level1_wake = OMAP_IRQ_BIT(INT_730_GPIO_BANK1) |
  162. OMAP_IRQ_BIT(INT_730_IH2_IRQ);
  163. else if (cpu_is_omap15xx())
  164. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  165. OMAP_IRQ_BIT(INT_1510_IH2_IRQ);
  166. else if (cpu_is_omap16xx())
  167. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  168. OMAP_IRQ_BIT(INT_1610_IH2_IRQ);
  169. omap_writel(~level1_wake, OMAP_IH1_MIR);
  170. if (cpu_is_omap730()) {
  171. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  172. omap_writel(~(OMAP_IRQ_BIT(INT_730_WAKE_UP_REQ) |
  173. OMAP_IRQ_BIT(INT_730_MPUIO_KEYPAD)),
  174. OMAP_IH2_1_MIR);
  175. } else if (cpu_is_omap15xx()) {
  176. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  177. omap_writel(~level2_wake, OMAP_IH2_MIR);
  178. } else if (cpu_is_omap16xx()) {
  179. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  180. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  181. /* INT_1610_WAKE_UP_REQ is needed for GPIO wakeup... */
  182. omap_writel(~OMAP_IRQ_BIT(INT_1610_WAKE_UP_REQ),
  183. OMAP_IH2_1_MIR);
  184. omap_writel(~0x0, OMAP_IH2_2_MIR);
  185. omap_writel(~0x0, OMAP_IH2_3_MIR);
  186. }
  187. /* New IRQ agreement, recalculate in cascade order */
  188. omap_writel(1, OMAP_IH2_CONTROL);
  189. omap_writel(1, OMAP_IH1_CONTROL);
  190. }
  191. #define EN_DSPCK 13 /* ARM_CKCTL */
  192. #define EN_APICK 6 /* ARM_IDLECT2 */
  193. #define DSP_EN 1 /* ARM_RSTCT1 */
  194. void omap1_pm_suspend(void)
  195. {
  196. unsigned long arg0 = 0, arg1 = 0;
  197. printk(KERN_INFO "PM: OMAP%x is trying to enter deep sleep...\n",
  198. omap_rev());
  199. omap_serial_wake_trigger(1);
  200. if (!cpu_is_omap15xx())
  201. omap_writew(0xffff, ULPD_SOFT_DISABLE_REQ_REG);
  202. /*
  203. * Step 1: turn off interrupts (FIXME: NOTE: already disabled)
  204. */
  205. local_irq_disable();
  206. local_fiq_disable();
  207. /*
  208. * Step 2: save registers
  209. *
  210. * The omap is a strange/beautiful device. The caches, memory
  211. * and register state are preserved across power saves.
  212. * We have to save and restore very little register state to
  213. * idle the omap.
  214. *
  215. * Save interrupt, MPUI, ARM and UPLD control registers.
  216. */
  217. if (cpu_is_omap730()) {
  218. MPUI730_SAVE(OMAP_IH1_MIR);
  219. MPUI730_SAVE(OMAP_IH2_0_MIR);
  220. MPUI730_SAVE(OMAP_IH2_1_MIR);
  221. MPUI730_SAVE(MPUI_CTRL);
  222. MPUI730_SAVE(MPUI_DSP_BOOT_CONFIG);
  223. MPUI730_SAVE(MPUI_DSP_API_CONFIG);
  224. MPUI730_SAVE(EMIFS_CONFIG);
  225. MPUI730_SAVE(EMIFF_SDRAM_CONFIG);
  226. } else if (cpu_is_omap15xx()) {
  227. MPUI1510_SAVE(OMAP_IH1_MIR);
  228. MPUI1510_SAVE(OMAP_IH2_MIR);
  229. MPUI1510_SAVE(MPUI_CTRL);
  230. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  231. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  232. MPUI1510_SAVE(EMIFS_CONFIG);
  233. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  234. } else if (cpu_is_omap16xx()) {
  235. MPUI1610_SAVE(OMAP_IH1_MIR);
  236. MPUI1610_SAVE(OMAP_IH2_0_MIR);
  237. MPUI1610_SAVE(OMAP_IH2_1_MIR);
  238. MPUI1610_SAVE(OMAP_IH2_2_MIR);
  239. MPUI1610_SAVE(OMAP_IH2_3_MIR);
  240. MPUI1610_SAVE(MPUI_CTRL);
  241. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  242. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  243. MPUI1610_SAVE(EMIFS_CONFIG);
  244. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  245. }
  246. ARM_SAVE(ARM_CKCTL);
  247. ARM_SAVE(ARM_IDLECT1);
  248. ARM_SAVE(ARM_IDLECT2);
  249. if (!(cpu_is_omap15xx()))
  250. ARM_SAVE(ARM_IDLECT3);
  251. ARM_SAVE(ARM_EWUPCT);
  252. ARM_SAVE(ARM_RSTCT1);
  253. ARM_SAVE(ARM_RSTCT2);
  254. ARM_SAVE(ARM_SYSST);
  255. ULPD_SAVE(ULPD_CLOCK_CTRL);
  256. ULPD_SAVE(ULPD_STATUS_REQ);
  257. /* (Step 3 removed - we now allow deep sleep by default) */
  258. /*
  259. * Step 4: OMAP DSP Shutdown
  260. */
  261. /* stop DSP */
  262. omap_writew(omap_readw(ARM_RSTCT1) & ~(1 << DSP_EN), ARM_RSTCT1);
  263. /* shut down dsp_ck */
  264. if (!cpu_is_omap730())
  265. omap_writew(omap_readw(ARM_CKCTL) & ~(1 << EN_DSPCK), ARM_CKCTL);
  266. /* temporarily enabling api_ck to access DSP registers */
  267. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  268. /* save DSP registers */
  269. DSP_SAVE(DSP_IDLECT2);
  270. /* Stop all DSP domain clocks */
  271. __raw_writew(0, DSP_IDLECT2);
  272. /*
  273. * Step 5: Wakeup Event Setup
  274. */
  275. omap_pm_wakeup_setup();
  276. /*
  277. * Step 6: ARM and Traffic controller shutdown
  278. */
  279. /* disable ARM watchdog */
  280. omap_writel(0x00F5, OMAP_WDT_TIMER_MODE);
  281. omap_writel(0x00A0, OMAP_WDT_TIMER_MODE);
  282. /*
  283. * Step 6b: ARM and Traffic controller shutdown
  284. *
  285. * Step 6 continues here. Prepare jump to power management
  286. * assembly code in internal SRAM.
  287. *
  288. * Since the omap_cpu_suspend routine has been copied to
  289. * SRAM, we'll do an indirect procedure call to it and pass the
  290. * contents of arm_idlect1 and arm_idlect2 so it can restore
  291. * them when it wakes up and it will return.
  292. */
  293. arg0 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT1];
  294. arg1 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT2];
  295. /*
  296. * Step 6c: ARM and Traffic controller shutdown
  297. *
  298. * Jump to assembly code. The processor will stay there
  299. * until wake up.
  300. */
  301. omap_sram_suspend(arg0, arg1);
  302. /*
  303. * If we are here, processor is woken up!
  304. */
  305. /*
  306. * Restore DSP clocks
  307. */
  308. /* again temporarily enabling api_ck to access DSP registers */
  309. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  310. /* Restore DSP domain clocks */
  311. DSP_RESTORE(DSP_IDLECT2);
  312. /*
  313. * Restore ARM state, except ARM_IDLECT1/2 which omap_cpu_suspend did
  314. */
  315. if (!(cpu_is_omap15xx()))
  316. ARM_RESTORE(ARM_IDLECT3);
  317. ARM_RESTORE(ARM_CKCTL);
  318. ARM_RESTORE(ARM_EWUPCT);
  319. ARM_RESTORE(ARM_RSTCT1);
  320. ARM_RESTORE(ARM_RSTCT2);
  321. ARM_RESTORE(ARM_SYSST);
  322. ULPD_RESTORE(ULPD_CLOCK_CTRL);
  323. ULPD_RESTORE(ULPD_STATUS_REQ);
  324. if (cpu_is_omap730()) {
  325. MPUI730_RESTORE(EMIFS_CONFIG);
  326. MPUI730_RESTORE(EMIFF_SDRAM_CONFIG);
  327. MPUI730_RESTORE(OMAP_IH1_MIR);
  328. MPUI730_RESTORE(OMAP_IH2_0_MIR);
  329. MPUI730_RESTORE(OMAP_IH2_1_MIR);
  330. } else if (cpu_is_omap15xx()) {
  331. MPUI1510_RESTORE(MPUI_CTRL);
  332. MPUI1510_RESTORE(MPUI_DSP_BOOT_CONFIG);
  333. MPUI1510_RESTORE(MPUI_DSP_API_CONFIG);
  334. MPUI1510_RESTORE(EMIFS_CONFIG);
  335. MPUI1510_RESTORE(EMIFF_SDRAM_CONFIG);
  336. MPUI1510_RESTORE(OMAP_IH1_MIR);
  337. MPUI1510_RESTORE(OMAP_IH2_MIR);
  338. } else if (cpu_is_omap16xx()) {
  339. MPUI1610_RESTORE(MPUI_CTRL);
  340. MPUI1610_RESTORE(MPUI_DSP_BOOT_CONFIG);
  341. MPUI1610_RESTORE(MPUI_DSP_API_CONFIG);
  342. MPUI1610_RESTORE(EMIFS_CONFIG);
  343. MPUI1610_RESTORE(EMIFF_SDRAM_CONFIG);
  344. MPUI1610_RESTORE(OMAP_IH1_MIR);
  345. MPUI1610_RESTORE(OMAP_IH2_0_MIR);
  346. MPUI1610_RESTORE(OMAP_IH2_1_MIR);
  347. MPUI1610_RESTORE(OMAP_IH2_2_MIR);
  348. MPUI1610_RESTORE(OMAP_IH2_3_MIR);
  349. }
  350. if (!cpu_is_omap15xx())
  351. omap_writew(0, ULPD_SOFT_DISABLE_REQ_REG);
  352. /*
  353. * Re-enable interrupts
  354. */
  355. local_irq_enable();
  356. local_fiq_enable();
  357. omap_serial_wake_trigger(0);
  358. printk(KERN_INFO "PM: OMAP%x is re-starting from deep sleep...\n",
  359. omap_rev());
  360. }
  361. #if defined(DEBUG) && defined(CONFIG_PROC_FS)
  362. static int g_read_completed;
  363. /*
  364. * Read system PM registers for debugging
  365. */
  366. static int omap_pm_read_proc(
  367. char *page_buffer,
  368. char **my_first_byte,
  369. off_t virtual_start,
  370. int length,
  371. int *eof,
  372. void *data)
  373. {
  374. int my_buffer_offset = 0;
  375. char * const my_base = page_buffer;
  376. ARM_SAVE(ARM_CKCTL);
  377. ARM_SAVE(ARM_IDLECT1);
  378. ARM_SAVE(ARM_IDLECT2);
  379. if (!(cpu_is_omap15xx()))
  380. ARM_SAVE(ARM_IDLECT3);
  381. ARM_SAVE(ARM_EWUPCT);
  382. ARM_SAVE(ARM_RSTCT1);
  383. ARM_SAVE(ARM_RSTCT2);
  384. ARM_SAVE(ARM_SYSST);
  385. ULPD_SAVE(ULPD_IT_STATUS);
  386. ULPD_SAVE(ULPD_CLOCK_CTRL);
  387. ULPD_SAVE(ULPD_SOFT_REQ);
  388. ULPD_SAVE(ULPD_STATUS_REQ);
  389. ULPD_SAVE(ULPD_DPLL_CTRL);
  390. ULPD_SAVE(ULPD_POWER_CTRL);
  391. if (cpu_is_omap730()) {
  392. MPUI730_SAVE(MPUI_CTRL);
  393. MPUI730_SAVE(MPUI_DSP_STATUS);
  394. MPUI730_SAVE(MPUI_DSP_BOOT_CONFIG);
  395. MPUI730_SAVE(MPUI_DSP_API_CONFIG);
  396. MPUI730_SAVE(EMIFF_SDRAM_CONFIG);
  397. MPUI730_SAVE(EMIFS_CONFIG);
  398. } else if (cpu_is_omap15xx()) {
  399. MPUI1510_SAVE(MPUI_CTRL);
  400. MPUI1510_SAVE(MPUI_DSP_STATUS);
  401. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  402. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  403. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  404. MPUI1510_SAVE(EMIFS_CONFIG);
  405. } else if (cpu_is_omap16xx()) {
  406. MPUI1610_SAVE(MPUI_CTRL);
  407. MPUI1610_SAVE(MPUI_DSP_STATUS);
  408. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  409. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  410. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  411. MPUI1610_SAVE(EMIFS_CONFIG);
  412. }
  413. if (virtual_start == 0) {
  414. g_read_completed = 0;
  415. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  416. "ARM_CKCTL_REG: 0x%-8x \n"
  417. "ARM_IDLECT1_REG: 0x%-8x \n"
  418. "ARM_IDLECT2_REG: 0x%-8x \n"
  419. "ARM_IDLECT3_REG: 0x%-8x \n"
  420. "ARM_EWUPCT_REG: 0x%-8x \n"
  421. "ARM_RSTCT1_REG: 0x%-8x \n"
  422. "ARM_RSTCT2_REG: 0x%-8x \n"
  423. "ARM_SYSST_REG: 0x%-8x \n"
  424. "ULPD_IT_STATUS_REG: 0x%-4x \n"
  425. "ULPD_CLOCK_CTRL_REG: 0x%-4x \n"
  426. "ULPD_SOFT_REQ_REG: 0x%-4x \n"
  427. "ULPD_DPLL_CTRL_REG: 0x%-4x \n"
  428. "ULPD_STATUS_REQ_REG: 0x%-4x \n"
  429. "ULPD_POWER_CTRL_REG: 0x%-4x \n",
  430. ARM_SHOW(ARM_CKCTL),
  431. ARM_SHOW(ARM_IDLECT1),
  432. ARM_SHOW(ARM_IDLECT2),
  433. ARM_SHOW(ARM_IDLECT3),
  434. ARM_SHOW(ARM_EWUPCT),
  435. ARM_SHOW(ARM_RSTCT1),
  436. ARM_SHOW(ARM_RSTCT2),
  437. ARM_SHOW(ARM_SYSST),
  438. ULPD_SHOW(ULPD_IT_STATUS),
  439. ULPD_SHOW(ULPD_CLOCK_CTRL),
  440. ULPD_SHOW(ULPD_SOFT_REQ),
  441. ULPD_SHOW(ULPD_DPLL_CTRL),
  442. ULPD_SHOW(ULPD_STATUS_REQ),
  443. ULPD_SHOW(ULPD_POWER_CTRL));
  444. if (cpu_is_omap730()) {
  445. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  446. "MPUI730_CTRL_REG 0x%-8x \n"
  447. "MPUI730_DSP_STATUS_REG: 0x%-8x \n"
  448. "MPUI730_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  449. "MPUI730_DSP_API_CONFIG_REG: 0x%-8x \n"
  450. "MPUI730_SDRAM_CONFIG_REG: 0x%-8x \n"
  451. "MPUI730_EMIFS_CONFIG_REG: 0x%-8x \n",
  452. MPUI730_SHOW(MPUI_CTRL),
  453. MPUI730_SHOW(MPUI_DSP_STATUS),
  454. MPUI730_SHOW(MPUI_DSP_BOOT_CONFIG),
  455. MPUI730_SHOW(MPUI_DSP_API_CONFIG),
  456. MPUI730_SHOW(EMIFF_SDRAM_CONFIG),
  457. MPUI730_SHOW(EMIFS_CONFIG));
  458. } else if (cpu_is_omap15xx()) {
  459. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  460. "MPUI1510_CTRL_REG 0x%-8x \n"
  461. "MPUI1510_DSP_STATUS_REG: 0x%-8x \n"
  462. "MPUI1510_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  463. "MPUI1510_DSP_API_CONFIG_REG: 0x%-8x \n"
  464. "MPUI1510_SDRAM_CONFIG_REG: 0x%-8x \n"
  465. "MPUI1510_EMIFS_CONFIG_REG: 0x%-8x \n",
  466. MPUI1510_SHOW(MPUI_CTRL),
  467. MPUI1510_SHOW(MPUI_DSP_STATUS),
  468. MPUI1510_SHOW(MPUI_DSP_BOOT_CONFIG),
  469. MPUI1510_SHOW(MPUI_DSP_API_CONFIG),
  470. MPUI1510_SHOW(EMIFF_SDRAM_CONFIG),
  471. MPUI1510_SHOW(EMIFS_CONFIG));
  472. } else if (cpu_is_omap16xx()) {
  473. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  474. "MPUI1610_CTRL_REG 0x%-8x \n"
  475. "MPUI1610_DSP_STATUS_REG: 0x%-8x \n"
  476. "MPUI1610_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  477. "MPUI1610_DSP_API_CONFIG_REG: 0x%-8x \n"
  478. "MPUI1610_SDRAM_CONFIG_REG: 0x%-8x \n"
  479. "MPUI1610_EMIFS_CONFIG_REG: 0x%-8x \n",
  480. MPUI1610_SHOW(MPUI_CTRL),
  481. MPUI1610_SHOW(MPUI_DSP_STATUS),
  482. MPUI1610_SHOW(MPUI_DSP_BOOT_CONFIG),
  483. MPUI1610_SHOW(MPUI_DSP_API_CONFIG),
  484. MPUI1610_SHOW(EMIFF_SDRAM_CONFIG),
  485. MPUI1610_SHOW(EMIFS_CONFIG));
  486. }
  487. g_read_completed++;
  488. } else if (g_read_completed >= 1) {
  489. *eof = 1;
  490. return 0;
  491. }
  492. g_read_completed++;
  493. *my_first_byte = page_buffer;
  494. return my_buffer_offset;
  495. }
  496. static void omap_pm_init_proc(void)
  497. {
  498. struct proc_dir_entry *entry;
  499. entry = create_proc_read_entry("driver/omap_pm",
  500. S_IWUSR | S_IRUGO, NULL,
  501. omap_pm_read_proc, NULL);
  502. }
  503. #endif /* DEBUG && CONFIG_PROC_FS */
  504. static void (*saved_idle)(void) = NULL;
  505. /*
  506. * omap_pm_prepare - Do preliminary suspend work.
  507. *
  508. */
  509. static int omap_pm_prepare(void)
  510. {
  511. /* We cannot sleep in idle until we have resumed */
  512. saved_idle = pm_idle;
  513. pm_idle = NULL;
  514. return 0;
  515. }
  516. /*
  517. * omap_pm_enter - Actually enter a sleep state.
  518. * @state: State we're entering.
  519. *
  520. */
  521. static int omap_pm_enter(suspend_state_t state)
  522. {
  523. switch (state)
  524. {
  525. case PM_SUSPEND_STANDBY:
  526. case PM_SUSPEND_MEM:
  527. omap1_pm_suspend();
  528. break;
  529. default:
  530. return -EINVAL;
  531. }
  532. return 0;
  533. }
  534. /**
  535. * omap_pm_finish - Finish up suspend sequence.
  536. *
  537. * This is called after we wake back up (or if entering the sleep state
  538. * failed).
  539. */
  540. static void omap_pm_finish(void)
  541. {
  542. pm_idle = saved_idle;
  543. }
  544. static irqreturn_t omap_wakeup_interrupt(int irq, void *dev)
  545. {
  546. return IRQ_HANDLED;
  547. }
  548. static struct irqaction omap_wakeup_irq = {
  549. .name = "peripheral wakeup",
  550. .flags = IRQF_DISABLED,
  551. .handler = omap_wakeup_interrupt
  552. };
  553. static struct platform_suspend_ops omap_pm_ops ={
  554. .prepare = omap_pm_prepare,
  555. .enter = omap_pm_enter,
  556. .finish = omap_pm_finish,
  557. .valid = suspend_valid_only_mem,
  558. };
  559. static int __init omap_pm_init(void)
  560. {
  561. #ifdef CONFIG_OMAP_32K_TIMER
  562. int error;
  563. #endif
  564. printk("Power Management for TI OMAP.\n");
  565. /*
  566. * We copy the assembler sleep/wakeup routines to SRAM.
  567. * These routines need to be in SRAM as that's the only
  568. * memory the MPU can see when it wakes up.
  569. */
  570. if (cpu_is_omap730()) {
  571. omap_sram_suspend = omap_sram_push(omap730_cpu_suspend,
  572. omap730_cpu_suspend_sz);
  573. } else if (cpu_is_omap15xx()) {
  574. omap_sram_suspend = omap_sram_push(omap1510_cpu_suspend,
  575. omap1510_cpu_suspend_sz);
  576. } else if (cpu_is_omap16xx()) {
  577. omap_sram_suspend = omap_sram_push(omap1610_cpu_suspend,
  578. omap1610_cpu_suspend_sz);
  579. }
  580. if (omap_sram_suspend == NULL) {
  581. printk(KERN_ERR "PM not initialized: Missing SRAM support\n");
  582. return -ENODEV;
  583. }
  584. pm_idle = omap1_pm_idle;
  585. if (cpu_is_omap730())
  586. setup_irq(INT_730_WAKE_UP_REQ, &omap_wakeup_irq);
  587. else if (cpu_is_omap16xx())
  588. setup_irq(INT_1610_WAKE_UP_REQ, &omap_wakeup_irq);
  589. /* Program new power ramp-up time
  590. * (0 for most boards since we don't lower voltage when in deep sleep)
  591. */
  592. omap_writew(ULPD_SETUP_ANALOG_CELL_3_VAL, ULPD_SETUP_ANALOG_CELL_3);
  593. /* Setup ULPD POWER_CTRL_REG - enter deep sleep whenever possible */
  594. omap_writew(ULPD_POWER_CTRL_REG_VAL, ULPD_POWER_CTRL);
  595. /* Configure IDLECT3 */
  596. if (cpu_is_omap730())
  597. omap_writel(OMAP730_IDLECT3_VAL, OMAP730_IDLECT3);
  598. else if (cpu_is_omap16xx())
  599. omap_writel(OMAP1610_IDLECT3_VAL, OMAP1610_IDLECT3);
  600. suspend_set_ops(&omap_pm_ops);
  601. #if defined(DEBUG) && defined(CONFIG_PROC_FS)
  602. omap_pm_init_proc();
  603. #endif
  604. #ifdef CONFIG_OMAP_32K_TIMER
  605. error = sysfs_create_file(power_kobj, &sleep_while_idle_attr.attr);
  606. if (error)
  607. printk(KERN_ERR "sysfs_create_file failed: %d\n", error);
  608. #endif
  609. if (cpu_is_omap16xx()) {
  610. /* configure LOW_PWR pin */
  611. omap_cfg_reg(T20_1610_LOW_PWR);
  612. }
  613. return 0;
  614. }
  615. __initcall(omap_pm_init);