clock.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905
  1. /*
  2. * linux/arch/arm/mach-omap1/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005 Nokia corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. *
  7. * Modified to use omap shared clock framework by
  8. * Tony Lindgren <tony@atomide.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/list.h>
  17. #include <linux/errno.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <asm/mach-types.h>
  22. #include <asm/clkdev.h>
  23. #include <mach/cpu.h>
  24. #include <mach/usb.h>
  25. #include <mach/clock.h>
  26. #include <mach/sram.h>
  27. static const struct clkops clkops_generic;
  28. static const struct clkops clkops_uart;
  29. static const struct clkops clkops_dspck;
  30. #include "clock.h"
  31. static int clk_omap1_dummy_enable(struct clk *clk)
  32. {
  33. return 0;
  34. }
  35. static void clk_omap1_dummy_disable(struct clk *clk)
  36. {
  37. }
  38. static const struct clkops clkops_dummy = {
  39. .enable = clk_omap1_dummy_enable,
  40. .disable = clk_omap1_dummy_disable,
  41. };
  42. static struct clk dummy_ck = {
  43. .name = "dummy",
  44. .ops = &clkops_dummy,
  45. .flags = RATE_FIXED,
  46. };
  47. struct omap_clk {
  48. u32 cpu;
  49. struct clk_lookup lk;
  50. };
  51. #define CLK(dev, con, ck, cp) \
  52. { \
  53. .cpu = cp, \
  54. .lk = { \
  55. .dev_id = dev, \
  56. .con_id = con, \
  57. .clk = ck, \
  58. }, \
  59. }
  60. #define CK_310 (1 << 0)
  61. #define CK_730 (1 << 1)
  62. #define CK_1510 (1 << 2)
  63. #define CK_16XX (1 << 3)
  64. static struct omap_clk omap_clks[] = {
  65. /* non-ULPD clocks */
  66. CLK(NULL, "ck_ref", &ck_ref, CK_16XX | CK_1510 | CK_310),
  67. CLK(NULL, "ck_dpll1", &ck_dpll1, CK_16XX | CK_1510 | CK_310),
  68. /* CK_GEN1 clocks */
  69. CLK(NULL, "ck_dpll1out", &ck_dpll1out.clk, CK_16XX),
  70. CLK(NULL, "ck_sossi", &sossi_ck, CK_16XX),
  71. CLK(NULL, "arm_ck", &arm_ck, CK_16XX | CK_1510 | CK_310),
  72. CLK(NULL, "armper_ck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  73. CLK(NULL, "arm_gpio_ck", &arm_gpio_ck, CK_1510 | CK_310),
  74. CLK(NULL, "armxor_ck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310),
  75. CLK(NULL, "armtim_ck", &armtim_ck.clk, CK_16XX | CK_1510 | CK_310),
  76. CLK("omap_wdt", "fck", &armwdt_ck.clk, CK_16XX | CK_1510 | CK_310),
  77. CLK("omap_wdt", "ick", &armper_ck.clk, CK_16XX),
  78. CLK("omap_wdt", "ick", &dummy_ck, CK_1510 | CK_310),
  79. CLK(NULL, "arminth_ck", &arminth_ck1510, CK_1510 | CK_310),
  80. CLK(NULL, "arminth_ck", &arminth_ck16xx, CK_16XX),
  81. /* CK_GEN2 clocks */
  82. CLK(NULL, "dsp_ck", &dsp_ck, CK_16XX | CK_1510 | CK_310),
  83. CLK(NULL, "dspmmu_ck", &dspmmu_ck, CK_16XX | CK_1510 | CK_310),
  84. CLK(NULL, "dspper_ck", &dspper_ck, CK_16XX | CK_1510 | CK_310),
  85. CLK(NULL, "dspxor_ck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  86. CLK(NULL, "dsptim_ck", &dsptim_ck, CK_16XX | CK_1510 | CK_310),
  87. /* CK_GEN3 clocks */
  88. CLK(NULL, "tc_ck", &tc_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_730),
  89. CLK(NULL, "tipb_ck", &tipb_ck, CK_1510 | CK_310),
  90. CLK(NULL, "l3_ocpi_ck", &l3_ocpi_ck, CK_16XX),
  91. CLK(NULL, "tc1_ck", &tc1_ck, CK_16XX),
  92. CLK(NULL, "tc2_ck", &tc2_ck, CK_16XX),
  93. CLK(NULL, "dma_ck", &dma_ck, CK_16XX | CK_1510 | CK_310),
  94. CLK(NULL, "dma_lcdfree_ck", &dma_lcdfree_ck, CK_16XX),
  95. CLK(NULL, "api_ck", &api_ck.clk, CK_16XX | CK_1510 | CK_310),
  96. CLK(NULL, "lb_ck", &lb_ck.clk, CK_1510 | CK_310),
  97. CLK(NULL, "rhea1_ck", &rhea1_ck, CK_16XX),
  98. CLK(NULL, "rhea2_ck", &rhea2_ck, CK_16XX),
  99. CLK(NULL, "lcd_ck", &lcd_ck_16xx, CK_16XX | CK_730),
  100. CLK(NULL, "lcd_ck", &lcd_ck_1510.clk, CK_1510 | CK_310),
  101. /* ULPD clocks */
  102. CLK(NULL, "uart1_ck", &uart1_1510, CK_1510 | CK_310),
  103. CLK(NULL, "uart1_ck", &uart1_16xx.clk, CK_16XX),
  104. CLK(NULL, "uart2_ck", &uart2_ck, CK_16XX | CK_1510 | CK_310),
  105. CLK(NULL, "uart3_ck", &uart3_1510, CK_1510 | CK_310),
  106. CLK(NULL, "uart3_ck", &uart3_16xx.clk, CK_16XX),
  107. CLK(NULL, "usb_clko", &usb_clko, CK_16XX | CK_1510 | CK_310),
  108. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck1510, CK_1510 | CK_310),
  109. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck16xx, CK_16XX),
  110. CLK(NULL, "usb_dc_ck", &usb_dc_ck, CK_16XX),
  111. CLK(NULL, "mclk", &mclk_1510, CK_1510 | CK_310),
  112. CLK(NULL, "mclk", &mclk_16xx, CK_16XX),
  113. CLK(NULL, "bclk", &bclk_1510, CK_1510 | CK_310),
  114. CLK(NULL, "bclk", &bclk_16xx, CK_16XX),
  115. CLK("mmci-omap.0", "fck", &mmc1_ck, CK_16XX | CK_1510 | CK_310),
  116. CLK("mmci-omap.0", "ick", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  117. CLK("mmci-omap.1", "fck", &mmc2_ck, CK_16XX),
  118. CLK("mmci-omap.1", "ick", &armper_ck.clk, CK_16XX),
  119. /* Virtual clocks */
  120. CLK(NULL, "mpu", &virtual_ck_mpu, CK_16XX | CK_1510 | CK_310),
  121. CLK("i2c_omap.1", "fck", &i2c_fck, CK_16XX | CK_1510 | CK_310),
  122. CLK("i2c_omap.1", "ick", &i2c_ick, CK_16XX),
  123. CLK("i2c_omap.1", "ick", &dummy_ck, CK_1510 | CK_310),
  124. CLK("omap_uwire", "fck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310),
  125. CLK("omap-mcbsp.1", "ick", &dspper_ck, CK_16XX),
  126. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_1510 | CK_310),
  127. CLK("omap-mcbsp.2", "ick", &armper_ck.clk, CK_16XX),
  128. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_1510 | CK_310),
  129. CLK("omap-mcbsp.3", "ick", &dspper_ck, CK_16XX),
  130. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_1510 | CK_310),
  131. CLK("omap-mcbsp.1", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  132. CLK("omap-mcbsp.2", "fck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  133. CLK("omap-mcbsp.3", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  134. };
  135. static int omap1_clk_enable_generic(struct clk * clk);
  136. static int omap1_clk_enable(struct clk *clk);
  137. static void omap1_clk_disable_generic(struct clk * clk);
  138. static void omap1_clk_disable(struct clk *clk);
  139. __u32 arm_idlect1_mask;
  140. /*-------------------------------------------------------------------------
  141. * Omap1 specific clock functions
  142. *-------------------------------------------------------------------------*/
  143. static unsigned long omap1_watchdog_recalc(struct clk *clk)
  144. {
  145. return clk->parent->rate / 14;
  146. }
  147. static unsigned long omap1_uart_recalc(struct clk *clk)
  148. {
  149. unsigned int val = __raw_readl(clk->enable_reg);
  150. return val & clk->enable_bit ? 48000000 : 12000000;
  151. }
  152. static unsigned long omap1_sossi_recalc(struct clk *clk)
  153. {
  154. u32 div = omap_readl(MOD_CONF_CTRL_1);
  155. div = (div >> 17) & 0x7;
  156. div++;
  157. return clk->parent->rate / div;
  158. }
  159. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  160. {
  161. int retval;
  162. retval = omap1_clk_enable(&api_ck.clk);
  163. if (!retval) {
  164. retval = omap1_clk_enable_generic(clk);
  165. omap1_clk_disable(&api_ck.clk);
  166. }
  167. return retval;
  168. }
  169. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  170. {
  171. if (omap1_clk_enable(&api_ck.clk) == 0) {
  172. omap1_clk_disable_generic(clk);
  173. omap1_clk_disable(&api_ck.clk);
  174. }
  175. }
  176. static const struct clkops clkops_dspck = {
  177. .enable = &omap1_clk_enable_dsp_domain,
  178. .disable = &omap1_clk_disable_dsp_domain,
  179. };
  180. static int omap1_clk_enable_uart_functional(struct clk *clk)
  181. {
  182. int ret;
  183. struct uart_clk *uclk;
  184. ret = omap1_clk_enable_generic(clk);
  185. if (ret == 0) {
  186. /* Set smart idle acknowledgement mode */
  187. uclk = (struct uart_clk *)clk;
  188. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  189. uclk->sysc_addr);
  190. }
  191. return ret;
  192. }
  193. static void omap1_clk_disable_uart_functional(struct clk *clk)
  194. {
  195. struct uart_clk *uclk;
  196. /* Set force idle acknowledgement mode */
  197. uclk = (struct uart_clk *)clk;
  198. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  199. omap1_clk_disable_generic(clk);
  200. }
  201. static const struct clkops clkops_uart = {
  202. .enable = &omap1_clk_enable_uart_functional,
  203. .disable = &omap1_clk_disable_uart_functional,
  204. };
  205. static void omap1_clk_allow_idle(struct clk *clk)
  206. {
  207. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  208. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  209. return;
  210. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  211. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  212. }
  213. static void omap1_clk_deny_idle(struct clk *clk)
  214. {
  215. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  216. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  217. return;
  218. if (iclk->no_idle_count++ == 0)
  219. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  220. }
  221. static __u16 verify_ckctl_value(__u16 newval)
  222. {
  223. /* This function checks for following limitations set
  224. * by the hardware (all conditions must be true):
  225. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  226. * ARM_CK >= TC_CK
  227. * DSP_CK >= TC_CK
  228. * DSPMMU_CK >= TC_CK
  229. *
  230. * In addition following rules are enforced:
  231. * LCD_CK <= TC_CK
  232. * ARMPER_CK <= TC_CK
  233. *
  234. * However, maximum frequencies are not checked for!
  235. */
  236. __u8 per_exp;
  237. __u8 lcd_exp;
  238. __u8 arm_exp;
  239. __u8 dsp_exp;
  240. __u8 tc_exp;
  241. __u8 dspmmu_exp;
  242. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  243. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  244. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  245. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  246. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  247. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  248. if (dspmmu_exp < dsp_exp)
  249. dspmmu_exp = dsp_exp;
  250. if (dspmmu_exp > dsp_exp+1)
  251. dspmmu_exp = dsp_exp+1;
  252. if (tc_exp < arm_exp)
  253. tc_exp = arm_exp;
  254. if (tc_exp < dspmmu_exp)
  255. tc_exp = dspmmu_exp;
  256. if (tc_exp > lcd_exp)
  257. lcd_exp = tc_exp;
  258. if (tc_exp > per_exp)
  259. per_exp = tc_exp;
  260. newval &= 0xf000;
  261. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  262. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  263. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  264. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  265. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  266. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  267. return newval;
  268. }
  269. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  270. {
  271. /* Note: If target frequency is too low, this function will return 4,
  272. * which is invalid value. Caller must check for this value and act
  273. * accordingly.
  274. *
  275. * Note: This function does not check for following limitations set
  276. * by the hardware (all conditions must be true):
  277. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  278. * ARM_CK >= TC_CK
  279. * DSP_CK >= TC_CK
  280. * DSPMMU_CK >= TC_CK
  281. */
  282. unsigned long realrate;
  283. struct clk * parent;
  284. unsigned dsor_exp;
  285. parent = clk->parent;
  286. if (unlikely(parent == NULL))
  287. return -EIO;
  288. realrate = parent->rate;
  289. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  290. if (realrate <= rate)
  291. break;
  292. realrate /= 2;
  293. }
  294. return dsor_exp;
  295. }
  296. static unsigned long omap1_ckctl_recalc(struct clk *clk)
  297. {
  298. /* Calculate divisor encoded as 2-bit exponent */
  299. int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  300. return clk->parent->rate / dsor;
  301. }
  302. static unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
  303. {
  304. int dsor;
  305. /* Calculate divisor encoded as 2-bit exponent
  306. *
  307. * The clock control bits are in DSP domain,
  308. * so api_ck is needed for access.
  309. * Note that DSP_CKCTL virt addr = phys addr, so
  310. * we must use __raw_readw() instead of omap_readw().
  311. */
  312. omap1_clk_enable(&api_ck.clk);
  313. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  314. omap1_clk_disable(&api_ck.clk);
  315. return clk->parent->rate / dsor;
  316. }
  317. /* MPU virtual clock functions */
  318. static int omap1_select_table_rate(struct clk * clk, unsigned long rate)
  319. {
  320. /* Find the highest supported frequency <= rate and switch to it */
  321. struct mpu_rate * ptr;
  322. if (clk != &virtual_ck_mpu)
  323. return -EINVAL;
  324. for (ptr = rate_table; ptr->rate; ptr++) {
  325. if (ptr->xtal != ck_ref.rate)
  326. continue;
  327. /* DPLL1 cannot be reprogrammed without risking system crash */
  328. if (likely(ck_dpll1.rate!=0) && ptr->pll_rate != ck_dpll1.rate)
  329. continue;
  330. /* Can check only after xtal frequency check */
  331. if (ptr->rate <= rate)
  332. break;
  333. }
  334. if (!ptr->rate)
  335. return -EINVAL;
  336. /*
  337. * In most cases we should not need to reprogram DPLL.
  338. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  339. * (on 730, bit 13 must always be 1)
  340. */
  341. if (cpu_is_omap730())
  342. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
  343. else
  344. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  345. ck_dpll1.rate = ptr->pll_rate;
  346. return 0;
  347. }
  348. static int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  349. {
  350. int dsor_exp;
  351. u16 regval;
  352. dsor_exp = calc_dsor_exp(clk, rate);
  353. if (dsor_exp > 3)
  354. dsor_exp = -EINVAL;
  355. if (dsor_exp < 0)
  356. return dsor_exp;
  357. regval = __raw_readw(DSP_CKCTL);
  358. regval &= ~(3 << clk->rate_offset);
  359. regval |= dsor_exp << clk->rate_offset;
  360. __raw_writew(regval, DSP_CKCTL);
  361. clk->rate = clk->parent->rate / (1 << dsor_exp);
  362. return 0;
  363. }
  364. static long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  365. {
  366. int dsor_exp = calc_dsor_exp(clk, rate);
  367. if (dsor_exp < 0)
  368. return dsor_exp;
  369. if (dsor_exp > 3)
  370. dsor_exp = 3;
  371. return clk->parent->rate / (1 << dsor_exp);
  372. }
  373. static int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  374. {
  375. int dsor_exp;
  376. u16 regval;
  377. dsor_exp = calc_dsor_exp(clk, rate);
  378. if (dsor_exp > 3)
  379. dsor_exp = -EINVAL;
  380. if (dsor_exp < 0)
  381. return dsor_exp;
  382. regval = omap_readw(ARM_CKCTL);
  383. regval &= ~(3 << clk->rate_offset);
  384. regval |= dsor_exp << clk->rate_offset;
  385. regval = verify_ckctl_value(regval);
  386. omap_writew(regval, ARM_CKCTL);
  387. clk->rate = clk->parent->rate / (1 << dsor_exp);
  388. return 0;
  389. }
  390. static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate)
  391. {
  392. /* Find the highest supported frequency <= rate */
  393. struct mpu_rate * ptr;
  394. long highest_rate;
  395. if (clk != &virtual_ck_mpu)
  396. return -EINVAL;
  397. highest_rate = -EINVAL;
  398. for (ptr = rate_table; ptr->rate; ptr++) {
  399. if (ptr->xtal != ck_ref.rate)
  400. continue;
  401. highest_rate = ptr->rate;
  402. /* Can check only after xtal frequency check */
  403. if (ptr->rate <= rate)
  404. break;
  405. }
  406. return highest_rate;
  407. }
  408. static unsigned calc_ext_dsor(unsigned long rate)
  409. {
  410. unsigned dsor;
  411. /* MCLK and BCLK divisor selection is not linear:
  412. * freq = 96MHz / dsor
  413. *
  414. * RATIO_SEL range: dsor <-> RATIO_SEL
  415. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  416. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  417. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  418. * can not be used.
  419. */
  420. for (dsor = 2; dsor < 96; ++dsor) {
  421. if ((dsor & 1) && dsor > 8)
  422. continue;
  423. if (rate >= 96000000 / dsor)
  424. break;
  425. }
  426. return dsor;
  427. }
  428. /* Only needed on 1510 */
  429. static int omap1_set_uart_rate(struct clk * clk, unsigned long rate)
  430. {
  431. unsigned int val;
  432. val = __raw_readl(clk->enable_reg);
  433. if (rate == 12000000)
  434. val &= ~(1 << clk->enable_bit);
  435. else if (rate == 48000000)
  436. val |= (1 << clk->enable_bit);
  437. else
  438. return -EINVAL;
  439. __raw_writel(val, clk->enable_reg);
  440. clk->rate = rate;
  441. return 0;
  442. }
  443. /* External clock (MCLK & BCLK) functions */
  444. static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate)
  445. {
  446. unsigned dsor;
  447. __u16 ratio_bits;
  448. dsor = calc_ext_dsor(rate);
  449. clk->rate = 96000000 / dsor;
  450. if (dsor > 8)
  451. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  452. else
  453. ratio_bits = (dsor - 2) << 2;
  454. ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
  455. __raw_writew(ratio_bits, clk->enable_reg);
  456. return 0;
  457. }
  458. static int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
  459. {
  460. u32 l;
  461. int div;
  462. unsigned long p_rate;
  463. p_rate = clk->parent->rate;
  464. /* Round towards slower frequency */
  465. div = (p_rate + rate - 1) / rate;
  466. div--;
  467. if (div < 0 || div > 7)
  468. return -EINVAL;
  469. l = omap_readl(MOD_CONF_CTRL_1);
  470. l &= ~(7 << 17);
  471. l |= div << 17;
  472. omap_writel(l, MOD_CONF_CTRL_1);
  473. clk->rate = p_rate / (div + 1);
  474. return 0;
  475. }
  476. static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate)
  477. {
  478. return 96000000 / calc_ext_dsor(rate);
  479. }
  480. static void omap1_init_ext_clk(struct clk * clk)
  481. {
  482. unsigned dsor;
  483. __u16 ratio_bits;
  484. /* Determine current rate and ensure clock is based on 96MHz APLL */
  485. ratio_bits = __raw_readw(clk->enable_reg) & ~1;
  486. __raw_writew(ratio_bits, clk->enable_reg);
  487. ratio_bits = (ratio_bits & 0xfc) >> 2;
  488. if (ratio_bits > 6)
  489. dsor = (ratio_bits - 6) * 2 + 8;
  490. else
  491. dsor = ratio_bits + 2;
  492. clk-> rate = 96000000 / dsor;
  493. }
  494. static int omap1_clk_enable(struct clk *clk)
  495. {
  496. int ret = 0;
  497. if (clk->usecount++ == 0) {
  498. if (clk->parent) {
  499. ret = omap1_clk_enable(clk->parent);
  500. if (ret)
  501. goto err;
  502. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  503. omap1_clk_deny_idle(clk->parent);
  504. }
  505. ret = clk->ops->enable(clk);
  506. if (ret) {
  507. if (clk->parent)
  508. omap1_clk_disable(clk->parent);
  509. goto err;
  510. }
  511. }
  512. return ret;
  513. err:
  514. clk->usecount--;
  515. return ret;
  516. }
  517. static void omap1_clk_disable(struct clk *clk)
  518. {
  519. if (clk->usecount > 0 && !(--clk->usecount)) {
  520. clk->ops->disable(clk);
  521. if (likely(clk->parent)) {
  522. omap1_clk_disable(clk->parent);
  523. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  524. omap1_clk_allow_idle(clk->parent);
  525. }
  526. }
  527. }
  528. static int omap1_clk_enable_generic(struct clk *clk)
  529. {
  530. __u16 regval16;
  531. __u32 regval32;
  532. if (unlikely(clk->enable_reg == NULL)) {
  533. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  534. clk->name);
  535. return -EINVAL;
  536. }
  537. if (clk->flags & ENABLE_REG_32BIT) {
  538. regval32 = __raw_readl(clk->enable_reg);
  539. regval32 |= (1 << clk->enable_bit);
  540. __raw_writel(regval32, clk->enable_reg);
  541. } else {
  542. regval16 = __raw_readw(clk->enable_reg);
  543. regval16 |= (1 << clk->enable_bit);
  544. __raw_writew(regval16, clk->enable_reg);
  545. }
  546. return 0;
  547. }
  548. static void omap1_clk_disable_generic(struct clk *clk)
  549. {
  550. __u16 regval16;
  551. __u32 regval32;
  552. if (clk->enable_reg == NULL)
  553. return;
  554. if (clk->flags & ENABLE_REG_32BIT) {
  555. regval32 = __raw_readl(clk->enable_reg);
  556. regval32 &= ~(1 << clk->enable_bit);
  557. __raw_writel(regval32, clk->enable_reg);
  558. } else {
  559. regval16 = __raw_readw(clk->enable_reg);
  560. regval16 &= ~(1 << clk->enable_bit);
  561. __raw_writew(regval16, clk->enable_reg);
  562. }
  563. }
  564. static const struct clkops clkops_generic = {
  565. .enable = &omap1_clk_enable_generic,
  566. .disable = &omap1_clk_disable_generic,
  567. };
  568. static long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  569. {
  570. if (clk->flags & RATE_FIXED)
  571. return clk->rate;
  572. if (clk->round_rate != NULL)
  573. return clk->round_rate(clk, rate);
  574. return clk->rate;
  575. }
  576. static int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  577. {
  578. int ret = -EINVAL;
  579. if (clk->set_rate)
  580. ret = clk->set_rate(clk, rate);
  581. return ret;
  582. }
  583. /*-------------------------------------------------------------------------
  584. * Omap1 clock reset and init functions
  585. *-------------------------------------------------------------------------*/
  586. #ifdef CONFIG_OMAP_RESET_CLOCKS
  587. static void __init omap1_clk_disable_unused(struct clk *clk)
  588. {
  589. __u32 regval32;
  590. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  591. * has not enabled any DSP clocks */
  592. if (clk->enable_reg == DSP_IDLECT2) {
  593. printk(KERN_INFO "Skipping reset check for DSP domain "
  594. "clock \"%s\"\n", clk->name);
  595. return;
  596. }
  597. /* Is the clock already disabled? */
  598. if (clk->flags & ENABLE_REG_32BIT)
  599. regval32 = __raw_readl(clk->enable_reg);
  600. else
  601. regval32 = __raw_readw(clk->enable_reg);
  602. if ((regval32 & (1 << clk->enable_bit)) == 0)
  603. return;
  604. /* FIXME: This clock seems to be necessary but no-one
  605. * has asked for its activation. */
  606. if (clk == &tc2_ck /* FIX: pm.c (SRAM), CCP, Camera */
  607. || clk == &ck_dpll1out.clk /* FIX: SoSSI, SSR */
  608. || clk == &arm_gpio_ck /* FIX: GPIO code for 1510 */
  609. ) {
  610. printk(KERN_INFO "FIXME: Clock \"%s\" seems unused\n",
  611. clk->name);
  612. return;
  613. }
  614. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  615. clk->ops->disable(clk);
  616. printk(" done\n");
  617. }
  618. #else
  619. #define omap1_clk_disable_unused NULL
  620. #endif
  621. static struct clk_functions omap1_clk_functions = {
  622. .clk_enable = omap1_clk_enable,
  623. .clk_disable = omap1_clk_disable,
  624. .clk_round_rate = omap1_clk_round_rate,
  625. .clk_set_rate = omap1_clk_set_rate,
  626. .clk_disable_unused = omap1_clk_disable_unused,
  627. };
  628. int __init omap1_clk_init(void)
  629. {
  630. struct omap_clk *c;
  631. const struct omap_clock_config *info;
  632. int crystal_type = 0; /* Default 12 MHz */
  633. u32 reg, cpu_mask;
  634. #ifdef CONFIG_DEBUG_LL
  635. /* Resets some clocks that may be left on from bootloader,
  636. * but leaves serial clocks on.
  637. */
  638. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  639. #endif
  640. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  641. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  642. omap_writew(reg, SOFT_REQ_REG);
  643. if (!cpu_is_omap15xx())
  644. omap_writew(0, SOFT_REQ_REG2);
  645. clk_init(&omap1_clk_functions);
  646. /* By default all idlect1 clocks are allowed to idle */
  647. arm_idlect1_mask = ~0;
  648. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  649. clk_preinit(c->lk.clk);
  650. cpu_mask = 0;
  651. if (cpu_is_omap16xx())
  652. cpu_mask |= CK_16XX;
  653. if (cpu_is_omap1510())
  654. cpu_mask |= CK_1510;
  655. if (cpu_is_omap730())
  656. cpu_mask |= CK_730;
  657. if (cpu_is_omap310())
  658. cpu_mask |= CK_310;
  659. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  660. if (c->cpu & cpu_mask) {
  661. clkdev_add(&c->lk);
  662. clk_register(c->lk.clk);
  663. }
  664. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  665. if (info != NULL) {
  666. if (!cpu_is_omap15xx())
  667. crystal_type = info->system_clock_type;
  668. }
  669. #if defined(CONFIG_ARCH_OMAP730)
  670. ck_ref.rate = 13000000;
  671. #elif defined(CONFIG_ARCH_OMAP16XX)
  672. if (crystal_type == 2)
  673. ck_ref.rate = 19200000;
  674. #endif
  675. printk("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: 0x%04x\n",
  676. omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  677. omap_readw(ARM_CKCTL));
  678. /* We want to be in syncronous scalable mode */
  679. omap_writew(0x1000, ARM_SYSST);
  680. #ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
  681. /* Use values set by bootloader. Determine PLL rate and recalculate
  682. * dependent clocks as if kernel had changed PLL or divisors.
  683. */
  684. {
  685. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  686. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  687. if (pll_ctl_val & 0x10) {
  688. /* PLL enabled, apply multiplier and divisor */
  689. if (pll_ctl_val & 0xf80)
  690. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  691. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  692. } else {
  693. /* PLL disabled, apply bypass divisor */
  694. switch (pll_ctl_val & 0xc) {
  695. case 0:
  696. break;
  697. case 0x4:
  698. ck_dpll1.rate /= 2;
  699. break;
  700. default:
  701. ck_dpll1.rate /= 4;
  702. break;
  703. }
  704. }
  705. }
  706. #else
  707. /* Find the highest supported frequency and enable it */
  708. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  709. printk(KERN_ERR "System frequencies not set. Check your config.\n");
  710. /* Guess sane values (60MHz) */
  711. omap_writew(0x2290, DPLL_CTL);
  712. omap_writew(cpu_is_omap730() ? 0x3005 : 0x1005, ARM_CKCTL);
  713. ck_dpll1.rate = 60000000;
  714. }
  715. #endif
  716. propagate_rate(&ck_dpll1);
  717. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  718. propagate_rate(&ck_ref);
  719. printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
  720. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  721. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  722. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  723. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  724. #if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
  725. /* Select slicer output as OMAP input clock */
  726. omap_writew(omap_readw(OMAP730_PCC_UPLD_CTRL) & ~0x1, OMAP730_PCC_UPLD_CTRL);
  727. #endif
  728. /* Amstrad Delta wants BCLK high when inactive */
  729. if (machine_is_ams_delta())
  730. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  731. (1 << SDW_MCLK_INV_BIT),
  732. ULPD_CLOCK_CTRL);
  733. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  734. /* (on 730, bit 13 must not be cleared) */
  735. if (cpu_is_omap730())
  736. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  737. else
  738. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  739. /* Put DSP/MPUI into reset until needed */
  740. omap_writew(0, ARM_RSTCT1);
  741. omap_writew(1, ARM_RSTCT2);
  742. omap_writew(0x400, ARM_IDLECT1);
  743. /*
  744. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  745. * of the ARM_IDLECT2 register must be set to zero. The power-on
  746. * default value of this bit is one.
  747. */
  748. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  749. /*
  750. * Only enable those clocks we will need, let the drivers
  751. * enable other clocks as necessary
  752. */
  753. clk_enable(&armper_ck.clk);
  754. clk_enable(&armxor_ck.clk);
  755. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  756. if (cpu_is_omap15xx())
  757. clk_enable(&arm_gpio_ck);
  758. return 0;
  759. }