clock_imx21.c 23 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. * Copyright 2008 Martin Fuzzey, mfuzzey@gmail.com
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  18. * MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/io.h>
  22. #include <linux/module.h>
  23. #include <mach/clock.h>
  24. #include <mach/common.h>
  25. #include <asm/clkdev.h>
  26. #include <asm/div64.h>
  27. #include "crm_regs.h"
  28. static int _clk_enable(struct clk *clk)
  29. {
  30. u32 reg;
  31. reg = __raw_readl(clk->enable_reg);
  32. reg |= 1 << clk->enable_shift;
  33. __raw_writel(reg, clk->enable_reg);
  34. return 0;
  35. }
  36. static void _clk_disable(struct clk *clk)
  37. {
  38. u32 reg;
  39. reg = __raw_readl(clk->enable_reg);
  40. reg &= ~(1 << clk->enable_shift);
  41. __raw_writel(reg, clk->enable_reg);
  42. }
  43. static unsigned long _clk_generic_round_rate(struct clk *clk,
  44. unsigned long rate,
  45. u32 max_divisor)
  46. {
  47. u32 div;
  48. unsigned long parent_rate;
  49. parent_rate = clk_get_rate(clk->parent);
  50. div = parent_rate / rate;
  51. if (parent_rate % rate)
  52. div++;
  53. if (div > max_divisor)
  54. div = max_divisor;
  55. return parent_rate / div;
  56. }
  57. static int _clk_spll_enable(struct clk *clk)
  58. {
  59. u32 reg;
  60. reg = __raw_readl(CCM_CSCR);
  61. reg |= CCM_CSCR_SPEN;
  62. __raw_writel(reg, CCM_CSCR);
  63. while ((__raw_readl(CCM_SPCTL1) & CCM_SPCTL1_LF) == 0)
  64. ;
  65. return 0;
  66. }
  67. static void _clk_spll_disable(struct clk *clk)
  68. {
  69. u32 reg;
  70. reg = __raw_readl(CCM_CSCR);
  71. reg &= ~CCM_CSCR_SPEN;
  72. __raw_writel(reg, CCM_CSCR);
  73. }
  74. #define CSCR() (__raw_readl(CCM_CSCR))
  75. #define PCDR0() (__raw_readl(CCM_PCDR0))
  76. #define PCDR1() (__raw_readl(CCM_PCDR1))
  77. static unsigned long _clk_perclkx_round_rate(struct clk *clk,
  78. unsigned long rate)
  79. {
  80. return _clk_generic_round_rate(clk, rate, 64);
  81. }
  82. static int _clk_perclkx_set_rate(struct clk *clk, unsigned long rate)
  83. {
  84. u32 reg;
  85. u32 div;
  86. unsigned long parent_rate;
  87. parent_rate = clk_get_rate(clk->parent);
  88. if (clk->id < 0 || clk->id > 3)
  89. return -EINVAL;
  90. div = parent_rate / rate;
  91. if (div > 64 || div < 1 || ((parent_rate / div) != rate))
  92. return -EINVAL;
  93. div--;
  94. reg =
  95. __raw_readl(CCM_PCDR1) & ~(CCM_PCDR1_PERDIV1_MASK <<
  96. (clk->id << 3));
  97. reg |= div << (clk->id << 3);
  98. __raw_writel(reg, CCM_PCDR1);
  99. return 0;
  100. }
  101. static unsigned long _clk_usb_recalc(struct clk *clk)
  102. {
  103. unsigned long usb_pdf;
  104. unsigned long parent_rate;
  105. parent_rate = clk_get_rate(clk->parent);
  106. usb_pdf = (CSCR() & CCM_CSCR_USB_MASK) >> CCM_CSCR_USB_OFFSET;
  107. return parent_rate / (usb_pdf + 1U);
  108. }
  109. static unsigned long _clk_usb_round_rate(struct clk *clk,
  110. unsigned long rate)
  111. {
  112. return _clk_generic_round_rate(clk, rate, 8);
  113. }
  114. static int _clk_usb_set_rate(struct clk *clk, unsigned long rate)
  115. {
  116. u32 reg;
  117. u32 div;
  118. unsigned long parent_rate;
  119. parent_rate = clk_get_rate(clk->parent);
  120. div = parent_rate / rate;
  121. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  122. return -EINVAL;
  123. div--;
  124. reg = CSCR() & ~CCM_CSCR_USB_MASK;
  125. reg |= div << CCM_CSCR_USB_OFFSET;
  126. __raw_writel(reg, CCM_CSCR);
  127. return 0;
  128. }
  129. static unsigned long _clk_ssix_recalc(struct clk *clk, unsigned long pdf)
  130. {
  131. unsigned long parent_rate;
  132. parent_rate = clk_get_rate(clk->parent);
  133. pdf = (pdf < 2) ? 124UL : pdf; /* MX21 & MX27 TO1 */
  134. return 2UL * parent_rate / pdf;
  135. }
  136. static unsigned long _clk_ssi1_recalc(struct clk *clk)
  137. {
  138. return _clk_ssix_recalc(clk,
  139. (PCDR0() & CCM_PCDR0_SSI1BAUDDIV_MASK)
  140. >> CCM_PCDR0_SSI1BAUDDIV_OFFSET);
  141. }
  142. static unsigned long _clk_ssi2_recalc(struct clk *clk)
  143. {
  144. return _clk_ssix_recalc(clk,
  145. (PCDR0() & CCM_PCDR0_SSI2BAUDDIV_MASK) >>
  146. CCM_PCDR0_SSI2BAUDDIV_OFFSET);
  147. }
  148. static unsigned long _clk_nfc_recalc(struct clk *clk)
  149. {
  150. unsigned long nfc_pdf;
  151. unsigned long parent_rate;
  152. parent_rate = clk_get_rate(clk->parent);
  153. nfc_pdf = (PCDR0() & CCM_PCDR0_NFCDIV_MASK)
  154. >> CCM_PCDR0_NFCDIV_OFFSET;
  155. return parent_rate / (nfc_pdf + 1);
  156. }
  157. static unsigned long _clk_parent_round_rate(struct clk *clk, unsigned long rate)
  158. {
  159. return clk->parent->round_rate(clk->parent, rate);
  160. }
  161. static int _clk_parent_set_rate(struct clk *clk, unsigned long rate)
  162. {
  163. return clk->parent->set_rate(clk->parent, rate);
  164. }
  165. static unsigned long external_high_reference; /* in Hz */
  166. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  167. {
  168. return external_high_reference;
  169. }
  170. /*
  171. * the high frequency external clock reference
  172. * Default case is 26MHz.
  173. */
  174. static struct clk ckih_clk = {
  175. .get_rate = get_high_reference_clock_rate,
  176. };
  177. static unsigned long external_low_reference; /* in Hz */
  178. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  179. {
  180. return external_low_reference;
  181. }
  182. /*
  183. * the low frequency external clock reference
  184. * Default case is 32.768kHz.
  185. */
  186. static struct clk ckil_clk = {
  187. .get_rate = get_low_reference_clock_rate,
  188. };
  189. static unsigned long _clk_fpm_recalc(struct clk *clk)
  190. {
  191. return clk_get_rate(clk->parent) * 512;
  192. }
  193. /* Output of frequency pre multiplier */
  194. static struct clk fpm_clk = {
  195. .parent = &ckil_clk,
  196. .get_rate = _clk_fpm_recalc,
  197. };
  198. static unsigned long get_mpll_clk(struct clk *clk)
  199. {
  200. uint32_t reg;
  201. unsigned long ref_clk;
  202. unsigned long mfi = 0, mfn = 0, mfd = 0, pdf = 0;
  203. unsigned long long temp;
  204. ref_clk = clk_get_rate(clk->parent);
  205. reg = __raw_readl(CCM_MPCTL0);
  206. pdf = (reg & CCM_MPCTL0_PD_MASK) >> CCM_MPCTL0_PD_OFFSET;
  207. mfd = (reg & CCM_MPCTL0_MFD_MASK) >> CCM_MPCTL0_MFD_OFFSET;
  208. mfi = (reg & CCM_MPCTL0_MFI_MASK) >> CCM_MPCTL0_MFI_OFFSET;
  209. mfn = (reg & CCM_MPCTL0_MFN_MASK) >> CCM_MPCTL0_MFN_OFFSET;
  210. mfi = (mfi <= 5) ? 5 : mfi;
  211. temp = 2LL * ref_clk * mfn;
  212. do_div(temp, mfd + 1);
  213. temp = 2LL * ref_clk * mfi + temp;
  214. do_div(temp, pdf + 1);
  215. return (unsigned long)temp;
  216. }
  217. static struct clk mpll_clk = {
  218. .parent = &ckih_clk,
  219. .get_rate = get_mpll_clk,
  220. };
  221. static unsigned long _clk_fclk_get_rate(struct clk *clk)
  222. {
  223. unsigned long parent_rate;
  224. u32 div;
  225. div = (CSCR() & CCM_CSCR_PRESC_MASK) >> CCM_CSCR_PRESC_OFFSET;
  226. parent_rate = clk_get_rate(clk->parent);
  227. return parent_rate / (div+1);
  228. }
  229. static struct clk fclk_clk = {
  230. .parent = &mpll_clk,
  231. .get_rate = _clk_fclk_get_rate
  232. };
  233. static unsigned long get_spll_clk(struct clk *clk)
  234. {
  235. uint32_t reg;
  236. unsigned long ref_clk;
  237. unsigned long mfi = 0, mfn = 0, mfd = 0, pdf = 0;
  238. unsigned long long temp;
  239. ref_clk = clk_get_rate(clk->parent);
  240. reg = __raw_readl(CCM_SPCTL0);
  241. pdf = (reg & CCM_SPCTL0_PD_MASK) >> CCM_SPCTL0_PD_OFFSET;
  242. mfd = (reg & CCM_SPCTL0_MFD_MASK) >> CCM_SPCTL0_MFD_OFFSET;
  243. mfi = (reg & CCM_SPCTL0_MFI_MASK) >> CCM_SPCTL0_MFI_OFFSET;
  244. mfn = (reg & CCM_SPCTL0_MFN_MASK) >> CCM_SPCTL0_MFN_OFFSET;
  245. mfi = (mfi <= 5) ? 5 : mfi;
  246. temp = 2LL * ref_clk * mfn;
  247. do_div(temp, mfd + 1);
  248. temp = 2LL * ref_clk * mfi + temp;
  249. do_div(temp, pdf + 1);
  250. return (unsigned long)temp;
  251. }
  252. static struct clk spll_clk = {
  253. .parent = &ckih_clk,
  254. .get_rate = get_spll_clk,
  255. .enable = _clk_spll_enable,
  256. .disable = _clk_spll_disable,
  257. };
  258. static unsigned long get_hclk_clk(struct clk *clk)
  259. {
  260. unsigned long rate;
  261. unsigned long bclk_pdf;
  262. bclk_pdf = (CSCR() & CCM_CSCR_BCLK_MASK)
  263. >> CCM_CSCR_BCLK_OFFSET;
  264. rate = clk_get_rate(clk->parent);
  265. return rate / (bclk_pdf + 1);
  266. }
  267. static struct clk hclk_clk = {
  268. .parent = &fclk_clk,
  269. .get_rate = get_hclk_clk,
  270. };
  271. static unsigned long get_ipg_clk(struct clk *clk)
  272. {
  273. unsigned long rate;
  274. unsigned long ipg_pdf;
  275. ipg_pdf = (CSCR() & CCM_CSCR_IPDIV) >> CCM_CSCR_IPDIV_OFFSET;
  276. rate = clk_get_rate(clk->parent);
  277. return rate / (ipg_pdf + 1);
  278. }
  279. static struct clk ipg_clk = {
  280. .parent = &hclk_clk,
  281. .get_rate = get_ipg_clk,
  282. };
  283. static unsigned long _clk_perclkx_recalc(struct clk *clk)
  284. {
  285. unsigned long perclk_pdf;
  286. unsigned long parent_rate;
  287. parent_rate = clk_get_rate(clk->parent);
  288. if (clk->id < 0 || clk->id > 3)
  289. return 0;
  290. perclk_pdf = (PCDR1() >> (clk->id << 3)) & CCM_PCDR1_PERDIV1_MASK;
  291. return parent_rate / (perclk_pdf + 1);
  292. }
  293. static struct clk per_clk[] = {
  294. {
  295. .id = 0,
  296. .parent = &mpll_clk,
  297. .get_rate = _clk_perclkx_recalc,
  298. }, {
  299. .id = 1,
  300. .parent = &mpll_clk,
  301. .get_rate = _clk_perclkx_recalc,
  302. }, {
  303. .id = 2,
  304. .parent = &mpll_clk,
  305. .round_rate = _clk_perclkx_round_rate,
  306. .set_rate = _clk_perclkx_set_rate,
  307. .get_rate = _clk_perclkx_recalc,
  308. /* Enable/Disable done via lcd_clkc[1] */
  309. }, {
  310. .id = 3,
  311. .parent = &mpll_clk,
  312. .round_rate = _clk_perclkx_round_rate,
  313. .set_rate = _clk_perclkx_set_rate,
  314. .get_rate = _clk_perclkx_recalc,
  315. /* Enable/Disable done via csi_clk[1] */
  316. },
  317. };
  318. static struct clk uart_ipg_clk[];
  319. static struct clk uart_clk[] = {
  320. {
  321. .id = 0,
  322. .parent = &per_clk[0],
  323. .secondary = &uart_ipg_clk[0],
  324. }, {
  325. .id = 1,
  326. .parent = &per_clk[0],
  327. .secondary = &uart_ipg_clk[1],
  328. }, {
  329. .id = 2,
  330. .parent = &per_clk[0],
  331. .secondary = &uart_ipg_clk[2],
  332. }, {
  333. .id = 3,
  334. .parent = &per_clk[0],
  335. .secondary = &uart_ipg_clk[3],
  336. },
  337. };
  338. static struct clk uart_ipg_clk[] = {
  339. {
  340. .id = 0,
  341. .parent = &ipg_clk,
  342. .enable = _clk_enable,
  343. .enable_reg = CCM_PCCR_UART1_REG,
  344. .enable_shift = CCM_PCCR_UART1_OFFSET,
  345. .disable = _clk_disable,
  346. }, {
  347. .id = 1,
  348. .parent = &ipg_clk,
  349. .enable = _clk_enable,
  350. .enable_reg = CCM_PCCR_UART2_REG,
  351. .enable_shift = CCM_PCCR_UART2_OFFSET,
  352. .disable = _clk_disable,
  353. }, {
  354. .id = 2,
  355. .parent = &ipg_clk,
  356. .enable = _clk_enable,
  357. .enable_reg = CCM_PCCR_UART3_REG,
  358. .enable_shift = CCM_PCCR_UART3_OFFSET,
  359. .disable = _clk_disable,
  360. }, {
  361. .id = 3,
  362. .parent = &ipg_clk,
  363. .enable = _clk_enable,
  364. .enable_reg = CCM_PCCR_UART4_REG,
  365. .enable_shift = CCM_PCCR_UART4_OFFSET,
  366. .disable = _clk_disable,
  367. },
  368. };
  369. static struct clk gpt_ipg_clk[];
  370. static struct clk gpt_clk[] = {
  371. {
  372. .id = 0,
  373. .parent = &per_clk[0],
  374. .secondary = &gpt_ipg_clk[0],
  375. }, {
  376. .id = 1,
  377. .parent = &per_clk[0],
  378. .secondary = &gpt_ipg_clk[1],
  379. }, {
  380. .id = 2,
  381. .parent = &per_clk[0],
  382. .secondary = &gpt_ipg_clk[2],
  383. },
  384. };
  385. static struct clk gpt_ipg_clk[] = {
  386. {
  387. .id = 0,
  388. .parent = &ipg_clk,
  389. .enable = _clk_enable,
  390. .enable_reg = CCM_PCCR_GPT1_REG,
  391. .enable_shift = CCM_PCCR_GPT1_OFFSET,
  392. .disable = _clk_disable,
  393. }, {
  394. .id = 1,
  395. .parent = &ipg_clk,
  396. .enable = _clk_enable,
  397. .enable_reg = CCM_PCCR_GPT2_REG,
  398. .enable_shift = CCM_PCCR_GPT2_OFFSET,
  399. .disable = _clk_disable,
  400. }, {
  401. .id = 2,
  402. .parent = &ipg_clk,
  403. .enable = _clk_enable,
  404. .enable_reg = CCM_PCCR_GPT3_REG,
  405. .enable_shift = CCM_PCCR_GPT3_OFFSET,
  406. .disable = _clk_disable,
  407. },
  408. };
  409. static struct clk pwm_clk[] = {
  410. {
  411. .parent = &per_clk[0],
  412. .secondary = &pwm_clk[1],
  413. }, {
  414. .parent = &ipg_clk,
  415. .enable = _clk_enable,
  416. .enable_reg = CCM_PCCR_PWM_REG,
  417. .enable_shift = CCM_PCCR_PWM_OFFSET,
  418. .disable = _clk_disable,
  419. },
  420. };
  421. static struct clk sdhc_ipg_clk[];
  422. static struct clk sdhc_clk[] = {
  423. {
  424. .id = 0,
  425. .parent = &per_clk[1],
  426. .secondary = &sdhc_ipg_clk[0],
  427. }, {
  428. .id = 1,
  429. .parent = &per_clk[1],
  430. .secondary = &sdhc_ipg_clk[1],
  431. },
  432. };
  433. static struct clk sdhc_ipg_clk[] = {
  434. {
  435. .id = 0,
  436. .parent = &ipg_clk,
  437. .enable = _clk_enable,
  438. .enable_reg = CCM_PCCR_SDHC1_REG,
  439. .enable_shift = CCM_PCCR_SDHC1_OFFSET,
  440. .disable = _clk_disable,
  441. }, {
  442. .id = 1,
  443. .parent = &ipg_clk,
  444. .enable = _clk_enable,
  445. .enable_reg = CCM_PCCR_SDHC2_REG,
  446. .enable_shift = CCM_PCCR_SDHC2_OFFSET,
  447. .disable = _clk_disable,
  448. },
  449. };
  450. static struct clk cspi_ipg_clk[];
  451. static struct clk cspi_clk[] = {
  452. {
  453. .id = 0,
  454. .parent = &per_clk[1],
  455. .secondary = &cspi_ipg_clk[0],
  456. }, {
  457. .id = 1,
  458. .parent = &per_clk[1],
  459. .secondary = &cspi_ipg_clk[1],
  460. }, {
  461. .id = 2,
  462. .parent = &per_clk[1],
  463. .secondary = &cspi_ipg_clk[2],
  464. },
  465. };
  466. static struct clk cspi_ipg_clk[] = {
  467. {
  468. .id = 0,
  469. .parent = &ipg_clk,
  470. .enable = _clk_enable,
  471. .enable_reg = CCM_PCCR_CSPI1_REG,
  472. .enable_shift = CCM_PCCR_CSPI1_OFFSET,
  473. .disable = _clk_disable,
  474. }, {
  475. .id = 1,
  476. .parent = &ipg_clk,
  477. .enable = _clk_enable,
  478. .enable_reg = CCM_PCCR_CSPI2_REG,
  479. .enable_shift = CCM_PCCR_CSPI2_OFFSET,
  480. .disable = _clk_disable,
  481. }, {
  482. .id = 3,
  483. .parent = &ipg_clk,
  484. .enable = _clk_enable,
  485. .enable_reg = CCM_PCCR_CSPI3_REG,
  486. .enable_shift = CCM_PCCR_CSPI3_OFFSET,
  487. .disable = _clk_disable,
  488. },
  489. };
  490. static struct clk lcdc_clk[] = {
  491. {
  492. .parent = &per_clk[2],
  493. .secondary = &lcdc_clk[1],
  494. .round_rate = _clk_parent_round_rate,
  495. .set_rate = _clk_parent_set_rate,
  496. }, {
  497. .parent = &ipg_clk,
  498. .secondary = &lcdc_clk[2],
  499. .enable = _clk_enable,
  500. .enable_reg = CCM_PCCR_LCDC_REG,
  501. .enable_shift = CCM_PCCR_LCDC_OFFSET,
  502. .disable = _clk_disable,
  503. }, {
  504. .parent = &hclk_clk,
  505. .enable = _clk_enable,
  506. .enable_reg = CCM_PCCR_HCLK_LCDC_REG,
  507. .enable_shift = CCM_PCCR_HCLK_LCDC_OFFSET,
  508. .disable = _clk_disable,
  509. },
  510. };
  511. static struct clk csi_clk[] = {
  512. {
  513. .parent = &per_clk[3],
  514. .secondary = &csi_clk[1],
  515. .round_rate = _clk_parent_round_rate,
  516. .set_rate = _clk_parent_set_rate,
  517. }, {
  518. .parent = &hclk_clk,
  519. .enable = _clk_enable,
  520. .enable_reg = CCM_PCCR_HCLK_CSI_REG,
  521. .enable_shift = CCM_PCCR_HCLK_CSI_OFFSET,
  522. .disable = _clk_disable,
  523. },
  524. };
  525. static struct clk usb_clk[] = {
  526. {
  527. .parent = &spll_clk,
  528. .secondary = &usb_clk[1],
  529. .get_rate = _clk_usb_recalc,
  530. .enable = _clk_enable,
  531. .enable_reg = CCM_PCCR_USBOTG_REG,
  532. .enable_shift = CCM_PCCR_USBOTG_OFFSET,
  533. .disable = _clk_disable,
  534. .round_rate = _clk_usb_round_rate,
  535. .set_rate = _clk_usb_set_rate,
  536. }, {
  537. .parent = &hclk_clk,
  538. .enable = _clk_enable,
  539. .enable_reg = CCM_PCCR_HCLK_USBOTG_REG,
  540. .enable_shift = CCM_PCCR_HCLK_USBOTG_OFFSET,
  541. .disable = _clk_disable,
  542. }
  543. };
  544. static struct clk ssi_ipg_clk[];
  545. static struct clk ssi_clk[] = {
  546. {
  547. .id = 0,
  548. .parent = &mpll_clk,
  549. .secondary = &ssi_ipg_clk[0],
  550. .get_rate = _clk_ssi1_recalc,
  551. .enable = _clk_enable,
  552. .enable_reg = CCM_PCCR_SSI1_BAUD_REG,
  553. .enable_shift = CCM_PCCR_SSI1_BAUD_OFFSET,
  554. .disable = _clk_disable,
  555. }, {
  556. .id = 1,
  557. .parent = &mpll_clk,
  558. .secondary = &ssi_ipg_clk[1],
  559. .get_rate = _clk_ssi2_recalc,
  560. .enable = _clk_enable,
  561. .enable_reg = CCM_PCCR_SSI2_BAUD_REG,
  562. .enable_shift = CCM_PCCR_SSI2_BAUD_OFFSET,
  563. .disable = _clk_disable,
  564. },
  565. };
  566. static struct clk ssi_ipg_clk[] = {
  567. {
  568. .id = 0,
  569. .parent = &ipg_clk,
  570. .enable = _clk_enable,
  571. .enable_reg = CCM_PCCR_SSI1_REG,
  572. .enable_shift = CCM_PCCR_SSI1_IPG_OFFSET,
  573. .disable = _clk_disable,
  574. }, {
  575. .id = 1,
  576. .parent = &ipg_clk,
  577. .enable = _clk_enable,
  578. .enable_reg = CCM_PCCR_SSI2_REG,
  579. .enable_shift = CCM_PCCR_SSI2_IPG_OFFSET,
  580. .disable = _clk_disable,
  581. },
  582. };
  583. static struct clk nfc_clk = {
  584. .parent = &fclk_clk,
  585. .get_rate = _clk_nfc_recalc,
  586. .enable = _clk_enable,
  587. .enable_reg = CCM_PCCR_NFC_REG,
  588. .enable_shift = CCM_PCCR_NFC_OFFSET,
  589. .disable = _clk_disable,
  590. };
  591. static struct clk dma_clk[] = {
  592. {
  593. .parent = &hclk_clk,
  594. .enable = _clk_enable,
  595. .enable_reg = CCM_PCCR_DMA_REG,
  596. .enable_shift = CCM_PCCR_DMA_OFFSET,
  597. .disable = _clk_disable,
  598. .secondary = &dma_clk[1],
  599. }, {
  600. .enable = _clk_enable,
  601. .enable_reg = CCM_PCCR_HCLK_DMA_REG,
  602. .enable_shift = CCM_PCCR_HCLK_DMA_OFFSET,
  603. .disable = _clk_disable,
  604. },
  605. };
  606. static struct clk brom_clk = {
  607. .parent = &hclk_clk,
  608. .enable = _clk_enable,
  609. .enable_reg = CCM_PCCR_HCLK_BROM_REG,
  610. .enable_shift = CCM_PCCR_HCLK_BROM_OFFSET,
  611. .disable = _clk_disable,
  612. };
  613. static struct clk emma_clk[] = {
  614. {
  615. .parent = &hclk_clk,
  616. .enable = _clk_enable,
  617. .enable_reg = CCM_PCCR_EMMA_REG,
  618. .enable_shift = CCM_PCCR_EMMA_OFFSET,
  619. .disable = _clk_disable,
  620. .secondary = &emma_clk[1],
  621. }, {
  622. .enable = _clk_enable,
  623. .enable_reg = CCM_PCCR_HCLK_EMMA_REG,
  624. .enable_shift = CCM_PCCR_HCLK_EMMA_OFFSET,
  625. .disable = _clk_disable,
  626. }
  627. };
  628. static struct clk slcdc_clk[] = {
  629. {
  630. .parent = &hclk_clk,
  631. .enable = _clk_enable,
  632. .enable_reg = CCM_PCCR_SLCDC_REG,
  633. .enable_shift = CCM_PCCR_SLCDC_OFFSET,
  634. .disable = _clk_disable,
  635. .secondary = &slcdc_clk[1],
  636. }, {
  637. .enable = _clk_enable,
  638. .enable_reg = CCM_PCCR_HCLK_SLCDC_REG,
  639. .enable_shift = CCM_PCCR_HCLK_SLCDC_OFFSET,
  640. .disable = _clk_disable,
  641. }
  642. };
  643. static struct clk wdog_clk = {
  644. .parent = &ipg_clk,
  645. .enable = _clk_enable,
  646. .enable_reg = CCM_PCCR_WDT_REG,
  647. .enable_shift = CCM_PCCR_WDT_OFFSET,
  648. .disable = _clk_disable,
  649. };
  650. static struct clk gpio_clk = {
  651. .parent = &ipg_clk,
  652. .enable = _clk_enable,
  653. .enable_reg = CCM_PCCR_GPIO_REG,
  654. .enable_shift = CCM_PCCR_GPIO_OFFSET,
  655. .disable = _clk_disable,
  656. };
  657. static struct clk i2c_clk = {
  658. .id = 0,
  659. .parent = &ipg_clk,
  660. .enable = _clk_enable,
  661. .enable_reg = CCM_PCCR_I2C1_REG,
  662. .enable_shift = CCM_PCCR_I2C1_OFFSET,
  663. .disable = _clk_disable,
  664. };
  665. static struct clk kpp_clk = {
  666. .parent = &ipg_clk,
  667. .enable = _clk_enable,
  668. .enable_reg = CCM_PCCR_KPP_REG,
  669. .enable_shift = CCM_PCCR_KPP_OFFSET,
  670. .disable = _clk_disable,
  671. };
  672. static struct clk owire_clk = {
  673. .parent = &ipg_clk,
  674. .enable = _clk_enable,
  675. .enable_reg = CCM_PCCR_OWIRE_REG,
  676. .enable_shift = CCM_PCCR_OWIRE_OFFSET,
  677. .disable = _clk_disable,
  678. };
  679. static struct clk rtc_clk = {
  680. .parent = &ipg_clk,
  681. .enable = _clk_enable,
  682. .enable_reg = CCM_PCCR_RTC_REG,
  683. .enable_shift = CCM_PCCR_RTC_OFFSET,
  684. .disable = _clk_disable,
  685. };
  686. static unsigned long _clk_clko_round_rate(struct clk *clk, unsigned long rate)
  687. {
  688. return _clk_generic_round_rate(clk, rate, 8);
  689. }
  690. static int _clk_clko_set_rate(struct clk *clk, unsigned long rate)
  691. {
  692. u32 reg;
  693. u32 div;
  694. unsigned long parent_rate;
  695. parent_rate = clk_get_rate(clk->parent);
  696. div = parent_rate / rate;
  697. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  698. return -EINVAL;
  699. div--;
  700. reg = __raw_readl(CCM_PCDR0);
  701. if (clk->parent == &usb_clk[0]) {
  702. reg &= ~CCM_PCDR0_48MDIV_MASK;
  703. reg |= div << CCM_PCDR0_48MDIV_OFFSET;
  704. }
  705. __raw_writel(reg, CCM_PCDR0);
  706. return 0;
  707. }
  708. static unsigned long _clk_clko_recalc(struct clk *clk)
  709. {
  710. u32 div = 0;
  711. unsigned long parent_rate;
  712. parent_rate = clk_get_rate(clk->parent);
  713. if (clk->parent == &usb_clk[0]) /* 48M */
  714. div = __raw_readl(CCM_PCDR0) & CCM_PCDR0_48MDIV_MASK
  715. >> CCM_PCDR0_48MDIV_OFFSET;
  716. div++;
  717. return parent_rate / div;
  718. }
  719. static struct clk clko_clk;
  720. static int _clk_clko_set_parent(struct clk *clk, struct clk *parent)
  721. {
  722. u32 reg;
  723. reg = __raw_readl(CCM_CCSR) & ~CCM_CCSR_CLKOSEL_MASK;
  724. if (parent == &ckil_clk)
  725. reg |= 0 << CCM_CCSR_CLKOSEL_OFFSET;
  726. else if (parent == &fpm_clk)
  727. reg |= 1 << CCM_CCSR_CLKOSEL_OFFSET;
  728. else if (parent == &ckih_clk)
  729. reg |= 2 << CCM_CCSR_CLKOSEL_OFFSET;
  730. else if (parent == mpll_clk.parent)
  731. reg |= 3 << CCM_CCSR_CLKOSEL_OFFSET;
  732. else if (parent == spll_clk.parent)
  733. reg |= 4 << CCM_CCSR_CLKOSEL_OFFSET;
  734. else if (parent == &mpll_clk)
  735. reg |= 5 << CCM_CCSR_CLKOSEL_OFFSET;
  736. else if (parent == &spll_clk)
  737. reg |= 6 << CCM_CCSR_CLKOSEL_OFFSET;
  738. else if (parent == &fclk_clk)
  739. reg |= 7 << CCM_CCSR_CLKOSEL_OFFSET;
  740. else if (parent == &hclk_clk)
  741. reg |= 8 << CCM_CCSR_CLKOSEL_OFFSET;
  742. else if (parent == &ipg_clk)
  743. reg |= 9 << CCM_CCSR_CLKOSEL_OFFSET;
  744. else if (parent == &per_clk[0])
  745. reg |= 0xA << CCM_CCSR_CLKOSEL_OFFSET;
  746. else if (parent == &per_clk[1])
  747. reg |= 0xB << CCM_CCSR_CLKOSEL_OFFSET;
  748. else if (parent == &per_clk[2])
  749. reg |= 0xC << CCM_CCSR_CLKOSEL_OFFSET;
  750. else if (parent == &per_clk[3])
  751. reg |= 0xD << CCM_CCSR_CLKOSEL_OFFSET;
  752. else if (parent == &ssi_clk[0])
  753. reg |= 0xE << CCM_CCSR_CLKOSEL_OFFSET;
  754. else if (parent == &ssi_clk[1])
  755. reg |= 0xF << CCM_CCSR_CLKOSEL_OFFSET;
  756. else if (parent == &nfc_clk)
  757. reg |= 0x10 << CCM_CCSR_CLKOSEL_OFFSET;
  758. else if (parent == &usb_clk[0])
  759. reg |= 0x14 << CCM_CCSR_CLKOSEL_OFFSET;
  760. else if (parent == &clko_clk)
  761. reg |= 0x15 << CCM_CCSR_CLKOSEL_OFFSET;
  762. else
  763. return -EINVAL;
  764. __raw_writel(reg, CCM_CCSR);
  765. return 0;
  766. }
  767. static struct clk clko_clk = {
  768. .get_rate = _clk_clko_recalc,
  769. .set_rate = _clk_clko_set_rate,
  770. .round_rate = _clk_clko_round_rate,
  771. .set_parent = _clk_clko_set_parent,
  772. };
  773. #define _REGISTER_CLOCK(d, n, c) \
  774. { \
  775. .dev_id = d, \
  776. .con_id = n, \
  777. .clk = &c, \
  778. },
  779. static struct clk_lookup lookups[] = {
  780. /* It's unlikely that any driver wants one of them directly:
  781. _REGISTER_CLOCK(NULL, "ckih", ckih_clk)
  782. _REGISTER_CLOCK(NULL, "ckil", ckil_clk)
  783. _REGISTER_CLOCK(NULL, "fpm", fpm_clk)
  784. _REGISTER_CLOCK(NULL, "mpll", mpll_clk)
  785. _REGISTER_CLOCK(NULL, "spll", spll_clk)
  786. _REGISTER_CLOCK(NULL, "fclk", fclk_clk)
  787. _REGISTER_CLOCK(NULL, "hclk", hclk_clk)
  788. _REGISTER_CLOCK(NULL, "ipg", ipg_clk)
  789. */
  790. _REGISTER_CLOCK(NULL, "perclk1", per_clk[0])
  791. _REGISTER_CLOCK(NULL, "perclk2", per_clk[1])
  792. _REGISTER_CLOCK(NULL, "perclk3", per_clk[2])
  793. _REGISTER_CLOCK(NULL, "perclk4", per_clk[3])
  794. _REGISTER_CLOCK(NULL, "clko", clko_clk)
  795. _REGISTER_CLOCK("imx-uart.0", NULL, uart_clk[0])
  796. _REGISTER_CLOCK("imx-uart.1", NULL, uart_clk[1])
  797. _REGISTER_CLOCK("imx-uart.2", NULL, uart_clk[2])
  798. _REGISTER_CLOCK("imx-uart.3", NULL, uart_clk[3])
  799. _REGISTER_CLOCK(NULL, "gpt1", gpt_clk[0])
  800. _REGISTER_CLOCK(NULL, "gpt1", gpt_clk[1])
  801. _REGISTER_CLOCK(NULL, "gpt1", gpt_clk[2])
  802. _REGISTER_CLOCK(NULL, "pwm", pwm_clk[0])
  803. _REGISTER_CLOCK(NULL, "sdhc1", sdhc_clk[0])
  804. _REGISTER_CLOCK(NULL, "sdhc2", sdhc_clk[1])
  805. _REGISTER_CLOCK(NULL, "cspi1", cspi_clk[0])
  806. _REGISTER_CLOCK(NULL, "cspi2", cspi_clk[1])
  807. _REGISTER_CLOCK(NULL, "cspi3", cspi_clk[2])
  808. _REGISTER_CLOCK("imx-fb.0", NULL, lcdc_clk[0])
  809. _REGISTER_CLOCK(NULL, "csi", csi_clk[0])
  810. _REGISTER_CLOCK("imx21-hcd.0", NULL, usb_clk[0])
  811. _REGISTER_CLOCK(NULL, "ssi1", ssi_clk[0])
  812. _REGISTER_CLOCK(NULL, "ssi2", ssi_clk[1])
  813. _REGISTER_CLOCK("mxc_nand.0", NULL, nfc_clk)
  814. _REGISTER_CLOCK(NULL, "dma", dma_clk[0])
  815. _REGISTER_CLOCK(NULL, "brom", brom_clk)
  816. _REGISTER_CLOCK(NULL, "emma", emma_clk[0])
  817. _REGISTER_CLOCK(NULL, "slcdc", slcdc_clk[0])
  818. _REGISTER_CLOCK("imx-wdt.0", NULL, wdog_clk)
  819. _REGISTER_CLOCK(NULL, "gpio", gpio_clk)
  820. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c_clk)
  821. _REGISTER_CLOCK("mxc-keypad", NULL, kpp_clk)
  822. _REGISTER_CLOCK(NULL, "owire", owire_clk)
  823. _REGISTER_CLOCK(NULL, "rtc", rtc_clk)
  824. };
  825. /*
  826. * must be called very early to get information about the
  827. * available clock rate when the timer framework starts
  828. */
  829. int __init mx21_clocks_init(unsigned long lref, unsigned long href)
  830. {
  831. int i;
  832. u32 cscr;
  833. external_low_reference = lref;
  834. external_high_reference = href;
  835. /* detect clock reference for both system PLL */
  836. cscr = CSCR();
  837. if (cscr & CCM_CSCR_MCU)
  838. mpll_clk.parent = &ckih_clk;
  839. else
  840. mpll_clk.parent = &fpm_clk;
  841. if (cscr & CCM_CSCR_SP)
  842. spll_clk.parent = &ckih_clk;
  843. else
  844. spll_clk.parent = &fpm_clk;
  845. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  846. clkdev_add(&lookups[i]);
  847. /* Turn off all clock gates */
  848. __raw_writel(0, CCM_PCCR0);
  849. __raw_writel(CCM_PCCR_GPT1_MASK, CCM_PCCR1);
  850. /* This turns of the serial PLL as well */
  851. spll_clk.disable(&spll_clk);
  852. /* This will propagate to all children and init all the clock rates. */
  853. clk_enable(&per_clk[0]);
  854. clk_enable(&gpio_clk);
  855. #ifdef CONFIG_DEBUG_LL_CONSOLE
  856. clk_enable(&uart_clk[0]);
  857. #endif
  858. mxc_timer_init(&gpt_clk[0]);
  859. return 0;
  860. }