dm646x.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/serial_8250.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/gpio.h>
  17. #include <asm/mach/map.h>
  18. #include <mach/dm646x.h>
  19. #include <mach/clock.h>
  20. #include <mach/cputype.h>
  21. #include <mach/edma.h>
  22. #include <mach/irqs.h>
  23. #include <mach/psc.h>
  24. #include <mach/mux.h>
  25. #include <mach/time.h>
  26. #include <mach/serial.h>
  27. #include <mach/common.h>
  28. #include "clock.h"
  29. #include "mux.h"
  30. /*
  31. * Device specific clocks
  32. */
  33. #define DM646X_REF_FREQ 27000000
  34. #define DM646X_AUX_FREQ 24000000
  35. static struct pll_data pll1_data = {
  36. .num = 1,
  37. .phys_base = DAVINCI_PLL1_BASE,
  38. };
  39. static struct pll_data pll2_data = {
  40. .num = 2,
  41. .phys_base = DAVINCI_PLL2_BASE,
  42. };
  43. static struct clk ref_clk = {
  44. .name = "ref_clk",
  45. .rate = DM646X_REF_FREQ,
  46. };
  47. static struct clk aux_clkin = {
  48. .name = "aux_clkin",
  49. .rate = DM646X_AUX_FREQ,
  50. };
  51. static struct clk pll1_clk = {
  52. .name = "pll1",
  53. .parent = &ref_clk,
  54. .pll_data = &pll1_data,
  55. .flags = CLK_PLL,
  56. };
  57. static struct clk pll1_sysclk1 = {
  58. .name = "pll1_sysclk1",
  59. .parent = &pll1_clk,
  60. .flags = CLK_PLL,
  61. .div_reg = PLLDIV1,
  62. };
  63. static struct clk pll1_sysclk2 = {
  64. .name = "pll1_sysclk2",
  65. .parent = &pll1_clk,
  66. .flags = CLK_PLL,
  67. .div_reg = PLLDIV2,
  68. };
  69. static struct clk pll1_sysclk3 = {
  70. .name = "pll1_sysclk3",
  71. .parent = &pll1_clk,
  72. .flags = CLK_PLL,
  73. .div_reg = PLLDIV3,
  74. };
  75. static struct clk pll1_sysclk4 = {
  76. .name = "pll1_sysclk4",
  77. .parent = &pll1_clk,
  78. .flags = CLK_PLL,
  79. .div_reg = PLLDIV4,
  80. };
  81. static struct clk pll1_sysclk5 = {
  82. .name = "pll1_sysclk5",
  83. .parent = &pll1_clk,
  84. .flags = CLK_PLL,
  85. .div_reg = PLLDIV5,
  86. };
  87. static struct clk pll1_sysclk6 = {
  88. .name = "pll1_sysclk6",
  89. .parent = &pll1_clk,
  90. .flags = CLK_PLL,
  91. .div_reg = PLLDIV6,
  92. };
  93. static struct clk pll1_sysclk8 = {
  94. .name = "pll1_sysclk8",
  95. .parent = &pll1_clk,
  96. .flags = CLK_PLL,
  97. .div_reg = PLLDIV8,
  98. };
  99. static struct clk pll1_sysclk9 = {
  100. .name = "pll1_sysclk9",
  101. .parent = &pll1_clk,
  102. .flags = CLK_PLL,
  103. .div_reg = PLLDIV9,
  104. };
  105. static struct clk pll1_sysclkbp = {
  106. .name = "pll1_sysclkbp",
  107. .parent = &pll1_clk,
  108. .flags = CLK_PLL | PRE_PLL,
  109. .div_reg = BPDIV,
  110. };
  111. static struct clk pll1_aux_clk = {
  112. .name = "pll1_aux_clk",
  113. .parent = &pll1_clk,
  114. .flags = CLK_PLL | PRE_PLL,
  115. };
  116. static struct clk pll2_clk = {
  117. .name = "pll2_clk",
  118. .parent = &ref_clk,
  119. .pll_data = &pll2_data,
  120. .flags = CLK_PLL,
  121. };
  122. static struct clk pll2_sysclk1 = {
  123. .name = "pll2_sysclk1",
  124. .parent = &pll2_clk,
  125. .flags = CLK_PLL,
  126. .div_reg = PLLDIV1,
  127. };
  128. static struct clk dsp_clk = {
  129. .name = "dsp",
  130. .parent = &pll1_sysclk1,
  131. .lpsc = DM646X_LPSC_C64X_CPU,
  132. .flags = PSC_DSP,
  133. .usecount = 1, /* REVISIT how to disable? */
  134. };
  135. static struct clk arm_clk = {
  136. .name = "arm",
  137. .parent = &pll1_sysclk2,
  138. .lpsc = DM646X_LPSC_ARM,
  139. .flags = ALWAYS_ENABLED,
  140. };
  141. static struct clk uart0_clk = {
  142. .name = "uart0",
  143. .parent = &aux_clkin,
  144. .lpsc = DM646X_LPSC_UART0,
  145. };
  146. static struct clk uart1_clk = {
  147. .name = "uart1",
  148. .parent = &aux_clkin,
  149. .lpsc = DM646X_LPSC_UART1,
  150. };
  151. static struct clk uart2_clk = {
  152. .name = "uart2",
  153. .parent = &aux_clkin,
  154. .lpsc = DM646X_LPSC_UART2,
  155. };
  156. static struct clk i2c_clk = {
  157. .name = "I2CCLK",
  158. .parent = &pll1_sysclk3,
  159. .lpsc = DM646X_LPSC_I2C,
  160. };
  161. static struct clk gpio_clk = {
  162. .name = "gpio",
  163. .parent = &pll1_sysclk3,
  164. .lpsc = DM646X_LPSC_GPIO,
  165. };
  166. static struct clk aemif_clk = {
  167. .name = "aemif",
  168. .parent = &pll1_sysclk3,
  169. .lpsc = DM646X_LPSC_AEMIF,
  170. .flags = ALWAYS_ENABLED,
  171. };
  172. static struct clk emac_clk = {
  173. .name = "emac",
  174. .parent = &pll1_sysclk3,
  175. .lpsc = DM646X_LPSC_EMAC,
  176. };
  177. static struct clk pwm0_clk = {
  178. .name = "pwm0",
  179. .parent = &pll1_sysclk3,
  180. .lpsc = DM646X_LPSC_PWM0,
  181. .usecount = 1, /* REVIST: disabling hangs system */
  182. };
  183. static struct clk pwm1_clk = {
  184. .name = "pwm1",
  185. .parent = &pll1_sysclk3,
  186. .lpsc = DM646X_LPSC_PWM1,
  187. .usecount = 1, /* REVIST: disabling hangs system */
  188. };
  189. static struct clk timer0_clk = {
  190. .name = "timer0",
  191. .parent = &pll1_sysclk3,
  192. .lpsc = DM646X_LPSC_TIMER0,
  193. };
  194. static struct clk timer1_clk = {
  195. .name = "timer1",
  196. .parent = &pll1_sysclk3,
  197. .lpsc = DM646X_LPSC_TIMER1,
  198. };
  199. static struct clk timer2_clk = {
  200. .name = "timer2",
  201. .parent = &pll1_sysclk3,
  202. .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
  203. };
  204. static struct clk vpif0_clk = {
  205. .name = "vpif0",
  206. .parent = &ref_clk,
  207. .lpsc = DM646X_LPSC_VPSSMSTR,
  208. .flags = ALWAYS_ENABLED,
  209. };
  210. static struct clk vpif1_clk = {
  211. .name = "vpif1",
  212. .parent = &ref_clk,
  213. .lpsc = DM646X_LPSC_VPSSSLV,
  214. .flags = ALWAYS_ENABLED,
  215. };
  216. struct davinci_clk dm646x_clks[] = {
  217. CLK(NULL, "ref", &ref_clk),
  218. CLK(NULL, "aux", &aux_clkin),
  219. CLK(NULL, "pll1", &pll1_clk),
  220. CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
  221. CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
  222. CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
  223. CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
  224. CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
  225. CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
  226. CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
  227. CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
  228. CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
  229. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  230. CLK(NULL, "pll2", &pll2_clk),
  231. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  232. CLK(NULL, "dsp", &dsp_clk),
  233. CLK(NULL, "arm", &arm_clk),
  234. CLK(NULL, "uart0", &uart0_clk),
  235. CLK(NULL, "uart1", &uart1_clk),
  236. CLK(NULL, "uart2", &uart2_clk),
  237. CLK("i2c_davinci.1", NULL, &i2c_clk),
  238. CLK(NULL, "gpio", &gpio_clk),
  239. CLK(NULL, "aemif", &aemif_clk),
  240. CLK("davinci_emac.1", NULL, &emac_clk),
  241. CLK(NULL, "pwm0", &pwm0_clk),
  242. CLK(NULL, "pwm1", &pwm1_clk),
  243. CLK(NULL, "timer0", &timer0_clk),
  244. CLK(NULL, "timer1", &timer1_clk),
  245. CLK("watchdog", NULL, &timer2_clk),
  246. CLK(NULL, "vpif0", &vpif0_clk),
  247. CLK(NULL, "vpif1", &vpif1_clk),
  248. CLK(NULL, NULL, NULL),
  249. };
  250. static struct emac_platform_data dm646x_emac_pdata = {
  251. .ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET,
  252. .ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET,
  253. .ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET,
  254. .mdio_reg_offset = DM646X_EMAC_MDIO_OFFSET,
  255. .ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE,
  256. .version = EMAC_VERSION_2,
  257. };
  258. static struct resource dm646x_emac_resources[] = {
  259. {
  260. .start = DM646X_EMAC_BASE,
  261. .end = DM646X_EMAC_BASE + 0x47ff,
  262. .flags = IORESOURCE_MEM,
  263. },
  264. {
  265. .start = IRQ_DM646X_EMACRXTHINT,
  266. .end = IRQ_DM646X_EMACRXTHINT,
  267. .flags = IORESOURCE_IRQ,
  268. },
  269. {
  270. .start = IRQ_DM646X_EMACRXINT,
  271. .end = IRQ_DM646X_EMACRXINT,
  272. .flags = IORESOURCE_IRQ,
  273. },
  274. {
  275. .start = IRQ_DM646X_EMACTXINT,
  276. .end = IRQ_DM646X_EMACTXINT,
  277. .flags = IORESOURCE_IRQ,
  278. },
  279. {
  280. .start = IRQ_DM646X_EMACMISCINT,
  281. .end = IRQ_DM646X_EMACMISCINT,
  282. .flags = IORESOURCE_IRQ,
  283. },
  284. };
  285. static struct platform_device dm646x_emac_device = {
  286. .name = "davinci_emac",
  287. .id = 1,
  288. .dev = {
  289. .platform_data = &dm646x_emac_pdata,
  290. },
  291. .num_resources = ARRAY_SIZE(dm646x_emac_resources),
  292. .resource = dm646x_emac_resources,
  293. };
  294. #define PINMUX0 0x00
  295. #define PINMUX1 0x04
  296. /*
  297. * Device specific mux setup
  298. *
  299. * soc description mux mode mode mux dbg
  300. * reg offset mask mode
  301. */
  302. static const struct mux_config dm646x_pins[] = {
  303. #ifdef CONFIG_DAVINCI_MUX
  304. MUX_CFG(DM646X, ATAEN, 0, 0, 1, 1, true)
  305. MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
  306. MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
  307. MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
  308. MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
  309. MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
  310. MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
  311. MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
  312. MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
  313. MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
  314. MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
  315. MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
  316. MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
  317. MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
  318. #endif
  319. };
  320. static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  321. [IRQ_DM646X_VP_VERTINT0] = 7,
  322. [IRQ_DM646X_VP_VERTINT1] = 7,
  323. [IRQ_DM646X_VP_VERTINT2] = 7,
  324. [IRQ_DM646X_VP_VERTINT3] = 7,
  325. [IRQ_DM646X_VP_ERRINT] = 7,
  326. [IRQ_DM646X_RESERVED_1] = 7,
  327. [IRQ_DM646X_RESERVED_2] = 7,
  328. [IRQ_DM646X_WDINT] = 7,
  329. [IRQ_DM646X_CRGENINT0] = 7,
  330. [IRQ_DM646X_CRGENINT1] = 7,
  331. [IRQ_DM646X_TSIFINT0] = 7,
  332. [IRQ_DM646X_TSIFINT1] = 7,
  333. [IRQ_DM646X_VDCEINT] = 7,
  334. [IRQ_DM646X_USBINT] = 7,
  335. [IRQ_DM646X_USBDMAINT] = 7,
  336. [IRQ_DM646X_PCIINT] = 7,
  337. [IRQ_CCINT0] = 7, /* dma */
  338. [IRQ_CCERRINT] = 7, /* dma */
  339. [IRQ_TCERRINT0] = 7, /* dma */
  340. [IRQ_TCERRINT] = 7, /* dma */
  341. [IRQ_DM646X_TCERRINT2] = 7,
  342. [IRQ_DM646X_TCERRINT3] = 7,
  343. [IRQ_DM646X_IDE] = 7,
  344. [IRQ_DM646X_HPIINT] = 7,
  345. [IRQ_DM646X_EMACRXTHINT] = 7,
  346. [IRQ_DM646X_EMACRXINT] = 7,
  347. [IRQ_DM646X_EMACTXINT] = 7,
  348. [IRQ_DM646X_EMACMISCINT] = 7,
  349. [IRQ_DM646X_MCASP0TXINT] = 7,
  350. [IRQ_DM646X_MCASP0RXINT] = 7,
  351. [IRQ_AEMIFINT] = 7,
  352. [IRQ_DM646X_RESERVED_3] = 7,
  353. [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
  354. [IRQ_TINT0_TINT34] = 7, /* clocksource */
  355. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  356. [IRQ_TINT1_TINT34] = 7, /* system tick */
  357. [IRQ_PWMINT0] = 7,
  358. [IRQ_PWMINT1] = 7,
  359. [IRQ_DM646X_VLQINT] = 7,
  360. [IRQ_I2C] = 7,
  361. [IRQ_UARTINT0] = 7,
  362. [IRQ_UARTINT1] = 7,
  363. [IRQ_DM646X_UARTINT2] = 7,
  364. [IRQ_DM646X_SPINT0] = 7,
  365. [IRQ_DM646X_SPINT1] = 7,
  366. [IRQ_DM646X_DSP2ARMINT] = 7,
  367. [IRQ_DM646X_RESERVED_4] = 7,
  368. [IRQ_DM646X_PSCINT] = 7,
  369. [IRQ_DM646X_GPIO0] = 7,
  370. [IRQ_DM646X_GPIO1] = 7,
  371. [IRQ_DM646X_GPIO2] = 7,
  372. [IRQ_DM646X_GPIO3] = 7,
  373. [IRQ_DM646X_GPIO4] = 7,
  374. [IRQ_DM646X_GPIO5] = 7,
  375. [IRQ_DM646X_GPIO6] = 7,
  376. [IRQ_DM646X_GPIO7] = 7,
  377. [IRQ_DM646X_GPIOBNK0] = 7,
  378. [IRQ_DM646X_GPIOBNK1] = 7,
  379. [IRQ_DM646X_GPIOBNK2] = 7,
  380. [IRQ_DM646X_DDRINT] = 7,
  381. [IRQ_DM646X_AEMIFINT] = 7,
  382. [IRQ_COMMTX] = 7,
  383. [IRQ_COMMRX] = 7,
  384. [IRQ_EMUINT] = 7,
  385. };
  386. /*----------------------------------------------------------------------*/
  387. static const s8 dma_chan_dm646x_no_event[] = {
  388. 0, 1, 2, 3, 13,
  389. 14, 15, 24, 25, 26,
  390. 27, 30, 31, 54, 55,
  391. 56,
  392. -1
  393. };
  394. static struct edma_soc_info dm646x_edma_info = {
  395. .n_channel = 64,
  396. .n_region = 6, /* 0-1, 4-7 */
  397. .n_slot = 512,
  398. .n_tc = 4,
  399. .noevent = dma_chan_dm646x_no_event,
  400. };
  401. static struct resource edma_resources[] = {
  402. {
  403. .name = "edma_cc",
  404. .start = 0x01c00000,
  405. .end = 0x01c00000 + SZ_64K - 1,
  406. .flags = IORESOURCE_MEM,
  407. },
  408. {
  409. .name = "edma_tc0",
  410. .start = 0x01c10000,
  411. .end = 0x01c10000 + SZ_1K - 1,
  412. .flags = IORESOURCE_MEM,
  413. },
  414. {
  415. .name = "edma_tc1",
  416. .start = 0x01c10400,
  417. .end = 0x01c10400 + SZ_1K - 1,
  418. .flags = IORESOURCE_MEM,
  419. },
  420. {
  421. .name = "edma_tc2",
  422. .start = 0x01c10800,
  423. .end = 0x01c10800 + SZ_1K - 1,
  424. .flags = IORESOURCE_MEM,
  425. },
  426. {
  427. .name = "edma_tc3",
  428. .start = 0x01c10c00,
  429. .end = 0x01c10c00 + SZ_1K - 1,
  430. .flags = IORESOURCE_MEM,
  431. },
  432. {
  433. .start = IRQ_CCINT0,
  434. .flags = IORESOURCE_IRQ,
  435. },
  436. {
  437. .start = IRQ_CCERRINT,
  438. .flags = IORESOURCE_IRQ,
  439. },
  440. /* not using TC*_ERR */
  441. };
  442. static struct platform_device dm646x_edma_device = {
  443. .name = "edma",
  444. .id = -1,
  445. .dev.platform_data = &dm646x_edma_info,
  446. .num_resources = ARRAY_SIZE(edma_resources),
  447. .resource = edma_resources,
  448. };
  449. /*----------------------------------------------------------------------*/
  450. static struct map_desc dm646x_io_desc[] = {
  451. {
  452. .virtual = IO_VIRT,
  453. .pfn = __phys_to_pfn(IO_PHYS),
  454. .length = IO_SIZE,
  455. .type = MT_DEVICE
  456. },
  457. {
  458. .virtual = SRAM_VIRT,
  459. .pfn = __phys_to_pfn(0x00010000),
  460. .length = SZ_32K,
  461. /* MT_MEMORY_NONCACHED requires supersection alignment */
  462. .type = MT_DEVICE,
  463. },
  464. };
  465. /* Contents of JTAG ID register used to identify exact cpu type */
  466. static struct davinci_id dm646x_ids[] = {
  467. {
  468. .variant = 0x0,
  469. .part_no = 0xb770,
  470. .manufacturer = 0x017,
  471. .cpu_id = DAVINCI_CPU_ID_DM6467,
  472. .name = "dm6467",
  473. },
  474. };
  475. static void __iomem *dm646x_psc_bases[] = {
  476. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  477. };
  478. /*
  479. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  480. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  481. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  482. * T1_TOP: Timer 1, top : <unused>
  483. */
  484. struct davinci_timer_info dm646x_timer_info = {
  485. .timers = davinci_timer_instance,
  486. .clockevent_id = T0_BOT,
  487. .clocksource_id = T0_TOP,
  488. };
  489. static struct plat_serial8250_port dm646x_serial_platform_data[] = {
  490. {
  491. .mapbase = DAVINCI_UART0_BASE,
  492. .irq = IRQ_UARTINT0,
  493. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  494. UPF_IOREMAP,
  495. .iotype = UPIO_MEM32,
  496. .regshift = 2,
  497. },
  498. {
  499. .mapbase = DAVINCI_UART1_BASE,
  500. .irq = IRQ_UARTINT1,
  501. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  502. UPF_IOREMAP,
  503. .iotype = UPIO_MEM32,
  504. .regshift = 2,
  505. },
  506. {
  507. .mapbase = DAVINCI_UART2_BASE,
  508. .irq = IRQ_DM646X_UARTINT2,
  509. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  510. UPF_IOREMAP,
  511. .iotype = UPIO_MEM32,
  512. .regshift = 2,
  513. },
  514. {
  515. .flags = 0
  516. },
  517. };
  518. static struct platform_device dm646x_serial_device = {
  519. .name = "serial8250",
  520. .id = PLAT8250_DEV_PLATFORM,
  521. .dev = {
  522. .platform_data = dm646x_serial_platform_data,
  523. },
  524. };
  525. static struct davinci_soc_info davinci_soc_info_dm646x = {
  526. .io_desc = dm646x_io_desc,
  527. .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
  528. .jtag_id_base = IO_ADDRESS(0x01c40028),
  529. .ids = dm646x_ids,
  530. .ids_num = ARRAY_SIZE(dm646x_ids),
  531. .cpu_clks = dm646x_clks,
  532. .psc_bases = dm646x_psc_bases,
  533. .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
  534. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  535. .pinmux_pins = dm646x_pins,
  536. .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
  537. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  538. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  539. .intc_irq_prios = dm646x_default_priorities,
  540. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  541. .timer_info = &dm646x_timer_info,
  542. .wdt_base = IO_ADDRESS(DAVINCI_WDOG_BASE),
  543. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  544. .gpio_num = 43, /* Only 33 usable */
  545. .gpio_irq = IRQ_DM646X_GPIOBNK0,
  546. .serial_dev = &dm646x_serial_device,
  547. .emac_pdata = &dm646x_emac_pdata,
  548. .sram_dma = 0x10010000,
  549. .sram_len = SZ_32K,
  550. };
  551. void __init dm646x_init(void)
  552. {
  553. davinci_common_init(&davinci_soc_info_dm646x);
  554. }
  555. static int __init dm646x_init_devices(void)
  556. {
  557. if (!cpu_is_davinci_dm646x())
  558. return 0;
  559. platform_device_register(&dm646x_edma_device);
  560. platform_device_register(&dm646x_emac_device);
  561. return 0;
  562. }
  563. postcore_initcall(dm646x_init_devices);