dm644x.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/serial_8250.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/gpio.h>
  17. #include <asm/mach/map.h>
  18. #include <mach/dm644x.h>
  19. #include <mach/clock.h>
  20. #include <mach/cputype.h>
  21. #include <mach/edma.h>
  22. #include <mach/irqs.h>
  23. #include <mach/psc.h>
  24. #include <mach/mux.h>
  25. #include <mach/time.h>
  26. #include <mach/serial.h>
  27. #include <mach/common.h>
  28. #include "clock.h"
  29. #include "mux.h"
  30. /*
  31. * Device specific clocks
  32. */
  33. #define DM644X_REF_FREQ 27000000
  34. static struct pll_data pll1_data = {
  35. .num = 1,
  36. .phys_base = DAVINCI_PLL1_BASE,
  37. };
  38. static struct pll_data pll2_data = {
  39. .num = 2,
  40. .phys_base = DAVINCI_PLL2_BASE,
  41. };
  42. static struct clk ref_clk = {
  43. .name = "ref_clk",
  44. .rate = DM644X_REF_FREQ,
  45. };
  46. static struct clk pll1_clk = {
  47. .name = "pll1",
  48. .parent = &ref_clk,
  49. .pll_data = &pll1_data,
  50. .flags = CLK_PLL,
  51. };
  52. static struct clk pll1_sysclk1 = {
  53. .name = "pll1_sysclk1",
  54. .parent = &pll1_clk,
  55. .flags = CLK_PLL,
  56. .div_reg = PLLDIV1,
  57. };
  58. static struct clk pll1_sysclk2 = {
  59. .name = "pll1_sysclk2",
  60. .parent = &pll1_clk,
  61. .flags = CLK_PLL,
  62. .div_reg = PLLDIV2,
  63. };
  64. static struct clk pll1_sysclk3 = {
  65. .name = "pll1_sysclk3",
  66. .parent = &pll1_clk,
  67. .flags = CLK_PLL,
  68. .div_reg = PLLDIV3,
  69. };
  70. static struct clk pll1_sysclk5 = {
  71. .name = "pll1_sysclk5",
  72. .parent = &pll1_clk,
  73. .flags = CLK_PLL,
  74. .div_reg = PLLDIV5,
  75. };
  76. static struct clk pll1_aux_clk = {
  77. .name = "pll1_aux_clk",
  78. .parent = &pll1_clk,
  79. .flags = CLK_PLL | PRE_PLL,
  80. };
  81. static struct clk pll1_sysclkbp = {
  82. .name = "pll1_sysclkbp",
  83. .parent = &pll1_clk,
  84. .flags = CLK_PLL | PRE_PLL,
  85. .div_reg = BPDIV
  86. };
  87. static struct clk pll2_clk = {
  88. .name = "pll2",
  89. .parent = &ref_clk,
  90. .pll_data = &pll2_data,
  91. .flags = CLK_PLL,
  92. };
  93. static struct clk pll2_sysclk1 = {
  94. .name = "pll2_sysclk1",
  95. .parent = &pll2_clk,
  96. .flags = CLK_PLL,
  97. .div_reg = PLLDIV1,
  98. };
  99. static struct clk pll2_sysclk2 = {
  100. .name = "pll2_sysclk2",
  101. .parent = &pll2_clk,
  102. .flags = CLK_PLL,
  103. .div_reg = PLLDIV2,
  104. };
  105. static struct clk pll2_sysclkbp = {
  106. .name = "pll2_sysclkbp",
  107. .parent = &pll2_clk,
  108. .flags = CLK_PLL | PRE_PLL,
  109. .div_reg = BPDIV
  110. };
  111. static struct clk dsp_clk = {
  112. .name = "dsp",
  113. .parent = &pll1_sysclk1,
  114. .lpsc = DAVINCI_LPSC_GEM,
  115. .flags = PSC_DSP,
  116. .usecount = 1, /* REVISIT how to disable? */
  117. };
  118. static struct clk arm_clk = {
  119. .name = "arm",
  120. .parent = &pll1_sysclk2,
  121. .lpsc = DAVINCI_LPSC_ARM,
  122. .flags = ALWAYS_ENABLED,
  123. };
  124. static struct clk vicp_clk = {
  125. .name = "vicp",
  126. .parent = &pll1_sysclk2,
  127. .lpsc = DAVINCI_LPSC_IMCOP,
  128. .flags = PSC_DSP,
  129. .usecount = 1, /* REVISIT how to disable? */
  130. };
  131. static struct clk vpss_master_clk = {
  132. .name = "vpss_master",
  133. .parent = &pll1_sysclk3,
  134. .lpsc = DAVINCI_LPSC_VPSSMSTR,
  135. .flags = CLK_PSC,
  136. };
  137. static struct clk vpss_slave_clk = {
  138. .name = "vpss_slave",
  139. .parent = &pll1_sysclk3,
  140. .lpsc = DAVINCI_LPSC_VPSSSLV,
  141. };
  142. static struct clk uart0_clk = {
  143. .name = "uart0",
  144. .parent = &pll1_aux_clk,
  145. .lpsc = DAVINCI_LPSC_UART0,
  146. };
  147. static struct clk uart1_clk = {
  148. .name = "uart1",
  149. .parent = &pll1_aux_clk,
  150. .lpsc = DAVINCI_LPSC_UART1,
  151. };
  152. static struct clk uart2_clk = {
  153. .name = "uart2",
  154. .parent = &pll1_aux_clk,
  155. .lpsc = DAVINCI_LPSC_UART2,
  156. };
  157. static struct clk emac_clk = {
  158. .name = "emac",
  159. .parent = &pll1_sysclk5,
  160. .lpsc = DAVINCI_LPSC_EMAC_WRAPPER,
  161. };
  162. static struct clk i2c_clk = {
  163. .name = "i2c",
  164. .parent = &pll1_aux_clk,
  165. .lpsc = DAVINCI_LPSC_I2C,
  166. };
  167. static struct clk ide_clk = {
  168. .name = "ide",
  169. .parent = &pll1_sysclk5,
  170. .lpsc = DAVINCI_LPSC_ATA,
  171. };
  172. static struct clk asp_clk = {
  173. .name = "asp0",
  174. .parent = &pll1_sysclk5,
  175. .lpsc = DAVINCI_LPSC_McBSP,
  176. };
  177. static struct clk mmcsd_clk = {
  178. .name = "mmcsd",
  179. .parent = &pll1_sysclk5,
  180. .lpsc = DAVINCI_LPSC_MMC_SD,
  181. };
  182. static struct clk spi_clk = {
  183. .name = "spi",
  184. .parent = &pll1_sysclk5,
  185. .lpsc = DAVINCI_LPSC_SPI,
  186. };
  187. static struct clk gpio_clk = {
  188. .name = "gpio",
  189. .parent = &pll1_sysclk5,
  190. .lpsc = DAVINCI_LPSC_GPIO,
  191. };
  192. static struct clk usb_clk = {
  193. .name = "usb",
  194. .parent = &pll1_sysclk5,
  195. .lpsc = DAVINCI_LPSC_USB,
  196. };
  197. static struct clk vlynq_clk = {
  198. .name = "vlynq",
  199. .parent = &pll1_sysclk5,
  200. .lpsc = DAVINCI_LPSC_VLYNQ,
  201. };
  202. static struct clk aemif_clk = {
  203. .name = "aemif",
  204. .parent = &pll1_sysclk5,
  205. .lpsc = DAVINCI_LPSC_AEMIF,
  206. };
  207. static struct clk pwm0_clk = {
  208. .name = "pwm0",
  209. .parent = &pll1_aux_clk,
  210. .lpsc = DAVINCI_LPSC_PWM0,
  211. };
  212. static struct clk pwm1_clk = {
  213. .name = "pwm1",
  214. .parent = &pll1_aux_clk,
  215. .lpsc = DAVINCI_LPSC_PWM1,
  216. };
  217. static struct clk pwm2_clk = {
  218. .name = "pwm2",
  219. .parent = &pll1_aux_clk,
  220. .lpsc = DAVINCI_LPSC_PWM2,
  221. };
  222. static struct clk timer0_clk = {
  223. .name = "timer0",
  224. .parent = &pll1_aux_clk,
  225. .lpsc = DAVINCI_LPSC_TIMER0,
  226. };
  227. static struct clk timer1_clk = {
  228. .name = "timer1",
  229. .parent = &pll1_aux_clk,
  230. .lpsc = DAVINCI_LPSC_TIMER1,
  231. };
  232. static struct clk timer2_clk = {
  233. .name = "timer2",
  234. .parent = &pll1_aux_clk,
  235. .lpsc = DAVINCI_LPSC_TIMER2,
  236. .usecount = 1, /* REVISIT: why cant' this be disabled? */
  237. };
  238. struct davinci_clk dm644x_clks[] = {
  239. CLK(NULL, "ref", &ref_clk),
  240. CLK(NULL, "pll1", &pll1_clk),
  241. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  242. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  243. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  244. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  245. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  246. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  247. CLK(NULL, "pll2", &pll2_clk),
  248. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  249. CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
  250. CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
  251. CLK(NULL, "dsp", &dsp_clk),
  252. CLK(NULL, "arm", &arm_clk),
  253. CLK(NULL, "vicp", &vicp_clk),
  254. CLK(NULL, "vpss_master", &vpss_master_clk),
  255. CLK(NULL, "vpss_slave", &vpss_slave_clk),
  256. CLK(NULL, "arm", &arm_clk),
  257. CLK(NULL, "uart0", &uart0_clk),
  258. CLK(NULL, "uart1", &uart1_clk),
  259. CLK(NULL, "uart2", &uart2_clk),
  260. CLK("davinci_emac.1", NULL, &emac_clk),
  261. CLK("i2c_davinci.1", NULL, &i2c_clk),
  262. CLK("palm_bk3710", NULL, &ide_clk),
  263. CLK("soc-audio.0", NULL, &asp_clk),
  264. CLK("davinci_mmc.0", NULL, &mmcsd_clk),
  265. CLK(NULL, "spi", &spi_clk),
  266. CLK(NULL, "gpio", &gpio_clk),
  267. CLK(NULL, "usb", &usb_clk),
  268. CLK(NULL, "vlynq", &vlynq_clk),
  269. CLK(NULL, "aemif", &aemif_clk),
  270. CLK(NULL, "pwm0", &pwm0_clk),
  271. CLK(NULL, "pwm1", &pwm1_clk),
  272. CLK(NULL, "pwm2", &pwm2_clk),
  273. CLK(NULL, "timer0", &timer0_clk),
  274. CLK(NULL, "timer1", &timer1_clk),
  275. CLK("watchdog", NULL, &timer2_clk),
  276. CLK(NULL, NULL, NULL),
  277. };
  278. static struct emac_platform_data dm644x_emac_pdata = {
  279. .ctrl_reg_offset = DM644X_EMAC_CNTRL_OFFSET,
  280. .ctrl_mod_reg_offset = DM644X_EMAC_CNTRL_MOD_OFFSET,
  281. .ctrl_ram_offset = DM644X_EMAC_CNTRL_RAM_OFFSET,
  282. .mdio_reg_offset = DM644X_EMAC_MDIO_OFFSET,
  283. .ctrl_ram_size = DM644X_EMAC_CNTRL_RAM_SIZE,
  284. .version = EMAC_VERSION_1,
  285. };
  286. static struct resource dm644x_emac_resources[] = {
  287. {
  288. .start = DM644X_EMAC_BASE,
  289. .end = DM644X_EMAC_BASE + 0x47ff,
  290. .flags = IORESOURCE_MEM,
  291. },
  292. {
  293. .start = IRQ_EMACINT,
  294. .end = IRQ_EMACINT,
  295. .flags = IORESOURCE_IRQ,
  296. },
  297. };
  298. static struct platform_device dm644x_emac_device = {
  299. .name = "davinci_emac",
  300. .id = 1,
  301. .dev = {
  302. .platform_data = &dm644x_emac_pdata,
  303. },
  304. .num_resources = ARRAY_SIZE(dm644x_emac_resources),
  305. .resource = dm644x_emac_resources,
  306. };
  307. #define PINMUX0 0x00
  308. #define PINMUX1 0x04
  309. /*
  310. * Device specific mux setup
  311. *
  312. * soc description mux mode mode mux dbg
  313. * reg offset mask mode
  314. */
  315. static const struct mux_config dm644x_pins[] = {
  316. #ifdef CONFIG_DAVINCI_MUX
  317. MUX_CFG(DM644X, HDIREN, 0, 16, 1, 1, true)
  318. MUX_CFG(DM644X, ATAEN, 0, 17, 1, 1, true)
  319. MUX_CFG(DM644X, ATAEN_DISABLE, 0, 17, 1, 0, true)
  320. MUX_CFG(DM644X, HPIEN_DISABLE, 0, 29, 1, 0, true)
  321. MUX_CFG(DM644X, AEAW, 0, 0, 31, 31, true)
  322. MUX_CFG(DM644X, MSTK, 1, 9, 1, 0, false)
  323. MUX_CFG(DM644X, I2C, 1, 7, 1, 1, false)
  324. MUX_CFG(DM644X, MCBSP, 1, 10, 1, 1, false)
  325. MUX_CFG(DM644X, UART1, 1, 1, 1, 1, true)
  326. MUX_CFG(DM644X, UART2, 1, 2, 1, 1, true)
  327. MUX_CFG(DM644X, PWM0, 1, 4, 1, 1, false)
  328. MUX_CFG(DM644X, PWM1, 1, 5, 1, 1, false)
  329. MUX_CFG(DM644X, PWM2, 1, 6, 1, 1, false)
  330. MUX_CFG(DM644X, VLYNQEN, 0, 15, 1, 1, false)
  331. MUX_CFG(DM644X, VLSCREN, 0, 14, 1, 1, false)
  332. MUX_CFG(DM644X, VLYNQWD, 0, 12, 3, 3, false)
  333. MUX_CFG(DM644X, EMACEN, 0, 31, 1, 1, true)
  334. MUX_CFG(DM644X, GPIO3V, 0, 31, 1, 0, true)
  335. MUX_CFG(DM644X, GPIO0, 0, 24, 1, 0, true)
  336. MUX_CFG(DM644X, GPIO3, 0, 25, 1, 0, false)
  337. MUX_CFG(DM644X, GPIO43_44, 1, 7, 1, 0, false)
  338. MUX_CFG(DM644X, GPIO46_47, 0, 22, 1, 0, true)
  339. MUX_CFG(DM644X, RGB666, 0, 22, 1, 1, true)
  340. MUX_CFG(DM644X, LOEEN, 0, 24, 1, 1, true)
  341. MUX_CFG(DM644X, LFLDEN, 0, 25, 1, 1, false)
  342. #endif
  343. };
  344. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  345. static u8 dm644x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  346. [IRQ_VDINT0] = 2,
  347. [IRQ_VDINT1] = 6,
  348. [IRQ_VDINT2] = 6,
  349. [IRQ_HISTINT] = 6,
  350. [IRQ_H3AINT] = 6,
  351. [IRQ_PRVUINT] = 6,
  352. [IRQ_RSZINT] = 6,
  353. [7] = 7,
  354. [IRQ_VENCINT] = 6,
  355. [IRQ_ASQINT] = 6,
  356. [IRQ_IMXINT] = 6,
  357. [IRQ_VLCDINT] = 6,
  358. [IRQ_USBINT] = 4,
  359. [IRQ_EMACINT] = 4,
  360. [14] = 7,
  361. [15] = 7,
  362. [IRQ_CCINT0] = 5, /* dma */
  363. [IRQ_CCERRINT] = 5, /* dma */
  364. [IRQ_TCERRINT0] = 5, /* dma */
  365. [IRQ_TCERRINT] = 5, /* dma */
  366. [IRQ_PSCIN] = 7,
  367. [21] = 7,
  368. [IRQ_IDE] = 4,
  369. [23] = 7,
  370. [IRQ_MBXINT] = 7,
  371. [IRQ_MBRINT] = 7,
  372. [IRQ_MMCINT] = 7,
  373. [IRQ_SDIOINT] = 7,
  374. [28] = 7,
  375. [IRQ_DDRINT] = 7,
  376. [IRQ_AEMIFINT] = 7,
  377. [IRQ_VLQINT] = 4,
  378. [IRQ_TINT0_TINT12] = 2, /* clockevent */
  379. [IRQ_TINT0_TINT34] = 2, /* clocksource */
  380. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  381. [IRQ_TINT1_TINT34] = 7, /* system tick */
  382. [IRQ_PWMINT0] = 7,
  383. [IRQ_PWMINT1] = 7,
  384. [IRQ_PWMINT2] = 7,
  385. [IRQ_I2C] = 3,
  386. [IRQ_UARTINT0] = 3,
  387. [IRQ_UARTINT1] = 3,
  388. [IRQ_UARTINT2] = 3,
  389. [IRQ_SPINT0] = 3,
  390. [IRQ_SPINT1] = 3,
  391. [45] = 7,
  392. [IRQ_DSP2ARM0] = 4,
  393. [IRQ_DSP2ARM1] = 4,
  394. [IRQ_GPIO0] = 7,
  395. [IRQ_GPIO1] = 7,
  396. [IRQ_GPIO2] = 7,
  397. [IRQ_GPIO3] = 7,
  398. [IRQ_GPIO4] = 7,
  399. [IRQ_GPIO5] = 7,
  400. [IRQ_GPIO6] = 7,
  401. [IRQ_GPIO7] = 7,
  402. [IRQ_GPIOBNK0] = 7,
  403. [IRQ_GPIOBNK1] = 7,
  404. [IRQ_GPIOBNK2] = 7,
  405. [IRQ_GPIOBNK3] = 7,
  406. [IRQ_GPIOBNK4] = 7,
  407. [IRQ_COMMTX] = 7,
  408. [IRQ_COMMRX] = 7,
  409. [IRQ_EMUINT] = 7,
  410. };
  411. /*----------------------------------------------------------------------*/
  412. static const s8 dma_chan_dm644x_no_event[] = {
  413. 0, 1, 12, 13, 14,
  414. 15, 25, 30, 31, 45,
  415. 46, 47, 55, 56, 57,
  416. 58, 59, 60, 61, 62,
  417. 63,
  418. -1
  419. };
  420. static struct edma_soc_info dm644x_edma_info = {
  421. .n_channel = 64,
  422. .n_region = 4,
  423. .n_slot = 128,
  424. .n_tc = 2,
  425. .noevent = dma_chan_dm644x_no_event,
  426. };
  427. static struct resource edma_resources[] = {
  428. {
  429. .name = "edma_cc",
  430. .start = 0x01c00000,
  431. .end = 0x01c00000 + SZ_64K - 1,
  432. .flags = IORESOURCE_MEM,
  433. },
  434. {
  435. .name = "edma_tc0",
  436. .start = 0x01c10000,
  437. .end = 0x01c10000 + SZ_1K - 1,
  438. .flags = IORESOURCE_MEM,
  439. },
  440. {
  441. .name = "edma_tc1",
  442. .start = 0x01c10400,
  443. .end = 0x01c10400 + SZ_1K - 1,
  444. .flags = IORESOURCE_MEM,
  445. },
  446. {
  447. .start = IRQ_CCINT0,
  448. .flags = IORESOURCE_IRQ,
  449. },
  450. {
  451. .start = IRQ_CCERRINT,
  452. .flags = IORESOURCE_IRQ,
  453. },
  454. /* not using TC*_ERR */
  455. };
  456. static struct platform_device dm644x_edma_device = {
  457. .name = "edma",
  458. .id = -1,
  459. .dev.platform_data = &dm644x_edma_info,
  460. .num_resources = ARRAY_SIZE(edma_resources),
  461. .resource = edma_resources,
  462. };
  463. /*----------------------------------------------------------------------*/
  464. static struct map_desc dm644x_io_desc[] = {
  465. {
  466. .virtual = IO_VIRT,
  467. .pfn = __phys_to_pfn(IO_PHYS),
  468. .length = IO_SIZE,
  469. .type = MT_DEVICE
  470. },
  471. {
  472. .virtual = SRAM_VIRT,
  473. .pfn = __phys_to_pfn(0x00008000),
  474. .length = SZ_16K,
  475. /* MT_MEMORY_NONCACHED requires supersection alignment */
  476. .type = MT_DEVICE,
  477. },
  478. };
  479. /* Contents of JTAG ID register used to identify exact cpu type */
  480. static struct davinci_id dm644x_ids[] = {
  481. {
  482. .variant = 0x0,
  483. .part_no = 0xb700,
  484. .manufacturer = 0x017,
  485. .cpu_id = DAVINCI_CPU_ID_DM6446,
  486. .name = "dm6446",
  487. },
  488. };
  489. static void __iomem *dm644x_psc_bases[] = {
  490. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  491. };
  492. /*
  493. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  494. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  495. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  496. * T1_TOP: Timer 1, top : <unused>
  497. */
  498. struct davinci_timer_info dm644x_timer_info = {
  499. .timers = davinci_timer_instance,
  500. .clockevent_id = T0_BOT,
  501. .clocksource_id = T0_TOP,
  502. };
  503. static struct plat_serial8250_port dm644x_serial_platform_data[] = {
  504. {
  505. .mapbase = DAVINCI_UART0_BASE,
  506. .irq = IRQ_UARTINT0,
  507. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  508. UPF_IOREMAP,
  509. .iotype = UPIO_MEM,
  510. .regshift = 2,
  511. },
  512. {
  513. .mapbase = DAVINCI_UART1_BASE,
  514. .irq = IRQ_UARTINT1,
  515. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  516. UPF_IOREMAP,
  517. .iotype = UPIO_MEM,
  518. .regshift = 2,
  519. },
  520. {
  521. .mapbase = DAVINCI_UART2_BASE,
  522. .irq = IRQ_UARTINT2,
  523. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  524. UPF_IOREMAP,
  525. .iotype = UPIO_MEM,
  526. .regshift = 2,
  527. },
  528. {
  529. .flags = 0
  530. },
  531. };
  532. static struct platform_device dm644x_serial_device = {
  533. .name = "serial8250",
  534. .id = PLAT8250_DEV_PLATFORM,
  535. .dev = {
  536. .platform_data = dm644x_serial_platform_data,
  537. },
  538. };
  539. static struct davinci_soc_info davinci_soc_info_dm644x = {
  540. .io_desc = dm644x_io_desc,
  541. .io_desc_num = ARRAY_SIZE(dm644x_io_desc),
  542. .jtag_id_base = IO_ADDRESS(0x01c40028),
  543. .ids = dm644x_ids,
  544. .ids_num = ARRAY_SIZE(dm644x_ids),
  545. .cpu_clks = dm644x_clks,
  546. .psc_bases = dm644x_psc_bases,
  547. .psc_bases_num = ARRAY_SIZE(dm644x_psc_bases),
  548. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  549. .pinmux_pins = dm644x_pins,
  550. .pinmux_pins_num = ARRAY_SIZE(dm644x_pins),
  551. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  552. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  553. .intc_irq_prios = dm644x_default_priorities,
  554. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  555. .timer_info = &dm644x_timer_info,
  556. .wdt_base = IO_ADDRESS(DAVINCI_WDOG_BASE),
  557. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  558. .gpio_num = 71,
  559. .gpio_irq = IRQ_GPIOBNK0,
  560. .serial_dev = &dm644x_serial_device,
  561. .emac_pdata = &dm644x_emac_pdata,
  562. .sram_dma = 0x00008000,
  563. .sram_len = SZ_16K,
  564. };
  565. void __init dm644x_init(void)
  566. {
  567. davinci_common_init(&davinci_soc_info_dm644x);
  568. }
  569. static int __init dm644x_init_devices(void)
  570. {
  571. if (!cpu_is_davinci_dm644x())
  572. return 0;
  573. platform_device_register(&dm644x_edma_device);
  574. platform_device_register(&dm644x_emac_device);
  575. return 0;
  576. }
  577. postcore_initcall(dm644x_init_devices);