radeon_object.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/radeon_drm.h>
  36. #include "radeon.h"
  37. #include "radeon_trace.h"
  38. int radeon_ttm_init(struct radeon_device *rdev);
  39. void radeon_ttm_fini(struct radeon_device *rdev);
  40. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
  41. /*
  42. * To exclude mutual BO access we rely on bo_reserve exclusion, as all
  43. * function are calling it.
  44. */
  45. void radeon_bo_clear_va(struct radeon_bo *bo)
  46. {
  47. struct radeon_bo_va *bo_va, *tmp;
  48. list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
  49. /* remove from all vm address space */
  50. radeon_vm_bo_rmv(bo->rdev, bo_va);
  51. }
  52. }
  53. static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  54. {
  55. struct radeon_bo *bo;
  56. bo = container_of(tbo, struct radeon_bo, tbo);
  57. mutex_lock(&bo->rdev->gem.mutex);
  58. list_del_init(&bo->list);
  59. mutex_unlock(&bo->rdev->gem.mutex);
  60. radeon_bo_clear_surface_reg(bo);
  61. radeon_bo_clear_va(bo);
  62. drm_gem_object_release(&bo->gem_base);
  63. kfree(bo);
  64. }
  65. bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
  66. {
  67. if (bo->destroy == &radeon_ttm_bo_destroy)
  68. return true;
  69. return false;
  70. }
  71. void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
  72. {
  73. u32 c = 0;
  74. rbo->placement.fpfn = 0;
  75. rbo->placement.lpfn = 0;
  76. rbo->placement.placement = rbo->placements;
  77. if (domain & RADEON_GEM_DOMAIN_VRAM)
  78. rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  79. TTM_PL_FLAG_VRAM;
  80. if (domain & RADEON_GEM_DOMAIN_GTT) {
  81. if (rbo->rdev->flags & RADEON_IS_AGP) {
  82. rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT;
  83. } else {
  84. rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  85. }
  86. }
  87. if (domain & RADEON_GEM_DOMAIN_CPU) {
  88. if (rbo->rdev->flags & RADEON_IS_AGP) {
  89. rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM;
  90. } else {
  91. rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
  92. }
  93. }
  94. if (!c)
  95. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  96. rbo->placement.num_placement = c;
  97. c = 0;
  98. rbo->placement.busy_placement = rbo->busy_placements;
  99. if (rbo->rdev->flags & RADEON_IS_AGP) {
  100. rbo->busy_placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT;
  101. } else {
  102. rbo->busy_placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  103. }
  104. rbo->placement.num_busy_placement = c;
  105. }
  106. int radeon_bo_create(struct radeon_device *rdev,
  107. unsigned long size, int byte_align, bool kernel, u32 domain,
  108. struct sg_table *sg, struct radeon_bo **bo_ptr)
  109. {
  110. struct radeon_bo *bo;
  111. enum ttm_bo_type type;
  112. unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  113. size_t acc_size;
  114. int r;
  115. size = ALIGN(size, PAGE_SIZE);
  116. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  117. if (kernel) {
  118. type = ttm_bo_type_kernel;
  119. } else if (sg) {
  120. type = ttm_bo_type_sg;
  121. } else {
  122. type = ttm_bo_type_device;
  123. }
  124. *bo_ptr = NULL;
  125. acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
  126. sizeof(struct radeon_bo));
  127. bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
  128. if (bo == NULL)
  129. return -ENOMEM;
  130. r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
  131. if (unlikely(r)) {
  132. kfree(bo);
  133. return r;
  134. }
  135. bo->rdev = rdev;
  136. bo->gem_base.driver_private = NULL;
  137. bo->surface_reg = -1;
  138. INIT_LIST_HEAD(&bo->list);
  139. INIT_LIST_HEAD(&bo->va);
  140. radeon_ttm_placement_from_domain(bo, domain);
  141. /* Kernel allocation are uninterruptible */
  142. down_read(&rdev->pm.mclk_lock);
  143. r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
  144. &bo->placement, page_align, !kernel, NULL,
  145. acc_size, sg, &radeon_ttm_bo_destroy);
  146. up_read(&rdev->pm.mclk_lock);
  147. if (unlikely(r != 0)) {
  148. return r;
  149. }
  150. *bo_ptr = bo;
  151. trace_radeon_bo_create(bo);
  152. return 0;
  153. }
  154. int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
  155. {
  156. bool is_iomem;
  157. int r;
  158. if (bo->kptr) {
  159. if (ptr) {
  160. *ptr = bo->kptr;
  161. }
  162. return 0;
  163. }
  164. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  165. if (r) {
  166. return r;
  167. }
  168. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  169. if (ptr) {
  170. *ptr = bo->kptr;
  171. }
  172. radeon_bo_check_tiling(bo, 0, 0);
  173. return 0;
  174. }
  175. void radeon_bo_kunmap(struct radeon_bo *bo)
  176. {
  177. if (bo->kptr == NULL)
  178. return;
  179. bo->kptr = NULL;
  180. radeon_bo_check_tiling(bo, 0, 0);
  181. ttm_bo_kunmap(&bo->kmap);
  182. }
  183. void radeon_bo_unref(struct radeon_bo **bo)
  184. {
  185. struct ttm_buffer_object *tbo;
  186. struct radeon_device *rdev;
  187. if ((*bo) == NULL)
  188. return;
  189. rdev = (*bo)->rdev;
  190. tbo = &((*bo)->tbo);
  191. down_read(&rdev->pm.mclk_lock);
  192. ttm_bo_unref(&tbo);
  193. up_read(&rdev->pm.mclk_lock);
  194. if (tbo == NULL)
  195. *bo = NULL;
  196. }
  197. int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
  198. u64 *gpu_addr)
  199. {
  200. int r, i;
  201. if (bo->pin_count) {
  202. bo->pin_count++;
  203. if (gpu_addr)
  204. *gpu_addr = radeon_bo_gpu_offset(bo);
  205. if (max_offset != 0) {
  206. u64 domain_start;
  207. if (domain == RADEON_GEM_DOMAIN_VRAM)
  208. domain_start = bo->rdev->mc.vram_start;
  209. else
  210. domain_start = bo->rdev->mc.gtt_start;
  211. WARN_ON_ONCE(max_offset <
  212. (radeon_bo_gpu_offset(bo) - domain_start));
  213. }
  214. return 0;
  215. }
  216. radeon_ttm_placement_from_domain(bo, domain);
  217. if (domain == RADEON_GEM_DOMAIN_VRAM) {
  218. /* force to pin into visible video ram */
  219. bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  220. }
  221. if (max_offset) {
  222. u64 lpfn = max_offset >> PAGE_SHIFT;
  223. if (!bo->placement.lpfn)
  224. bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
  225. if (lpfn < bo->placement.lpfn)
  226. bo->placement.lpfn = lpfn;
  227. }
  228. for (i = 0; i < bo->placement.num_placement; i++)
  229. bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
  230. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  231. if (likely(r == 0)) {
  232. bo->pin_count = 1;
  233. if (gpu_addr != NULL)
  234. *gpu_addr = radeon_bo_gpu_offset(bo);
  235. }
  236. if (unlikely(r != 0))
  237. dev_err(bo->rdev->dev, "%p pin failed\n", bo);
  238. return r;
  239. }
  240. int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
  241. {
  242. return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
  243. }
  244. int radeon_bo_unpin(struct radeon_bo *bo)
  245. {
  246. int r, i;
  247. if (!bo->pin_count) {
  248. dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
  249. return 0;
  250. }
  251. bo->pin_count--;
  252. if (bo->pin_count)
  253. return 0;
  254. for (i = 0; i < bo->placement.num_placement; i++)
  255. bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
  256. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  257. if (unlikely(r != 0))
  258. dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
  259. return r;
  260. }
  261. int radeon_bo_evict_vram(struct radeon_device *rdev)
  262. {
  263. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  264. if (0 && (rdev->flags & RADEON_IS_IGP)) {
  265. if (rdev->mc.igp_sideport_enabled == false)
  266. /* Useless to evict on IGP chips */
  267. return 0;
  268. }
  269. return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  270. }
  271. void radeon_bo_force_delete(struct radeon_device *rdev)
  272. {
  273. struct radeon_bo *bo, *n;
  274. if (list_empty(&rdev->gem.objects)) {
  275. return;
  276. }
  277. dev_err(rdev->dev, "Userspace still has active objects !\n");
  278. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  279. mutex_lock(&rdev->ddev->struct_mutex);
  280. dev_err(rdev->dev, "%p %p %lu %lu force free\n",
  281. &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
  282. *((unsigned long *)&bo->gem_base.refcount));
  283. mutex_lock(&bo->rdev->gem.mutex);
  284. list_del_init(&bo->list);
  285. mutex_unlock(&bo->rdev->gem.mutex);
  286. /* this should unref the ttm bo */
  287. drm_gem_object_unreference(&bo->gem_base);
  288. mutex_unlock(&rdev->ddev->struct_mutex);
  289. }
  290. }
  291. int radeon_bo_init(struct radeon_device *rdev)
  292. {
  293. /* Add an MTRR for the VRAM */
  294. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  295. MTRR_TYPE_WRCOMB, 1);
  296. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  297. rdev->mc.mc_vram_size >> 20,
  298. (unsigned long long)rdev->mc.aper_size >> 20);
  299. DRM_INFO("RAM width %dbits %cDR\n",
  300. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  301. return radeon_ttm_init(rdev);
  302. }
  303. void radeon_bo_fini(struct radeon_device *rdev)
  304. {
  305. radeon_ttm_fini(rdev);
  306. }
  307. void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
  308. struct list_head *head)
  309. {
  310. if (lobj->wdomain) {
  311. list_add(&lobj->tv.head, head);
  312. } else {
  313. list_add_tail(&lobj->tv.head, head);
  314. }
  315. }
  316. int radeon_bo_list_validate(struct list_head *head)
  317. {
  318. struct radeon_bo_list *lobj;
  319. struct radeon_bo *bo;
  320. int r;
  321. r = ttm_eu_reserve_buffers(head);
  322. if (unlikely(r != 0)) {
  323. return r;
  324. }
  325. list_for_each_entry(lobj, head, tv.head) {
  326. bo = lobj->bo;
  327. if (!bo->pin_count) {
  328. r = ttm_bo_validate(&bo->tbo, &bo->placement,
  329. true, false);
  330. if (unlikely(r)) {
  331. return r;
  332. }
  333. }
  334. lobj->gpu_offset = radeon_bo_gpu_offset(bo);
  335. lobj->tiling_flags = bo->tiling_flags;
  336. }
  337. return 0;
  338. }
  339. int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
  340. struct vm_area_struct *vma)
  341. {
  342. return ttm_fbdev_mmap(vma, &bo->tbo);
  343. }
  344. int radeon_bo_get_surface_reg(struct radeon_bo *bo)
  345. {
  346. struct radeon_device *rdev = bo->rdev;
  347. struct radeon_surface_reg *reg;
  348. struct radeon_bo *old_object;
  349. int steal;
  350. int i;
  351. BUG_ON(!radeon_bo_is_reserved(bo));
  352. if (!bo->tiling_flags)
  353. return 0;
  354. if (bo->surface_reg >= 0) {
  355. reg = &rdev->surface_regs[bo->surface_reg];
  356. i = bo->surface_reg;
  357. goto out;
  358. }
  359. steal = -1;
  360. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  361. reg = &rdev->surface_regs[i];
  362. if (!reg->bo)
  363. break;
  364. old_object = reg->bo;
  365. if (old_object->pin_count == 0)
  366. steal = i;
  367. }
  368. /* if we are all out */
  369. if (i == RADEON_GEM_MAX_SURFACES) {
  370. if (steal == -1)
  371. return -ENOMEM;
  372. /* find someone with a surface reg and nuke their BO */
  373. reg = &rdev->surface_regs[steal];
  374. old_object = reg->bo;
  375. /* blow away the mapping */
  376. DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
  377. ttm_bo_unmap_virtual(&old_object->tbo);
  378. old_object->surface_reg = -1;
  379. i = steal;
  380. }
  381. bo->surface_reg = i;
  382. reg->bo = bo;
  383. out:
  384. radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
  385. bo->tbo.mem.start << PAGE_SHIFT,
  386. bo->tbo.num_pages << PAGE_SHIFT);
  387. return 0;
  388. }
  389. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
  390. {
  391. struct radeon_device *rdev = bo->rdev;
  392. struct radeon_surface_reg *reg;
  393. if (bo->surface_reg == -1)
  394. return;
  395. reg = &rdev->surface_regs[bo->surface_reg];
  396. radeon_clear_surface_reg(rdev, bo->surface_reg);
  397. reg->bo = NULL;
  398. bo->surface_reg = -1;
  399. }
  400. int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
  401. uint32_t tiling_flags, uint32_t pitch)
  402. {
  403. struct radeon_device *rdev = bo->rdev;
  404. int r;
  405. if (rdev->family >= CHIP_CEDAR) {
  406. unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
  407. bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  408. bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  409. mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  410. tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  411. stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
  412. switch (bankw) {
  413. case 0:
  414. case 1:
  415. case 2:
  416. case 4:
  417. case 8:
  418. break;
  419. default:
  420. return -EINVAL;
  421. }
  422. switch (bankh) {
  423. case 0:
  424. case 1:
  425. case 2:
  426. case 4:
  427. case 8:
  428. break;
  429. default:
  430. return -EINVAL;
  431. }
  432. switch (mtaspect) {
  433. case 0:
  434. case 1:
  435. case 2:
  436. case 4:
  437. case 8:
  438. break;
  439. default:
  440. return -EINVAL;
  441. }
  442. if (tilesplit > 6) {
  443. return -EINVAL;
  444. }
  445. if (stilesplit > 6) {
  446. return -EINVAL;
  447. }
  448. }
  449. r = radeon_bo_reserve(bo, false);
  450. if (unlikely(r != 0))
  451. return r;
  452. bo->tiling_flags = tiling_flags;
  453. bo->pitch = pitch;
  454. radeon_bo_unreserve(bo);
  455. return 0;
  456. }
  457. void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
  458. uint32_t *tiling_flags,
  459. uint32_t *pitch)
  460. {
  461. BUG_ON(!radeon_bo_is_reserved(bo));
  462. if (tiling_flags)
  463. *tiling_flags = bo->tiling_flags;
  464. if (pitch)
  465. *pitch = bo->pitch;
  466. }
  467. int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
  468. bool force_drop)
  469. {
  470. BUG_ON(!radeon_bo_is_reserved(bo) && !force_drop);
  471. if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
  472. return 0;
  473. if (force_drop) {
  474. radeon_bo_clear_surface_reg(bo);
  475. return 0;
  476. }
  477. if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
  478. if (!has_moved)
  479. return 0;
  480. if (bo->surface_reg >= 0)
  481. radeon_bo_clear_surface_reg(bo);
  482. return 0;
  483. }
  484. if ((bo->surface_reg >= 0) && !has_moved)
  485. return 0;
  486. return radeon_bo_get_surface_reg(bo);
  487. }
  488. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  489. struct ttm_mem_reg *mem)
  490. {
  491. struct radeon_bo *rbo;
  492. if (!radeon_ttm_bo_is_radeon_bo(bo))
  493. return;
  494. rbo = container_of(bo, struct radeon_bo, tbo);
  495. radeon_bo_check_tiling(rbo, 0, 1);
  496. radeon_vm_bo_invalidate(rbo->rdev, rbo);
  497. }
  498. int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  499. {
  500. struct radeon_device *rdev;
  501. struct radeon_bo *rbo;
  502. unsigned long offset, size;
  503. int r;
  504. if (!radeon_ttm_bo_is_radeon_bo(bo))
  505. return 0;
  506. rbo = container_of(bo, struct radeon_bo, tbo);
  507. radeon_bo_check_tiling(rbo, 0, 0);
  508. rdev = rbo->rdev;
  509. if (bo->mem.mem_type == TTM_PL_VRAM) {
  510. size = bo->mem.num_pages << PAGE_SHIFT;
  511. offset = bo->mem.start << PAGE_SHIFT;
  512. if ((offset + size) > rdev->mc.visible_vram_size) {
  513. /* hurrah the memory is not visible ! */
  514. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
  515. rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
  516. r = ttm_bo_validate(bo, &rbo->placement, false, false);
  517. if (unlikely(r != 0))
  518. return r;
  519. offset = bo->mem.start << PAGE_SHIFT;
  520. /* this should not happen */
  521. if ((offset + size) > rdev->mc.visible_vram_size)
  522. return -EINVAL;
  523. }
  524. }
  525. return 0;
  526. }
  527. int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
  528. {
  529. int r;
  530. r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
  531. if (unlikely(r != 0))
  532. return r;
  533. spin_lock(&bo->tbo.bdev->fence_lock);
  534. if (mem_type)
  535. *mem_type = bo->tbo.mem.mem_type;
  536. if (bo->tbo.sync_obj)
  537. r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
  538. spin_unlock(&bo->tbo.bdev->fence_lock);
  539. ttm_bo_unreserve(&bo->tbo);
  540. return r;
  541. }
  542. /**
  543. * radeon_bo_reserve - reserve bo
  544. * @bo: bo structure
  545. * @no_intr: don't return -ERESTARTSYS on pending signal
  546. *
  547. * Returns:
  548. * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
  549. * a signal. Release all buffer reservations and return to user-space.
  550. */
  551. int radeon_bo_reserve(struct radeon_bo *bo, bool no_intr)
  552. {
  553. int r;
  554. r = ttm_bo_reserve(&bo->tbo, !no_intr, false, false, 0);
  555. if (unlikely(r != 0)) {
  556. if (r != -ERESTARTSYS)
  557. dev_err(bo->rdev->dev, "%p reserve failed\n", bo);
  558. return r;
  559. }
  560. return 0;
  561. }