exynos_drm_fimd.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <video/samsung_fimd.h>
  21. #include <drm/exynos_drm.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. #include "exynos_drm_iommu.h"
  26. /*
  27. * FIMD is stand for Fully Interactive Mobile Display and
  28. * as a display controller, it transfers contents drawn on memory
  29. * to a LCD Panel through Display Interfaces such as RGB or
  30. * CPU Interface.
  31. */
  32. /* position control register for hardware window 0, 2 ~ 4.*/
  33. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  34. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  35. /* size control register for hardware window 0. */
  36. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  37. /* alpha control register for hardware window 1 ~ 4. */
  38. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  39. /* size control register for hardware window 1 ~ 4. */
  40. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  41. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  42. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  43. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  44. /* color key control register for hardware window 1 ~ 4. */
  45. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  46. /* color key value register for hardware window 1 ~ 4. */
  47. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  48. /* FIMD has totally five hardware windows. */
  49. #define WINDOWS_NR 5
  50. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  51. struct fimd_driver_data {
  52. unsigned int timing_base;
  53. };
  54. static struct fimd_driver_data exynos4_fimd_driver_data = {
  55. .timing_base = 0x0,
  56. };
  57. static struct fimd_driver_data exynos5_fimd_driver_data = {
  58. .timing_base = 0x20000,
  59. };
  60. struct fimd_win_data {
  61. unsigned int offset_x;
  62. unsigned int offset_y;
  63. unsigned int ovl_width;
  64. unsigned int ovl_height;
  65. unsigned int fb_width;
  66. unsigned int fb_height;
  67. unsigned int bpp;
  68. dma_addr_t dma_addr;
  69. void __iomem *vaddr;
  70. unsigned int buf_offsize;
  71. unsigned int line_size; /* bytes */
  72. bool enabled;
  73. };
  74. struct fimd_context {
  75. struct exynos_drm_subdrv subdrv;
  76. int irq;
  77. struct drm_crtc *crtc;
  78. struct clk *bus_clk;
  79. struct clk *lcd_clk;
  80. void __iomem *regs;
  81. struct fimd_win_data win_data[WINDOWS_NR];
  82. unsigned int clkdiv;
  83. unsigned int default_win;
  84. unsigned long irq_flags;
  85. u32 vidcon0;
  86. u32 vidcon1;
  87. bool suspended;
  88. struct mutex lock;
  89. struct exynos_drm_panel_info *panel;
  90. };
  91. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  92. struct platform_device *pdev)
  93. {
  94. return (struct fimd_driver_data *)
  95. platform_get_device_id(pdev)->driver_data;
  96. }
  97. static bool fimd_display_is_connected(struct device *dev)
  98. {
  99. DRM_DEBUG_KMS("%s\n", __FILE__);
  100. /* TODO. */
  101. return true;
  102. }
  103. static void *fimd_get_panel(struct device *dev)
  104. {
  105. struct fimd_context *ctx = get_fimd_context(dev);
  106. DRM_DEBUG_KMS("%s\n", __FILE__);
  107. return ctx->panel;
  108. }
  109. static int fimd_check_timing(struct device *dev, void *timing)
  110. {
  111. DRM_DEBUG_KMS("%s\n", __FILE__);
  112. /* TODO. */
  113. return 0;
  114. }
  115. static int fimd_display_power_on(struct device *dev, int mode)
  116. {
  117. DRM_DEBUG_KMS("%s\n", __FILE__);
  118. /* TODO */
  119. return 0;
  120. }
  121. static struct exynos_drm_display_ops fimd_display_ops = {
  122. .type = EXYNOS_DISPLAY_TYPE_LCD,
  123. .is_connected = fimd_display_is_connected,
  124. .get_panel = fimd_get_panel,
  125. .check_timing = fimd_check_timing,
  126. .power_on = fimd_display_power_on,
  127. };
  128. static void fimd_dpms(struct device *subdrv_dev, int mode)
  129. {
  130. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  131. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  132. mutex_lock(&ctx->lock);
  133. switch (mode) {
  134. case DRM_MODE_DPMS_ON:
  135. /*
  136. * enable fimd hardware only if suspended status.
  137. *
  138. * P.S. fimd_dpms function would be called at booting time so
  139. * clk_enable could be called double time.
  140. */
  141. if (ctx->suspended)
  142. pm_runtime_get_sync(subdrv_dev);
  143. break;
  144. case DRM_MODE_DPMS_STANDBY:
  145. case DRM_MODE_DPMS_SUSPEND:
  146. case DRM_MODE_DPMS_OFF:
  147. if (!ctx->suspended)
  148. pm_runtime_put_sync(subdrv_dev);
  149. break;
  150. default:
  151. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  152. break;
  153. }
  154. mutex_unlock(&ctx->lock);
  155. }
  156. static void fimd_apply(struct device *subdrv_dev)
  157. {
  158. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  159. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  160. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  161. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  162. struct fimd_win_data *win_data;
  163. int i;
  164. DRM_DEBUG_KMS("%s\n", __FILE__);
  165. for (i = 0; i < WINDOWS_NR; i++) {
  166. win_data = &ctx->win_data[i];
  167. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  168. ovl_ops->commit(subdrv_dev, i);
  169. }
  170. if (mgr_ops && mgr_ops->commit)
  171. mgr_ops->commit(subdrv_dev);
  172. }
  173. static void fimd_commit(struct device *dev)
  174. {
  175. struct fimd_context *ctx = get_fimd_context(dev);
  176. struct exynos_drm_panel_info *panel = ctx->panel;
  177. struct fb_videomode *timing = &panel->timing;
  178. struct fimd_driver_data *driver_data;
  179. struct platform_device *pdev = to_platform_device(dev);
  180. u32 val;
  181. driver_data = drm_fimd_get_driver_data(pdev);
  182. if (ctx->suspended)
  183. return;
  184. DRM_DEBUG_KMS("%s\n", __FILE__);
  185. /* setup polarity values from machine code. */
  186. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  187. /* setup vertical timing values. */
  188. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  189. VIDTCON0_VFPD(timing->lower_margin - 1) |
  190. VIDTCON0_VSPW(timing->vsync_len - 1);
  191. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  192. /* setup horizontal timing values. */
  193. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  194. VIDTCON1_HFPD(timing->right_margin - 1) |
  195. VIDTCON1_HSPW(timing->hsync_len - 1);
  196. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  197. /* setup horizontal and vertical display size. */
  198. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  199. VIDTCON2_HOZVAL(timing->xres - 1);
  200. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  201. /* setup clock source, clock divider, enable dma. */
  202. val = ctx->vidcon0;
  203. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  204. if (ctx->clkdiv > 1)
  205. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  206. else
  207. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  208. /*
  209. * fields of register with prefix '_F' would be updated
  210. * at vsync(same as dma start)
  211. */
  212. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  213. writel(val, ctx->regs + VIDCON0);
  214. }
  215. static int fimd_enable_vblank(struct device *dev)
  216. {
  217. struct fimd_context *ctx = get_fimd_context(dev);
  218. u32 val;
  219. DRM_DEBUG_KMS("%s\n", __FILE__);
  220. if (ctx->suspended)
  221. return -EPERM;
  222. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  223. val = readl(ctx->regs + VIDINTCON0);
  224. val |= VIDINTCON0_INT_ENABLE;
  225. val |= VIDINTCON0_INT_FRAME;
  226. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  227. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  228. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  229. val |= VIDINTCON0_FRAMESEL1_NONE;
  230. writel(val, ctx->regs + VIDINTCON0);
  231. }
  232. return 0;
  233. }
  234. static void fimd_disable_vblank(struct device *dev)
  235. {
  236. struct fimd_context *ctx = get_fimd_context(dev);
  237. u32 val;
  238. DRM_DEBUG_KMS("%s\n", __FILE__);
  239. if (ctx->suspended)
  240. return;
  241. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  242. val = readl(ctx->regs + VIDINTCON0);
  243. val &= ~VIDINTCON0_INT_FRAME;
  244. val &= ~VIDINTCON0_INT_ENABLE;
  245. writel(val, ctx->regs + VIDINTCON0);
  246. }
  247. }
  248. static struct exynos_drm_manager_ops fimd_manager_ops = {
  249. .dpms = fimd_dpms,
  250. .apply = fimd_apply,
  251. .commit = fimd_commit,
  252. .enable_vblank = fimd_enable_vblank,
  253. .disable_vblank = fimd_disable_vblank,
  254. };
  255. static void fimd_win_mode_set(struct device *dev,
  256. struct exynos_drm_overlay *overlay)
  257. {
  258. struct fimd_context *ctx = get_fimd_context(dev);
  259. struct fimd_win_data *win_data;
  260. int win;
  261. unsigned long offset;
  262. DRM_DEBUG_KMS("%s\n", __FILE__);
  263. if (!overlay) {
  264. dev_err(dev, "overlay is NULL\n");
  265. return;
  266. }
  267. win = overlay->zpos;
  268. if (win == DEFAULT_ZPOS)
  269. win = ctx->default_win;
  270. if (win < 0 || win > WINDOWS_NR)
  271. return;
  272. offset = overlay->fb_x * (overlay->bpp >> 3);
  273. offset += overlay->fb_y * overlay->pitch;
  274. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  275. win_data = &ctx->win_data[win];
  276. win_data->offset_x = overlay->crtc_x;
  277. win_data->offset_y = overlay->crtc_y;
  278. win_data->ovl_width = overlay->crtc_width;
  279. win_data->ovl_height = overlay->crtc_height;
  280. win_data->fb_width = overlay->fb_width;
  281. win_data->fb_height = overlay->fb_height;
  282. win_data->dma_addr = overlay->dma_addr[0] + offset;
  283. win_data->vaddr = overlay->vaddr[0] + offset;
  284. win_data->bpp = overlay->bpp;
  285. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  286. (overlay->bpp >> 3);
  287. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  288. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  289. win_data->offset_x, win_data->offset_y);
  290. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  291. win_data->ovl_width, win_data->ovl_height);
  292. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  293. (unsigned long)win_data->dma_addr,
  294. (unsigned long)win_data->vaddr);
  295. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  296. overlay->fb_width, overlay->crtc_width);
  297. }
  298. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  299. {
  300. struct fimd_context *ctx = get_fimd_context(dev);
  301. struct fimd_win_data *win_data = &ctx->win_data[win];
  302. unsigned long val;
  303. DRM_DEBUG_KMS("%s\n", __FILE__);
  304. val = WINCONx_ENWIN;
  305. switch (win_data->bpp) {
  306. case 1:
  307. val |= WINCON0_BPPMODE_1BPP;
  308. val |= WINCONx_BITSWP;
  309. val |= WINCONx_BURSTLEN_4WORD;
  310. break;
  311. case 2:
  312. val |= WINCON0_BPPMODE_2BPP;
  313. val |= WINCONx_BITSWP;
  314. val |= WINCONx_BURSTLEN_8WORD;
  315. break;
  316. case 4:
  317. val |= WINCON0_BPPMODE_4BPP;
  318. val |= WINCONx_BITSWP;
  319. val |= WINCONx_BURSTLEN_8WORD;
  320. break;
  321. case 8:
  322. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  323. val |= WINCONx_BURSTLEN_8WORD;
  324. val |= WINCONx_BYTSWP;
  325. break;
  326. case 16:
  327. val |= WINCON0_BPPMODE_16BPP_565;
  328. val |= WINCONx_HAWSWP;
  329. val |= WINCONx_BURSTLEN_16WORD;
  330. break;
  331. case 24:
  332. val |= WINCON0_BPPMODE_24BPP_888;
  333. val |= WINCONx_WSWP;
  334. val |= WINCONx_BURSTLEN_16WORD;
  335. break;
  336. case 32:
  337. val |= WINCON1_BPPMODE_28BPP_A4888
  338. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  339. val |= WINCONx_WSWP;
  340. val |= WINCONx_BURSTLEN_16WORD;
  341. break;
  342. default:
  343. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  344. val |= WINCON0_BPPMODE_24BPP_888;
  345. val |= WINCONx_WSWP;
  346. val |= WINCONx_BURSTLEN_16WORD;
  347. break;
  348. }
  349. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  350. writel(val, ctx->regs + WINCON(win));
  351. }
  352. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  353. {
  354. struct fimd_context *ctx = get_fimd_context(dev);
  355. unsigned int keycon0 = 0, keycon1 = 0;
  356. DRM_DEBUG_KMS("%s\n", __FILE__);
  357. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  358. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  359. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  360. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  361. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  362. }
  363. static void fimd_win_commit(struct device *dev, int zpos)
  364. {
  365. struct fimd_context *ctx = get_fimd_context(dev);
  366. struct fimd_win_data *win_data;
  367. int win = zpos;
  368. unsigned long val, alpha, size;
  369. DRM_DEBUG_KMS("%s\n", __FILE__);
  370. if (ctx->suspended)
  371. return;
  372. if (win == DEFAULT_ZPOS)
  373. win = ctx->default_win;
  374. if (win < 0 || win > WINDOWS_NR)
  375. return;
  376. win_data = &ctx->win_data[win];
  377. /*
  378. * SHADOWCON register is used for enabling timing.
  379. *
  380. * for example, once only width value of a register is set,
  381. * if the dma is started then fimd hardware could malfunction so
  382. * with protect window setting, the register fields with prefix '_F'
  383. * wouldn't be updated at vsync also but updated once unprotect window
  384. * is set.
  385. */
  386. /* protect windows */
  387. val = readl(ctx->regs + SHADOWCON);
  388. val |= SHADOWCON_WINx_PROTECT(win);
  389. writel(val, ctx->regs + SHADOWCON);
  390. /* buffer start address */
  391. val = (unsigned long)win_data->dma_addr;
  392. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  393. /* buffer end address */
  394. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  395. val = (unsigned long)(win_data->dma_addr + size);
  396. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  397. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  398. (unsigned long)win_data->dma_addr, val, size);
  399. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  400. win_data->ovl_width, win_data->ovl_height);
  401. /* buffer size */
  402. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  403. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  404. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  405. /* OSD position */
  406. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  407. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  408. writel(val, ctx->regs + VIDOSD_A(win));
  409. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  410. win_data->ovl_width - 1) |
  411. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  412. win_data->ovl_height - 1);
  413. writel(val, ctx->regs + VIDOSD_B(win));
  414. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  415. win_data->offset_x, win_data->offset_y,
  416. win_data->offset_x + win_data->ovl_width - 1,
  417. win_data->offset_y + win_data->ovl_height - 1);
  418. /* hardware window 0 doesn't support alpha channel. */
  419. if (win != 0) {
  420. /* OSD alpha */
  421. alpha = VIDISD14C_ALPHA1_R(0xf) |
  422. VIDISD14C_ALPHA1_G(0xf) |
  423. VIDISD14C_ALPHA1_B(0xf);
  424. writel(alpha, ctx->regs + VIDOSD_C(win));
  425. }
  426. /* OSD size */
  427. if (win != 3 && win != 4) {
  428. u32 offset = VIDOSD_D(win);
  429. if (win == 0)
  430. offset = VIDOSD_C_SIZE_W0;
  431. val = win_data->ovl_width * win_data->ovl_height;
  432. writel(val, ctx->regs + offset);
  433. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  434. }
  435. fimd_win_set_pixfmt(dev, win);
  436. /* hardware window 0 doesn't support color key. */
  437. if (win != 0)
  438. fimd_win_set_colkey(dev, win);
  439. /* wincon */
  440. val = readl(ctx->regs + WINCON(win));
  441. val |= WINCONx_ENWIN;
  442. writel(val, ctx->regs + WINCON(win));
  443. /* Enable DMA channel and unprotect windows */
  444. val = readl(ctx->regs + SHADOWCON);
  445. val |= SHADOWCON_CHx_ENABLE(win);
  446. val &= ~SHADOWCON_WINx_PROTECT(win);
  447. writel(val, ctx->regs + SHADOWCON);
  448. win_data->enabled = true;
  449. }
  450. static void fimd_win_disable(struct device *dev, int zpos)
  451. {
  452. struct fimd_context *ctx = get_fimd_context(dev);
  453. struct fimd_win_data *win_data;
  454. int win = zpos;
  455. u32 val;
  456. DRM_DEBUG_KMS("%s\n", __FILE__);
  457. if (win == DEFAULT_ZPOS)
  458. win = ctx->default_win;
  459. if (win < 0 || win > WINDOWS_NR)
  460. return;
  461. win_data = &ctx->win_data[win];
  462. /* protect windows */
  463. val = readl(ctx->regs + SHADOWCON);
  464. val |= SHADOWCON_WINx_PROTECT(win);
  465. writel(val, ctx->regs + SHADOWCON);
  466. /* wincon */
  467. val = readl(ctx->regs + WINCON(win));
  468. val &= ~WINCONx_ENWIN;
  469. writel(val, ctx->regs + WINCON(win));
  470. /* unprotect windows */
  471. val = readl(ctx->regs + SHADOWCON);
  472. val &= ~SHADOWCON_CHx_ENABLE(win);
  473. val &= ~SHADOWCON_WINx_PROTECT(win);
  474. writel(val, ctx->regs + SHADOWCON);
  475. win_data->enabled = false;
  476. }
  477. static void fimd_wait_for_vblank(struct device *dev)
  478. {
  479. struct fimd_context *ctx = get_fimd_context(dev);
  480. int ret;
  481. ret = wait_for((__raw_readl(ctx->regs + VIDCON1) &
  482. VIDCON1_VSTATUS_VSYNC), 50);
  483. if (ret < 0)
  484. DRM_DEBUG_KMS("vblank wait timed out.\n");
  485. }
  486. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  487. .mode_set = fimd_win_mode_set,
  488. .commit = fimd_win_commit,
  489. .disable = fimd_win_disable,
  490. .wait_for_vblank = fimd_wait_for_vblank,
  491. };
  492. static struct exynos_drm_manager fimd_manager = {
  493. .pipe = -1,
  494. .ops = &fimd_manager_ops,
  495. .overlay_ops = &fimd_overlay_ops,
  496. .display_ops = &fimd_display_ops,
  497. };
  498. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  499. {
  500. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  501. struct drm_pending_vblank_event *e, *t;
  502. struct timeval now;
  503. unsigned long flags;
  504. spin_lock_irqsave(&drm_dev->event_lock, flags);
  505. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  506. base.link) {
  507. /* if event's pipe isn't same as crtc then ignore it. */
  508. if (crtc != e->pipe)
  509. continue;
  510. do_gettimeofday(&now);
  511. e->event.sequence = 0;
  512. e->event.tv_sec = now.tv_sec;
  513. e->event.tv_usec = now.tv_usec;
  514. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  515. wake_up_interruptible(&e->base.file_priv->event_wait);
  516. drm_vblank_put(drm_dev, crtc);
  517. }
  518. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  519. }
  520. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  521. {
  522. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  523. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  524. struct drm_device *drm_dev = subdrv->drm_dev;
  525. struct exynos_drm_manager *manager = subdrv->manager;
  526. u32 val;
  527. val = readl(ctx->regs + VIDINTCON1);
  528. if (val & VIDINTCON1_INT_FRAME)
  529. /* VSYNC interrupt */
  530. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  531. /* check the crtc is detached already from encoder */
  532. if (manager->pipe < 0)
  533. goto out;
  534. drm_handle_vblank(drm_dev, manager->pipe);
  535. fimd_finish_pageflip(drm_dev, manager->pipe);
  536. out:
  537. return IRQ_HANDLED;
  538. }
  539. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  540. {
  541. DRM_DEBUG_KMS("%s\n", __FILE__);
  542. /*
  543. * enable drm irq mode.
  544. * - with irq_enabled = 1, we can use the vblank feature.
  545. *
  546. * P.S. note that we wouldn't use drm irq handler but
  547. * just specific driver own one instead because
  548. * drm framework supports only one irq handler.
  549. */
  550. drm_dev->irq_enabled = 1;
  551. /*
  552. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  553. * by drm timer once a current process gives up ownership of
  554. * vblank event.(after drm_vblank_put function is called)
  555. */
  556. drm_dev->vblank_disable_allowed = 1;
  557. /* attach this sub driver to iommu mapping if supported. */
  558. if (is_drm_iommu_supported(drm_dev))
  559. drm_iommu_attach_device(drm_dev, dev);
  560. return 0;
  561. }
  562. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  563. {
  564. DRM_DEBUG_KMS("%s\n", __FILE__);
  565. /* detach this sub driver from iommu mapping if supported. */
  566. if (is_drm_iommu_supported(drm_dev))
  567. drm_iommu_detach_device(drm_dev, dev);
  568. }
  569. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  570. struct fb_videomode *timing)
  571. {
  572. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  573. u32 retrace;
  574. u32 clkdiv;
  575. u32 best_framerate = 0;
  576. u32 framerate;
  577. DRM_DEBUG_KMS("%s\n", __FILE__);
  578. retrace = timing->left_margin + timing->hsync_len +
  579. timing->right_margin + timing->xres;
  580. retrace *= timing->upper_margin + timing->vsync_len +
  581. timing->lower_margin + timing->yres;
  582. /* default framerate is 60Hz */
  583. if (!timing->refresh)
  584. timing->refresh = 60;
  585. clk /= retrace;
  586. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  587. int tmp;
  588. /* get best framerate */
  589. framerate = clk / clkdiv;
  590. tmp = timing->refresh - framerate;
  591. if (tmp < 0) {
  592. best_framerate = framerate;
  593. continue;
  594. } else {
  595. if (!best_framerate)
  596. best_framerate = framerate;
  597. else if (tmp < (best_framerate - framerate))
  598. best_framerate = framerate;
  599. break;
  600. }
  601. }
  602. return clkdiv;
  603. }
  604. static void fimd_clear_win(struct fimd_context *ctx, int win)
  605. {
  606. u32 val;
  607. DRM_DEBUG_KMS("%s\n", __FILE__);
  608. writel(0, ctx->regs + WINCON(win));
  609. writel(0, ctx->regs + VIDOSD_A(win));
  610. writel(0, ctx->regs + VIDOSD_B(win));
  611. writel(0, ctx->regs + VIDOSD_C(win));
  612. if (win == 1 || win == 2)
  613. writel(0, ctx->regs + VIDOSD_D(win));
  614. val = readl(ctx->regs + SHADOWCON);
  615. val &= ~SHADOWCON_WINx_PROTECT(win);
  616. writel(val, ctx->regs + SHADOWCON);
  617. }
  618. static int fimd_clock(struct fimd_context *ctx, bool enable)
  619. {
  620. DRM_DEBUG_KMS("%s\n", __FILE__);
  621. if (enable) {
  622. int ret;
  623. ret = clk_enable(ctx->bus_clk);
  624. if (ret < 0)
  625. return ret;
  626. ret = clk_enable(ctx->lcd_clk);
  627. if (ret < 0) {
  628. clk_disable(ctx->bus_clk);
  629. return ret;
  630. }
  631. } else {
  632. clk_disable(ctx->lcd_clk);
  633. clk_disable(ctx->bus_clk);
  634. }
  635. return 0;
  636. }
  637. static int fimd_activate(struct fimd_context *ctx, bool enable)
  638. {
  639. if (enable) {
  640. int ret;
  641. struct device *dev = ctx->subdrv.dev;
  642. ret = fimd_clock(ctx, true);
  643. if (ret < 0)
  644. return ret;
  645. ctx->suspended = false;
  646. /* if vblank was enabled status, enable it again. */
  647. if (test_and_clear_bit(0, &ctx->irq_flags))
  648. fimd_enable_vblank(dev);
  649. } else {
  650. fimd_clock(ctx, false);
  651. ctx->suspended = true;
  652. }
  653. return 0;
  654. }
  655. static int __devinit fimd_probe(struct platform_device *pdev)
  656. {
  657. struct device *dev = &pdev->dev;
  658. struct fimd_context *ctx;
  659. struct exynos_drm_subdrv *subdrv;
  660. struct exynos_drm_fimd_pdata *pdata;
  661. struct exynos_drm_panel_info *panel;
  662. struct resource *res;
  663. int win;
  664. int ret = -EINVAL;
  665. DRM_DEBUG_KMS("%s\n", __FILE__);
  666. pdata = pdev->dev.platform_data;
  667. if (!pdata) {
  668. dev_err(dev, "no platform data specified\n");
  669. return -EINVAL;
  670. }
  671. panel = &pdata->panel;
  672. if (!panel) {
  673. dev_err(dev, "panel is null.\n");
  674. return -EINVAL;
  675. }
  676. ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
  677. if (!ctx)
  678. return -ENOMEM;
  679. ctx->bus_clk = devm_clk_get(dev, "fimd");
  680. if (IS_ERR(ctx->bus_clk)) {
  681. dev_err(dev, "failed to get bus clock\n");
  682. return PTR_ERR(ctx->bus_clk);
  683. }
  684. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  685. if (IS_ERR(ctx->lcd_clk)) {
  686. dev_err(dev, "failed to get lcd clock\n");
  687. return PTR_ERR(ctx->lcd_clk);
  688. }
  689. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  690. ctx->regs = devm_request_and_ioremap(&pdev->dev, res);
  691. if (!ctx->regs) {
  692. dev_err(dev, "failed to map registers\n");
  693. return -ENXIO;
  694. }
  695. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  696. if (!res) {
  697. dev_err(dev, "irq request failed.\n");
  698. return -ENXIO;
  699. }
  700. ctx->irq = res->start;
  701. ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
  702. 0, "drm_fimd", ctx);
  703. if (ret) {
  704. dev_err(dev, "irq request failed.\n");
  705. return ret;
  706. }
  707. ctx->vidcon0 = pdata->vidcon0;
  708. ctx->vidcon1 = pdata->vidcon1;
  709. ctx->default_win = pdata->default_win;
  710. ctx->panel = panel;
  711. subdrv = &ctx->subdrv;
  712. subdrv->dev = dev;
  713. subdrv->manager = &fimd_manager;
  714. subdrv->probe = fimd_subdrv_probe;
  715. subdrv->remove = fimd_subdrv_remove;
  716. mutex_init(&ctx->lock);
  717. platform_set_drvdata(pdev, ctx);
  718. pm_runtime_enable(dev);
  719. pm_runtime_get_sync(dev);
  720. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  721. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  722. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  723. panel->timing.pixclock, ctx->clkdiv);
  724. for (win = 0; win < WINDOWS_NR; win++)
  725. fimd_clear_win(ctx, win);
  726. exynos_drm_subdrv_register(subdrv);
  727. return 0;
  728. }
  729. static int __devexit fimd_remove(struct platform_device *pdev)
  730. {
  731. struct device *dev = &pdev->dev;
  732. struct fimd_context *ctx = platform_get_drvdata(pdev);
  733. DRM_DEBUG_KMS("%s\n", __FILE__);
  734. exynos_drm_subdrv_unregister(&ctx->subdrv);
  735. if (ctx->suspended)
  736. goto out;
  737. clk_disable(ctx->lcd_clk);
  738. clk_disable(ctx->bus_clk);
  739. pm_runtime_set_suspended(dev);
  740. pm_runtime_put_sync(dev);
  741. out:
  742. pm_runtime_disable(dev);
  743. return 0;
  744. }
  745. #ifdef CONFIG_PM_SLEEP
  746. static int fimd_suspend(struct device *dev)
  747. {
  748. struct fimd_context *ctx = get_fimd_context(dev);
  749. /*
  750. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  751. * called here, an error would be returned by that interface
  752. * because the usage_count of pm runtime is more than 1.
  753. */
  754. if (!pm_runtime_suspended(dev))
  755. return fimd_activate(ctx, false);
  756. return 0;
  757. }
  758. static int fimd_resume(struct device *dev)
  759. {
  760. struct fimd_context *ctx = get_fimd_context(dev);
  761. /*
  762. * if entered to sleep when lcd panel was on, the usage_count
  763. * of pm runtime would still be 1 so in this case, fimd driver
  764. * should be on directly not drawing on pm runtime interface.
  765. */
  766. if (pm_runtime_suspended(dev)) {
  767. int ret;
  768. ret = fimd_activate(ctx, true);
  769. if (ret < 0)
  770. return ret;
  771. /*
  772. * in case of dpms on(standby), fimd_apply function will
  773. * be called by encoder's dpms callback to update fimd's
  774. * registers but in case of sleep wakeup, it's not.
  775. * so fimd_apply function should be called at here.
  776. */
  777. fimd_apply(dev);
  778. }
  779. return 0;
  780. }
  781. #endif
  782. #ifdef CONFIG_PM_RUNTIME
  783. static int fimd_runtime_suspend(struct device *dev)
  784. {
  785. struct fimd_context *ctx = get_fimd_context(dev);
  786. DRM_DEBUG_KMS("%s\n", __FILE__);
  787. return fimd_activate(ctx, false);
  788. }
  789. static int fimd_runtime_resume(struct device *dev)
  790. {
  791. struct fimd_context *ctx = get_fimd_context(dev);
  792. DRM_DEBUG_KMS("%s\n", __FILE__);
  793. return fimd_activate(ctx, true);
  794. }
  795. #endif
  796. static struct platform_device_id fimd_driver_ids[] = {
  797. {
  798. .name = "exynos4-fb",
  799. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  800. }, {
  801. .name = "exynos5-fb",
  802. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  803. },
  804. {},
  805. };
  806. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  807. static const struct dev_pm_ops fimd_pm_ops = {
  808. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  809. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  810. };
  811. struct platform_driver fimd_driver = {
  812. .probe = fimd_probe,
  813. .remove = __devexit_p(fimd_remove),
  814. .id_table = fimd_driver_ids,
  815. .driver = {
  816. .name = "exynos4-fb",
  817. .owner = THIS_MODULE,
  818. .pm = &fimd_pm_ops,
  819. },
  820. };