kirkwood.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899
  1. /*
  2. * include/asm-arm/arch-kirkwood/kirkwood.h
  3. *
  4. * Generic definitions for Marvell Kirkwood SoC flavors:
  5. * 88F6180, 88F6192 and 88F6281.
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #ifndef __ASM_ARCH_KIRKWOOD_H
  12. #define __ASM_ARCH_KIRKWOOD_H
  13. /*
  14. * Marvell Kirkwood address maps.
  15. *
  16. * phys
  17. * e0000000 PCIe Memory space
  18. * f1000000 on-chip peripheral registers
  19. * f2000000 PCIe I/O space
  20. * f3000000 NAND controller address window
  21. *
  22. * virt phys size
  23. * fee00000 f1000000 1M on-chip peripheral registers
  24. * fef00000 f2000000 1M PCIe I/O space
  25. */
  26. #define KIRKWOOD_NAND_MEM_PHYS_BASE 0xf3000000
  27. #define KIRKWOOD_NAND_MEM_SIZE SZ_64K /* 1K is sufficient, but 64K
  28. * is the minimal window size
  29. */
  30. #define KIRKWOOD_PCIE_IO_PHYS_BASE 0xf2000000
  31. #define KIRKWOOD_PCIE_IO_VIRT_BASE 0xfef00000
  32. #define KIRKWOOD_PCIE_IO_BUS_BASE 0x00000000
  33. #define KIRKWOOD_PCIE_IO_SIZE SZ_1M
  34. #define KIRKWOOD_REGS_PHYS_BASE 0xf1000000
  35. #define KIRKWOOD_REGS_VIRT_BASE 0xfee00000
  36. #define KIRKWOOD_REGS_SIZE SZ_1M
  37. #define KIRKWOOD_PCIE_MEM_PHYS_BASE 0xe0000000
  38. #define KIRKWOOD_PCIE_MEM_SIZE SZ_128M
  39. /*
  40. * MBUS bridge registers.
  41. */
  42. #define BRIDGE_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x20000)
  43. #define CPU_CONTROL (BRIDGE_VIRT_BASE | 0x0104)
  44. #define CPU_RESET 0x00000002
  45. //#define L2_WRITETHROUGH 0x00020000
  46. #define RSTOUTn_MASK (BRIDGE_VIRT_BASE | 0x0108)
  47. #define SOFT_RESET_OUT_EN 0x00000004
  48. #define SYSTEM_SOFT_RESET (BRIDGE_VIRT_BASE | 0x010c)
  49. #define SOFT_RESET 0x00000001
  50. #define BRIDGE_CAUSE (BRIDGE_VIRT_BASE | 0x0110)
  51. #define BRIDGE_MASK (BRIDGE_VIRT_BASE | 0x0114)
  52. #define BRIDGE_INT_TIMER0 0x0002
  53. #define BRIDGE_INT_TIMER1 0x0004
  54. #define BRIDGE_INT_TIMER1_CLR (~0x0004)
  55. #define IRQ_VIRT_BASE (BRIDGE_VIRT_BASE | 0x0200)
  56. #define IRQ_CAUSE_LOW_OFF 0x0000
  57. #define IRQ_MASK_LOW_OFF 0x0004
  58. #define IRQ_CAUSE_HIGH_OFF 0x0010
  59. #define IRQ_MASK_HIGH_OFF 0x0014
  60. #define TIMER_VIRT_BASE (BRIDGE_VIRT_BASE | 0x0300)
  61. /*
  62. * Register Map
  63. */
  64. #define DDR_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x00000)
  65. #define DDR_WINDOW_CPU_BASE (DDR_VIRT_BASE | 0x1500)
  66. #define DEV_BUS_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x10000)
  67. #define DEV_BUS_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x10000)
  68. #define SAMPLE_AT_RESET (DEV_BUS_VIRT_BASE | 0x0030)
  69. #define DEVICE_ID (DEV_BUS_VIRT_BASE | 0x0034)
  70. #define RTC_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x0300)
  71. #define SPI_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x0600)
  72. #define UART0_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2000)
  73. #define UART0_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2000)
  74. #define UART1_PHYS_BASE (DEV_BUS_PHYS_BASE | 0x2100)
  75. #define UART1_VIRT_BASE (DEV_BUS_VIRT_BASE | 0x2100)
  76. #define PCIE_VIRT_BASE (KIRKWOOD_REGS_VIRT_BASE | 0x40000)
  77. #define USB_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x50000)
  78. #define GE00_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x70000)
  79. #define GE01_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x74000)
  80. #define SATA_PHYS_BASE (KIRKWOOD_REGS_PHYS_BASE | 0x80000)
  81. #define GPIO_MAX 50
  82. #endif