addr-map.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * arch/arm/mach-kirkwood/addr-map.c
  3. *
  4. * Address map functions for Marvell Kirkwood SoCs
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/mbus.h>
  13. #include <linux/io.h>
  14. #include <asm/hardware.h>
  15. #include "common.h"
  16. /*
  17. * Generic Address Decode Windows bit settings
  18. */
  19. #define TARGET_DDR 0
  20. #define TARGET_DEV_BUS 1
  21. #define TARGET_PCIE 4
  22. #define ATTR_DEV_SPI_ROM 0x1e
  23. #define ATTR_DEV_BOOT 0x1d
  24. #define ATTR_DEV_NAND 0x2f
  25. #define ATTR_DEV_CS3 0x37
  26. #define ATTR_DEV_CS2 0x3b
  27. #define ATTR_DEV_CS1 0x3d
  28. #define ATTR_DEV_CS0 0x3e
  29. #define ATTR_PCIE_IO 0xe0
  30. #define ATTR_PCIE_MEM 0xe8
  31. /*
  32. * Helpers to get DDR bank info
  33. */
  34. #define DDR_BASE_CS_OFF(n) (0x0000 + ((n) << 3))
  35. #define DDR_SIZE_CS_OFF(n) (0x0004 + ((n) << 3))
  36. /*
  37. * CPU Address Decode Windows registers
  38. */
  39. #define WIN_OFF(n) (BRIDGE_VIRT_BASE + 0x0000 + ((n) << 4))
  40. #define WIN_CTRL_OFF 0x0000
  41. #define WIN_BASE_OFF 0x0004
  42. #define WIN_REMAP_LO_OFF 0x0008
  43. #define WIN_REMAP_HI_OFF 0x000c
  44. struct mbus_dram_target_info kirkwood_mbus_dram_info;
  45. static int __init cpu_win_can_remap(int win)
  46. {
  47. if (win < 4)
  48. return 1;
  49. return 0;
  50. }
  51. static void __init setup_cpu_win(int win, u32 base, u32 size,
  52. u8 target, u8 attr, int remap)
  53. {
  54. void __iomem *addr = (void __iomem *)WIN_OFF(win);
  55. u32 ctrl;
  56. base &= 0xffff0000;
  57. ctrl = ((size - 1) & 0xffff0000) | (attr << 8) | (target << 4) | 1;
  58. writel(base, addr + WIN_BASE_OFF);
  59. writel(ctrl, addr + WIN_CTRL_OFF);
  60. if (cpu_win_can_remap(win)) {
  61. if (remap < 0)
  62. remap = base;
  63. writel(remap & 0xffff0000, addr + WIN_REMAP_LO_OFF);
  64. writel(0, addr + WIN_REMAP_HI_OFF);
  65. }
  66. }
  67. void __init kirkwood_setup_cpu_mbus(void)
  68. {
  69. void __iomem *addr;
  70. int i;
  71. int cs;
  72. /*
  73. * First, disable and clear windows.
  74. */
  75. for (i = 0; i < 8; i++) {
  76. addr = (void __iomem *)WIN_OFF(i);
  77. writel(0, addr + WIN_BASE_OFF);
  78. writel(0, addr + WIN_CTRL_OFF);
  79. if (cpu_win_can_remap(i)) {
  80. writel(0, addr + WIN_REMAP_LO_OFF);
  81. writel(0, addr + WIN_REMAP_HI_OFF);
  82. }
  83. }
  84. /*
  85. * Setup windows for PCIe IO+MEM space.
  86. */
  87. setup_cpu_win(0, KIRKWOOD_PCIE_IO_PHYS_BASE, KIRKWOOD_PCIE_IO_SIZE,
  88. TARGET_PCIE, ATTR_PCIE_IO, KIRKWOOD_PCIE_IO_BUS_BASE);
  89. setup_cpu_win(1, KIRKWOOD_PCIE_MEM_PHYS_BASE, KIRKWOOD_PCIE_MEM_SIZE,
  90. TARGET_PCIE, ATTR_PCIE_MEM, -1);
  91. /*
  92. * Setup window for NAND controller.
  93. */
  94. setup_cpu_win(2, KIRKWOOD_NAND_MEM_PHYS_BASE, KIRKWOOD_NAND_MEM_SIZE,
  95. TARGET_DEV_BUS, ATTR_DEV_NAND, -1);
  96. /*
  97. * Setup MBUS dram target info.
  98. */
  99. kirkwood_mbus_dram_info.mbus_dram_target_id = TARGET_DDR;
  100. addr = (void __iomem *)DDR_WINDOW_CPU_BASE;
  101. for (i = 0, cs = 0; i < 4; i++) {
  102. u32 base = readl(addr + DDR_BASE_CS_OFF(i));
  103. u32 size = readl(addr + DDR_SIZE_CS_OFF(i));
  104. /*
  105. * Chip select enabled?
  106. */
  107. if (size & 1) {
  108. struct mbus_dram_window *w;
  109. w = &kirkwood_mbus_dram_info.cs[cs++];
  110. w->cs_index = i;
  111. w->mbus_attr = 0xf & ~(1 << i);
  112. w->base = base & 0xffff0000;
  113. w->size = (size | 0x0000ffff) + 1;
  114. }
  115. }
  116. kirkwood_mbus_dram_info.num_cs = cs;
  117. }