wakeup.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. /*
  2. * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
  3. * reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the NetLogic
  9. * license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * 1. Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright
  18. * notice, this list of conditions and the following disclaimer in
  19. * the documentation and/or other materials provided with the
  20. * distribution.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
  23. * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  27. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  28. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  29. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  30. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  31. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  32. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. #include <linux/init.h>
  35. #include <linux/kernel.h>
  36. #include <linux/threads.h>
  37. #include <asm/asm.h>
  38. #include <asm/asm-offsets.h>
  39. #include <asm/mipsregs.h>
  40. #include <asm/addrspace.h>
  41. #include <asm/string.h>
  42. #include <asm/netlogic/haldefs.h>
  43. #include <asm/netlogic/common.h>
  44. #include <asm/netlogic/mips-extns.h>
  45. #include <asm/netlogic/xlp-hal/iomap.h>
  46. #include <asm/netlogic/xlp-hal/pic.h>
  47. #include <asm/netlogic/xlp-hal/xlp.h>
  48. #include <asm/netlogic/xlp-hal/sys.h>
  49. unsigned long secondary_entry;
  50. uint32_t nlm_coremask;
  51. unsigned int nlm_threads_per_core;
  52. unsigned int nlm_threadmode;
  53. static void nlm_enable_secondary_cores(unsigned int cores_bitmap)
  54. {
  55. uint32_t core, value, coremask;
  56. for (core = 1; core < 8; core++) {
  57. coremask = 1 << core;
  58. if ((cores_bitmap & coremask) == 0)
  59. continue;
  60. /* Enable CPU clock */
  61. value = nlm_read_sys_reg(nlm_sys_base, SYS_CORE_DFS_DIS_CTRL);
  62. value &= ~coremask;
  63. nlm_write_sys_reg(nlm_sys_base, SYS_CORE_DFS_DIS_CTRL, value);
  64. /* Remove CPU Reset */
  65. value = nlm_read_sys_reg(nlm_sys_base, SYS_CPU_RESET);
  66. value &= ~coremask;
  67. nlm_write_sys_reg(nlm_sys_base, SYS_CPU_RESET, value);
  68. /* Poll for CPU to mark itself coherent */
  69. do {
  70. value = nlm_read_sys_reg(nlm_sys_base,
  71. SYS_CPU_NONCOHERENT_MODE);
  72. } while ((value & coremask) != 0);
  73. }
  74. }
  75. static void nlm_parse_cpumask(u32 cpu_mask)
  76. {
  77. uint32_t core0_thr_mask, core_thr_mask;
  78. int i;
  79. core0_thr_mask = cpu_mask & 0xf;
  80. switch (core0_thr_mask) {
  81. case 1:
  82. nlm_threads_per_core = 1;
  83. nlm_threadmode = 0;
  84. break;
  85. case 3:
  86. nlm_threads_per_core = 2;
  87. nlm_threadmode = 2;
  88. break;
  89. case 0xf:
  90. nlm_threads_per_core = 4;
  91. nlm_threadmode = 3;
  92. break;
  93. default:
  94. goto unsupp;
  95. }
  96. /* Verify other cores CPU masks */
  97. nlm_coremask = 1;
  98. for (i = 1; i < 8; i++) {
  99. core_thr_mask = (cpu_mask >> (i * 4)) & 0xf;
  100. if (core_thr_mask) {
  101. if (core_thr_mask != core0_thr_mask)
  102. goto unsupp;
  103. nlm_coremask |= 1 << i;
  104. }
  105. }
  106. return;
  107. unsupp:
  108. panic("Unsupported CPU mask %x\n", cpu_mask);
  109. }
  110. int __cpuinit nlm_wakeup_secondary_cpus(u32 wakeup_mask)
  111. {
  112. unsigned long reset_vec;
  113. unsigned int *reset_data;
  114. /* Update reset entry point with CPU init code */
  115. reset_vec = CKSEG1ADDR(RESET_VEC_PHYS);
  116. memcpy((void *)reset_vec, (void *)nlm_reset_entry,
  117. (nlm_reset_entry_end - nlm_reset_entry));
  118. /* verify the mask and setup core config variables */
  119. nlm_parse_cpumask(wakeup_mask);
  120. /* Setup CPU init parameters */
  121. reset_data = (unsigned int *)CKSEG1ADDR(RESET_DATA_PHYS);
  122. reset_data[BOOT_THREAD_MODE] = nlm_threadmode;
  123. /* first wakeup core 0 siblings */
  124. nlm_boot_core0_siblings();
  125. /* enable the reset of the cores */
  126. nlm_enable_secondary_cores(nlm_coremask);
  127. return 0;
  128. }