pci.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726
  1. /*
  2. * pci.c - Low-Level PCI Access in IA-64
  3. *
  4. * Derived from bios32.c of i386 tree.
  5. *
  6. * (c) Copyright 2002, 2005 Hewlett-Packard Development Company, L.P.
  7. * David Mosberger-Tang <davidm@hpl.hp.com>
  8. * Bjorn Helgaas <bjorn.helgaas@hp.com>
  9. * Copyright (C) 2004 Silicon Graphics, Inc.
  10. *
  11. * Note: Above list of copyright holders is incomplete...
  12. */
  13. #include <linux/config.h>
  14. #include <linux/acpi.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/ioport.h>
  20. #include <linux/slab.h>
  21. #include <linux/smp_lock.h>
  22. #include <linux/spinlock.h>
  23. #include <asm/machvec.h>
  24. #include <asm/page.h>
  25. #include <asm/system.h>
  26. #include <asm/io.h>
  27. #include <asm/sal.h>
  28. #include <asm/smp.h>
  29. #include <asm/irq.h>
  30. #include <asm/hw_irq.h>
  31. /*
  32. * Low-level SAL-based PCI configuration access functions. Note that SAL
  33. * calls are already serialized (via sal_lock), so we don't need another
  34. * synchronization mechanism here.
  35. */
  36. #define PCI_SAL_ADDRESS(seg, bus, devfn, reg) \
  37. (((u64) seg << 24) | (bus << 16) | (devfn << 8) | (reg))
  38. /* SAL 3.2 adds support for extended config space. */
  39. #define PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg) \
  40. (((u64) seg << 28) | (bus << 20) | (devfn << 12) | (reg))
  41. static int
  42. pci_sal_read (unsigned int seg, unsigned int bus, unsigned int devfn,
  43. int reg, int len, u32 *value)
  44. {
  45. u64 addr, data = 0;
  46. int mode, result;
  47. if (!value || (seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
  48. return -EINVAL;
  49. if ((seg | reg) <= 255) {
  50. addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
  51. mode = 0;
  52. } else {
  53. addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
  54. mode = 1;
  55. }
  56. result = ia64_sal_pci_config_read(addr, mode, len, &data);
  57. if (result != 0)
  58. return -EINVAL;
  59. *value = (u32) data;
  60. return 0;
  61. }
  62. static int
  63. pci_sal_write (unsigned int seg, unsigned int bus, unsigned int devfn,
  64. int reg, int len, u32 value)
  65. {
  66. u64 addr;
  67. int mode, result;
  68. if ((seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
  69. return -EINVAL;
  70. if ((seg | reg) <= 255) {
  71. addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
  72. mode = 0;
  73. } else {
  74. addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
  75. mode = 1;
  76. }
  77. result = ia64_sal_pci_config_write(addr, mode, len, value);
  78. if (result != 0)
  79. return -EINVAL;
  80. return 0;
  81. }
  82. static struct pci_raw_ops pci_sal_ops = {
  83. .read = pci_sal_read,
  84. .write = pci_sal_write
  85. };
  86. struct pci_raw_ops *raw_pci_ops = &pci_sal_ops;
  87. static int
  88. pci_read (struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
  89. {
  90. return raw_pci_ops->read(pci_domain_nr(bus), bus->number,
  91. devfn, where, size, value);
  92. }
  93. static int
  94. pci_write (struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
  95. {
  96. return raw_pci_ops->write(pci_domain_nr(bus), bus->number,
  97. devfn, where, size, value);
  98. }
  99. struct pci_ops pci_root_ops = {
  100. .read = pci_read,
  101. .write = pci_write,
  102. };
  103. /* Called by ACPI when it finds a new root bus. */
  104. static struct pci_controller * __devinit
  105. alloc_pci_controller (int seg)
  106. {
  107. struct pci_controller *controller;
  108. controller = kmalloc(sizeof(*controller), GFP_KERNEL);
  109. if (!controller)
  110. return NULL;
  111. memset(controller, 0, sizeof(*controller));
  112. controller->segment = seg;
  113. controller->node = -1;
  114. return controller;
  115. }
  116. static u64 __devinit
  117. add_io_space (struct acpi_resource_address64 *addr)
  118. {
  119. u64 offset;
  120. int sparse = 0;
  121. int i;
  122. if (addr->address_translation_offset == 0)
  123. return IO_SPACE_BASE(0); /* part of legacy IO space */
  124. if (addr->attribute.io.translation_attribute == ACPI_SPARSE_TRANSLATION)
  125. sparse = 1;
  126. offset = (u64) ioremap(addr->address_translation_offset, 0);
  127. for (i = 0; i < num_io_spaces; i++)
  128. if (io_space[i].mmio_base == offset &&
  129. io_space[i].sparse == sparse)
  130. return IO_SPACE_BASE(i);
  131. if (num_io_spaces == MAX_IO_SPACES) {
  132. printk("Too many IO port spaces\n");
  133. return ~0;
  134. }
  135. i = num_io_spaces++;
  136. io_space[i].mmio_base = offset;
  137. io_space[i].sparse = sparse;
  138. return IO_SPACE_BASE(i);
  139. }
  140. static acpi_status __devinit
  141. count_window (struct acpi_resource *resource, void *data)
  142. {
  143. unsigned int *windows = (unsigned int *) data;
  144. struct acpi_resource_address64 addr;
  145. acpi_status status;
  146. status = acpi_resource_to_address64(resource, &addr);
  147. if (ACPI_SUCCESS(status))
  148. if (addr.resource_type == ACPI_MEMORY_RANGE ||
  149. addr.resource_type == ACPI_IO_RANGE)
  150. (*windows)++;
  151. return AE_OK;
  152. }
  153. struct pci_root_info {
  154. struct pci_controller *controller;
  155. char *name;
  156. };
  157. static __devinit acpi_status add_window(struct acpi_resource *res, void *data)
  158. {
  159. struct pci_root_info *info = data;
  160. struct pci_window *window;
  161. struct acpi_resource_address64 addr;
  162. acpi_status status;
  163. unsigned long flags, offset = 0;
  164. struct resource *root;
  165. status = acpi_resource_to_address64(res, &addr);
  166. if (!ACPI_SUCCESS(status))
  167. return AE_OK;
  168. if (!addr.address_length)
  169. return AE_OK;
  170. if (addr.resource_type == ACPI_MEMORY_RANGE) {
  171. flags = IORESOURCE_MEM;
  172. root = &iomem_resource;
  173. offset = addr.address_translation_offset;
  174. } else if (addr.resource_type == ACPI_IO_RANGE) {
  175. flags = IORESOURCE_IO;
  176. root = &ioport_resource;
  177. offset = add_io_space(&addr);
  178. if (offset == ~0)
  179. return AE_OK;
  180. } else
  181. return AE_OK;
  182. window = &info->controller->window[info->controller->windows++];
  183. window->resource.name = info->name;
  184. window->resource.flags = flags;
  185. window->resource.start = addr.min_address_range + offset;
  186. window->resource.end = addr.max_address_range + offset;
  187. window->resource.child = NULL;
  188. window->offset = offset;
  189. if (insert_resource(root, &window->resource)) {
  190. printk(KERN_ERR "alloc 0x%lx-0x%lx from %s for %s failed\n",
  191. window->resource.start, window->resource.end,
  192. root->name, info->name);
  193. }
  194. return AE_OK;
  195. }
  196. static void __devinit
  197. pcibios_setup_root_windows(struct pci_bus *bus, struct pci_controller *ctrl)
  198. {
  199. int i, j;
  200. j = 0;
  201. for (i = 0; i < ctrl->windows; i++) {
  202. struct resource *res = &ctrl->window[i].resource;
  203. /* HP's firmware has a hack to work around a Windows bug.
  204. * Ignore these tiny memory ranges */
  205. if ((res->flags & IORESOURCE_MEM) &&
  206. (res->end - res->start < 16))
  207. continue;
  208. if (j >= PCI_BUS_NUM_RESOURCES) {
  209. printk("Ignoring range [%lx-%lx] (%lx)\n", res->start,
  210. res->end, res->flags);
  211. continue;
  212. }
  213. bus->resource[j++] = res;
  214. }
  215. }
  216. struct pci_bus * __devinit
  217. pci_acpi_scan_root(struct acpi_device *device, int domain, int bus)
  218. {
  219. struct pci_root_info info;
  220. struct pci_controller *controller;
  221. unsigned int windows = 0;
  222. struct pci_bus *pbus;
  223. char *name;
  224. int pxm;
  225. controller = alloc_pci_controller(domain);
  226. if (!controller)
  227. goto out1;
  228. controller->acpi_handle = device->handle;
  229. pxm = acpi_get_pxm(controller->acpi_handle);
  230. #ifdef CONFIG_NUMA
  231. if (pxm >= 0)
  232. controller->node = pxm_to_nid_map[pxm];
  233. #endif
  234. acpi_walk_resources(device->handle, METHOD_NAME__CRS, count_window,
  235. &windows);
  236. controller->window = kmalloc_node(sizeof(*controller->window) * windows,
  237. GFP_KERNEL, controller->node);
  238. if (!controller->window)
  239. goto out2;
  240. name = kmalloc(16, GFP_KERNEL);
  241. if (!name)
  242. goto out3;
  243. sprintf(name, "PCI Bus %04x:%02x", domain, bus);
  244. info.controller = controller;
  245. info.name = name;
  246. acpi_walk_resources(device->handle, METHOD_NAME__CRS, add_window,
  247. &info);
  248. pbus = pci_scan_bus_parented(NULL, bus, &pci_root_ops, controller);
  249. if (pbus)
  250. pcibios_setup_root_windows(pbus, controller);
  251. return pbus;
  252. out3:
  253. kfree(controller->window);
  254. out2:
  255. kfree(controller);
  256. out1:
  257. return NULL;
  258. }
  259. void pcibios_resource_to_bus(struct pci_dev *dev,
  260. struct pci_bus_region *region, struct resource *res)
  261. {
  262. struct pci_controller *controller = PCI_CONTROLLER(dev);
  263. unsigned long offset = 0;
  264. int i;
  265. for (i = 0; i < controller->windows; i++) {
  266. struct pci_window *window = &controller->window[i];
  267. if (!(window->resource.flags & res->flags))
  268. continue;
  269. if (window->resource.start > res->start)
  270. continue;
  271. if (window->resource.end < res->end)
  272. continue;
  273. offset = window->offset;
  274. break;
  275. }
  276. region->start = res->start - offset;
  277. region->end = res->end - offset;
  278. }
  279. EXPORT_SYMBOL(pcibios_resource_to_bus);
  280. void pcibios_bus_to_resource(struct pci_dev *dev,
  281. struct resource *res, struct pci_bus_region *region)
  282. {
  283. struct pci_controller *controller = PCI_CONTROLLER(dev);
  284. unsigned long offset = 0;
  285. int i;
  286. for (i = 0; i < controller->windows; i++) {
  287. struct pci_window *window = &controller->window[i];
  288. if (!(window->resource.flags & res->flags))
  289. continue;
  290. if (window->resource.start - window->offset > region->start)
  291. continue;
  292. if (window->resource.end - window->offset < region->end)
  293. continue;
  294. offset = window->offset;
  295. break;
  296. }
  297. res->start = region->start + offset;
  298. res->end = region->end + offset;
  299. }
  300. EXPORT_SYMBOL(pcibios_bus_to_resource);
  301. static int __devinit is_valid_resource(struct pci_dev *dev, int idx)
  302. {
  303. unsigned int i, type_mask = IORESOURCE_IO | IORESOURCE_MEM;
  304. struct resource *devr = &dev->resource[idx];
  305. if (!dev->bus)
  306. return 0;
  307. for (i=0; i<PCI_BUS_NUM_RESOURCES; i++) {
  308. struct resource *busr = dev->bus->resource[i];
  309. if (!busr || ((busr->flags ^ devr->flags) & type_mask))
  310. continue;
  311. if ((devr->start) && (devr->start >= busr->start) &&
  312. (devr->end <= busr->end))
  313. return 1;
  314. }
  315. return 0;
  316. }
  317. static void __devinit pcibios_fixup_device_resources(struct pci_dev *dev)
  318. {
  319. struct pci_bus_region region;
  320. int i;
  321. int limit = (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) ? \
  322. PCI_BRIDGE_RESOURCES : PCI_NUM_RESOURCES;
  323. for (i = 0; i < limit; i++) {
  324. if (!dev->resource[i].flags)
  325. continue;
  326. region.start = dev->resource[i].start;
  327. region.end = dev->resource[i].end;
  328. pcibios_bus_to_resource(dev, &dev->resource[i], &region);
  329. if ((is_valid_resource(dev, i)))
  330. pci_claim_resource(dev, i);
  331. }
  332. }
  333. /*
  334. * Called after each bus is probed, but before its children are examined.
  335. */
  336. void __devinit
  337. pcibios_fixup_bus (struct pci_bus *b)
  338. {
  339. struct pci_dev *dev;
  340. if (b->self) {
  341. pci_read_bridge_bases(b);
  342. pcibios_fixup_device_resources(b->self);
  343. }
  344. list_for_each_entry(dev, &b->devices, bus_list)
  345. pcibios_fixup_device_resources(dev);
  346. return;
  347. }
  348. void __devinit
  349. pcibios_update_irq (struct pci_dev *dev, int irq)
  350. {
  351. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  352. /* ??? FIXME -- record old value for shutdown. */
  353. }
  354. static inline int
  355. pcibios_enable_resources (struct pci_dev *dev, int mask)
  356. {
  357. u16 cmd, old_cmd;
  358. int idx;
  359. struct resource *r;
  360. unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM;
  361. if (!dev)
  362. return -EINVAL;
  363. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  364. old_cmd = cmd;
  365. for (idx=0; idx<PCI_NUM_RESOURCES; idx++) {
  366. /* Only set up the desired resources. */
  367. if (!(mask & (1 << idx)))
  368. continue;
  369. r = &dev->resource[idx];
  370. if (!(r->flags & type_mask))
  371. continue;
  372. if ((idx == PCI_ROM_RESOURCE) &&
  373. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  374. continue;
  375. if (!r->start && r->end) {
  376. printk(KERN_ERR
  377. "PCI: Device %s not available because of resource collisions\n",
  378. pci_name(dev));
  379. return -EINVAL;
  380. }
  381. if (r->flags & IORESOURCE_IO)
  382. cmd |= PCI_COMMAND_IO;
  383. if (r->flags & IORESOURCE_MEM)
  384. cmd |= PCI_COMMAND_MEMORY;
  385. }
  386. if (cmd != old_cmd) {
  387. printk("PCI: Enabling device %s (%04x -> %04x)\n", pci_name(dev), old_cmd, cmd);
  388. pci_write_config_word(dev, PCI_COMMAND, cmd);
  389. }
  390. return 0;
  391. }
  392. int
  393. pcibios_enable_device (struct pci_dev *dev, int mask)
  394. {
  395. int ret;
  396. ret = pcibios_enable_resources(dev, mask);
  397. if (ret < 0)
  398. return ret;
  399. return acpi_pci_irq_enable(dev);
  400. }
  401. void
  402. pcibios_disable_device (struct pci_dev *dev)
  403. {
  404. acpi_pci_irq_disable(dev);
  405. }
  406. void
  407. pcibios_align_resource (void *data, struct resource *res,
  408. unsigned long size, unsigned long align)
  409. {
  410. }
  411. /*
  412. * PCI BIOS setup, always defaults to SAL interface
  413. */
  414. char * __init
  415. pcibios_setup (char *str)
  416. {
  417. return NULL;
  418. }
  419. int
  420. pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma,
  421. enum pci_mmap_state mmap_state, int write_combine)
  422. {
  423. /*
  424. * I/O space cannot be accessed via normal processor loads and
  425. * stores on this platform.
  426. */
  427. if (mmap_state == pci_mmap_io)
  428. /*
  429. * XXX we could relax this for I/O spaces for which ACPI
  430. * indicates that the space is 1-to-1 mapped. But at the
  431. * moment, we don't support multiple PCI address spaces and
  432. * the legacy I/O space is not 1-to-1 mapped, so this is moot.
  433. */
  434. return -EINVAL;
  435. /*
  436. * Leave vm_pgoff as-is, the PCI space address is the physical
  437. * address on this platform.
  438. */
  439. vma->vm_flags |= (VM_SHM | VM_RESERVED | VM_IO);
  440. if (write_combine && efi_range_is_wc(vma->vm_start,
  441. vma->vm_end - vma->vm_start))
  442. vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
  443. else
  444. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  445. if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  446. vma->vm_end - vma->vm_start, vma->vm_page_prot))
  447. return -EAGAIN;
  448. return 0;
  449. }
  450. /**
  451. * ia64_pci_get_legacy_mem - generic legacy mem routine
  452. * @bus: bus to get legacy memory base address for
  453. *
  454. * Find the base of legacy memory for @bus. This is typically the first
  455. * megabyte of bus address space for @bus or is simply 0 on platforms whose
  456. * chipsets support legacy I/O and memory routing. Returns the base address
  457. * or an error pointer if an error occurred.
  458. *
  459. * This is the ia64 generic version of this routine. Other platforms
  460. * are free to override it with a machine vector.
  461. */
  462. char *ia64_pci_get_legacy_mem(struct pci_bus *bus)
  463. {
  464. return (char *)__IA64_UNCACHED_OFFSET;
  465. }
  466. /**
  467. * pci_mmap_legacy_page_range - map legacy memory space to userland
  468. * @bus: bus whose legacy space we're mapping
  469. * @vma: vma passed in by mmap
  470. *
  471. * Map legacy memory space for this device back to userspace using a machine
  472. * vector to get the base address.
  473. */
  474. int
  475. pci_mmap_legacy_page_range(struct pci_bus *bus, struct vm_area_struct *vma)
  476. {
  477. char *addr;
  478. addr = pci_get_legacy_mem(bus);
  479. if (IS_ERR(addr))
  480. return PTR_ERR(addr);
  481. vma->vm_pgoff += (unsigned long)addr >> PAGE_SHIFT;
  482. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  483. vma->vm_flags |= (VM_SHM | VM_RESERVED | VM_IO);
  484. if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  485. vma->vm_end - vma->vm_start, vma->vm_page_prot))
  486. return -EAGAIN;
  487. return 0;
  488. }
  489. /**
  490. * ia64_pci_legacy_read - read from legacy I/O space
  491. * @bus: bus to read
  492. * @port: legacy port value
  493. * @val: caller allocated storage for returned value
  494. * @size: number of bytes to read
  495. *
  496. * Simply reads @size bytes from @port and puts the result in @val.
  497. *
  498. * Again, this (and the write routine) are generic versions that can be
  499. * overridden by the platform. This is necessary on platforms that don't
  500. * support legacy I/O routing or that hard fail on legacy I/O timeouts.
  501. */
  502. int ia64_pci_legacy_read(struct pci_bus *bus, u16 port, u32 *val, u8 size)
  503. {
  504. int ret = size;
  505. switch (size) {
  506. case 1:
  507. *val = inb(port);
  508. break;
  509. case 2:
  510. *val = inw(port);
  511. break;
  512. case 4:
  513. *val = inl(port);
  514. break;
  515. default:
  516. ret = -EINVAL;
  517. break;
  518. }
  519. return ret;
  520. }
  521. /**
  522. * ia64_pci_legacy_write - perform a legacy I/O write
  523. * @bus: bus pointer
  524. * @port: port to write
  525. * @val: value to write
  526. * @size: number of bytes to write from @val
  527. *
  528. * Simply writes @size bytes of @val to @port.
  529. */
  530. int ia64_pci_legacy_write(struct pci_dev *bus, u16 port, u32 val, u8 size)
  531. {
  532. int ret = 0;
  533. switch (size) {
  534. case 1:
  535. outb(val, port);
  536. break;
  537. case 2:
  538. outw(val, port);
  539. break;
  540. case 4:
  541. outl(val, port);
  542. break;
  543. default:
  544. ret = -EINVAL;
  545. break;
  546. }
  547. return ret;
  548. }
  549. /**
  550. * pci_cacheline_size - determine cacheline size for PCI devices
  551. * @dev: void
  552. *
  553. * We want to use the line-size of the outer-most cache. We assume
  554. * that this line-size is the same for all CPUs.
  555. *
  556. * Code mostly taken from arch/ia64/kernel/palinfo.c:cache_info().
  557. *
  558. * RETURNS: An appropriate -ERRNO error value on eror, or zero for success.
  559. */
  560. static unsigned long
  561. pci_cacheline_size (void)
  562. {
  563. u64 levels, unique_caches;
  564. s64 status;
  565. pal_cache_config_info_t cci;
  566. static u8 cacheline_size;
  567. if (cacheline_size)
  568. return cacheline_size;
  569. status = ia64_pal_cache_summary(&levels, &unique_caches);
  570. if (status != 0) {
  571. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  572. __FUNCTION__, status);
  573. return SMP_CACHE_BYTES;
  574. }
  575. status = ia64_pal_cache_config_info(levels - 1, /* cache_type (data_or_unified)= */ 2,
  576. &cci);
  577. if (status != 0) {
  578. printk(KERN_ERR "%s: ia64_pal_cache_config_info() failed (status=%ld)\n",
  579. __FUNCTION__, status);
  580. return SMP_CACHE_BYTES;
  581. }
  582. cacheline_size = 1 << cci.pcci_line_size;
  583. return cacheline_size;
  584. }
  585. /**
  586. * pcibios_prep_mwi - helper function for drivers/pci/pci.c:pci_set_mwi()
  587. * @dev: the PCI device for which MWI is enabled
  588. *
  589. * For ia64, we can get the cacheline sizes from PAL.
  590. *
  591. * RETURNS: An appropriate -ERRNO error value on eror, or zero for success.
  592. */
  593. int
  594. pcibios_prep_mwi (struct pci_dev *dev)
  595. {
  596. unsigned long desired_linesize, current_linesize;
  597. int rc = 0;
  598. u8 pci_linesize;
  599. desired_linesize = pci_cacheline_size();
  600. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &pci_linesize);
  601. current_linesize = 4 * pci_linesize;
  602. if (desired_linesize != current_linesize) {
  603. printk(KERN_WARNING "PCI: slot %s has incorrect PCI cache line size of %lu bytes,",
  604. pci_name(dev), current_linesize);
  605. if (current_linesize > desired_linesize) {
  606. printk(" expected %lu bytes instead\n", desired_linesize);
  607. rc = -EINVAL;
  608. } else {
  609. printk(" correcting to %lu\n", desired_linesize);
  610. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, desired_linesize / 4);
  611. }
  612. }
  613. return rc;
  614. }
  615. int pci_vector_resources(int last, int nr_released)
  616. {
  617. int count = nr_released;
  618. count += (IA64_LAST_DEVICE_VECTOR - last);
  619. return count;
  620. }