cx231xx-avcore.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152
  1. /*
  2. cx231xx_avcore.c - driver for Conexant Cx23100/101/102
  3. USB video capture devices
  4. Copyright (C) 2008 <srinivasa.deevi at conexant dot com>
  5. This program contains the specific code to control the avdecoder chip and
  6. other related usb control functions for cx231xx based chipset.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/bitmap.h>
  24. #include <linux/usb.h>
  25. #include <linux/i2c.h>
  26. #include <linux/mm.h>
  27. #include <linux/mutex.h>
  28. #include <media/tuner.h>
  29. #include <media/v4l2-common.h>
  30. #include <media/v4l2-ioctl.h>
  31. #include <media/v4l2-chip-ident.h>
  32. #include "cx231xx.h"
  33. #include "cx231xx-dif.h"
  34. #define TUNER_MODE_FM_RADIO 0
  35. /******************************************************************************
  36. -: BLOCK ARRANGEMENT :-
  37. I2S block ----------------------|
  38. [I2S audio] |
  39. |
  40. Analog Front End --> Direct IF -|-> Cx25840 --> Audio
  41. [video & audio] | [Audio]
  42. |
  43. |-> Cx25840 --> Video
  44. [Video]
  45. *******************************************************************************/
  46. /******************************************************************************
  47. * VERVE REGISTER *
  48. * *
  49. ******************************************************************************/
  50. static int verve_write_byte(struct cx231xx *dev, u8 saddr, u8 data)
  51. {
  52. return cx231xx_write_i2c_data(dev, VERVE_I2C_ADDRESS,
  53. saddr, 1, data, 1);
  54. }
  55. static int verve_read_byte(struct cx231xx *dev, u8 saddr, u8 *data)
  56. {
  57. int status;
  58. u32 temp = 0;
  59. status = cx231xx_read_i2c_data(dev, VERVE_I2C_ADDRESS,
  60. saddr, 1, &temp, 1);
  61. *data = (u8) temp;
  62. return status;
  63. }
  64. void initGPIO(struct cx231xx *dev)
  65. {
  66. u32 _gpio_direction = 0;
  67. u32 value = 0;
  68. u8 val = 0;
  69. _gpio_direction = _gpio_direction & 0xFC0003FF;
  70. _gpio_direction = _gpio_direction | 0x03FDFC00;
  71. cx231xx_send_gpio_cmd(dev, _gpio_direction, (u8 *)&value, 4, 0, 0);
  72. verve_read_byte(dev, 0x07, &val);
  73. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  74. verve_write_byte(dev, 0x07, 0xF4);
  75. verve_read_byte(dev, 0x07, &val);
  76. cx231xx_info(" verve_read_byte address0x07=0x%x\n", val);
  77. cx231xx_capture_start(dev, 1, 2);
  78. cx231xx_mode_register(dev, EP_MODE_SET, 0x0500FE00);
  79. cx231xx_mode_register(dev, GBULK_BIT_EN, 0xFFFDFFFF);
  80. }
  81. void uninitGPIO(struct cx231xx *dev)
  82. {
  83. u8 value[4] = { 0, 0, 0, 0 };
  84. cx231xx_capture_start(dev, 0, 2);
  85. verve_write_byte(dev, 0x07, 0x14);
  86. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  87. 0x68, value, 4);
  88. }
  89. /******************************************************************************
  90. * A F E - B L O C K C O N T R O L functions *
  91. * [ANALOG FRONT END] *
  92. ******************************************************************************/
  93. static int afe_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  94. {
  95. return cx231xx_write_i2c_data(dev, AFE_DEVICE_ADDRESS,
  96. saddr, 2, data, 1);
  97. }
  98. static int afe_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  99. {
  100. int status;
  101. u32 temp = 0;
  102. status = cx231xx_read_i2c_data(dev, AFE_DEVICE_ADDRESS,
  103. saddr, 2, &temp, 1);
  104. *data = (u8) temp;
  105. return status;
  106. }
  107. int cx231xx_afe_init_super_block(struct cx231xx *dev, u32 ref_count)
  108. {
  109. int status = 0;
  110. u8 temp = 0;
  111. u8 afe_power_status = 0;
  112. int i = 0;
  113. /* super block initialize */
  114. temp = (u8) (ref_count & 0xff);
  115. status = afe_write_byte(dev, SUP_BLK_TUNE2, temp);
  116. if (status < 0)
  117. return status;
  118. status = afe_read_byte(dev, SUP_BLK_TUNE2, &afe_power_status);
  119. if (status < 0)
  120. return status;
  121. temp = (u8) ((ref_count & 0x300) >> 8);
  122. temp |= 0x40;
  123. status = afe_write_byte(dev, SUP_BLK_TUNE1, temp);
  124. if (status < 0)
  125. return status;
  126. status = afe_write_byte(dev, SUP_BLK_PLL2, 0x0f);
  127. if (status < 0)
  128. return status;
  129. /* enable pll */
  130. while (afe_power_status != 0x18) {
  131. status = afe_write_byte(dev, SUP_BLK_PWRDN, 0x18);
  132. if (status < 0) {
  133. cx231xx_info(
  134. ": Init Super Block failed in send cmd\n");
  135. break;
  136. }
  137. status = afe_read_byte(dev, SUP_BLK_PWRDN, &afe_power_status);
  138. afe_power_status &= 0xff;
  139. if (status < 0) {
  140. cx231xx_info(
  141. ": Init Super Block failed in receive cmd\n");
  142. break;
  143. }
  144. i++;
  145. if (i == 10) {
  146. cx231xx_info(
  147. ": Init Super Block force break in loop !!!!\n");
  148. status = -1;
  149. break;
  150. }
  151. }
  152. if (status < 0)
  153. return status;
  154. /* start tuning filter */
  155. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x40);
  156. if (status < 0)
  157. return status;
  158. msleep(5);
  159. /* exit tuning */
  160. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x00);
  161. return status;
  162. }
  163. int cx231xx_afe_init_channels(struct cx231xx *dev)
  164. {
  165. int status = 0;
  166. /* power up all 3 channels, clear pd_buffer */
  167. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1, 0x00);
  168. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, 0x00);
  169. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, 0x00);
  170. /* Enable quantizer calibration */
  171. status = afe_write_byte(dev, ADC_COM_QUANT, 0x02);
  172. /* channel initialize, force modulator (fb) reset */
  173. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x17);
  174. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x17);
  175. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x17);
  176. /* start quantilizer calibration */
  177. status = afe_write_byte(dev, ADC_CAL_ATEST_CH1, 0x10);
  178. status = afe_write_byte(dev, ADC_CAL_ATEST_CH2, 0x10);
  179. status = afe_write_byte(dev, ADC_CAL_ATEST_CH3, 0x10);
  180. msleep(5);
  181. /* exit modulator (fb) reset */
  182. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x07);
  183. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x07);
  184. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x07);
  185. /* enable the pre_clamp in each channel for single-ended input */
  186. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH1, 0xf0);
  187. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH2, 0xf0);
  188. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, 0xf0);
  189. /* use diode instead of resistor, so set term_en to 0, res_en to 0 */
  190. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  191. ADC_QGAIN_RES_TRM_CH1, 3, 7, 0x00);
  192. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  193. ADC_QGAIN_RES_TRM_CH2, 3, 7, 0x00);
  194. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  195. ADC_QGAIN_RES_TRM_CH3, 3, 7, 0x00);
  196. /* dynamic element matching off */
  197. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH1, 0x03);
  198. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH2, 0x03);
  199. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, 0x03);
  200. return status;
  201. }
  202. int cx231xx_afe_setup_AFE_for_baseband(struct cx231xx *dev)
  203. {
  204. u8 c_value = 0;
  205. int status = 0;
  206. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH2, &c_value);
  207. c_value &= (~(0x50));
  208. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, c_value);
  209. return status;
  210. }
  211. /*
  212. The Analog Front End in Cx231xx has 3 channels. These
  213. channels are used to share between different inputs
  214. like tuner, s-video and composite inputs.
  215. channel 1 ----- pin 1 to pin4(in reg is 1-4)
  216. channel 2 ----- pin 5 to pin8(in reg is 5-8)
  217. channel 3 ----- pin 9 to pin 12(in reg is 9-11)
  218. */
  219. int cx231xx_afe_set_input_mux(struct cx231xx *dev, u32 input_mux)
  220. {
  221. u8 ch1_setting = (u8) input_mux;
  222. u8 ch2_setting = (u8) (input_mux >> 8);
  223. u8 ch3_setting = (u8) (input_mux >> 16);
  224. int status = 0;
  225. u8 value = 0;
  226. if (ch1_setting != 0) {
  227. status = afe_read_byte(dev, ADC_INPUT_CH1, &value);
  228. value &= (!INPUT_SEL_MASK);
  229. value |= (ch1_setting - 1) << 4;
  230. value &= 0xff;
  231. status = afe_write_byte(dev, ADC_INPUT_CH1, value);
  232. }
  233. if (ch2_setting != 0) {
  234. status = afe_read_byte(dev, ADC_INPUT_CH2, &value);
  235. value &= (!INPUT_SEL_MASK);
  236. value |= (ch2_setting - 1) << 4;
  237. value &= 0xff;
  238. status = afe_write_byte(dev, ADC_INPUT_CH2, value);
  239. }
  240. /* For ch3_setting, the value to put in the register is
  241. 7 less than the input number */
  242. if (ch3_setting != 0) {
  243. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  244. value &= (!INPUT_SEL_MASK);
  245. value |= (ch3_setting - 1) << 4;
  246. value &= 0xff;
  247. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  248. }
  249. return status;
  250. }
  251. int cx231xx_afe_set_mode(struct cx231xx *dev, enum AFE_MODE mode)
  252. {
  253. int status = 0;
  254. /*
  255. * FIXME: We need to implement the AFE code for LOW IF and for HI IF.
  256. * Currently, only baseband works.
  257. */
  258. switch (mode) {
  259. case AFE_MODE_LOW_IF:
  260. cx231xx_Setup_AFE_for_LowIF(dev);
  261. break;
  262. case AFE_MODE_BASEBAND:
  263. status = cx231xx_afe_setup_AFE_for_baseband(dev);
  264. break;
  265. case AFE_MODE_EU_HI_IF:
  266. /* SetupAFEforEuHiIF(); */
  267. break;
  268. case AFE_MODE_US_HI_IF:
  269. /* SetupAFEforUsHiIF(); */
  270. break;
  271. case AFE_MODE_JAPAN_HI_IF:
  272. /* SetupAFEforJapanHiIF(); */
  273. break;
  274. }
  275. if ((mode != dev->afe_mode) &&
  276. (dev->video_input == CX231XX_VMUX_TELEVISION))
  277. status = cx231xx_afe_adjust_ref_count(dev,
  278. CX231XX_VMUX_TELEVISION);
  279. dev->afe_mode = mode;
  280. return status;
  281. }
  282. int cx231xx_afe_update_power_control(struct cx231xx *dev,
  283. enum AV_MODE avmode)
  284. {
  285. u8 afe_power_status = 0;
  286. int status = 0;
  287. switch (dev->model) {
  288. case CX231XX_BOARD_CNXT_CARRAERA:
  289. case CX231XX_BOARD_CNXT_RDE_250:
  290. case CX231XX_BOARD_CNXT_SHELBY:
  291. case CX231XX_BOARD_CNXT_RDU_250:
  292. case CX231XX_BOARD_CNXT_RDE_253S:
  293. case CX231XX_BOARD_CNXT_RDU_253S:
  294. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  295. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  296. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  297. FLD_PWRDN_ENABLE_PLL)) {
  298. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  299. FLD_PWRDN_TUNING_BIAS |
  300. FLD_PWRDN_ENABLE_PLL);
  301. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  302. &afe_power_status);
  303. if (status < 0)
  304. break;
  305. }
  306. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  307. 0x00);
  308. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  309. 0x00);
  310. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  311. 0x00);
  312. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  313. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  314. 0x70);
  315. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  316. 0x70);
  317. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  318. 0x70);
  319. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  320. &afe_power_status);
  321. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  322. FLD_PWRDN_PD_BIAS |
  323. FLD_PWRDN_PD_TUNECK;
  324. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  325. afe_power_status);
  326. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  327. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  328. FLD_PWRDN_ENABLE_PLL)) {
  329. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  330. FLD_PWRDN_TUNING_BIAS |
  331. FLD_PWRDN_ENABLE_PLL);
  332. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  333. &afe_power_status);
  334. if (status < 0)
  335. break;
  336. }
  337. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  338. 0x00);
  339. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  340. 0x00);
  341. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  342. 0x00);
  343. } else {
  344. cx231xx_info("Invalid AV mode input\n");
  345. status = -1;
  346. }
  347. break;
  348. default:
  349. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  350. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  351. FLD_PWRDN_ENABLE_PLL)) {
  352. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  353. FLD_PWRDN_TUNING_BIAS |
  354. FLD_PWRDN_ENABLE_PLL);
  355. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  356. &afe_power_status);
  357. if (status < 0)
  358. break;
  359. }
  360. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  361. 0x40);
  362. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  363. 0x40);
  364. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  365. 0x00);
  366. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  367. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  368. 0x70);
  369. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  370. 0x70);
  371. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  372. 0x70);
  373. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  374. &afe_power_status);
  375. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  376. FLD_PWRDN_PD_BIAS |
  377. FLD_PWRDN_PD_TUNECK;
  378. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  379. afe_power_status);
  380. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  381. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  382. FLD_PWRDN_ENABLE_PLL)) {
  383. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  384. FLD_PWRDN_TUNING_BIAS |
  385. FLD_PWRDN_ENABLE_PLL);
  386. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  387. &afe_power_status);
  388. if (status < 0)
  389. break;
  390. }
  391. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  392. 0x00);
  393. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  394. 0x00);
  395. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  396. 0x40);
  397. } else {
  398. cx231xx_info("Invalid AV mode input\n");
  399. status = -1;
  400. }
  401. } /* switch */
  402. return status;
  403. }
  404. int cx231xx_afe_adjust_ref_count(struct cx231xx *dev, u32 video_input)
  405. {
  406. u8 input_mode = 0;
  407. u8 ntf_mode = 0;
  408. int status = 0;
  409. dev->video_input = video_input;
  410. if (video_input == CX231XX_VMUX_TELEVISION) {
  411. status = afe_read_byte(dev, ADC_INPUT_CH3, &input_mode);
  412. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3,
  413. &ntf_mode);
  414. } else {
  415. status = afe_read_byte(dev, ADC_INPUT_CH1, &input_mode);
  416. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH1,
  417. &ntf_mode);
  418. }
  419. input_mode = (ntf_mode & 0x3) | ((input_mode & 0x6) << 1);
  420. switch (input_mode) {
  421. case SINGLE_ENDED:
  422. dev->afe_ref_count = 0x23C;
  423. break;
  424. case LOW_IF:
  425. dev->afe_ref_count = 0x24C;
  426. break;
  427. case EU_IF:
  428. dev->afe_ref_count = 0x258;
  429. break;
  430. case US_IF:
  431. dev->afe_ref_count = 0x260;
  432. break;
  433. default:
  434. break;
  435. }
  436. status = cx231xx_afe_init_super_block(dev, dev->afe_ref_count);
  437. return status;
  438. }
  439. /******************************************************************************
  440. * V I D E O / A U D I O D E C O D E R C O N T R O L functions *
  441. ******************************************************************************/
  442. static int vid_blk_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  443. {
  444. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  445. saddr, 2, data, 1);
  446. }
  447. static int vid_blk_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  448. {
  449. int status;
  450. u32 temp = 0;
  451. status = cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  452. saddr, 2, &temp, 1);
  453. *data = (u8) temp;
  454. return status;
  455. }
  456. static int vid_blk_write_word(struct cx231xx *dev, u16 saddr, u32 data)
  457. {
  458. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  459. saddr, 2, data, 4);
  460. }
  461. static int vid_blk_read_word(struct cx231xx *dev, u16 saddr, u32 *data)
  462. {
  463. return cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  464. saddr, 2, data, 4);
  465. }
  466. int cx231xx_check_fw(struct cx231xx *dev)
  467. {
  468. u8 temp = 0;
  469. int status = 0;
  470. status = vid_blk_read_byte(dev, DL_CTL_ADDRESS_LOW, &temp);
  471. if (status < 0)
  472. return status;
  473. else
  474. return temp;
  475. }
  476. int cx231xx_set_video_input_mux(struct cx231xx *dev, u8 input)
  477. {
  478. int status = 0;
  479. switch (INPUT(input)->type) {
  480. case CX231XX_VMUX_COMPOSITE1:
  481. case CX231XX_VMUX_SVIDEO:
  482. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  483. (dev->power_mode != POLARIS_AVMODE_ENXTERNAL_AV)) {
  484. /* External AV */
  485. status = cx231xx_set_power_mode(dev,
  486. POLARIS_AVMODE_ENXTERNAL_AV);
  487. if (status < 0) {
  488. cx231xx_errdev("%s: set_power_mode : Failed to"
  489. " set Power - errCode [%d]!\n",
  490. __func__, status);
  491. return status;
  492. }
  493. }
  494. status = cx231xx_set_decoder_video_input(dev,
  495. INPUT(input)->type,
  496. INPUT(input)->vmux);
  497. break;
  498. case CX231XX_VMUX_TELEVISION:
  499. case CX231XX_VMUX_CABLE:
  500. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  501. (dev->power_mode != POLARIS_AVMODE_ANALOGT_TV)) {
  502. /* Tuner */
  503. status = cx231xx_set_power_mode(dev,
  504. POLARIS_AVMODE_ANALOGT_TV);
  505. if (status < 0) {
  506. cx231xx_errdev("%s: set_power_mode:Failed"
  507. " to set Power - errCode [%d]!\n",
  508. __func__, status);
  509. return status;
  510. }
  511. }
  512. if (dev->tuner_type == TUNER_NXP_TDA18271)
  513. status = cx231xx_set_decoder_video_input(dev,
  514. CX231XX_VMUX_TELEVISION,
  515. INPUT(input)->vmux);
  516. else
  517. status = cx231xx_set_decoder_video_input(dev,
  518. CX231XX_VMUX_COMPOSITE1,
  519. INPUT(input)->vmux);
  520. break;
  521. default:
  522. cx231xx_errdev("%s: set_power_mode : Unknown Input %d !\n",
  523. __func__, INPUT(input)->type);
  524. break;
  525. }
  526. /* save the selection */
  527. dev->video_input = input;
  528. return status;
  529. }
  530. int cx231xx_set_decoder_video_input(struct cx231xx *dev,
  531. u8 pin_type, u8 input)
  532. {
  533. int status = 0;
  534. u32 value = 0;
  535. if (pin_type != dev->video_input) {
  536. status = cx231xx_afe_adjust_ref_count(dev, pin_type);
  537. if (status < 0) {
  538. cx231xx_errdev("%s: adjust_ref_count :Failed to set"
  539. "AFE input mux - errCode [%d]!\n",
  540. __func__, status);
  541. return status;
  542. }
  543. }
  544. /* call afe block to set video inputs */
  545. status = cx231xx_afe_set_input_mux(dev, input);
  546. if (status < 0) {
  547. cx231xx_errdev("%s: set_input_mux :Failed to set"
  548. " AFE input mux - errCode [%d]!\n",
  549. __func__, status);
  550. return status;
  551. }
  552. switch (pin_type) {
  553. case CX231XX_VMUX_COMPOSITE1:
  554. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  555. value |= (0 << 13) | (1 << 4);
  556. value &= ~(1 << 5);
  557. /* set [24:23] [22:15] to 0 */
  558. value &= (~(0x1ff8000));
  559. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  560. value |= 0x1000000;
  561. status = vid_blk_write_word(dev, AFE_CTRL, value);
  562. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  563. value |= (1 << 7);
  564. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  565. /* Set vip 1.1 output mode */
  566. status = cx231xx_read_modify_write_i2c_dword(dev,
  567. VID_BLK_I2C_ADDRESS,
  568. OUT_CTRL1,
  569. FLD_OUT_MODE,
  570. OUT_MODE_VIP11);
  571. /* Tell DIF object to go to baseband mode */
  572. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  573. if (status < 0) {
  574. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  575. " mode- errCode [%d]!\n",
  576. __func__, status);
  577. return status;
  578. }
  579. /* Read the DFE_CTRL1 register */
  580. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  581. /* enable the VBI_GATE_EN */
  582. value |= FLD_VBI_GATE_EN;
  583. /* Enable the auto-VGA enable */
  584. value |= FLD_VGA_AUTO_EN;
  585. /* Write it back */
  586. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  587. /* Disable auto config of registers */
  588. status = cx231xx_read_modify_write_i2c_dword(dev,
  589. VID_BLK_I2C_ADDRESS,
  590. MODE_CTRL, FLD_ACFG_DIS,
  591. cx231xx_set_field(FLD_ACFG_DIS, 1));
  592. /* Set CVBS input mode */
  593. status = cx231xx_read_modify_write_i2c_dword(dev,
  594. VID_BLK_I2C_ADDRESS,
  595. MODE_CTRL, FLD_INPUT_MODE,
  596. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_CVBS_0));
  597. break;
  598. case CX231XX_VMUX_SVIDEO:
  599. /* Disable the use of DIF */
  600. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  601. /* set [24:23] [22:15] to 0 */
  602. value &= (~(0x1ff8000));
  603. /* set FUNC_MODE[24:23] = 2
  604. IF_MOD[22:15] = 0 DCR_BYP_CH2[4:4] = 1; */
  605. value |= 0x1000010;
  606. status = vid_blk_write_word(dev, AFE_CTRL, value);
  607. /* Tell DIF object to go to baseband mode */
  608. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  609. if (status < 0) {
  610. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  611. " mode- errCode [%d]!\n",
  612. __func__, status);
  613. return status;
  614. }
  615. /* Read the DFE_CTRL1 register */
  616. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  617. /* enable the VBI_GATE_EN */
  618. value |= FLD_VBI_GATE_EN;
  619. /* Enable the auto-VGA enable */
  620. value |= FLD_VGA_AUTO_EN;
  621. /* Write it back */
  622. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  623. /* Disable auto config of registers */
  624. status = cx231xx_read_modify_write_i2c_dword(dev,
  625. VID_BLK_I2C_ADDRESS,
  626. MODE_CTRL, FLD_ACFG_DIS,
  627. cx231xx_set_field(FLD_ACFG_DIS, 1));
  628. /* Set YC input mode */
  629. status = cx231xx_read_modify_write_i2c_dword(dev,
  630. VID_BLK_I2C_ADDRESS,
  631. MODE_CTRL,
  632. FLD_INPUT_MODE,
  633. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_YC_1));
  634. /* Chroma to ADC2 */
  635. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  636. value |= FLD_CHROMA_IN_SEL; /* set the chroma in select */
  637. /* Clear VGA_SEL_CH2 and VGA_SEL_CH3 (bits 7 and 8)
  638. This sets them to use video
  639. rather than audio. Only one of the two will be in use. */
  640. value &= ~(FLD_VGA_SEL_CH2 | FLD_VGA_SEL_CH3);
  641. status = vid_blk_write_word(dev, AFE_CTRL, value);
  642. status = cx231xx_afe_set_mode(dev, AFE_MODE_BASEBAND);
  643. break;
  644. case CX231XX_VMUX_TELEVISION:
  645. case CX231XX_VMUX_CABLE:
  646. default:
  647. switch (dev->model) {
  648. case CX231XX_BOARD_CNXT_CARRAERA:
  649. case CX231XX_BOARD_CNXT_RDE_250:
  650. case CX231XX_BOARD_CNXT_SHELBY:
  651. case CX231XX_BOARD_CNXT_RDU_250:
  652. /* Disable the use of DIF */
  653. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  654. value |= (0 << 13) | (1 << 4);
  655. value &= ~(1 << 5);
  656. /* set [24:23] [22:15] to 0 */
  657. value &= (~(0x1FF8000));
  658. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  659. value |= 0x1000000;
  660. status = vid_blk_write_word(dev, AFE_CTRL, value);
  661. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  662. value |= (1 << 7);
  663. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  664. /* Set vip 1.1 output mode */
  665. status = cx231xx_read_modify_write_i2c_dword(dev,
  666. VID_BLK_I2C_ADDRESS,
  667. OUT_CTRL1, FLD_OUT_MODE,
  668. OUT_MODE_VIP11);
  669. /* Tell DIF object to go to baseband mode */
  670. status = cx231xx_dif_set_standard(dev,
  671. DIF_USE_BASEBAND);
  672. if (status < 0) {
  673. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  674. " mode- errCode [%d]!\n",
  675. __func__, status);
  676. return status;
  677. }
  678. /* Read the DFE_CTRL1 register */
  679. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  680. /* enable the VBI_GATE_EN */
  681. value |= FLD_VBI_GATE_EN;
  682. /* Enable the auto-VGA enable */
  683. value |= FLD_VGA_AUTO_EN;
  684. /* Write it back */
  685. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  686. /* Disable auto config of registers */
  687. status = cx231xx_read_modify_write_i2c_dword(dev,
  688. VID_BLK_I2C_ADDRESS,
  689. MODE_CTRL, FLD_ACFG_DIS,
  690. cx231xx_set_field(FLD_ACFG_DIS, 1));
  691. /* Set CVBS input mode */
  692. status = cx231xx_read_modify_write_i2c_dword(dev,
  693. VID_BLK_I2C_ADDRESS,
  694. MODE_CTRL, FLD_INPUT_MODE,
  695. cx231xx_set_field(FLD_INPUT_MODE,
  696. INPUT_MODE_CVBS_0));
  697. break;
  698. default:
  699. /* Enable the DIF for the tuner */
  700. /* Reinitialize the DIF */
  701. status = cx231xx_dif_set_standard(dev, dev->norm);
  702. if (status < 0) {
  703. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  704. " mode- errCode [%d]!\n",
  705. __func__, status);
  706. return status;
  707. }
  708. /* Make sure bypass is cleared */
  709. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &value);
  710. /* Clear the bypass bit */
  711. value &= ~FLD_DIF_DIF_BYPASS;
  712. /* Enable the use of the DIF block */
  713. status = vid_blk_write_word(dev, DIF_MISC_CTRL, value);
  714. /* Read the DFE_CTRL1 register */
  715. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  716. /* Disable the VBI_GATE_EN */
  717. value &= ~FLD_VBI_GATE_EN;
  718. /* Enable the auto-VGA enable, AGC, and
  719. set the skip count to 2 */
  720. value |= FLD_VGA_AUTO_EN | FLD_AGC_AUTO_EN | 0x00200000;
  721. /* Write it back */
  722. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  723. /* Wait until AGC locks up */
  724. msleep(1);
  725. /* Disable the auto-VGA enable AGC */
  726. value &= ~(FLD_VGA_AUTO_EN);
  727. /* Write it back */
  728. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  729. /* Enable Polaris B0 AGC output */
  730. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  731. value |= (FLD_OEF_AGC_RF) |
  732. (FLD_OEF_AGC_IFVGA) |
  733. (FLD_OEF_AGC_IF);
  734. status = vid_blk_write_word(dev, PIN_CTRL, value);
  735. /* Set vip 1.1 output mode */
  736. status = cx231xx_read_modify_write_i2c_dword(dev,
  737. VID_BLK_I2C_ADDRESS,
  738. OUT_CTRL1, FLD_OUT_MODE,
  739. OUT_MODE_VIP11);
  740. /* Disable auto config of registers */
  741. status = cx231xx_read_modify_write_i2c_dword(dev,
  742. VID_BLK_I2C_ADDRESS,
  743. MODE_CTRL, FLD_ACFG_DIS,
  744. cx231xx_set_field(FLD_ACFG_DIS, 1));
  745. /* Set CVBS input mode */
  746. status = cx231xx_read_modify_write_i2c_dword(dev,
  747. VID_BLK_I2C_ADDRESS,
  748. MODE_CTRL, FLD_INPUT_MODE,
  749. cx231xx_set_field(FLD_INPUT_MODE,
  750. INPUT_MODE_CVBS_0));
  751. /* Set some bits in AFE_CTRL so that channel 2 or 3
  752. * is ready to receive audio */
  753. /* Clear clamp for channels 2 and 3 (bit 16-17) */
  754. /* Clear droop comp (bit 19-20) */
  755. /* Set VGA_SEL (for audio control) (bit 7-8) */
  756. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  757. /*Set Func mode:01-DIF 10-baseband 11-YUV*/
  758. value &= (~(FLD_FUNC_MODE));
  759. value |= 0x800000;
  760. value |= FLD_VGA_SEL_CH3 | FLD_VGA_SEL_CH2;
  761. status = vid_blk_write_word(dev, AFE_CTRL, value);
  762. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  763. status = vid_blk_read_word(dev, PIN_CTRL,
  764. &value);
  765. status = vid_blk_write_word(dev, PIN_CTRL,
  766. (value & 0xFFFFFFEF));
  767. }
  768. break;
  769. }
  770. break;
  771. }
  772. /* Set raw VBI mode */
  773. status = cx231xx_read_modify_write_i2c_dword(dev,
  774. VID_BLK_I2C_ADDRESS,
  775. OUT_CTRL1, FLD_VBIHACTRAW_EN,
  776. cx231xx_set_field(FLD_VBIHACTRAW_EN, 1));
  777. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  778. if (value & 0x02) {
  779. value |= (1 << 19);
  780. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  781. }
  782. return status;
  783. }
  784. void cx231xx_enable656(struct cx231xx *dev)
  785. {
  786. u8 temp = 0;
  787. int status;
  788. /*enable TS1 data[0:7] as output to export 656*/
  789. status = vid_blk_write_byte(dev, TS1_PIN_CTL0, 0xFF);
  790. /*enable TS1 clock as output to export 656*/
  791. status = vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  792. temp = temp|0x04;
  793. status = vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  794. }
  795. EXPORT_SYMBOL_GPL(cx231xx_enable656);
  796. void cx231xx_disable656(struct cx231xx *dev)
  797. {
  798. u8 temp = 0;
  799. int status;
  800. status = vid_blk_write_byte(dev, TS1_PIN_CTL0, 0x00);
  801. status = vid_blk_read_byte(dev, TS1_PIN_CTL1, &temp);
  802. temp = temp&0xFB;
  803. status = vid_blk_write_byte(dev, TS1_PIN_CTL1, temp);
  804. }
  805. EXPORT_SYMBOL_GPL(cx231xx_disable656);
  806. /*
  807. * Handle any video-mode specific overrides that are different
  808. * on a per video standards basis after touching the MODE_CTRL
  809. * register which resets many values for autodetect
  810. */
  811. int cx231xx_do_mode_ctrl_overrides(struct cx231xx *dev)
  812. {
  813. int status = 0;
  814. cx231xx_info("do_mode_ctrl_overrides : 0x%x\n",
  815. (unsigned int)dev->norm);
  816. /* Change the DFE_CTRL3 bp_percent to fix flagging */
  817. status = vid_blk_write_word(dev, DFE_CTRL3, 0xCD3F0280);
  818. if (dev->norm & (V4L2_STD_NTSC | V4L2_STD_PAL_M)) {
  819. cx231xx_info("do_mode_ctrl_overrides NTSC\n");
  820. /* Move the close caption lines out of active video,
  821. adjust the active video start point */
  822. status = cx231xx_read_modify_write_i2c_dword(dev,
  823. VID_BLK_I2C_ADDRESS,
  824. VERT_TIM_CTRL,
  825. FLD_VBLANK_CNT, 0x18);
  826. status = cx231xx_read_modify_write_i2c_dword(dev,
  827. VID_BLK_I2C_ADDRESS,
  828. VERT_TIM_CTRL,
  829. FLD_VACTIVE_CNT,
  830. 0x1E6000);
  831. status = cx231xx_read_modify_write_i2c_dword(dev,
  832. VID_BLK_I2C_ADDRESS,
  833. VERT_TIM_CTRL,
  834. FLD_V656BLANK_CNT,
  835. 0x1C000000);
  836. status = cx231xx_read_modify_write_i2c_dword(dev,
  837. VID_BLK_I2C_ADDRESS,
  838. HORIZ_TIM_CTRL,
  839. FLD_HBLANK_CNT,
  840. cx231xx_set_field
  841. (FLD_HBLANK_CNT, 0x79));
  842. } else if (dev->norm & V4L2_STD_SECAM) {
  843. cx231xx_info("do_mode_ctrl_overrides SECAM\n");
  844. status = cx231xx_read_modify_write_i2c_dword(dev,
  845. VID_BLK_I2C_ADDRESS,
  846. VERT_TIM_CTRL,
  847. FLD_VBLANK_CNT, 0x24);
  848. status = cx231xx_read_modify_write_i2c_dword(dev,
  849. VID_BLK_I2C_ADDRESS,
  850. VERT_TIM_CTRL,
  851. FLD_V656BLANK_CNT,
  852. cx231xx_set_field
  853. (FLD_V656BLANK_CNT,
  854. 0x28));
  855. /* Adjust the active video horizontal start point */
  856. status = cx231xx_read_modify_write_i2c_dword(dev,
  857. VID_BLK_I2C_ADDRESS,
  858. HORIZ_TIM_CTRL,
  859. FLD_HBLANK_CNT,
  860. cx231xx_set_field
  861. (FLD_HBLANK_CNT, 0x85));
  862. } else {
  863. cx231xx_info("do_mode_ctrl_overrides PAL\n");
  864. status = cx231xx_read_modify_write_i2c_dword(dev,
  865. VID_BLK_I2C_ADDRESS,
  866. VERT_TIM_CTRL,
  867. FLD_VBLANK_CNT, 0x24);
  868. status = cx231xx_read_modify_write_i2c_dword(dev,
  869. VID_BLK_I2C_ADDRESS,
  870. VERT_TIM_CTRL,
  871. FLD_V656BLANK_CNT,
  872. cx231xx_set_field
  873. (FLD_V656BLANK_CNT,
  874. 0x28));
  875. /* Adjust the active video horizontal start point */
  876. status = cx231xx_read_modify_write_i2c_dword(dev,
  877. VID_BLK_I2C_ADDRESS,
  878. HORIZ_TIM_CTRL,
  879. FLD_HBLANK_CNT,
  880. cx231xx_set_field
  881. (FLD_HBLANK_CNT, 0x85));
  882. }
  883. return status;
  884. }
  885. int cx231xx_unmute_audio(struct cx231xx *dev)
  886. {
  887. return vid_blk_write_byte(dev, PATH1_VOL_CTL, 0x24);
  888. }
  889. EXPORT_SYMBOL_GPL(cx231xx_unmute_audio);
  890. int stopAudioFirmware(struct cx231xx *dev)
  891. {
  892. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x03);
  893. }
  894. int restartAudioFirmware(struct cx231xx *dev)
  895. {
  896. return vid_blk_write_byte(dev, DL_CTL_CONTROL, 0x13);
  897. }
  898. int cx231xx_set_audio_input(struct cx231xx *dev, u8 input)
  899. {
  900. int status = 0;
  901. enum AUDIO_INPUT ainput = AUDIO_INPUT_LINE;
  902. switch (INPUT(input)->amux) {
  903. case CX231XX_AMUX_VIDEO:
  904. ainput = AUDIO_INPUT_TUNER_TV;
  905. break;
  906. case CX231XX_AMUX_LINE_IN:
  907. status = cx231xx_i2s_blk_set_audio_input(dev, input);
  908. ainput = AUDIO_INPUT_LINE;
  909. break;
  910. default:
  911. break;
  912. }
  913. status = cx231xx_set_audio_decoder_input(dev, ainput);
  914. return status;
  915. }
  916. int cx231xx_set_audio_decoder_input(struct cx231xx *dev,
  917. enum AUDIO_INPUT audio_input)
  918. {
  919. u32 dwval;
  920. int status;
  921. u8 gen_ctrl;
  922. u32 value = 0;
  923. /* Put it in soft reset */
  924. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  925. gen_ctrl |= 1;
  926. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  927. switch (audio_input) {
  928. case AUDIO_INPUT_LINE:
  929. /* setup AUD_IO control from Merlin paralle output */
  930. value = cx231xx_set_field(FLD_AUD_CHAN1_SRC,
  931. AUD_CHAN_SRC_PARALLEL);
  932. status = vid_blk_write_word(dev, AUD_IO_CTRL, value);
  933. /* setup input to Merlin, SRC2 connect to AC97
  934. bypass upsample-by-2, slave mode, sony mode, left justify
  935. adr 091c, dat 01000000 */
  936. status = vid_blk_read_word(dev, AC97_CTL, &dwval);
  937. status = vid_blk_write_word(dev, AC97_CTL,
  938. (dwval | FLD_AC97_UP2X_BYPASS));
  939. /* select the parallel1 and SRC3 */
  940. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  941. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x0) |
  942. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x0) |
  943. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x0));
  944. /* unmute all, AC97 in, independence mode
  945. adr 08d0, data 0x00063073 */
  946. status = vid_blk_write_word(dev, DL_CTL, 0x3000001);
  947. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063073);
  948. /* set AVC maximum threshold, adr 08d4, dat ffff0024 */
  949. status = vid_blk_read_word(dev, PATH1_VOL_CTL, &dwval);
  950. status = vid_blk_write_word(dev, PATH1_VOL_CTL,
  951. (dwval | FLD_PATH1_AVC_THRESHOLD));
  952. /* set SC maximum threshold, adr 08ec, dat ffffb3a3 */
  953. status = vid_blk_read_word(dev, PATH1_SC_CTL, &dwval);
  954. status = vid_blk_write_word(dev, PATH1_SC_CTL,
  955. (dwval | FLD_PATH1_SC_THRESHOLD));
  956. break;
  957. case AUDIO_INPUT_TUNER_TV:
  958. default:
  959. status = stopAudioFirmware(dev);
  960. /* Setup SRC sources and clocks */
  961. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  962. cx231xx_set_field(FLD_SRC6_IN_SEL, 0x00) |
  963. cx231xx_set_field(FLD_SRC6_CLK_SEL, 0x01) |
  964. cx231xx_set_field(FLD_SRC5_IN_SEL, 0x00) |
  965. cx231xx_set_field(FLD_SRC5_CLK_SEL, 0x02) |
  966. cx231xx_set_field(FLD_SRC4_IN_SEL, 0x02) |
  967. cx231xx_set_field(FLD_SRC4_CLK_SEL, 0x03) |
  968. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x00) |
  969. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x00) |
  970. cx231xx_set_field(FLD_BASEBAND_BYPASS_CTL, 0x00) |
  971. cx231xx_set_field(FLD_AC97_SRC_SEL, 0x03) |
  972. cx231xx_set_field(FLD_I2S_SRC_SEL, 0x00) |
  973. cx231xx_set_field(FLD_PARALLEL2_SRC_SEL, 0x02) |
  974. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x01));
  975. /* Setup the AUD_IO control */
  976. status = vid_blk_write_word(dev, AUD_IO_CTRL,
  977. cx231xx_set_field(FLD_I2S_PORT_DIR, 0x00) |
  978. cx231xx_set_field(FLD_I2S_OUT_SRC, 0x00) |
  979. cx231xx_set_field(FLD_AUD_CHAN3_SRC, 0x00) |
  980. cx231xx_set_field(FLD_AUD_CHAN2_SRC, 0x00) |
  981. cx231xx_set_field(FLD_AUD_CHAN1_SRC, 0x03));
  982. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F063870);
  983. /* setAudioStandard(_audio_standard); */
  984. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063870);
  985. status = restartAudioFirmware(dev);
  986. switch (dev->model) {
  987. case CX231XX_BOARD_CNXT_CARRAERA:
  988. case CX231XX_BOARD_CNXT_RDE_250:
  989. case CX231XX_BOARD_CNXT_SHELBY:
  990. case CX231XX_BOARD_CNXT_RDU_250:
  991. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  992. status = cx231xx_read_modify_write_i2c_dword(dev,
  993. VID_BLK_I2C_ADDRESS,
  994. CHIP_CTRL,
  995. FLD_SIF_EN,
  996. cx231xx_set_field(FLD_SIF_EN, 1));
  997. break;
  998. case CX231XX_BOARD_CNXT_RDE_253S:
  999. case CX231XX_BOARD_CNXT_RDU_253S:
  1000. status = cx231xx_read_modify_write_i2c_dword(dev,
  1001. VID_BLK_I2C_ADDRESS,
  1002. CHIP_CTRL,
  1003. FLD_SIF_EN,
  1004. cx231xx_set_field(FLD_SIF_EN, 0));
  1005. break;
  1006. default:
  1007. break;
  1008. }
  1009. break;
  1010. case AUDIO_INPUT_TUNER_FM:
  1011. /* use SIF for FM radio
  1012. setupFM();
  1013. setAudioStandard(_audio_standard);
  1014. */
  1015. break;
  1016. case AUDIO_INPUT_MUTE:
  1017. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F011012);
  1018. break;
  1019. }
  1020. /* Take it out of soft reset */
  1021. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  1022. gen_ctrl &= ~1;
  1023. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  1024. return status;
  1025. }
  1026. /* Set resolution of the video */
  1027. int cx231xx_resolution_set(struct cx231xx *dev)
  1028. {
  1029. /* set horzontal scale */
  1030. int status = vid_blk_write_word(dev, HSCALE_CTRL, dev->hscale);
  1031. if (status)
  1032. return status;
  1033. /* set vertical scale */
  1034. status = vid_blk_write_word(dev, VSCALE_CTRL, dev->vscale);
  1035. return status;
  1036. }
  1037. /******************************************************************************
  1038. * C H I P Specific C O N T R O L functions *
  1039. ******************************************************************************/
  1040. int cx231xx_init_ctrl_pin_status(struct cx231xx *dev)
  1041. {
  1042. u32 value;
  1043. int status = 0;
  1044. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  1045. value |= (~dev->board.ctl_pin_status_mask);
  1046. status = vid_blk_write_word(dev, PIN_CTRL, value);
  1047. return status;
  1048. }
  1049. int cx231xx_set_agc_analog_digital_mux_select(struct cx231xx *dev,
  1050. u8 analog_or_digital)
  1051. {
  1052. int status = 0;
  1053. /* first set the direction to output */
  1054. status = cx231xx_set_gpio_direction(dev,
  1055. dev->board.
  1056. agc_analog_digital_select_gpio, 1);
  1057. /* 0 - demod ; 1 - Analog mode */
  1058. status = cx231xx_set_gpio_value(dev,
  1059. dev->board.agc_analog_digital_select_gpio,
  1060. analog_or_digital);
  1061. return status;
  1062. }
  1063. int cx231xx_enable_i2c_for_tuner(struct cx231xx *dev, u8 I2CIndex)
  1064. {
  1065. u8 value[4] = { 0, 0, 0, 0 };
  1066. int status = 0;
  1067. cx231xx_info("Changing the i2c port for tuner to %d\n", I2CIndex);
  1068. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER,
  1069. PWR_CTL_EN, value, 4);
  1070. if (status < 0)
  1071. return status;
  1072. if (I2CIndex == I2C_1) {
  1073. if (value[0] & I2C_DEMOD_EN) {
  1074. value[0] &= ~I2C_DEMOD_EN;
  1075. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1076. PWR_CTL_EN, value, 4);
  1077. }
  1078. } else {
  1079. if (!(value[0] & I2C_DEMOD_EN)) {
  1080. value[0] |= I2C_DEMOD_EN;
  1081. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1082. PWR_CTL_EN, value, 4);
  1083. }
  1084. }
  1085. return status;
  1086. }
  1087. EXPORT_SYMBOL_GPL(cx231xx_enable_i2c_for_tuner);
  1088. void update_HH_register_after_set_DIF(struct cx231xx *dev)
  1089. {
  1090. /*
  1091. u8 status = 0;
  1092. u32 value = 0;
  1093. vid_blk_write_word(dev, PIN_CTRL, 0xA0FFF82F);
  1094. vid_blk_write_word(dev, DIF_MISC_CTRL, 0x0A203F11);
  1095. vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0x1BEFBF06);
  1096. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1097. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1098. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1099. */
  1100. }
  1101. void cx231xx_dump_HH_reg(struct cx231xx *dev)
  1102. {
  1103. u8 status = 0;
  1104. u32 value = 0;
  1105. u16 i = 0;
  1106. value = 0x45005390;
  1107. status = vid_blk_write_word(dev, 0x104, value);
  1108. for (i = 0x100; i < 0x140; i++) {
  1109. status = vid_blk_read_word(dev, i, &value);
  1110. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1111. i = i+3;
  1112. }
  1113. for (i = 0x300; i < 0x400; i++) {
  1114. status = vid_blk_read_word(dev, i, &value);
  1115. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1116. i = i+3;
  1117. }
  1118. for (i = 0x400; i < 0x440; i++) {
  1119. status = vid_blk_read_word(dev, i, &value);
  1120. cx231xx_info("reg0x%x=0x%x\n", i, value);
  1121. i = i+3;
  1122. }
  1123. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1124. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1125. vid_blk_write_word(dev, AFE_CTRL_C2HH_SRC_CTRL, 0x4485D390);
  1126. status = vid_blk_read_word(dev, AFE_CTRL_C2HH_SRC_CTRL, &value);
  1127. cx231xx_info("AFE_CTRL_C2HH_SRC_CTRL=0x%x\n", value);
  1128. }
  1129. void cx231xx_dump_SC_reg(struct cx231xx *dev)
  1130. {
  1131. u8 value[4] = { 0, 0, 0, 0 };
  1132. int status = 0;
  1133. cx231xx_info("cx231xx_dump_SC_reg %s!\n", __TIME__);
  1134. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, BOARD_CFG_STAT,
  1135. value, 4);
  1136. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", BOARD_CFG_STAT, value[0],
  1137. value[1], value[2], value[3]);
  1138. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS_MODE_REG,
  1139. value, 4);
  1140. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS_MODE_REG, value[0],
  1141. value[1], value[2], value[3]);
  1142. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_CFG_REG,
  1143. value, 4);
  1144. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_CFG_REG, value[0],
  1145. value[1], value[2], value[3]);
  1146. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS1_LENGTH_REG,
  1147. value, 4);
  1148. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS1_LENGTH_REG, value[0],
  1149. value[1], value[2], value[3]);
  1150. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_CFG_REG,
  1151. value, 4);
  1152. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_CFG_REG, value[0],
  1153. value[1], value[2], value[3]);
  1154. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, TS2_LENGTH_REG,
  1155. value, 4);
  1156. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", TS2_LENGTH_REG, value[0],
  1157. value[1], value[2], value[3]);
  1158. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  1159. value, 4);
  1160. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", EP_MODE_SET, value[0],
  1161. value[1], value[2], value[3]);
  1162. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN1,
  1163. value, 4);
  1164. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN1, value[0],
  1165. value[1], value[2], value[3]);
  1166. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN2,
  1167. value, 4);
  1168. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN2, value[0],
  1169. value[1], value[2], value[3]);
  1170. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_PTN3,
  1171. value, 4);
  1172. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_PTN3, value[0],
  1173. value[1], value[2], value[3]);
  1174. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK0,
  1175. value, 4);
  1176. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK0, value[0],
  1177. value[1], value[2], value[3]);
  1178. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK1,
  1179. value, 4);
  1180. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK1, value[0],
  1181. value[1], value[2], value[3]);
  1182. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_PWR_MASK2,
  1183. value, 4);
  1184. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_PWR_MASK2, value[0],
  1185. value[1], value[2], value[3]);
  1186. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_GAIN,
  1187. value, 4);
  1188. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_GAIN, value[0],
  1189. value[1], value[2], value[3]);
  1190. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_CAR_REG,
  1191. value, 4);
  1192. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_CAR_REG, value[0],
  1193. value[1], value[2], value[3]);
  1194. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG1,
  1195. value, 4);
  1196. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG1, value[0],
  1197. value[1], value[2], value[3]);
  1198. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, CIR_OT_CFG2,
  1199. value, 4);
  1200. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", CIR_OT_CFG2, value[0],
  1201. value[1], value[2], value[3]);
  1202. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  1203. value, 4);
  1204. cx231xx_info("reg0x%x=0x%x 0x%x 0x%x 0x%x\n", PWR_CTL_EN, value[0],
  1205. value[1], value[2], value[3]);
  1206. }
  1207. void cx231xx_Setup_AFE_for_LowIF(struct cx231xx *dev)
  1208. {
  1209. u8 status = 0;
  1210. u8 value = 0;
  1211. status = afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1212. value = (value & 0xFE)|0x01;
  1213. status = afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1214. status = afe_read_byte(dev, ADC_STATUS2_CH3, &value);
  1215. value = (value & 0xFE)|0x00;
  1216. status = afe_write_byte(dev, ADC_STATUS2_CH3, value);
  1217. /*
  1218. config colibri to lo-if mode
  1219. FIXME: ntf_mode = 2'b00 by default. But set 0x1 would reduce
  1220. the diff IF input by half,
  1221. for low-if agc defect
  1222. */
  1223. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3, &value);
  1224. value = (value & 0xFC)|0x00;
  1225. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, value);
  1226. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  1227. value = (value & 0xF9)|0x02;
  1228. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  1229. status = afe_read_byte(dev, ADC_FB_FRCRST_CH3, &value);
  1230. value = (value & 0xFB)|0x04;
  1231. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, value);
  1232. status = afe_read_byte(dev, ADC_DCSERVO_DEM_CH3, &value);
  1233. value = (value & 0xFC)|0x03;
  1234. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, value);
  1235. status = afe_read_byte(dev, ADC_CTRL_DAC1_CH3, &value);
  1236. value = (value & 0xFB)|0x04;
  1237. status = afe_write_byte(dev, ADC_CTRL_DAC1_CH3, value);
  1238. status = afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1239. value = (value & 0xF8)|0x06;
  1240. status = afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1241. status = afe_read_byte(dev, ADC_CTRL_DAC23_CH3, &value);
  1242. value = (value & 0x8F)|0x40;
  1243. status = afe_write_byte(dev, ADC_CTRL_DAC23_CH3, value);
  1244. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH3, &value);
  1245. value = (value & 0xDF)|0x20;
  1246. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, value);
  1247. }
  1248. void cx231xx_set_Colibri_For_LowIF(struct cx231xx *dev, u32 if_freq,
  1249. u8 spectral_invert, u32 mode)
  1250. {
  1251. u32 colibri_carrier_offset = 0;
  1252. u8 status = 0;
  1253. u32 func_mode = 0;
  1254. u32 standard = 0;
  1255. u8 value[4] = { 0, 0, 0, 0 };
  1256. switch (dev->model) {
  1257. case CX231XX_BOARD_CNXT_CARRAERA:
  1258. case CX231XX_BOARD_CNXT_RDE_250:
  1259. case CX231XX_BOARD_CNXT_SHELBY:
  1260. case CX231XX_BOARD_CNXT_RDU_250:
  1261. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  1262. func_mode = 0x03;
  1263. break;
  1264. case CX231XX_BOARD_CNXT_RDE_253S:
  1265. case CX231XX_BOARD_CNXT_RDU_253S:
  1266. func_mode = 0x01;
  1267. break;
  1268. default:
  1269. func_mode = 0x01;
  1270. }
  1271. cx231xx_info("Enter cx231xx_set_Colibri_For_LowIF()\n");
  1272. value[0] = (u8) 0x6F;
  1273. value[1] = (u8) 0x6F;
  1274. value[2] = (u8) 0x6F;
  1275. value[3] = (u8) 0x6F;
  1276. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1277. PWR_CTL_EN, value, 4);
  1278. if (1) {
  1279. /*Set colibri for low IF*/
  1280. status = cx231xx_afe_set_mode(dev, AFE_MODE_LOW_IF);
  1281. /* Set C2HH for low IF operation.*/
  1282. standard = dev->norm;
  1283. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1284. func_mode, standard);
  1285. /* Get colibri offsets.*/
  1286. colibri_carrier_offset = cx231xx_Get_Colibri_CarrierOffset(mode,
  1287. standard);
  1288. cx231xx_info("colibri_carrier_offset=%d, standard=0x%x\n",
  1289. colibri_carrier_offset, standard);
  1290. /* Set the band Pass filter for DIF*/
  1291. cx231xx_set_DIF_bandpass(dev, (if_freq+colibri_carrier_offset)
  1292. , spectral_invert, mode);
  1293. }
  1294. }
  1295. u32 cx231xx_Get_Colibri_CarrierOffset(u32 mode, u32 standerd)
  1296. {
  1297. u32 colibri_carrier_offset = 0;
  1298. if (mode == TUNER_MODE_FM_RADIO) {
  1299. colibri_carrier_offset = 1100000;
  1300. } else if (standerd & (V4L2_STD_NTSC | V4L2_STD_NTSC_M_JP)) {
  1301. colibri_carrier_offset = 4832000; /*4.83MHz */
  1302. } else if (standerd & (V4L2_STD_PAL_B | V4L2_STD_PAL_G)) {
  1303. colibri_carrier_offset = 2700000; /*2.70MHz */
  1304. } else if (standerd & (V4L2_STD_PAL_D | V4L2_STD_PAL_I
  1305. | V4L2_STD_SECAM)) {
  1306. colibri_carrier_offset = 2100000; /*2.10MHz */
  1307. }
  1308. return colibri_carrier_offset;
  1309. }
  1310. void cx231xx_set_DIF_bandpass(struct cx231xx *dev, u32 if_freq,
  1311. u8 spectral_invert, u32 mode)
  1312. {
  1313. unsigned long pll_freq_word;
  1314. int status = 0;
  1315. u32 dif_misc_ctrl_value = 0;
  1316. u64 pll_freq_u64 = 0;
  1317. u32 i = 0;
  1318. cx231xx_info("if_freq=%d;spectral_invert=0x%x;mode=0x%x\n",
  1319. if_freq, spectral_invert, mode);
  1320. if (mode == TUNER_MODE_FM_RADIO) {
  1321. pll_freq_word = 0x905A1CAC;
  1322. status = vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1323. } else /*KSPROPERTY_TUNER_MODE_TV*/{
  1324. /* Calculate the PLL frequency word based on the adjusted if_freq*/
  1325. pll_freq_word = if_freq;
  1326. pll_freq_u64 = (u64)pll_freq_word << 28L;
  1327. do_div(pll_freq_u64, 50000000);
  1328. pll_freq_word = (u32)pll_freq_u64;
  1329. /*pll_freq_word = 0x3463497;*/
  1330. status = vid_blk_write_word(dev, DIF_PLL_FREQ_WORD, pll_freq_word);
  1331. if (spectral_invert) {
  1332. if_freq -= 400000;
  1333. /* Enable Spectral Invert*/
  1334. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1335. &dif_misc_ctrl_value);
  1336. dif_misc_ctrl_value = dif_misc_ctrl_value | 0x00200000;
  1337. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1338. dif_misc_ctrl_value);
  1339. } else {
  1340. if_freq += 400000;
  1341. /* Disable Spectral Invert*/
  1342. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1343. &dif_misc_ctrl_value);
  1344. dif_misc_ctrl_value = dif_misc_ctrl_value & 0xFFDFFFFF;
  1345. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1346. dif_misc_ctrl_value);
  1347. }
  1348. if_freq = (if_freq/100000)*100000;
  1349. if (if_freq < 3000000)
  1350. if_freq = 3000000;
  1351. if (if_freq > 16000000)
  1352. if_freq = 16000000;
  1353. }
  1354. cx231xx_info("Enter IF=%d\n",
  1355. sizeof(Dif_set_array)/sizeof(struct dif_settings));
  1356. for (i = 0; i < sizeof(Dif_set_array)/sizeof(struct dif_settings); i++) {
  1357. if (Dif_set_array[i].if_freq == if_freq) {
  1358. status = vid_blk_write_word(dev,
  1359. Dif_set_array[i].register_address, Dif_set_array[i].value);
  1360. }
  1361. }
  1362. }
  1363. /******************************************************************************
  1364. * D I F - B L O C K C O N T R O L functions *
  1365. ******************************************************************************/
  1366. int cx231xx_dif_configure_C2HH_for_low_IF(struct cx231xx *dev, u32 mode,
  1367. u32 function_mode, u32 standard)
  1368. {
  1369. int status = 0;
  1370. if (mode == V4L2_TUNER_RADIO) {
  1371. /* C2HH */
  1372. /* lo if big signal */
  1373. status = cx231xx_reg_mask_write(dev,
  1374. VID_BLK_I2C_ADDRESS, 32,
  1375. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1376. /* FUNC_MODE = DIF */
  1377. status = cx231xx_reg_mask_write(dev,
  1378. VID_BLK_I2C_ADDRESS, 32,
  1379. AFE_CTRL_C2HH_SRC_CTRL, 23, 24, function_mode);
  1380. /* IF_MODE */
  1381. status = cx231xx_reg_mask_write(dev,
  1382. VID_BLK_I2C_ADDRESS, 32,
  1383. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xFF);
  1384. /* no inv */
  1385. status = cx231xx_reg_mask_write(dev,
  1386. VID_BLK_I2C_ADDRESS, 32,
  1387. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1388. } else if (standard != DIF_USE_BASEBAND) {
  1389. if (standard & V4L2_STD_MN) {
  1390. /* lo if big signal */
  1391. status = cx231xx_reg_mask_write(dev,
  1392. VID_BLK_I2C_ADDRESS, 32,
  1393. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1394. /* FUNC_MODE = DIF */
  1395. status = cx231xx_reg_mask_write(dev,
  1396. VID_BLK_I2C_ADDRESS, 32,
  1397. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1398. function_mode);
  1399. /* IF_MODE */
  1400. status = cx231xx_reg_mask_write(dev,
  1401. VID_BLK_I2C_ADDRESS, 32,
  1402. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xb);
  1403. /* no inv */
  1404. status = cx231xx_reg_mask_write(dev,
  1405. VID_BLK_I2C_ADDRESS, 32,
  1406. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1407. /* 0x124, AUD_CHAN1_SRC = 0x3 */
  1408. status = cx231xx_reg_mask_write(dev,
  1409. VID_BLK_I2C_ADDRESS, 32,
  1410. AUD_IO_CTRL, 0, 31, 0x00000003);
  1411. } else if ((standard == V4L2_STD_PAL_I) |
  1412. (standard & V4L2_STD_PAL_D) |
  1413. (standard & V4L2_STD_SECAM)) {
  1414. /* C2HH setup */
  1415. /* lo if big signal */
  1416. status = cx231xx_reg_mask_write(dev,
  1417. VID_BLK_I2C_ADDRESS, 32,
  1418. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1419. /* FUNC_MODE = DIF */
  1420. status = cx231xx_reg_mask_write(dev,
  1421. VID_BLK_I2C_ADDRESS, 32,
  1422. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1423. function_mode);
  1424. /* IF_MODE */
  1425. status = cx231xx_reg_mask_write(dev,
  1426. VID_BLK_I2C_ADDRESS, 32,
  1427. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xF);
  1428. /* no inv */
  1429. status = cx231xx_reg_mask_write(dev,
  1430. VID_BLK_I2C_ADDRESS, 32,
  1431. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1432. } else {
  1433. /* default PAL BG */
  1434. /* C2HH setup */
  1435. /* lo if big signal */
  1436. status = cx231xx_reg_mask_write(dev,
  1437. VID_BLK_I2C_ADDRESS, 32,
  1438. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1439. /* FUNC_MODE = DIF */
  1440. status = cx231xx_reg_mask_write(dev,
  1441. VID_BLK_I2C_ADDRESS, 32,
  1442. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1443. function_mode);
  1444. /* IF_MODE */
  1445. status = cx231xx_reg_mask_write(dev,
  1446. VID_BLK_I2C_ADDRESS, 32,
  1447. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xE);
  1448. /* no inv */
  1449. status = cx231xx_reg_mask_write(dev,
  1450. VID_BLK_I2C_ADDRESS, 32,
  1451. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1452. }
  1453. }
  1454. return status;
  1455. }
  1456. int cx231xx_dif_set_standard(struct cx231xx *dev, u32 standard)
  1457. {
  1458. int status = 0;
  1459. u32 dif_misc_ctrl_value = 0;
  1460. u32 func_mode = 0;
  1461. cx231xx_info("%s: setStandard to %x\n", __func__, standard);
  1462. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &dif_misc_ctrl_value);
  1463. if (standard != DIF_USE_BASEBAND)
  1464. dev->norm = standard;
  1465. switch (dev->model) {
  1466. case CX231XX_BOARD_CNXT_CARRAERA:
  1467. case CX231XX_BOARD_CNXT_RDE_250:
  1468. case CX231XX_BOARD_CNXT_SHELBY:
  1469. case CX231XX_BOARD_CNXT_RDU_250:
  1470. case CX231XX_BOARD_CNXT_VIDEO_GRABBER:
  1471. func_mode = 0x03;
  1472. break;
  1473. case CX231XX_BOARD_CNXT_RDE_253S:
  1474. case CX231XX_BOARD_CNXT_RDU_253S:
  1475. func_mode = 0x01;
  1476. break;
  1477. default:
  1478. func_mode = 0x01;
  1479. }
  1480. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1481. func_mode, standard);
  1482. if (standard == DIF_USE_BASEBAND) { /* base band */
  1483. /* There is a different SRC_PHASE_INC value
  1484. for baseband vs. DIF */
  1485. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0xDF7DF83);
  1486. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1487. &dif_misc_ctrl_value);
  1488. dif_misc_ctrl_value |= FLD_DIF_DIF_BYPASS;
  1489. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1490. dif_misc_ctrl_value);
  1491. } else if (standard & V4L2_STD_PAL_D) {
  1492. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1493. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1494. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1495. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1496. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1497. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1498. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1499. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1500. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1501. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1502. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1503. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1504. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1505. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1506. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1507. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1508. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1509. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1510. 0x26001700);
  1511. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1512. DIF_AGC_RF_CURRENT, 0, 31,
  1513. 0x00002660);
  1514. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1515. DIF_VIDEO_AGC_CTRL, 0, 31,
  1516. 0x72500800);
  1517. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1518. DIF_VID_AUD_OVERRIDE, 0, 31,
  1519. 0x27000100);
  1520. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1521. DIF_AV_SEP_CTRL, 0, 31, 0x3F3934EA);
  1522. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1523. DIF_COMP_FLT_CTRL, 0, 31,
  1524. 0x00000000);
  1525. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1526. DIF_SRC_PHASE_INC, 0, 31,
  1527. 0x1befbf06);
  1528. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1529. DIF_SRC_GAIN_CONTROL, 0, 31,
  1530. 0x000035e8);
  1531. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1532. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1533. /* Save the Spec Inversion value */
  1534. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1535. dif_misc_ctrl_value |= 0x3a023F11;
  1536. } else if (standard & V4L2_STD_PAL_I) {
  1537. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1538. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1539. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1540. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1541. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1542. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1543. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1544. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1545. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1546. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1547. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1548. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1549. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1550. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1551. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1552. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1553. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1554. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1555. 0x26001700);
  1556. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1557. DIF_AGC_RF_CURRENT, 0, 31,
  1558. 0x00002660);
  1559. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1560. DIF_VIDEO_AGC_CTRL, 0, 31,
  1561. 0x72500800);
  1562. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1563. DIF_VID_AUD_OVERRIDE, 0, 31,
  1564. 0x27000100);
  1565. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1566. DIF_AV_SEP_CTRL, 0, 31, 0x5F39A934);
  1567. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1568. DIF_COMP_FLT_CTRL, 0, 31,
  1569. 0x00000000);
  1570. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1571. DIF_SRC_PHASE_INC, 0, 31,
  1572. 0x1befbf06);
  1573. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1574. DIF_SRC_GAIN_CONTROL, 0, 31,
  1575. 0x000035e8);
  1576. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1577. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1578. /* Save the Spec Inversion value */
  1579. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1580. dif_misc_ctrl_value |= 0x3a033F11;
  1581. } else if (standard & V4L2_STD_PAL_M) {
  1582. /* improved Low Frequency Phase Noise */
  1583. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1584. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1585. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1586. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1587. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1588. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1589. 0x26001700);
  1590. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1591. 0x00002660);
  1592. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1593. 0x72500800);
  1594. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1595. 0x27000100);
  1596. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x012c405d);
  1597. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1598. 0x009f50c1);
  1599. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1600. 0x1befbf06);
  1601. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1602. 0x000035e8);
  1603. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1604. 0x00000000);
  1605. /* Save the Spec Inversion value */
  1606. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1607. dif_misc_ctrl_value |= 0x3A0A3F10;
  1608. } else if (standard & (V4L2_STD_PAL_N | V4L2_STD_PAL_Nc)) {
  1609. /* improved Low Frequency Phase Noise */
  1610. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1611. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1612. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1613. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1614. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1615. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1616. 0x26001700);
  1617. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1618. 0x00002660);
  1619. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1620. 0x72500800);
  1621. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1622. 0x27000100);
  1623. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL,
  1624. 0x012c405d);
  1625. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1626. 0x009f50c1);
  1627. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1628. 0x1befbf06);
  1629. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1630. 0x000035e8);
  1631. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1632. 0x00000000);
  1633. /* Save the Spec Inversion value */
  1634. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1635. dif_misc_ctrl_value = 0x3A093F10;
  1636. } else if (standard &
  1637. (V4L2_STD_SECAM_B | V4L2_STD_SECAM_D | V4L2_STD_SECAM_G |
  1638. V4L2_STD_SECAM_K | V4L2_STD_SECAM_K1)) {
  1639. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1640. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1641. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1642. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1643. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1644. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1645. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1646. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1647. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1648. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1649. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1650. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1651. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1652. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1653. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1654. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1655. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1656. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1657. 0x26001700);
  1658. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1659. DIF_AGC_RF_CURRENT, 0, 31,
  1660. 0x00002660);
  1661. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1662. DIF_VID_AUD_OVERRIDE, 0, 31,
  1663. 0x27000100);
  1664. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1665. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1666. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1667. DIF_COMP_FLT_CTRL, 0, 31,
  1668. 0x00000000);
  1669. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1670. DIF_SRC_PHASE_INC, 0, 31,
  1671. 0x1befbf06);
  1672. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1673. DIF_SRC_GAIN_CONTROL, 0, 31,
  1674. 0x000035e8);
  1675. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1676. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1677. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1678. DIF_VIDEO_AGC_CTRL, 0, 31,
  1679. 0xf4000000);
  1680. /* Save the Spec Inversion value */
  1681. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1682. dif_misc_ctrl_value |= 0x3a023F11;
  1683. } else if (standard & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_LC)) {
  1684. /* Is it SECAM_L1? */
  1685. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1686. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1687. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1688. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1689. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1690. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1691. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1692. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1693. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1694. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1695. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1696. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1697. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1698. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1699. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1700. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1701. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1702. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1703. 0x26001700);
  1704. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1705. DIF_AGC_RF_CURRENT, 0, 31,
  1706. 0x00002660);
  1707. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1708. DIF_VID_AUD_OVERRIDE, 0, 31,
  1709. 0x27000100);
  1710. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1711. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1712. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1713. DIF_COMP_FLT_CTRL, 0, 31,
  1714. 0x00000000);
  1715. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1716. DIF_SRC_PHASE_INC, 0, 31,
  1717. 0x1befbf06);
  1718. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1719. DIF_SRC_GAIN_CONTROL, 0, 31,
  1720. 0x000035e8);
  1721. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1722. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1723. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1724. DIF_VIDEO_AGC_CTRL, 0, 31,
  1725. 0xf2560000);
  1726. /* Save the Spec Inversion value */
  1727. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1728. dif_misc_ctrl_value |= 0x3a023F11;
  1729. } else if (standard & V4L2_STD_NTSC_M) {
  1730. /* V4L2_STD_NTSC_M (75 IRE Setup) Or
  1731. V4L2_STD_NTSC_M_JP (Japan, 0 IRE Setup) */
  1732. /* For NTSC the centre frequency of video coming out of
  1733. sidewinder is around 7.1MHz or 3.6MHz depending on the
  1734. spectral inversion. so for a non spectrally inverted channel
  1735. the pll freq word is 0x03420c49
  1736. */
  1737. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0x6503BC0C);
  1738. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xBD038C85);
  1739. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1DB4640A);
  1740. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1741. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C0380);
  1742. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1743. 0x26001700);
  1744. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1745. 0x00002660);
  1746. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1747. 0x04000800);
  1748. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1749. 0x27000100);
  1750. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x01296e1f);
  1751. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1752. 0x009f50c1);
  1753. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1754. 0x1befbf06);
  1755. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1756. 0x000035e8);
  1757. status = vid_blk_write_word(dev, DIF_AGC_CTRL_IF, 0xC2262600);
  1758. status = vid_blk_write_word(dev, DIF_AGC_CTRL_INT,
  1759. 0xC2262600);
  1760. status = vid_blk_write_word(dev, DIF_AGC_CTRL_RF, 0xC2262600);
  1761. /* Save the Spec Inversion value */
  1762. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1763. dif_misc_ctrl_value |= 0x3a003F10;
  1764. } else {
  1765. /* default PAL BG */
  1766. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1767. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1768. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1769. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1770. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1771. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1772. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1773. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1774. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1775. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1776. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1777. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1778. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1779. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1780. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1781. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1782. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1783. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1784. 0x26001700);
  1785. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1786. DIF_AGC_RF_CURRENT, 0, 31,
  1787. 0x00002660);
  1788. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1789. DIF_VIDEO_AGC_CTRL, 0, 31,
  1790. 0x72500800);
  1791. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1792. DIF_VID_AUD_OVERRIDE, 0, 31,
  1793. 0x27000100);
  1794. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1795. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530EC);
  1796. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1797. DIF_COMP_FLT_CTRL, 0, 31,
  1798. 0x00A653A8);
  1799. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1800. DIF_SRC_PHASE_INC, 0, 31,
  1801. 0x1befbf06);
  1802. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1803. DIF_SRC_GAIN_CONTROL, 0, 31,
  1804. 0x000035e8);
  1805. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1806. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1807. /* Save the Spec Inversion value */
  1808. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1809. dif_misc_ctrl_value |= 0x3a013F11;
  1810. }
  1811. /* The AGC values should be the same for all standards,
  1812. AUD_SRC_SEL[19] should always be disabled */
  1813. dif_misc_ctrl_value &= ~FLD_DIF_AUD_SRC_SEL;
  1814. /* It is still possible to get Set Standard calls even when we
  1815. are in FM mode.
  1816. This is done to override the value for FM. */
  1817. if (dev->active_mode == V4L2_TUNER_RADIO)
  1818. dif_misc_ctrl_value = 0x7a080000;
  1819. /* Write the calculated value for misc ontrol register */
  1820. status = vid_blk_write_word(dev, DIF_MISC_CTRL, dif_misc_ctrl_value);
  1821. return status;
  1822. }
  1823. int cx231xx_tuner_pre_channel_change(struct cx231xx *dev)
  1824. {
  1825. int status = 0;
  1826. u32 dwval;
  1827. /* Set the RF and IF k_agc values to 3 */
  1828. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1829. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1830. dwval |= 0x33000000;
  1831. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1832. return status;
  1833. }
  1834. int cx231xx_tuner_post_channel_change(struct cx231xx *dev)
  1835. {
  1836. int status = 0;
  1837. u32 dwval;
  1838. cx231xx_info("cx231xx_tuner_post_channel_change dev->tuner_type =0%d\n",
  1839. dev->tuner_type);
  1840. /* Set the RF and IF k_agc values to 4 for PAL/NTSC and 8 for
  1841. * SECAM L/B/D standards */
  1842. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1843. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1844. if (dev->norm & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_B |
  1845. V4L2_STD_SECAM_D)) {
  1846. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1847. dwval &= ~FLD_DIF_IF_REF;
  1848. dwval |= 0x88000300;
  1849. } else
  1850. dwval |= 0x88000000;
  1851. } else {
  1852. if (dev->tuner_type == TUNER_NXP_TDA18271) {
  1853. dwval &= ~FLD_DIF_IF_REF;
  1854. dwval |= 0xCC000300;
  1855. } else
  1856. dwval |= 0x44000000;
  1857. }
  1858. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1859. return status;
  1860. }
  1861. /******************************************************************************
  1862. * I 2 S - B L O C K C O N T R O L functions *
  1863. ******************************************************************************/
  1864. int cx231xx_i2s_blk_initialize(struct cx231xx *dev)
  1865. {
  1866. int status = 0;
  1867. u32 value;
  1868. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1869. CH_PWR_CTRL1, 1, &value, 1);
  1870. /* enables clock to delta-sigma and decimation filter */
  1871. value |= 0x80;
  1872. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1873. CH_PWR_CTRL1, 1, value, 1);
  1874. /* power up all channel */
  1875. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1876. CH_PWR_CTRL2, 1, 0x00, 1);
  1877. return status;
  1878. }
  1879. int cx231xx_i2s_blk_update_power_control(struct cx231xx *dev,
  1880. enum AV_MODE avmode)
  1881. {
  1882. int status = 0;
  1883. u32 value = 0;
  1884. if (avmode != POLARIS_AVMODE_ENXTERNAL_AV) {
  1885. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1886. CH_PWR_CTRL2, 1, &value, 1);
  1887. value |= 0xfe;
  1888. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1889. CH_PWR_CTRL2, 1, value, 1);
  1890. } else {
  1891. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1892. CH_PWR_CTRL2, 1, 0x00, 1);
  1893. }
  1894. return status;
  1895. }
  1896. /* set i2s_blk for audio input types */
  1897. int cx231xx_i2s_blk_set_audio_input(struct cx231xx *dev, u8 audio_input)
  1898. {
  1899. int status = 0;
  1900. switch (audio_input) {
  1901. case CX231XX_AMUX_LINE_IN:
  1902. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1903. CH_PWR_CTRL2, 1, 0x00, 1);
  1904. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1905. CH_PWR_CTRL1, 1, 0x80, 1);
  1906. break;
  1907. case CX231XX_AMUX_VIDEO:
  1908. default:
  1909. break;
  1910. }
  1911. dev->ctl_ainput = audio_input;
  1912. return status;
  1913. }
  1914. /******************************************************************************
  1915. * P O W E R C O N T R O L functions *
  1916. ******************************************************************************/
  1917. int cx231xx_set_power_mode(struct cx231xx *dev, enum AV_MODE mode)
  1918. {
  1919. u8 value[4] = { 0, 0, 0, 0 };
  1920. u32 tmp = 0;
  1921. int status = 0;
  1922. if (dev->power_mode != mode)
  1923. dev->power_mode = mode;
  1924. else {
  1925. cx231xx_info(" setPowerMode::mode = %d, No Change req.\n",
  1926. mode);
  1927. return 0;
  1928. }
  1929. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  1930. 4);
  1931. if (status < 0)
  1932. return status;
  1933. tmp = *((u32 *) value);
  1934. switch (mode) {
  1935. case POLARIS_AVMODE_ENXTERNAL_AV:
  1936. tmp &= (~PWR_MODE_MASK);
  1937. tmp |= PWR_AV_EN;
  1938. value[0] = (u8) tmp;
  1939. value[1] = (u8) (tmp >> 8);
  1940. value[2] = (u8) (tmp >> 16);
  1941. value[3] = (u8) (tmp >> 24);
  1942. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1943. PWR_CTL_EN, value, 4);
  1944. msleep(PWR_SLEEP_INTERVAL);
  1945. tmp |= PWR_ISO_EN;
  1946. value[0] = (u8) tmp;
  1947. value[1] = (u8) (tmp >> 8);
  1948. value[2] = (u8) (tmp >> 16);
  1949. value[3] = (u8) (tmp >> 24);
  1950. status =
  1951. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  1952. value, 4);
  1953. msleep(PWR_SLEEP_INTERVAL);
  1954. tmp |= POLARIS_AVMODE_ENXTERNAL_AV;
  1955. value[0] = (u8) tmp;
  1956. value[1] = (u8) (tmp >> 8);
  1957. value[2] = (u8) (tmp >> 16);
  1958. value[3] = (u8) (tmp >> 24);
  1959. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1960. PWR_CTL_EN, value, 4);
  1961. /* reset state of xceive tuner */
  1962. dev->xc_fw_load_done = 0;
  1963. break;
  1964. case POLARIS_AVMODE_ANALOGT_TV:
  1965. tmp |= PWR_DEMOD_EN;
  1966. tmp |= (I2C_DEMOD_EN);
  1967. value[0] = (u8) tmp;
  1968. value[1] = (u8) (tmp >> 8);
  1969. value[2] = (u8) (tmp >> 16);
  1970. value[3] = (u8) (tmp >> 24);
  1971. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1972. PWR_CTL_EN, value, 4);
  1973. msleep(PWR_SLEEP_INTERVAL);
  1974. if (!(tmp & PWR_TUNER_EN)) {
  1975. tmp |= (PWR_TUNER_EN);
  1976. value[0] = (u8) tmp;
  1977. value[1] = (u8) (tmp >> 8);
  1978. value[2] = (u8) (tmp >> 16);
  1979. value[3] = (u8) (tmp >> 24);
  1980. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1981. PWR_CTL_EN, value, 4);
  1982. msleep(PWR_SLEEP_INTERVAL);
  1983. }
  1984. if (!(tmp & PWR_AV_EN)) {
  1985. tmp |= PWR_AV_EN;
  1986. value[0] = (u8) tmp;
  1987. value[1] = (u8) (tmp >> 8);
  1988. value[2] = (u8) (tmp >> 16);
  1989. value[3] = (u8) (tmp >> 24);
  1990. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1991. PWR_CTL_EN, value, 4);
  1992. msleep(PWR_SLEEP_INTERVAL);
  1993. }
  1994. if (!(tmp & PWR_ISO_EN)) {
  1995. tmp |= PWR_ISO_EN;
  1996. value[0] = (u8) tmp;
  1997. value[1] = (u8) (tmp >> 8);
  1998. value[2] = (u8) (tmp >> 16);
  1999. value[3] = (u8) (tmp >> 24);
  2000. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2001. PWR_CTL_EN, value, 4);
  2002. msleep(PWR_SLEEP_INTERVAL);
  2003. }
  2004. if (!(tmp & POLARIS_AVMODE_ANALOGT_TV)) {
  2005. tmp |= POLARIS_AVMODE_ANALOGT_TV;
  2006. value[0] = (u8) tmp;
  2007. value[1] = (u8) (tmp >> 8);
  2008. value[2] = (u8) (tmp >> 16);
  2009. value[3] = (u8) (tmp >> 24);
  2010. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2011. PWR_CTL_EN, value, 4);
  2012. msleep(PWR_SLEEP_INTERVAL);
  2013. }
  2014. if ((dev->model == CX231XX_BOARD_CNXT_CARRAERA) ||
  2015. (dev->model == CX231XX_BOARD_CNXT_RDE_250) ||
  2016. (dev->model == CX231XX_BOARD_CNXT_SHELBY) ||
  2017. (dev->model == CX231XX_BOARD_CNXT_RDU_250)) {
  2018. /* tuner path to channel 1 from port 3 */
  2019. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  2020. /* reset the Tuner */
  2021. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2022. if (dev->cx231xx_reset_analog_tuner)
  2023. dev->cx231xx_reset_analog_tuner(dev);
  2024. } else if ((dev->model == CX231XX_BOARD_CNXT_RDE_253S) ||
  2025. (dev->model == CX231XX_BOARD_CNXT_VIDEO_GRABBER) ||
  2026. (dev->model == CX231XX_BOARD_CNXT_RDU_253S)) {
  2027. /* tuner path to channel 1 from port 3 */
  2028. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  2029. if (dev->cx231xx_reset_analog_tuner)
  2030. dev->cx231xx_reset_analog_tuner(dev);
  2031. }
  2032. break;
  2033. case POLARIS_AVMODE_DIGITAL:
  2034. if (!(tmp & PWR_TUNER_EN)) {
  2035. tmp |= (PWR_TUNER_EN);
  2036. value[0] = (u8) tmp;
  2037. value[1] = (u8) (tmp >> 8);
  2038. value[2] = (u8) (tmp >> 16);
  2039. value[3] = (u8) (tmp >> 24);
  2040. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2041. PWR_CTL_EN, value, 4);
  2042. msleep(PWR_SLEEP_INTERVAL);
  2043. }
  2044. if (!(tmp & PWR_AV_EN)) {
  2045. tmp |= PWR_AV_EN;
  2046. value[0] = (u8) tmp;
  2047. value[1] = (u8) (tmp >> 8);
  2048. value[2] = (u8) (tmp >> 16);
  2049. value[3] = (u8) (tmp >> 24);
  2050. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2051. PWR_CTL_EN, value, 4);
  2052. msleep(PWR_SLEEP_INTERVAL);
  2053. }
  2054. if (!(tmp & PWR_ISO_EN)) {
  2055. tmp |= PWR_ISO_EN;
  2056. value[0] = (u8) tmp;
  2057. value[1] = (u8) (tmp >> 8);
  2058. value[2] = (u8) (tmp >> 16);
  2059. value[3] = (u8) (tmp >> 24);
  2060. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2061. PWR_CTL_EN, value, 4);
  2062. msleep(PWR_SLEEP_INTERVAL);
  2063. }
  2064. tmp |= POLARIS_AVMODE_DIGITAL | I2C_DEMOD_EN;
  2065. value[0] = (u8) tmp;
  2066. value[1] = (u8) (tmp >> 8);
  2067. value[2] = (u8) (tmp >> 16);
  2068. value[3] = (u8) (tmp >> 24);
  2069. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2070. PWR_CTL_EN, value, 4);
  2071. msleep(PWR_SLEEP_INTERVAL);
  2072. if (!(tmp & PWR_DEMOD_EN)) {
  2073. tmp |= PWR_DEMOD_EN;
  2074. value[0] = (u8) tmp;
  2075. value[1] = (u8) (tmp >> 8);
  2076. value[2] = (u8) (tmp >> 16);
  2077. value[3] = (u8) (tmp >> 24);
  2078. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2079. PWR_CTL_EN, value, 4);
  2080. msleep(PWR_SLEEP_INTERVAL);
  2081. }
  2082. if ((dev->model == CX231XX_BOARD_CNXT_CARRAERA) ||
  2083. (dev->model == CX231XX_BOARD_CNXT_RDE_250) ||
  2084. (dev->model == CX231XX_BOARD_CNXT_SHELBY) ||
  2085. (dev->model == CX231XX_BOARD_CNXT_RDU_250)) {
  2086. /* tuner path to channel 1 from port 3 */
  2087. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  2088. /* reset the Tuner */
  2089. cx231xx_gpio_set(dev, dev->board.tuner_gpio);
  2090. if (dev->cx231xx_reset_analog_tuner)
  2091. dev->cx231xx_reset_analog_tuner(dev);
  2092. } else if ((dev->model == CX231XX_BOARD_CNXT_RDE_253S) ||
  2093. (dev->model == CX231XX_BOARD_CNXT_VIDEO_GRABBER) ||
  2094. (dev->model == CX231XX_BOARD_CNXT_RDU_253S)) {
  2095. /* tuner path to channel 1 from port 3 */
  2096. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  2097. if (dev->cx231xx_reset_analog_tuner)
  2098. dev->cx231xx_reset_analog_tuner(dev);
  2099. }
  2100. break;
  2101. default:
  2102. break;
  2103. }
  2104. msleep(PWR_SLEEP_INTERVAL);
  2105. /* For power saving, only enable Pwr_resetout_n
  2106. when digital TV is selected. */
  2107. if (mode == POLARIS_AVMODE_DIGITAL) {
  2108. tmp |= PWR_RESETOUT_EN;
  2109. value[0] = (u8) tmp;
  2110. value[1] = (u8) (tmp >> 8);
  2111. value[2] = (u8) (tmp >> 16);
  2112. value[3] = (u8) (tmp >> 24);
  2113. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2114. PWR_CTL_EN, value, 4);
  2115. msleep(PWR_SLEEP_INTERVAL);
  2116. }
  2117. /* update power control for afe */
  2118. status = cx231xx_afe_update_power_control(dev, mode);
  2119. /* update power control for i2s_blk */
  2120. status = cx231xx_i2s_blk_update_power_control(dev, mode);
  2121. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  2122. 4);
  2123. return status;
  2124. }
  2125. int cx231xx_power_suspend(struct cx231xx *dev)
  2126. {
  2127. u8 value[4] = { 0, 0, 0, 0 };
  2128. u32 tmp = 0;
  2129. int status = 0;
  2130. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  2131. value, 4);
  2132. if (status > 0)
  2133. return status;
  2134. tmp = *((u32 *) value);
  2135. tmp &= (~PWR_MODE_MASK);
  2136. value[0] = (u8) tmp;
  2137. value[1] = (u8) (tmp >> 8);
  2138. value[2] = (u8) (tmp >> 16);
  2139. value[3] = (u8) (tmp >> 24);
  2140. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  2141. value, 4);
  2142. return status;
  2143. }
  2144. /******************************************************************************
  2145. * S T R E A M C O N T R O L functions *
  2146. ******************************************************************************/
  2147. int cx231xx_start_stream(struct cx231xx *dev, u32 ep_mask)
  2148. {
  2149. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2150. u32 tmp = 0;
  2151. int status = 0;
  2152. cx231xx_info("cx231xx_start_stream():: ep_mask = %x\n", ep_mask);
  2153. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  2154. value, 4);
  2155. if (status < 0)
  2156. return status;
  2157. tmp = *((u32 *) value);
  2158. tmp |= ep_mask;
  2159. value[0] = (u8) tmp;
  2160. value[1] = (u8) (tmp >> 8);
  2161. value[2] = (u8) (tmp >> 16);
  2162. value[3] = (u8) (tmp >> 24);
  2163. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2164. value, 4);
  2165. return status;
  2166. }
  2167. int cx231xx_stop_stream(struct cx231xx *dev, u32 ep_mask)
  2168. {
  2169. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  2170. u32 tmp = 0;
  2171. int status = 0;
  2172. cx231xx_info("cx231xx_stop_stream():: ep_mask = %x\n", ep_mask);
  2173. status =
  2174. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET, value, 4);
  2175. if (status < 0)
  2176. return status;
  2177. tmp = *((u32 *) value);
  2178. tmp &= (~ep_mask);
  2179. value[0] = (u8) tmp;
  2180. value[1] = (u8) (tmp >> 8);
  2181. value[2] = (u8) (tmp >> 16);
  2182. value[3] = (u8) (tmp >> 24);
  2183. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  2184. value, 4);
  2185. return status;
  2186. }
  2187. int cx231xx_initialize_stream_xfer(struct cx231xx *dev, u32 media_type)
  2188. {
  2189. int status = 0;
  2190. u32 value = 0;
  2191. u8 val[4] = { 0, 0, 0, 0 };
  2192. if (dev->udev->speed == USB_SPEED_HIGH) {
  2193. switch (media_type) {
  2194. case 81: /* audio */
  2195. cx231xx_info("%s: Audio enter HANC\n", __func__);
  2196. status =
  2197. cx231xx_mode_register(dev, TS_MODE_REG, 0x9300);
  2198. break;
  2199. case 2: /* vbi */
  2200. cx231xx_info("%s: set vanc registers\n", __func__);
  2201. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x300);
  2202. break;
  2203. case 3: /* sliced cc */
  2204. cx231xx_info("%s: set hanc registers\n", __func__);
  2205. status =
  2206. cx231xx_mode_register(dev, TS_MODE_REG, 0x1300);
  2207. break;
  2208. case 0: /* video */
  2209. cx231xx_info("%s: set video registers\n", __func__);
  2210. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2211. break;
  2212. case 4: /* ts1 */
  2213. cx231xx_info("%s: set ts1 registers", __func__);
  2214. if (dev->model == CX231XX_BOARD_CNXT_VIDEO_GRABBER) {
  2215. cx231xx_info(" MPEG\n");
  2216. value &= 0xFFFFFFFC;
  2217. value |= 0x3;
  2218. status = cx231xx_mode_register(dev, TS_MODE_REG, value);
  2219. val[0] = 0x04;
  2220. val[1] = 0xA3;
  2221. val[2] = 0x3B;
  2222. val[3] = 0x00;
  2223. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2224. TS1_CFG_REG, val, 4);
  2225. val[0] = 0x00;
  2226. val[1] = 0x08;
  2227. val[2] = 0x00;
  2228. val[3] = 0x08;
  2229. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  2230. TS1_LENGTH_REG, val, 4);
  2231. } else {
  2232. cx231xx_info(" BDA\n");
  2233. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2234. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x010);
  2235. }
  2236. break;
  2237. case 6: /* ts1 parallel mode */
  2238. cx231xx_info("%s: set ts1 parrallel mode registers\n",
  2239. __func__);
  2240. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  2241. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
  2242. break;
  2243. }
  2244. } else {
  2245. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  2246. }
  2247. return status;
  2248. }
  2249. int cx231xx_capture_start(struct cx231xx *dev, int start, u8 media_type)
  2250. {
  2251. int rc = -1;
  2252. u32 ep_mask = -1;
  2253. struct pcb_config *pcb_config;
  2254. /* get EP for media type */
  2255. pcb_config = (struct pcb_config *)&dev->current_pcb_config;
  2256. if (pcb_config->config_num == 1) {
  2257. switch (media_type) {
  2258. case 0: /* Video */
  2259. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  2260. break;
  2261. case 1: /* Audio */
  2262. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  2263. break;
  2264. case 2: /* Vbi */
  2265. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  2266. break;
  2267. case 3: /* Sliced_cc */
  2268. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  2269. break;
  2270. case 4: /* ts1 */
  2271. case 6: /* ts1 parallel mode */
  2272. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  2273. break;
  2274. case 5: /* ts2 */
  2275. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  2276. break;
  2277. }
  2278. } else if (pcb_config->config_num > 1) {
  2279. switch (media_type) {
  2280. case 0: /* Video */
  2281. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  2282. break;
  2283. case 1: /* Audio */
  2284. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  2285. break;
  2286. case 2: /* Vbi */
  2287. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  2288. break;
  2289. case 3: /* Sliced_cc */
  2290. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  2291. break;
  2292. case 4: /* ts1 */
  2293. case 6: /* ts1 parallel mode */
  2294. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  2295. break;
  2296. case 5: /* ts2 */
  2297. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  2298. break;
  2299. }
  2300. }
  2301. if (start) {
  2302. rc = cx231xx_initialize_stream_xfer(dev, media_type);
  2303. if (rc < 0)
  2304. return rc;
  2305. /* enable video capture */
  2306. if (ep_mask > 0)
  2307. rc = cx231xx_start_stream(dev, ep_mask);
  2308. } else {
  2309. /* disable video capture */
  2310. if (ep_mask > 0)
  2311. rc = cx231xx_stop_stream(dev, ep_mask);
  2312. }
  2313. if (dev->mode == CX231XX_ANALOG_MODE)
  2314. ;/* do any in Analog mode */
  2315. else
  2316. ;/* do any in digital mode */
  2317. return rc;
  2318. }
  2319. EXPORT_SYMBOL_GPL(cx231xx_capture_start);
  2320. /*****************************************************************************
  2321. * G P I O B I T control functions *
  2322. ******************************************************************************/
  2323. int cx231xx_set_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 *gpio_val)
  2324. {
  2325. int status = 0;
  2326. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 0);
  2327. return status;
  2328. }
  2329. int cx231xx_get_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 *gpio_val)
  2330. {
  2331. int status = 0;
  2332. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 1);
  2333. return status;
  2334. }
  2335. /*
  2336. * cx231xx_set_gpio_direction
  2337. * Sets the direction of the GPIO pin to input or output
  2338. *
  2339. * Parameters :
  2340. * pin_number : The GPIO Pin number to program the direction for
  2341. * from 0 to 31
  2342. * pin_value : The Direction of the GPIO Pin under reference.
  2343. * 0 = Input direction
  2344. * 1 = Output direction
  2345. */
  2346. int cx231xx_set_gpio_direction(struct cx231xx *dev,
  2347. int pin_number, int pin_value)
  2348. {
  2349. int status = 0;
  2350. u32 value = 0;
  2351. /* Check for valid pin_number - if 32 , bail out */
  2352. if (pin_number >= 32)
  2353. return -EINVAL;
  2354. /* input */
  2355. if (pin_value == 0)
  2356. value = dev->gpio_dir & (~(1 << pin_number)); /* clear */
  2357. else
  2358. value = dev->gpio_dir | (1 << pin_number);
  2359. status = cx231xx_set_gpio_bit(dev, value, (u8 *) &dev->gpio_val);
  2360. /* cache the value for future */
  2361. dev->gpio_dir = value;
  2362. return status;
  2363. }
  2364. /*
  2365. * cx231xx_set_gpio_value
  2366. * Sets the value of the GPIO pin to Logic high or low. The Pin under
  2367. * reference should ALREADY BE SET IN OUTPUT MODE !!!!!!!!!
  2368. *
  2369. * Parameters :
  2370. * pin_number : The GPIO Pin number to program the direction for
  2371. * pin_value : The value of the GPIO Pin under reference.
  2372. * 0 = set it to 0
  2373. * 1 = set it to 1
  2374. */
  2375. int cx231xx_set_gpio_value(struct cx231xx *dev, int pin_number, int pin_value)
  2376. {
  2377. int status = 0;
  2378. u32 value = 0;
  2379. /* Check for valid pin_number - if 0xFF , bail out */
  2380. if (pin_number >= 32)
  2381. return -EINVAL;
  2382. /* first do a sanity check - if the Pin is not output, make it output */
  2383. if ((dev->gpio_dir & (1 << pin_number)) == 0x00) {
  2384. /* It was in input mode */
  2385. value = dev->gpio_dir | (1 << pin_number);
  2386. dev->gpio_dir = value;
  2387. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2388. (u8 *) &dev->gpio_val);
  2389. value = 0;
  2390. }
  2391. if (pin_value == 0)
  2392. value = dev->gpio_val & (~(1 << pin_number));
  2393. else
  2394. value = dev->gpio_val | (1 << pin_number);
  2395. /* store the value */
  2396. dev->gpio_val = value;
  2397. /* toggle bit0 of GP_IO */
  2398. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2399. return status;
  2400. }
  2401. /*****************************************************************************
  2402. * G P I O I2C related functions *
  2403. ******************************************************************************/
  2404. int cx231xx_gpio_i2c_start(struct cx231xx *dev)
  2405. {
  2406. int status = 0;
  2407. /* set SCL to output 1 ; set SDA to output 1 */
  2408. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2409. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2410. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2411. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2412. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2413. if (status < 0)
  2414. return -EINVAL;
  2415. /* set SCL to output 1; set SDA to output 0 */
  2416. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2417. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2418. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2419. if (status < 0)
  2420. return -EINVAL;
  2421. /* set SCL to output 0; set SDA to output 0 */
  2422. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2423. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2424. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2425. if (status < 0)
  2426. return -EINVAL;
  2427. return status;
  2428. }
  2429. int cx231xx_gpio_i2c_end(struct cx231xx *dev)
  2430. {
  2431. int status = 0;
  2432. /* set SCL to output 0; set SDA to output 0 */
  2433. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2434. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2435. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2436. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2437. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2438. if (status < 0)
  2439. return -EINVAL;
  2440. /* set SCL to output 1; set SDA to output 0 */
  2441. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2442. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2443. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2444. if (status < 0)
  2445. return -EINVAL;
  2446. /* set SCL to input ,release SCL cable control
  2447. set SDA to input ,release SDA cable control */
  2448. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2449. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2450. status =
  2451. cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2452. if (status < 0)
  2453. return -EINVAL;
  2454. return status;
  2455. }
  2456. int cx231xx_gpio_i2c_write_byte(struct cx231xx *dev, u8 data)
  2457. {
  2458. int status = 0;
  2459. u8 i;
  2460. /* set SCL to output ; set SDA to output */
  2461. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2462. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2463. for (i = 0; i < 8; i++) {
  2464. if (((data << i) & 0x80) == 0) {
  2465. /* set SCL to output 0; set SDA to output 0 */
  2466. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2467. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2468. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2469. (u8 *)&dev->gpio_val);
  2470. /* set SCL to output 1; set SDA to output 0 */
  2471. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2472. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2473. (u8 *)&dev->gpio_val);
  2474. /* set SCL to output 0; set SDA to output 0 */
  2475. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2476. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2477. (u8 *)&dev->gpio_val);
  2478. } else {
  2479. /* set SCL to output 0; set SDA to output 1 */
  2480. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2481. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2482. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2483. (u8 *)&dev->gpio_val);
  2484. /* set SCL to output 1; set SDA to output 1 */
  2485. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2486. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2487. (u8 *)&dev->gpio_val);
  2488. /* set SCL to output 0; set SDA to output 1 */
  2489. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2490. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2491. (u8 *)&dev->gpio_val);
  2492. }
  2493. }
  2494. return status;
  2495. }
  2496. int cx231xx_gpio_i2c_read_byte(struct cx231xx *dev, u8 *buf)
  2497. {
  2498. u8 value = 0;
  2499. int status = 0;
  2500. u32 gpio_logic_value = 0;
  2501. u8 i;
  2502. /* read byte */
  2503. for (i = 0; i < 8; i++) { /* send write I2c addr */
  2504. /* set SCL to output 0; set SDA to input */
  2505. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2506. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2507. (u8 *)&dev->gpio_val);
  2508. /* set SCL to output 1; set SDA to input */
  2509. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2510. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2511. (u8 *)&dev->gpio_val);
  2512. /* get SDA data bit */
  2513. gpio_logic_value = dev->gpio_val;
  2514. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2515. (u8 *)&dev->gpio_val);
  2516. if ((dev->gpio_val & (1 << dev->board.tuner_sda_gpio)) != 0)
  2517. value |= (1 << (8 - i - 1));
  2518. dev->gpio_val = gpio_logic_value;
  2519. }
  2520. /* set SCL to output 0,finish the read latest SCL signal.
  2521. !!!set SDA to input, never to modify SDA direction at
  2522. the same times */
  2523. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2524. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2525. /* store the value */
  2526. *buf = value & 0xff;
  2527. return status;
  2528. }
  2529. int cx231xx_gpio_i2c_read_ack(struct cx231xx *dev)
  2530. {
  2531. int status = 0;
  2532. u32 gpio_logic_value = 0;
  2533. int nCnt = 10;
  2534. int nInit = nCnt;
  2535. /* clock stretch; set SCL to input; set SDA to input;
  2536. get SCL value till SCL = 1 */
  2537. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2538. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2539. gpio_logic_value = dev->gpio_val;
  2540. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2541. do {
  2542. msleep(2);
  2543. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2544. (u8 *)&dev->gpio_val);
  2545. nCnt--;
  2546. } while (((dev->gpio_val &
  2547. (1 << dev->board.tuner_scl_gpio)) == 0) &&
  2548. (nCnt > 0));
  2549. if (nCnt == 0)
  2550. cx231xx_info("No ACK after %d msec -GPIO I2C failed!",
  2551. nInit * 10);
  2552. /*
  2553. * readAck
  2554. * through clock stretch, slave has given a SCL signal,
  2555. * so the SDA data can be directly read.
  2556. */
  2557. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2558. if ((dev->gpio_val & 1 << dev->board.tuner_sda_gpio) == 0) {
  2559. dev->gpio_val = gpio_logic_value;
  2560. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2561. status = 0;
  2562. } else {
  2563. dev->gpio_val = gpio_logic_value;
  2564. dev->gpio_val |= (1 << dev->board.tuner_sda_gpio);
  2565. }
  2566. /* read SDA end, set the SCL to output 0, after this operation,
  2567. SDA direction can be changed. */
  2568. dev->gpio_val = gpio_logic_value;
  2569. dev->gpio_dir |= (1 << dev->board.tuner_scl_gpio);
  2570. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2571. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2572. return status;
  2573. }
  2574. int cx231xx_gpio_i2c_write_ack(struct cx231xx *dev)
  2575. {
  2576. int status = 0;
  2577. /* set SDA to ouput */
  2578. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2579. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2580. /* set SCL = 0 (output); set SDA = 0 (output) */
  2581. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2582. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2583. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2584. /* set SCL = 1 (output); set SDA = 0 (output) */
  2585. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2586. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2587. /* set SCL = 0 (output); set SDA = 0 (output) */
  2588. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2589. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2590. /* set SDA to input,and then the slave will read data from SDA. */
  2591. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2592. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2593. return status;
  2594. }
  2595. int cx231xx_gpio_i2c_write_nak(struct cx231xx *dev)
  2596. {
  2597. int status = 0;
  2598. /* set scl to output ; set sda to input */
  2599. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2600. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2601. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2602. /* set scl to output 0; set sda to input */
  2603. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2604. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2605. /* set scl to output 1; set sda to input */
  2606. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2607. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2608. return status;
  2609. }
  2610. /*****************************************************************************
  2611. * G P I O I2C related functions *
  2612. ******************************************************************************/
  2613. /* cx231xx_gpio_i2c_read
  2614. * Function to read data from gpio based I2C interface
  2615. */
  2616. int cx231xx_gpio_i2c_read(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2617. {
  2618. int status = 0;
  2619. int i = 0;
  2620. /* get the lock */
  2621. mutex_lock(&dev->gpio_i2c_lock);
  2622. /* start */
  2623. status = cx231xx_gpio_i2c_start(dev);
  2624. /* write dev_addr */
  2625. status = cx231xx_gpio_i2c_write_byte(dev, (dev_addr << 1) + 1);
  2626. /* readAck */
  2627. status = cx231xx_gpio_i2c_read_ack(dev);
  2628. /* read data */
  2629. for (i = 0; i < len; i++) {
  2630. /* read data */
  2631. buf[i] = 0;
  2632. status = cx231xx_gpio_i2c_read_byte(dev, &buf[i]);
  2633. if ((i + 1) != len) {
  2634. /* only do write ack if we more length */
  2635. status = cx231xx_gpio_i2c_write_ack(dev);
  2636. }
  2637. }
  2638. /* write NAK - inform reads are complete */
  2639. status = cx231xx_gpio_i2c_write_nak(dev);
  2640. /* write end */
  2641. status = cx231xx_gpio_i2c_end(dev);
  2642. /* release the lock */
  2643. mutex_unlock(&dev->gpio_i2c_lock);
  2644. return status;
  2645. }
  2646. /* cx231xx_gpio_i2c_write
  2647. * Function to write data to gpio based I2C interface
  2648. */
  2649. int cx231xx_gpio_i2c_write(struct cx231xx *dev, u8 dev_addr, u8 *buf, u8 len)
  2650. {
  2651. int status = 0;
  2652. int i = 0;
  2653. /* get the lock */
  2654. mutex_lock(&dev->gpio_i2c_lock);
  2655. /* start */
  2656. status = cx231xx_gpio_i2c_start(dev);
  2657. /* write dev_addr */
  2658. status = cx231xx_gpio_i2c_write_byte(dev, dev_addr << 1);
  2659. /* read Ack */
  2660. status = cx231xx_gpio_i2c_read_ack(dev);
  2661. for (i = 0; i < len; i++) {
  2662. /* Write data */
  2663. status = cx231xx_gpio_i2c_write_byte(dev, buf[i]);
  2664. /* read Ack */
  2665. status = cx231xx_gpio_i2c_read_ack(dev);
  2666. }
  2667. /* write End */
  2668. status = cx231xx_gpio_i2c_end(dev);
  2669. /* release the lock */
  2670. mutex_unlock(&dev->gpio_i2c_lock);
  2671. return 0;
  2672. }