cx231xx-417.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230
  1. /*
  2. *
  3. * Support for a cx23417 mpeg encoder via cx231xx host port.
  4. *
  5. * (c) 2004 Jelle Foks <jelle@foks.us>
  6. * (c) 2004 Gerd Knorr <kraxel@bytesex.org>
  7. * (c) 2008 Steven Toth <stoth@linuxtv.org>
  8. * - CX23885/7/8 support
  9. *
  10. * Includes parts from the ivtv driver( http://ivtv.sourceforge.net/),
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/init.h>
  29. #include <linux/fs.h>
  30. #include <linux/delay.h>
  31. #include <linux/device.h>
  32. #include <linux/firmware.h>
  33. #include <linux/smp_lock.h>
  34. #include <media/v4l2-common.h>
  35. #include <media/v4l2-ioctl.h>
  36. #include <media/cx2341x.h>
  37. #include <linux/usb.h>
  38. #include "cx231xx.h"
  39. /*#include "cx23885-ioctl.h"*/
  40. #define CX231xx_FIRM_IMAGE_SIZE 376836
  41. #define CX231xx_FIRM_IMAGE_NAME "v4l-cx23885-enc.fw"
  42. /* for polaris ITVC*/
  43. #define ITVC_WRITE_DIR 0x03FDFC00
  44. #define ITVC_READ_DIR 0x0001FC00
  45. #define MCI_MEMORY_DATA_BYTE0 0x00
  46. #define MCI_MEMORY_DATA_BYTE1 0x08
  47. #define MCI_MEMORY_DATA_BYTE2 0x10
  48. #define MCI_MEMORY_DATA_BYTE3 0x18
  49. #define MCI_MEMORY_ADDRESS_BYTE2 0x20
  50. #define MCI_MEMORY_ADDRESS_BYTE1 0x28
  51. #define MCI_MEMORY_ADDRESS_BYTE0 0x30
  52. #define MCI_REGISTER_DATA_BYTE0 0x40
  53. #define MCI_REGISTER_DATA_BYTE1 0x48
  54. #define MCI_REGISTER_DATA_BYTE2 0x50
  55. #define MCI_REGISTER_DATA_BYTE3 0x58
  56. #define MCI_REGISTER_ADDRESS_BYTE0 0x60
  57. #define MCI_REGISTER_ADDRESS_BYTE1 0x68
  58. #define MCI_REGISTER_MODE 0x70
  59. /*Read and write modes
  60. for polaris ITVC*/
  61. #define MCI_MODE_REGISTER_READ 0x000
  62. #define MCI_MODE_REGISTER_WRITE 0x100
  63. #define MCI_MODE_MEMORY_READ 0x000
  64. #define MCI_MODE_MEMORY_WRITE 0x4000
  65. static unsigned int mpegbufs = 8;
  66. module_param(mpegbufs, int, 0644);
  67. MODULE_PARM_DESC(mpegbufs, "number of mpeg buffers, range 2-32");
  68. static unsigned int mpeglines = 128;
  69. module_param(mpeglines, int, 0644);
  70. MODULE_PARM_DESC(mpeglines, "number of lines in an MPEG buffer, range 2-32");
  71. static unsigned int mpeglinesize = 512;
  72. module_param(mpeglinesize, int, 0644);
  73. MODULE_PARM_DESC(mpeglinesize,
  74. "number of bytes in each line of an MPEG buffer, range 512-1024");
  75. static unsigned int v4l_debug = 1;
  76. module_param(v4l_debug, int, 0644);
  77. MODULE_PARM_DESC(v4l_debug, "enable V4L debug messages");
  78. struct cx231xx_dmaqueue *dma_qq;
  79. #define dprintk(level, fmt, arg...)\
  80. do { if (v4l_debug >= level) \
  81. printk(KERN_INFO "%s: " fmt, \
  82. (dev) ? dev->name : "cx231xx[?]", ## arg); \
  83. } while (0)
  84. static struct cx231xx_tvnorm cx231xx_tvnorms[] = {
  85. {
  86. .name = "NTSC-M",
  87. .id = V4L2_STD_NTSC_M,
  88. }, {
  89. .name = "NTSC-JP",
  90. .id = V4L2_STD_NTSC_M_JP,
  91. }, {
  92. .name = "PAL-BG",
  93. .id = V4L2_STD_PAL_BG,
  94. }, {
  95. .name = "PAL-DK",
  96. .id = V4L2_STD_PAL_DK,
  97. }, {
  98. .name = "PAL-I",
  99. .id = V4L2_STD_PAL_I,
  100. }, {
  101. .name = "PAL-M",
  102. .id = V4L2_STD_PAL_M,
  103. }, {
  104. .name = "PAL-N",
  105. .id = V4L2_STD_PAL_N,
  106. }, {
  107. .name = "PAL-Nc",
  108. .id = V4L2_STD_PAL_Nc,
  109. }, {
  110. .name = "PAL-60",
  111. .id = V4L2_STD_PAL_60,
  112. }, {
  113. .name = "SECAM-L",
  114. .id = V4L2_STD_SECAM_L,
  115. }, {
  116. .name = "SECAM-DK",
  117. .id = V4L2_STD_SECAM_DK,
  118. }
  119. };
  120. /* ------------------------------------------------------------------ */
  121. enum cx231xx_capture_type {
  122. CX231xx_MPEG_CAPTURE,
  123. CX231xx_RAW_CAPTURE,
  124. CX231xx_RAW_PASSTHRU_CAPTURE
  125. };
  126. enum cx231xx_capture_bits {
  127. CX231xx_RAW_BITS_NONE = 0x00,
  128. CX231xx_RAW_BITS_YUV_CAPTURE = 0x01,
  129. CX231xx_RAW_BITS_PCM_CAPTURE = 0x02,
  130. CX231xx_RAW_BITS_VBI_CAPTURE = 0x04,
  131. CX231xx_RAW_BITS_PASSTHRU_CAPTURE = 0x08,
  132. CX231xx_RAW_BITS_TO_HOST_CAPTURE = 0x10
  133. };
  134. enum cx231xx_capture_end {
  135. CX231xx_END_AT_GOP, /* stop at the end of gop, generate irq */
  136. CX231xx_END_NOW, /* stop immediately, no irq */
  137. };
  138. enum cx231xx_framerate {
  139. CX231xx_FRAMERATE_NTSC_30, /* NTSC: 30fps */
  140. CX231xx_FRAMERATE_PAL_25 /* PAL: 25fps */
  141. };
  142. enum cx231xx_stream_port {
  143. CX231xx_OUTPUT_PORT_MEMORY,
  144. CX231xx_OUTPUT_PORT_STREAMING,
  145. CX231xx_OUTPUT_PORT_SERIAL
  146. };
  147. enum cx231xx_data_xfer_status {
  148. CX231xx_MORE_BUFFERS_FOLLOW,
  149. CX231xx_LAST_BUFFER,
  150. };
  151. enum cx231xx_picture_mask {
  152. CX231xx_PICTURE_MASK_NONE,
  153. CX231xx_PICTURE_MASK_I_FRAMES,
  154. CX231xx_PICTURE_MASK_I_P_FRAMES = 0x3,
  155. CX231xx_PICTURE_MASK_ALL_FRAMES = 0x7,
  156. };
  157. enum cx231xx_vbi_mode_bits {
  158. CX231xx_VBI_BITS_SLICED,
  159. CX231xx_VBI_BITS_RAW,
  160. };
  161. enum cx231xx_vbi_insertion_bits {
  162. CX231xx_VBI_BITS_INSERT_IN_XTENSION_USR_DATA,
  163. CX231xx_VBI_BITS_INSERT_IN_PRIVATE_PACKETS = 0x1 << 1,
  164. CX231xx_VBI_BITS_SEPARATE_STREAM = 0x2 << 1,
  165. CX231xx_VBI_BITS_SEPARATE_STREAM_USR_DATA = 0x4 << 1,
  166. CX231xx_VBI_BITS_SEPARATE_STREAM_PRV_DATA = 0x5 << 1,
  167. };
  168. enum cx231xx_dma_unit {
  169. CX231xx_DMA_BYTES,
  170. CX231xx_DMA_FRAMES,
  171. };
  172. enum cx231xx_dma_transfer_status_bits {
  173. CX231xx_DMA_TRANSFER_BITS_DONE = 0x01,
  174. CX231xx_DMA_TRANSFER_BITS_ERROR = 0x04,
  175. CX231xx_DMA_TRANSFER_BITS_LL_ERROR = 0x10,
  176. };
  177. enum cx231xx_pause {
  178. CX231xx_PAUSE_ENCODING,
  179. CX231xx_RESUME_ENCODING,
  180. };
  181. enum cx231xx_copyright {
  182. CX231xx_COPYRIGHT_OFF,
  183. CX231xx_COPYRIGHT_ON,
  184. };
  185. enum cx231xx_notification_type {
  186. CX231xx_NOTIFICATION_REFRESH,
  187. };
  188. enum cx231xx_notification_status {
  189. CX231xx_NOTIFICATION_OFF,
  190. CX231xx_NOTIFICATION_ON,
  191. };
  192. enum cx231xx_notification_mailbox {
  193. CX231xx_NOTIFICATION_NO_MAILBOX = -1,
  194. };
  195. enum cx231xx_field1_lines {
  196. CX231xx_FIELD1_SAA7114 = 0x00EF, /* 239 */
  197. CX231xx_FIELD1_SAA7115 = 0x00F0, /* 240 */
  198. CX231xx_FIELD1_MICRONAS = 0x0105, /* 261 */
  199. };
  200. enum cx231xx_field2_lines {
  201. CX231xx_FIELD2_SAA7114 = 0x00EF, /* 239 */
  202. CX231xx_FIELD2_SAA7115 = 0x00F0, /* 240 */
  203. CX231xx_FIELD2_MICRONAS = 0x0106, /* 262 */
  204. };
  205. enum cx231xx_custom_data_type {
  206. CX231xx_CUSTOM_EXTENSION_USR_DATA,
  207. CX231xx_CUSTOM_PRIVATE_PACKET,
  208. };
  209. enum cx231xx_mute {
  210. CX231xx_UNMUTE,
  211. CX231xx_MUTE,
  212. };
  213. enum cx231xx_mute_video_mask {
  214. CX231xx_MUTE_VIDEO_V_MASK = 0x0000FF00,
  215. CX231xx_MUTE_VIDEO_U_MASK = 0x00FF0000,
  216. CX231xx_MUTE_VIDEO_Y_MASK = 0xFF000000,
  217. };
  218. enum cx231xx_mute_video_shift {
  219. CX231xx_MUTE_VIDEO_V_SHIFT = 8,
  220. CX231xx_MUTE_VIDEO_U_SHIFT = 16,
  221. CX231xx_MUTE_VIDEO_Y_SHIFT = 24,
  222. };
  223. /* defines below are from ivtv-driver.h */
  224. #define IVTV_CMD_HW_BLOCKS_RST 0xFFFFFFFF
  225. /* Firmware API commands */
  226. #define IVTV_API_STD_TIMEOUT 500
  227. /* Registers */
  228. /* IVTV_REG_OFFSET */
  229. #define IVTV_REG_ENC_SDRAM_REFRESH (0x07F8)
  230. #define IVTV_REG_ENC_SDRAM_PRECHARGE (0x07FC)
  231. #define IVTV_REG_SPU (0x9050)
  232. #define IVTV_REG_HW_BLOCKS (0x9054)
  233. #define IVTV_REG_VPU (0x9058)
  234. #define IVTV_REG_APU (0xA064)
  235. /**** Bit definitions for MC417_RWD and MC417_OEN registers ***
  236. bits 31-16
  237. +-----------+
  238. | Reserved |
  239. +-----------+
  240. bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8
  241. +-------+-------+-------+-------+-------+-------+-------+-------+
  242. | MIWR# | MIRD# | MICS# |MIRDY# |MIADDR3|MIADDR2|MIADDR1|MIADDR0|
  243. +-------+-------+-------+-------+-------+-------+-------+-------+
  244. bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
  245. +-------+-------+-------+-------+-------+-------+-------+-------+
  246. |MIDATA7|MIDATA6|MIDATA5|MIDATA4|MIDATA3|MIDATA2|MIDATA1|MIDATA0|
  247. +-------+-------+-------+-------+-------+-------+-------+-------+
  248. ***/
  249. #define MC417_MIWR 0x8000
  250. #define MC417_MIRD 0x4000
  251. #define MC417_MICS 0x2000
  252. #define MC417_MIRDY 0x1000
  253. #define MC417_MIADDR 0x0F00
  254. #define MC417_MIDATA 0x00FF
  255. /*** Bit definitions for MC417_CTL register ****
  256. bits 31-6 bits 5-4 bit 3 bits 2-1 Bit 0
  257. +--------+-------------+--------+--------------+------------+
  258. |Reserved|MC417_SPD_CTL|Reserved|MC417_GPIO_SEL|UART_GPIO_EN|
  259. +--------+-------------+--------+--------------+------------+
  260. ***/
  261. #define MC417_SPD_CTL(x) (((x) << 4) & 0x00000030)
  262. #define MC417_GPIO_SEL(x) (((x) << 1) & 0x00000006)
  263. #define MC417_UART_GPIO_EN 0x00000001
  264. /* Values for speed control */
  265. #define MC417_SPD_CTL_SLOW 0x1
  266. #define MC417_SPD_CTL_MEDIUM 0x0
  267. #define MC417_SPD_CTL_FAST 0x3 /* b'1x, but we use b'11 */
  268. /* Values for GPIO select */
  269. #define MC417_GPIO_SEL_GPIO3 0x3
  270. #define MC417_GPIO_SEL_GPIO2 0x2
  271. #define MC417_GPIO_SEL_GPIO1 0x1
  272. #define MC417_GPIO_SEL_GPIO0 0x0
  273. #define CX23417_GPIO_MASK 0xFC0003FF
  274. int setITVCReg(struct cx231xx *dev, u32 gpio_direction, u32 value)
  275. {
  276. int status = 0;
  277. u32 _gpio_direction = 0;
  278. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  279. _gpio_direction = _gpio_direction|gpio_direction;
  280. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  281. (u8 *)&value, 4, 0, 0);
  282. return status;
  283. }
  284. int getITVCReg(struct cx231xx *dev, u32 gpio_direction, u32 *pValue)
  285. {
  286. int status = 0;
  287. u32 _gpio_direction = 0;
  288. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  289. _gpio_direction = _gpio_direction|gpio_direction;
  290. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  291. (u8 *)pValue, 4, 0, 1);
  292. return status;
  293. }
  294. int waitForMciComplete(struct cx231xx *dev)
  295. {
  296. u32 gpio;
  297. u32 gpio_driection = 0;
  298. u8 count = 0;
  299. getITVCReg(dev, gpio_driection, &gpio);
  300. while (!(gpio&0x020000)) {
  301. msleep(10);
  302. getITVCReg(dev, gpio_driection, &gpio);
  303. if (count++ > 100) {
  304. dprintk(3, "ERROR: Timeout - gpio=%x\n", gpio);
  305. return -1;
  306. }
  307. }
  308. return 0;
  309. }
  310. int mc417_register_write(struct cx231xx *dev, u16 address, u32 value)
  311. {
  312. u32 temp;
  313. int status = 0;
  314. temp = 0x82|MCI_REGISTER_DATA_BYTE0|((value&0x000000FF)<<8);
  315. temp = temp<<10;
  316. status = setITVCReg(dev, ITVC_WRITE_DIR, temp);
  317. if (status < 0)
  318. return status;
  319. temp = temp|((0x05)<<10);
  320. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  321. /*write data byte 1;*/
  322. temp = 0x82|MCI_REGISTER_DATA_BYTE1|(value&0x0000FF00);
  323. temp = temp<<10;
  324. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  325. temp = temp|((0x05)<<10);
  326. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  327. /*write data byte 2;*/
  328. temp = 0x82|MCI_REGISTER_DATA_BYTE2|((value&0x00FF0000)>>8);
  329. temp = temp<<10;
  330. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  331. temp = temp|((0x05)<<10);
  332. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  333. /*write data byte 3;*/
  334. temp = 0x82|MCI_REGISTER_DATA_BYTE3|((value&0xFF000000)>>16);
  335. temp = temp<<10;
  336. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  337. temp = temp|((0x05)<<10);
  338. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  339. /*write address byte 0;*/
  340. temp = 0x82|MCI_REGISTER_ADDRESS_BYTE0|((address&0x000000FF)<<8);
  341. temp = temp<<10;
  342. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  343. temp = temp|((0x05)<<10);
  344. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  345. /*write address byte 1;*/
  346. temp = 0x82|MCI_REGISTER_ADDRESS_BYTE1|(address&0x0000FF00);
  347. temp = temp<<10;
  348. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  349. temp = temp|((0x05)<<10);
  350. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  351. /*Write that the mode is write.*/
  352. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_WRITE;
  353. temp = temp<<10;
  354. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  355. temp = temp|((0x05)<<10);
  356. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  357. return waitForMciComplete(dev);
  358. }
  359. int mc417_register_read(struct cx231xx *dev, u16 address, u32 *value)
  360. {
  361. /*write address byte 0;*/
  362. u32 temp;
  363. u32 return_value = 0;
  364. int ret = 0;
  365. temp = 0x82|MCI_REGISTER_ADDRESS_BYTE0|((address&0x00FF)<<8);
  366. temp = temp<<10;
  367. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  368. temp = temp|((0x05)<<10);
  369. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  370. /*write address byte 1;*/
  371. temp = 0x82|MCI_REGISTER_ADDRESS_BYTE1|(address&0xFF00);
  372. temp = temp<<10;
  373. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  374. temp = temp|((0x05)<<10);
  375. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  376. /*write that the mode is read;*/
  377. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_READ;
  378. temp = temp<<10;
  379. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  380. temp = temp|((0x05)<<10);
  381. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  382. /*wait for the MIRDY line to be asserted ,
  383. signalling that the read is done;*/
  384. ret = waitForMciComplete(dev);
  385. /*switch the DATA- GPIO to input mode;*/
  386. /*Read data byte 0;*/
  387. temp = (0x82|MCI_REGISTER_DATA_BYTE0)<<10;
  388. setITVCReg(dev, ITVC_READ_DIR, temp);
  389. temp = ((0x81|MCI_REGISTER_DATA_BYTE0)<<10);
  390. setITVCReg(dev, ITVC_READ_DIR, temp);
  391. getITVCReg(dev, ITVC_READ_DIR, &temp);
  392. return_value |= ((temp&0x03FC0000)>>18);
  393. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  394. /* Read data byte 1;*/
  395. temp = (0x82|MCI_REGISTER_DATA_BYTE1)<<10;
  396. setITVCReg(dev, ITVC_READ_DIR, temp);
  397. temp = ((0x81|MCI_REGISTER_DATA_BYTE1)<<10);
  398. setITVCReg(dev, ITVC_READ_DIR, temp);
  399. getITVCReg(dev, ITVC_READ_DIR, &temp);
  400. return_value |= ((temp&0x03FC0000)>>10);
  401. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  402. /*Read data byte 2;*/
  403. temp = (0x82|MCI_REGISTER_DATA_BYTE2)<<10;
  404. setITVCReg(dev, ITVC_READ_DIR, temp);
  405. temp = ((0x81|MCI_REGISTER_DATA_BYTE2)<<10);
  406. setITVCReg(dev, ITVC_READ_DIR, temp);
  407. getITVCReg(dev, ITVC_READ_DIR, &temp);
  408. return_value |= ((temp&0x03FC0000)>>2);
  409. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  410. /*Read data byte 3;*/
  411. temp = (0x82|MCI_REGISTER_DATA_BYTE3)<<10;
  412. setITVCReg(dev, ITVC_READ_DIR, temp);
  413. temp = ((0x81|MCI_REGISTER_DATA_BYTE3)<<10);
  414. setITVCReg(dev, ITVC_READ_DIR, temp);
  415. getITVCReg(dev, ITVC_READ_DIR, &temp);
  416. return_value |= ((temp&0x03FC0000)<<6);
  417. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  418. *value = return_value;
  419. return ret;
  420. }
  421. int mc417_memory_write(struct cx231xx *dev, u32 address, u32 value)
  422. {
  423. /*write data byte 0;*/
  424. u32 temp;
  425. int ret = 0;
  426. temp = 0x82|MCI_MEMORY_DATA_BYTE0|((value&0x000000FF)<<8);
  427. temp = temp<<10;
  428. ret = setITVCReg(dev, ITVC_WRITE_DIR, temp);
  429. if (ret < 0)
  430. return ret;
  431. temp = temp|((0x05)<<10);
  432. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  433. /*write data byte 1;*/
  434. temp = 0x82|MCI_MEMORY_DATA_BYTE1|(value&0x0000FF00);
  435. temp = temp<<10;
  436. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  437. temp = temp|((0x05)<<10);
  438. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  439. /*write data byte 2;*/
  440. temp = 0x82|MCI_MEMORY_DATA_BYTE2|((value&0x00FF0000)>>8);
  441. temp = temp<<10;
  442. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  443. temp = temp|((0x05)<<10);
  444. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  445. /*write data byte 3;*/
  446. temp = 0x82|MCI_MEMORY_DATA_BYTE3|((value&0xFF000000)>>16);
  447. temp = temp<<10;
  448. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  449. temp = temp|((0x05)<<10);
  450. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  451. /* write address byte 2;*/
  452. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  453. ((address & 0x003F0000)>>8);
  454. temp = temp<<10;
  455. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  456. temp = temp|((0x05)<<10);
  457. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  458. /* write address byte 1;*/
  459. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  460. temp = temp<<10;
  461. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  462. temp = temp|((0x05)<<10);
  463. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  464. /* write address byte 0;*/
  465. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0|((address & 0x00FF)<<8);
  466. temp = temp<<10;
  467. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  468. temp = temp|((0x05)<<10);
  469. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  470. /*wait for MIRDY line;*/
  471. waitForMciComplete(dev);
  472. return 0;
  473. }
  474. int mc417_memory_read(struct cx231xx *dev, u32 address, u32 *value)
  475. {
  476. u32 temp = 0;
  477. u32 return_value = 0;
  478. int ret = 0;
  479. /*write address byte 2;*/
  480. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_READ |
  481. ((address & 0x003F0000)>>8);
  482. temp = temp<<10;
  483. ret = setITVCReg(dev, ITVC_WRITE_DIR, temp);
  484. if (ret < 0)
  485. return ret;
  486. temp = temp|((0x05)<<10);
  487. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  488. /*write address byte 1*/
  489. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  490. temp = temp<<10;
  491. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  492. temp = temp|((0x05)<<10);
  493. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  494. /*write address byte 0*/
  495. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF)<<8);
  496. temp = temp<<10;
  497. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  498. temp = temp|((0x05)<<10);
  499. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  500. /*Wait for MIRDY line*/
  501. ret = waitForMciComplete(dev);
  502. /*Read data byte 3;*/
  503. temp = (0x82|MCI_MEMORY_DATA_BYTE3)<<10;
  504. setITVCReg(dev, ITVC_READ_DIR, temp);
  505. temp = ((0x81|MCI_MEMORY_DATA_BYTE3)<<10);
  506. setITVCReg(dev, ITVC_READ_DIR, temp);
  507. getITVCReg(dev, ITVC_READ_DIR, &temp);
  508. return_value |= ((temp&0x03FC0000)<<6);
  509. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  510. /*Read data byte 2;*/
  511. temp = (0x82|MCI_MEMORY_DATA_BYTE2)<<10;
  512. setITVCReg(dev, ITVC_READ_DIR, temp);
  513. temp = ((0x81|MCI_MEMORY_DATA_BYTE2)<<10);
  514. setITVCReg(dev, ITVC_READ_DIR, temp);
  515. getITVCReg(dev, ITVC_READ_DIR, &temp);
  516. return_value |= ((temp&0x03FC0000)>>2);
  517. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  518. /* Read data byte 1;*/
  519. temp = (0x82|MCI_MEMORY_DATA_BYTE1)<<10;
  520. setITVCReg(dev, ITVC_READ_DIR, temp);
  521. temp = ((0x81|MCI_MEMORY_DATA_BYTE1)<<10);
  522. setITVCReg(dev, ITVC_READ_DIR, temp);
  523. getITVCReg(dev, ITVC_READ_DIR, &temp);
  524. return_value |= ((temp&0x03FC0000)>>10);
  525. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  526. /*Read data byte 0;*/
  527. temp = (0x82|MCI_MEMORY_DATA_BYTE0)<<10;
  528. setITVCReg(dev, ITVC_READ_DIR, temp);
  529. temp = ((0x81|MCI_MEMORY_DATA_BYTE0)<<10);
  530. setITVCReg(dev, ITVC_READ_DIR, temp);
  531. getITVCReg(dev, ITVC_READ_DIR, &temp);
  532. return_value |= ((temp&0x03FC0000)>>18);
  533. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  534. *value = return_value;
  535. return ret;
  536. }
  537. void mc417_gpio_set(struct cx231xx *dev, u32 mask)
  538. {
  539. u32 val;
  540. /* Set the gpio value */
  541. mc417_register_read(dev, 0x900C, &val);
  542. val |= (mask & 0x000ffff);
  543. mc417_register_write(dev, 0x900C, val);
  544. }
  545. void mc417_gpio_clear(struct cx231xx *dev, u32 mask)
  546. {
  547. u32 val;
  548. /* Clear the gpio value */
  549. mc417_register_read(dev, 0x900C, &val);
  550. val &= ~(mask & 0x0000ffff);
  551. mc417_register_write(dev, 0x900C, val);
  552. }
  553. void mc417_gpio_enable(struct cx231xx *dev, u32 mask, int asoutput)
  554. {
  555. u32 val;
  556. /* Enable GPIO direction bits */
  557. mc417_register_read(dev, 0x9020, &val);
  558. if (asoutput)
  559. val |= (mask & 0x0000ffff);
  560. else
  561. val &= ~(mask & 0x0000ffff);
  562. mc417_register_write(dev, 0x9020, val);
  563. }
  564. /* ------------------------------------------------------------------ */
  565. /* MPEG encoder API */
  566. static char *cmd_to_str(int cmd)
  567. {
  568. switch (cmd) {
  569. case CX2341X_ENC_PING_FW:
  570. return "PING_FW";
  571. case CX2341X_ENC_START_CAPTURE:
  572. return "START_CAPTURE";
  573. case CX2341X_ENC_STOP_CAPTURE:
  574. return "STOP_CAPTURE";
  575. case CX2341X_ENC_SET_AUDIO_ID:
  576. return "SET_AUDIO_ID";
  577. case CX2341X_ENC_SET_VIDEO_ID:
  578. return "SET_VIDEO_ID";
  579. case CX2341X_ENC_SET_PCR_ID:
  580. return "SET_PCR_PID";
  581. case CX2341X_ENC_SET_FRAME_RATE:
  582. return "SET_FRAME_RATE";
  583. case CX2341X_ENC_SET_FRAME_SIZE:
  584. return "SET_FRAME_SIZE";
  585. case CX2341X_ENC_SET_BIT_RATE:
  586. return "SET_BIT_RATE";
  587. case CX2341X_ENC_SET_GOP_PROPERTIES:
  588. return "SET_GOP_PROPERTIES";
  589. case CX2341X_ENC_SET_ASPECT_RATIO:
  590. return "SET_ASPECT_RATIO";
  591. case CX2341X_ENC_SET_DNR_FILTER_MODE:
  592. return "SET_DNR_FILTER_PROPS";
  593. case CX2341X_ENC_SET_DNR_FILTER_PROPS:
  594. return "SET_DNR_FILTER_PROPS";
  595. case CX2341X_ENC_SET_CORING_LEVELS:
  596. return "SET_CORING_LEVELS";
  597. case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
  598. return "SET_SPATIAL_FILTER_TYPE";
  599. case CX2341X_ENC_SET_VBI_LINE:
  600. return "SET_VBI_LINE";
  601. case CX2341X_ENC_SET_STREAM_TYPE:
  602. return "SET_STREAM_TYPE";
  603. case CX2341X_ENC_SET_OUTPUT_PORT:
  604. return "SET_OUTPUT_PORT";
  605. case CX2341X_ENC_SET_AUDIO_PROPERTIES:
  606. return "SET_AUDIO_PROPERTIES";
  607. case CX2341X_ENC_HALT_FW:
  608. return "HALT_FW";
  609. case CX2341X_ENC_GET_VERSION:
  610. return "GET_VERSION";
  611. case CX2341X_ENC_SET_GOP_CLOSURE:
  612. return "SET_GOP_CLOSURE";
  613. case CX2341X_ENC_GET_SEQ_END:
  614. return "GET_SEQ_END";
  615. case CX2341X_ENC_SET_PGM_INDEX_INFO:
  616. return "SET_PGM_INDEX_INFO";
  617. case CX2341X_ENC_SET_VBI_CONFIG:
  618. return "SET_VBI_CONFIG";
  619. case CX2341X_ENC_SET_DMA_BLOCK_SIZE:
  620. return "SET_DMA_BLOCK_SIZE";
  621. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_10:
  622. return "GET_PREV_DMA_INFO_MB_10";
  623. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_9:
  624. return "GET_PREV_DMA_INFO_MB_9";
  625. case CX2341X_ENC_SCHED_DMA_TO_HOST:
  626. return "SCHED_DMA_TO_HOST";
  627. case CX2341X_ENC_INITIALIZE_INPUT:
  628. return "INITIALIZE_INPUT";
  629. case CX2341X_ENC_SET_FRAME_DROP_RATE:
  630. return "SET_FRAME_DROP_RATE";
  631. case CX2341X_ENC_PAUSE_ENCODER:
  632. return "PAUSE_ENCODER";
  633. case CX2341X_ENC_REFRESH_INPUT:
  634. return "REFRESH_INPUT";
  635. case CX2341X_ENC_SET_COPYRIGHT:
  636. return "SET_COPYRIGHT";
  637. case CX2341X_ENC_SET_EVENT_NOTIFICATION:
  638. return "SET_EVENT_NOTIFICATION";
  639. case CX2341X_ENC_SET_NUM_VSYNC_LINES:
  640. return "SET_NUM_VSYNC_LINES";
  641. case CX2341X_ENC_SET_PLACEHOLDER:
  642. return "SET_PLACEHOLDER";
  643. case CX2341X_ENC_MUTE_VIDEO:
  644. return "MUTE_VIDEO";
  645. case CX2341X_ENC_MUTE_AUDIO:
  646. return "MUTE_AUDIO";
  647. case CX2341X_ENC_MISC:
  648. return "MISC";
  649. default:
  650. return "UNKNOWN";
  651. }
  652. }
  653. static int cx231xx_mbox_func(void *priv,
  654. u32 command,
  655. int in,
  656. int out,
  657. u32 data[CX2341X_MBOX_MAX_DATA])
  658. {
  659. struct cx231xx *dev = priv;
  660. unsigned long timeout;
  661. u32 value, flag, retval = 0;
  662. int i;
  663. dprintk(3, "%s: command(0x%X) = %s\n", __func__, command,
  664. cmd_to_str(command));
  665. /* this may not be 100% safe if we can't read any memory location
  666. without side effects */
  667. mc417_memory_read(dev, dev->cx23417_mailbox - 4, &value);
  668. if (value != 0x12345678) {
  669. dprintk(3,
  670. "Firmware and/or mailbox pointer not initialized "
  671. "or corrupted, signature = 0x%x, cmd = %s\n", value,
  672. cmd_to_str(command));
  673. return -1;
  674. }
  675. /* This read looks at 32 bits, but flag is only 8 bits.
  676. * Seems we also bail if CMD or TIMEOUT bytes are set???
  677. */
  678. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  679. if (flag) {
  680. dprintk(3, "ERROR: Mailbox appears to be in use "
  681. "(%x), cmd = %s\n", flag, cmd_to_str(command));
  682. return -1;
  683. }
  684. flag |= 1; /* tell 'em we're working on it */
  685. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  686. /* write command + args + fill remaining with zeros */
  687. /* command code */
  688. mc417_memory_write(dev, dev->cx23417_mailbox + 1, command);
  689. mc417_memory_write(dev, dev->cx23417_mailbox + 3,
  690. IVTV_API_STD_TIMEOUT); /* timeout */
  691. for (i = 0; i < in; i++) {
  692. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, data[i]);
  693. dprintk(3, "API Input %d = %d\n", i, data[i]);
  694. }
  695. for (; i < CX2341X_MBOX_MAX_DATA; i++)
  696. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, 0);
  697. flag |= 3; /* tell 'em we're done writing */
  698. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  699. /* wait for firmware to handle the API command */
  700. timeout = jiffies + msecs_to_jiffies(10);
  701. for (;;) {
  702. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  703. if (0 != (flag & 4))
  704. break;
  705. if (time_after(jiffies, timeout)) {
  706. dprintk(3, "ERROR: API Mailbox timeout\n");
  707. return -1;
  708. }
  709. udelay(10);
  710. }
  711. /* read output values */
  712. for (i = 0; i < out; i++) {
  713. mc417_memory_read(dev, dev->cx23417_mailbox + 4 + i, data + i);
  714. dprintk(3, "API Output %d = %d\n", i, data[i]);
  715. }
  716. mc417_memory_read(dev, dev->cx23417_mailbox + 2, &retval);
  717. dprintk(3, "API result = %d\n", retval);
  718. flag = 0;
  719. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  720. return retval;
  721. }
  722. /* We don't need to call the API often, so using just one
  723. * mailbox will probably suffice
  724. */
  725. static int cx231xx_api_cmd(struct cx231xx *dev,
  726. u32 command,
  727. u32 inputcnt,
  728. u32 outputcnt,
  729. ...)
  730. {
  731. u32 data[CX2341X_MBOX_MAX_DATA];
  732. va_list vargs;
  733. int i, err;
  734. dprintk(3, "%s() cmds = 0x%08x\n", __func__, command);
  735. va_start(vargs, outputcnt);
  736. for (i = 0; i < inputcnt; i++)
  737. data[i] = va_arg(vargs, int);
  738. err = cx231xx_mbox_func(dev, command, inputcnt, outputcnt, data);
  739. for (i = 0; i < outputcnt; i++) {
  740. int *vptr = va_arg(vargs, int *);
  741. *vptr = data[i];
  742. }
  743. va_end(vargs);
  744. return err;
  745. }
  746. static int cx231xx_find_mailbox(struct cx231xx *dev)
  747. {
  748. u32 signature[4] = {
  749. 0x12345678, 0x34567812, 0x56781234, 0x78123456
  750. };
  751. int signaturecnt = 0;
  752. u32 value;
  753. int i;
  754. int ret = 0;
  755. dprintk(2, "%s()\n", __func__);
  756. for (i = 0; i < 0x100; i++) {/*CX231xx_FIRM_IMAGE_SIZE*/
  757. ret = mc417_memory_read(dev, i, &value);
  758. if (ret < 0)
  759. return ret;
  760. if (value == signature[signaturecnt])
  761. signaturecnt++;
  762. else
  763. signaturecnt = 0;
  764. if (4 == signaturecnt) {
  765. dprintk(1, "Mailbox signature found at 0x%x\n", i+1);
  766. return i+1;
  767. }
  768. }
  769. dprintk(3, "Mailbox signature values not found!\n");
  770. return -1;
  771. }
  772. void mciWriteMemoryToGPIO(struct cx231xx *dev, u32 address, u32 value,
  773. u32 *p_fw_image)
  774. {
  775. u32 temp = 0;
  776. int i = 0;
  777. temp = 0x82|MCI_MEMORY_DATA_BYTE0|((value&0x000000FF)<<8);
  778. temp = temp<<10;
  779. *p_fw_image = temp;
  780. p_fw_image++;
  781. temp = temp|((0x05)<<10);
  782. *p_fw_image = temp;
  783. p_fw_image++;
  784. /*write data byte 1;*/
  785. temp = 0x82|MCI_MEMORY_DATA_BYTE1|(value&0x0000FF00);
  786. temp = temp<<10;
  787. *p_fw_image = temp;
  788. p_fw_image++;
  789. temp = temp|((0x05)<<10);
  790. *p_fw_image = temp;
  791. p_fw_image++;
  792. /*write data byte 2;*/
  793. temp = 0x82|MCI_MEMORY_DATA_BYTE2|((value&0x00FF0000)>>8);
  794. temp = temp<<10;
  795. *p_fw_image = temp;
  796. p_fw_image++;
  797. temp = temp|((0x05)<<10);
  798. *p_fw_image = temp;
  799. p_fw_image++;
  800. /*write data byte 3;*/
  801. temp = 0x82|MCI_MEMORY_DATA_BYTE3|((value&0xFF000000)>>16);
  802. temp = temp<<10;
  803. *p_fw_image = temp;
  804. p_fw_image++;
  805. temp = temp|((0x05)<<10);
  806. *p_fw_image = temp;
  807. p_fw_image++;
  808. /* write address byte 2;*/
  809. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  810. ((address & 0x003F0000)>>8);
  811. temp = temp<<10;
  812. *p_fw_image = temp;
  813. p_fw_image++;
  814. temp = temp|((0x05)<<10);
  815. *p_fw_image = temp;
  816. p_fw_image++;
  817. /* write address byte 1;*/
  818. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  819. temp = temp<<10;
  820. *p_fw_image = temp;
  821. p_fw_image++;
  822. temp = temp|((0x05)<<10);
  823. *p_fw_image = temp;
  824. p_fw_image++;
  825. /* write address byte 0;*/
  826. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0|((address & 0x00FF)<<8);
  827. temp = temp<<10;
  828. *p_fw_image = temp;
  829. p_fw_image++;
  830. temp = temp|((0x05)<<10);
  831. *p_fw_image = temp;
  832. p_fw_image++;
  833. for (i = 0; i < 6; i++) {
  834. *p_fw_image = 0xFFFFFFFF;
  835. p_fw_image++;
  836. }
  837. }
  838. static int cx231xx_load_firmware(struct cx231xx *dev)
  839. {
  840. static const unsigned char magic[8] = {
  841. 0xa7, 0x0d, 0x00, 0x00, 0x66, 0xbb, 0x55, 0xaa
  842. };
  843. const struct firmware *firmware;
  844. int i, retval = 0;
  845. u32 value = 0;
  846. u32 gpio_output = 0;
  847. /*u32 checksum = 0;*/
  848. /*u32 *dataptr;*/
  849. u32 transfer_size = 0;
  850. u32 fw_data = 0;
  851. u32 address = 0;
  852. /*u32 current_fw[800];*/
  853. u32 *p_current_fw, *p_fw;
  854. u32 *p_fw_data;
  855. int frame = 0;
  856. u16 _buffer_size = 4096;
  857. u8 *p_buffer;
  858. p_current_fw = (u32 *)vmalloc(1884180*4);
  859. p_fw = p_current_fw;
  860. if (p_current_fw == 0) {
  861. dprintk(2, "FAIL!!!\n");
  862. return -1;
  863. }
  864. p_buffer = (u8 *)vmalloc(4096);
  865. if (p_buffer == 0) {
  866. dprintk(2, "FAIL!!!\n");
  867. return -1;
  868. }
  869. dprintk(2, "%s()\n", __func__);
  870. /* Save GPIO settings before reset of APU */
  871. retval |= mc417_memory_read(dev, 0x9020, &gpio_output);
  872. retval |= mc417_memory_read(dev, 0x900C, &value);
  873. retval = mc417_register_write(dev,
  874. IVTV_REG_VPU, 0xFFFFFFED);
  875. retval |= mc417_register_write(dev,
  876. IVTV_REG_HW_BLOCKS, IVTV_CMD_HW_BLOCKS_RST);
  877. retval |= mc417_register_write(dev,
  878. IVTV_REG_ENC_SDRAM_REFRESH, 0x80000800);
  879. retval |= mc417_register_write(dev,
  880. IVTV_REG_ENC_SDRAM_PRECHARGE, 0x1A);
  881. retval |= mc417_register_write(dev,
  882. IVTV_REG_APU, 0);
  883. if (retval != 0) {
  884. printk(KERN_ERR "%s: Error with mc417_register_write\n",
  885. __func__);
  886. return -1;
  887. }
  888. retval = request_firmware(&firmware, CX231xx_FIRM_IMAGE_NAME,
  889. &dev->udev->dev);
  890. if (retval != 0) {
  891. printk(KERN_ERR
  892. "ERROR: Hotplug firmware request failed (%s).\n",
  893. CX231xx_FIRM_IMAGE_NAME);
  894. printk(KERN_ERR "Please fix your hotplug setup, the board will "
  895. "not work without firmware loaded!\n");
  896. return -1;
  897. }
  898. if (firmware->size != CX231xx_FIRM_IMAGE_SIZE) {
  899. printk(KERN_ERR "ERROR: Firmware size mismatch "
  900. "(have %zd, expected %d)\n",
  901. firmware->size, CX231xx_FIRM_IMAGE_SIZE);
  902. release_firmware(firmware);
  903. return -1;
  904. }
  905. if (0 != memcmp(firmware->data, magic, 8)) {
  906. printk(KERN_ERR
  907. "ERROR: Firmware magic mismatch, wrong file?\n");
  908. release_firmware(firmware);
  909. return -1;
  910. }
  911. initGPIO(dev);
  912. /* transfer to the chip */
  913. dprintk(2, "Loading firmware to GPIO...\n");
  914. p_fw_data = (u32 *)firmware->data;
  915. dprintk(2, "firmware->size=%d\n", firmware->size);
  916. for (transfer_size = 0; transfer_size < firmware->size;
  917. transfer_size += 4) {
  918. fw_data = *p_fw_data;
  919. mciWriteMemoryToGPIO(dev, address, fw_data, p_current_fw);
  920. address = address + 1;
  921. p_current_fw += 20;
  922. p_fw_data += 1;
  923. }
  924. /*download the firmware by ep5-out*/
  925. for (frame = 0; frame < (int)(CX231xx_FIRM_IMAGE_SIZE*20/_buffer_size);
  926. frame++) {
  927. for (i = 0; i < _buffer_size; i++) {
  928. *(p_buffer+i) =
  929. (u8)(*(p_fw+(frame*128*8+(i++/4))) & 0x000000FF);
  930. *(p_buffer+i) =
  931. (u8)((*(p_fw+(frame*128*8+(i++/4))) & 0x0000FF00)>>8);
  932. *(p_buffer+i) =
  933. (u8)((*(p_fw+(frame*128*8+(i++/4))) & 0x00FF0000)>>16);
  934. *(p_buffer+i) =
  935. (u8)((*(p_fw+(frame*128*8+(i/4))) & 0xFF000000)>>24);
  936. }
  937. cx231xx_ep5_bulkout(dev, p_buffer, _buffer_size);
  938. }
  939. p_current_fw = p_fw;
  940. vfree(p_current_fw);
  941. p_current_fw = NULL;
  942. uninitGPIO(dev);
  943. release_firmware(firmware);
  944. dprintk(1, "Firmware upload successful.\n");
  945. retval |= mc417_register_write(dev, IVTV_REG_HW_BLOCKS,
  946. IVTV_CMD_HW_BLOCKS_RST);
  947. if (retval < 0) {
  948. printk(KERN_ERR "%s: Error with mc417_register_write\n",
  949. __func__);
  950. return retval;
  951. }
  952. /* F/W power up disturbs the GPIOs, restore state */
  953. retval |= mc417_register_write(dev, 0x9020, gpio_output);
  954. retval |= mc417_register_write(dev, 0x900C, value);
  955. retval |= mc417_register_read(dev, IVTV_REG_VPU, &value);
  956. retval |= mc417_register_write(dev, IVTV_REG_VPU, value & 0xFFFFFFE8);
  957. if (retval < 0) {
  958. printk(KERN_ERR "%s: Error with mc417_register_write\n",
  959. __func__);
  960. return retval;
  961. }
  962. return 0;
  963. }
  964. void cx231xx_417_check_encoder(struct cx231xx *dev)
  965. {
  966. u32 status, seq;
  967. status = 0;
  968. seq = 0;
  969. cx231xx_api_cmd(dev, CX2341X_ENC_GET_SEQ_END, 0, 2, &status, &seq);
  970. dprintk(1, "%s() status = %d, seq = %d\n", __func__, status, seq);
  971. }
  972. static void cx231xx_codec_settings(struct cx231xx *dev)
  973. {
  974. dprintk(1, "%s()\n", __func__);
  975. /* assign frame size */
  976. cx231xx_api_cmd(dev, CX2341X_ENC_SET_FRAME_SIZE, 2, 0,
  977. dev->ts1.height, dev->ts1.width);
  978. dev->mpeg_params.width = dev->ts1.width;
  979. dev->mpeg_params.height = dev->ts1.height;
  980. cx2341x_update(dev, cx231xx_mbox_func, NULL, &dev->mpeg_params);
  981. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 3, 1);
  982. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 4, 1);
  983. }
  984. static int cx231xx_initialize_codec(struct cx231xx *dev)
  985. {
  986. int version;
  987. int retval;
  988. u32 i, data[7];
  989. u32 val = 0;
  990. dprintk(1, "%s()\n", __func__);
  991. cx231xx_disable656(dev);
  992. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0); /* ping */
  993. if (retval < 0) {
  994. dprintk(2, "%s() PING OK\n", __func__);
  995. retval = cx231xx_load_firmware(dev);
  996. if (retval < 0) {
  997. printk(KERN_ERR "%s() f/w load failed\n", __func__);
  998. return retval;
  999. }
  1000. retval = cx231xx_find_mailbox(dev);
  1001. if (retval < 0) {
  1002. printk(KERN_ERR "%s() mailbox < 0, error\n",
  1003. __func__);
  1004. return -1;
  1005. }
  1006. dev->cx23417_mailbox = retval;
  1007. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0);
  1008. if (retval < 0) {
  1009. printk(KERN_ERR
  1010. "ERROR: cx23417 firmware ping failed!\n");
  1011. return -1;
  1012. }
  1013. retval = cx231xx_api_cmd(dev, CX2341X_ENC_GET_VERSION, 0, 1,
  1014. &version);
  1015. if (retval < 0) {
  1016. printk(KERN_ERR "ERROR: cx23417 firmware get encoder :"
  1017. "version failed!\n");
  1018. return -1;
  1019. }
  1020. dprintk(1, "cx23417 firmware version is 0x%08x\n", version);
  1021. msleep(200);
  1022. }
  1023. for (i = 0; i < 1; i++) {
  1024. retval = mc417_register_read(dev, 0x20f8, &val);
  1025. dprintk(3, "***before enable656() VIM Capture Lines =%d ***\n",
  1026. val);
  1027. if (retval < 0)
  1028. return retval;
  1029. }
  1030. cx231xx_enable656(dev);
  1031. /* stop mpeg capture */
  1032. cx231xx_api_cmd(dev, CX2341X_ENC_STOP_CAPTURE,
  1033. 3, 0, 1, 3, 4);
  1034. cx231xx_codec_settings(dev);
  1035. msleep(60);
  1036. /* cx231xx_api_cmd(dev, CX2341X_ENC_SET_NUM_VSYNC_LINES, 2, 0,
  1037. CX231xx_FIELD1_SAA7115, CX231xx_FIELD2_SAA7115);
  1038. cx231xx_api_cmd(dev, CX2341X_ENC_SET_PLACEHOLDER, 12, 0,
  1039. CX231xx_CUSTOM_EXTENSION_USR_DATA, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1040. 0, 0);
  1041. */
  1042. /* Setup to capture VBI */
  1043. data[0] = 0x0001BD00;
  1044. data[1] = 1; /* frames per interrupt */
  1045. data[2] = 4; /* total bufs */
  1046. data[3] = 0x91559155; /* start codes */
  1047. data[4] = 0x206080C0; /* stop codes */
  1048. data[5] = 6; /* lines */
  1049. data[6] = 64; /* BPL */
  1050. /*
  1051. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_CONFIG, 7, 0, data[0], data[1],
  1052. data[2], data[3], data[4], data[5], data[6]);
  1053. for (i = 2; i <= 24; i++) {
  1054. int valid;
  1055. valid = ((i >= 19) && (i <= 21));
  1056. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0, i,
  1057. valid, 0 , 0, 0);
  1058. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0,
  1059. i | 0x80000000, valid, 0, 0, 0);
  1060. }
  1061. */
  1062. /* cx231xx_api_cmd(dev, CX2341X_ENC_MUTE_AUDIO, 1, 0, CX231xx_UNMUTE);
  1063. msleep(60);
  1064. */
  1065. /* initialize the video input */
  1066. retval = cx231xx_api_cmd(dev, CX2341X_ENC_INITIALIZE_INPUT, 0, 0);
  1067. if (retval < 0)
  1068. return retval;
  1069. msleep(60);
  1070. /* Enable VIP style pixel invalidation so we work with scaled mode */
  1071. mc417_memory_write(dev, 2120, 0x00000080);
  1072. /* start capturing to the host interface */
  1073. retval = cx231xx_api_cmd(dev, CX2341X_ENC_START_CAPTURE, 2, 0,
  1074. CX231xx_MPEG_CAPTURE, CX231xx_RAW_BITS_NONE);
  1075. if (retval < 0)
  1076. return retval;
  1077. msleep(10);
  1078. for (i = 0; i < 1; i++) {
  1079. mc417_register_read(dev, 0x20f8, &val);
  1080. dprintk(3, "***VIM Capture Lines =%d ***\n", val);
  1081. }
  1082. return 0;
  1083. }
  1084. /* ------------------------------------------------------------------ */
  1085. static int bb_buf_setup(struct videobuf_queue *q,
  1086. unsigned int *count, unsigned int *size)
  1087. {
  1088. struct cx231xx_fh *fh = q->priv_data;
  1089. fh->dev->ts1.ts_packet_size = mpeglinesize;
  1090. fh->dev->ts1.ts_packet_count = mpeglines;
  1091. *size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1092. *count = mpegbufs;
  1093. return 0;
  1094. }
  1095. static void free_buffer(struct videobuf_queue *vq, struct cx231xx_buffer *buf)
  1096. {
  1097. struct cx231xx_fh *fh = vq->priv_data;
  1098. struct cx231xx *dev = fh->dev;
  1099. unsigned long flags = 0;
  1100. if (in_interrupt())
  1101. BUG();
  1102. spin_lock_irqsave(&dev->video_mode.slock, flags);
  1103. if (dev->USE_ISO) {
  1104. if (dev->video_mode.isoc_ctl.buf == buf)
  1105. dev->video_mode.isoc_ctl.buf = NULL;
  1106. } else {
  1107. if (dev->video_mode.bulk_ctl.buf == buf)
  1108. dev->video_mode.bulk_ctl.buf = NULL;
  1109. }
  1110. spin_unlock_irqrestore(&dev->video_mode.slock, flags);
  1111. videobuf_waiton(vq, &buf->vb, 0, 0);
  1112. videobuf_vmalloc_free(&buf->vb);
  1113. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  1114. }
  1115. void buffer_copy(struct cx231xx *dev, char *data, int len, struct urb *urb,
  1116. struct cx231xx_dmaqueue *dma_q)
  1117. {
  1118. void *vbuf;
  1119. struct cx231xx_buffer *buf;
  1120. u32 tail_data = 0;
  1121. char *p_data;
  1122. if (dma_q->mpeg_buffer_done == 0) {
  1123. if (list_empty(&dma_q->active))
  1124. return;
  1125. buf = list_entry(dma_q->active.next,
  1126. struct cx231xx_buffer, vb.queue);
  1127. dev->video_mode.isoc_ctl.buf = buf;
  1128. dma_q->mpeg_buffer_done = 1;
  1129. }
  1130. /* Fill buffer */
  1131. buf = dev->video_mode.isoc_ctl.buf;
  1132. vbuf = videobuf_to_vmalloc(&buf->vb);
  1133. if ((dma_q->mpeg_buffer_completed+len) <
  1134. mpeglines*mpeglinesize) {
  1135. if (dma_q->add_ps_package_head ==
  1136. CX231XX_NEED_ADD_PS_PACKAGE_HEAD) {
  1137. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1138. dma_q->ps_head, 3);
  1139. dma_q->mpeg_buffer_completed =
  1140. dma_q->mpeg_buffer_completed + 3;
  1141. dma_q->add_ps_package_head =
  1142. CX231XX_NONEED_PS_PACKAGE_HEAD;
  1143. }
  1144. memcpy(vbuf+dma_q->mpeg_buffer_completed, data, len);
  1145. dma_q->mpeg_buffer_completed =
  1146. dma_q->mpeg_buffer_completed + len;
  1147. } else {
  1148. dma_q->mpeg_buffer_done = 0;
  1149. tail_data =
  1150. mpeglines*mpeglinesize - dma_q->mpeg_buffer_completed;
  1151. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1152. data, tail_data);
  1153. buf->vb.state = VIDEOBUF_DONE;
  1154. buf->vb.field_count++;
  1155. do_gettimeofday(&buf->vb.ts);
  1156. list_del(&buf->vb.queue);
  1157. wake_up(&buf->vb.done);
  1158. dma_q->mpeg_buffer_completed = 0;
  1159. if (len - tail_data > 0) {
  1160. p_data = data + tail_data;
  1161. dma_q->left_data_count = len - tail_data;
  1162. memcpy(dma_q->p_left_data,
  1163. p_data, len - tail_data);
  1164. }
  1165. }
  1166. return;
  1167. }
  1168. void buffer_filled(char *data, int len, struct urb *urb,
  1169. struct cx231xx_dmaqueue *dma_q)
  1170. {
  1171. void *vbuf;
  1172. struct cx231xx_buffer *buf;
  1173. if (list_empty(&dma_q->active))
  1174. return;
  1175. buf = list_entry(dma_q->active.next,
  1176. struct cx231xx_buffer, vb.queue);
  1177. /* Fill buffer */
  1178. vbuf = videobuf_to_vmalloc(&buf->vb);
  1179. memcpy(vbuf, data, len);
  1180. buf->vb.state = VIDEOBUF_DONE;
  1181. buf->vb.field_count++;
  1182. do_gettimeofday(&buf->vb.ts);
  1183. list_del(&buf->vb.queue);
  1184. wake_up(&buf->vb.done);
  1185. return;
  1186. }
  1187. static inline int cx231xx_isoc_copy(struct cx231xx *dev, struct urb *urb)
  1188. {
  1189. struct cx231xx_dmaqueue *dma_q = urb->context;
  1190. unsigned char *p_buffer;
  1191. u32 buffer_size = 0;
  1192. u32 i = 0;
  1193. for (i = 0; i < urb->number_of_packets; i++) {
  1194. if (dma_q->left_data_count > 0) {
  1195. buffer_copy(dev, dma_q->p_left_data,
  1196. dma_q->left_data_count, urb, dma_q);
  1197. dma_q->mpeg_buffer_completed = dma_q->left_data_count;
  1198. dma_q->left_data_count = 0;
  1199. }
  1200. p_buffer = urb->transfer_buffer +
  1201. urb->iso_frame_desc[i].offset;
  1202. buffer_size = urb->iso_frame_desc[i].actual_length;
  1203. if (buffer_size > 0)
  1204. buffer_copy(dev, p_buffer, buffer_size, urb, dma_q);
  1205. }
  1206. return 0;
  1207. }
  1208. static inline int cx231xx_bulk_copy(struct cx231xx *dev, struct urb *urb)
  1209. {
  1210. /*char *outp;*/
  1211. /*struct cx231xx_buffer *buf;*/
  1212. struct cx231xx_dmaqueue *dma_q = urb->context;
  1213. unsigned char *p_buffer, *buffer;
  1214. u32 buffer_size = 0;
  1215. p_buffer = urb->transfer_buffer;
  1216. buffer_size = urb->actual_length;
  1217. buffer = kmalloc(buffer_size, GFP_ATOMIC);
  1218. memcpy(buffer, dma_q->ps_head, 3);
  1219. memcpy(buffer+3, p_buffer, buffer_size-3);
  1220. memcpy(dma_q->ps_head, p_buffer+buffer_size-3, 3);
  1221. p_buffer = buffer;
  1222. buffer_filled(p_buffer, buffer_size, urb, dma_q);
  1223. kfree(buffer);
  1224. return 0;
  1225. }
  1226. static int bb_buf_prepare(struct videobuf_queue *q,
  1227. struct videobuf_buffer *vb, enum v4l2_field field)
  1228. {
  1229. struct cx231xx_fh *fh = q->priv_data;
  1230. struct cx231xx_buffer *buf =
  1231. container_of(vb, struct cx231xx_buffer, vb);
  1232. struct cx231xx *dev = fh->dev;
  1233. int rc = 0, urb_init = 0;
  1234. int size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1235. dma_qq = &dev->video_mode.vidq;
  1236. if (0 != buf->vb.baddr && buf->vb.bsize < size)
  1237. return -EINVAL;
  1238. buf->vb.width = fh->dev->ts1.ts_packet_size;
  1239. buf->vb.height = fh->dev->ts1.ts_packet_count;
  1240. buf->vb.size = size;
  1241. buf->vb.field = field;
  1242. if (VIDEOBUF_NEEDS_INIT == buf->vb.state) {
  1243. rc = videobuf_iolock(q, &buf->vb, NULL);
  1244. if (rc < 0)
  1245. goto fail;
  1246. }
  1247. if (dev->USE_ISO) {
  1248. if (!dev->video_mode.isoc_ctl.num_bufs)
  1249. urb_init = 1;
  1250. } else {
  1251. if (!dev->video_mode.bulk_ctl.num_bufs)
  1252. urb_init = 1;
  1253. }
  1254. /*cx231xx_info("urb_init=%d dev->video_mode.max_pkt_size=%d\n",
  1255. urb_init, dev->video_mode.max_pkt_size);*/
  1256. dev->mode_tv = 1;
  1257. if (urb_init) {
  1258. rc = cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1259. rc = cx231xx_unmute_audio(dev);
  1260. if (dev->USE_ISO) {
  1261. cx231xx_set_alt_setting(dev, INDEX_TS1, 4);
  1262. rc = cx231xx_init_isoc(dev, mpeglines,
  1263. mpegbufs,
  1264. dev->ts1_mode.max_pkt_size,
  1265. cx231xx_isoc_copy);
  1266. } else {
  1267. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1268. rc = cx231xx_init_bulk(dev, mpeglines,
  1269. mpegbufs,
  1270. dev->ts1_mode.max_pkt_size,
  1271. cx231xx_bulk_copy);
  1272. }
  1273. if (rc < 0)
  1274. goto fail;
  1275. }
  1276. buf->vb.state = VIDEOBUF_PREPARED;
  1277. return 0;
  1278. fail:
  1279. free_buffer(q, buf);
  1280. return rc;
  1281. }
  1282. static void bb_buf_queue(struct videobuf_queue *q,
  1283. struct videobuf_buffer *vb)
  1284. {
  1285. struct cx231xx_fh *fh = q->priv_data;
  1286. struct cx231xx_buffer *buf =
  1287. container_of(vb, struct cx231xx_buffer, vb);
  1288. struct cx231xx *dev = fh->dev;
  1289. struct cx231xx_dmaqueue *vidq = &dev->video_mode.vidq;
  1290. buf->vb.state = VIDEOBUF_QUEUED;
  1291. list_add_tail(&buf->vb.queue, &vidq->active);
  1292. }
  1293. static void bb_buf_release(struct videobuf_queue *q,
  1294. struct videobuf_buffer *vb)
  1295. {
  1296. struct cx231xx_buffer *buf =
  1297. container_of(vb, struct cx231xx_buffer, vb);
  1298. /*struct cx231xx_fh *fh = q->priv_data;*/
  1299. /*struct cx231xx *dev = (struct cx231xx *)fh->dev;*/
  1300. free_buffer(q, buf);
  1301. }
  1302. static struct videobuf_queue_ops cx231xx_qops = {
  1303. .buf_setup = bb_buf_setup,
  1304. .buf_prepare = bb_buf_prepare,
  1305. .buf_queue = bb_buf_queue,
  1306. .buf_release = bb_buf_release,
  1307. };
  1308. /* ------------------------------------------------------------------ */
  1309. static const u32 *ctrl_classes[] = {
  1310. cx2341x_mpeg_ctrls,
  1311. NULL
  1312. };
  1313. static int cx231xx_queryctrl(struct cx231xx *dev,
  1314. struct v4l2_queryctrl *qctrl)
  1315. {
  1316. qctrl->id = v4l2_ctrl_next(ctrl_classes, qctrl->id);
  1317. if (qctrl->id == 0)
  1318. return -EINVAL;
  1319. /* MPEG V4L2 controls */
  1320. if (cx2341x_ctrl_query(&dev->mpeg_params, qctrl))
  1321. qctrl->flags |= V4L2_CTRL_FLAG_DISABLED;
  1322. return 0;
  1323. }
  1324. static int cx231xx_querymenu(struct cx231xx *dev,
  1325. struct v4l2_querymenu *qmenu)
  1326. {
  1327. struct v4l2_queryctrl qctrl;
  1328. qctrl.id = qmenu->id;
  1329. cx231xx_queryctrl(dev, &qctrl);
  1330. return v4l2_ctrl_query_menu(qmenu, &qctrl,
  1331. cx2341x_ctrl_get_menu(&dev->mpeg_params, qmenu->id));
  1332. }
  1333. static int vidioc_g_std(struct file *file, void *fh0, v4l2_std_id *norm)
  1334. {
  1335. struct cx231xx_fh *fh = file->private_data;
  1336. struct cx231xx *dev = fh->dev;
  1337. *norm = dev->encodernorm.id;
  1338. return 0;
  1339. }
  1340. static int vidioc_s_std(struct file *file, void *priv, v4l2_std_id *id)
  1341. {
  1342. struct cx231xx_fh *fh = file->private_data;
  1343. struct cx231xx *dev = fh->dev;
  1344. unsigned int i;
  1345. for (i = 0; i < ARRAY_SIZE(cx231xx_tvnorms); i++)
  1346. if (*id & cx231xx_tvnorms[i].id)
  1347. break;
  1348. if (i == ARRAY_SIZE(cx231xx_tvnorms))
  1349. return -EINVAL;
  1350. dev->encodernorm = cx231xx_tvnorms[i];
  1351. if (dev->encodernorm.id & 0xb000) {
  1352. dprintk(3, "encodernorm set to NTSC\n");
  1353. dev->norm = V4L2_STD_NTSC;
  1354. dev->ts1.height = 480;
  1355. dev->mpeg_params.is_50hz = 0;
  1356. } else {
  1357. dprintk(3, "encodernorm set to PAL\n");
  1358. dev->norm = V4L2_STD_PAL_B;
  1359. dev->ts1.height = 576;
  1360. dev->mpeg_params.is_50hz = 1;
  1361. }
  1362. call_all(dev, core, s_std, dev->norm);
  1363. /* do mode control overrides */
  1364. cx231xx_do_mode_ctrl_overrides(dev);
  1365. dprintk(3, "exit vidioc_s_std() i=0x%x\n", i);
  1366. return 0;
  1367. }
  1368. static int vidioc_g_audio(struct file *file, void *fh,
  1369. struct v4l2_audio *a)
  1370. {
  1371. struct v4l2_audio *vin = a;
  1372. int ret = -EINVAL;
  1373. if (vin->index > 0)
  1374. return ret;
  1375. strncpy(vin->name, "VideoGrabber Audio", 14);
  1376. vin->capability = V4L2_AUDCAP_STEREO;
  1377. return 0;
  1378. }
  1379. static int vidioc_enumaudio(struct file *file, void *fh,
  1380. struct v4l2_audio *a)
  1381. {
  1382. struct v4l2_audio *vin = a;
  1383. int ret = -EINVAL;
  1384. if (vin->index > 0)
  1385. return ret;
  1386. strncpy(vin->name, "VideoGrabber Audio", 14);
  1387. vin->capability = V4L2_AUDCAP_STEREO;
  1388. return 0;
  1389. }
  1390. static const char *iname[] = {
  1391. [CX231XX_VMUX_COMPOSITE1] = "Composite1",
  1392. [CX231XX_VMUX_SVIDEO] = "S-Video",
  1393. [CX231XX_VMUX_TELEVISION] = "Television",
  1394. [CX231XX_VMUX_CABLE] = "Cable TV",
  1395. [CX231XX_VMUX_DVB] = "DVB",
  1396. [CX231XX_VMUX_DEBUG] = "for debug only",
  1397. };
  1398. static int vidioc_enum_input(struct file *file, void *priv,
  1399. struct v4l2_input *i)
  1400. {
  1401. struct cx231xx_fh *fh = file->private_data;
  1402. struct cx231xx *dev = fh->dev;
  1403. struct cx231xx_input *input;
  1404. int n;
  1405. dprintk(3, "enter vidioc_enum_input()i->index=%d\n", i->index);
  1406. if (i->index >= 4)
  1407. return -EINVAL;
  1408. input = &cx231xx_boards[dev->model].input[i->index];
  1409. if (input->type == 0)
  1410. return -EINVAL;
  1411. /* FIXME
  1412. * strcpy(i->name, input->name); */
  1413. n = i->index;
  1414. strcpy(i->name, iname[INPUT(n)->type]);
  1415. if (input->type == CX231XX_VMUX_TELEVISION ||
  1416. input->type == CX231XX_VMUX_CABLE)
  1417. i->type = V4L2_INPUT_TYPE_TUNER;
  1418. else
  1419. i->type = V4L2_INPUT_TYPE_CAMERA;
  1420. return 0;
  1421. }
  1422. static int vidioc_g_input(struct file *file, void *priv, unsigned int *i)
  1423. {
  1424. *i = 0;
  1425. return 0;
  1426. }
  1427. static int vidioc_s_input(struct file *file, void *priv, unsigned int i)
  1428. {
  1429. struct cx231xx_fh *fh = file->private_data;
  1430. struct cx231xx *dev = fh->dev;
  1431. dprintk(3, "enter vidioc_s_input() i=%d\n", i);
  1432. mutex_lock(&dev->lock);
  1433. video_mux(dev, i);
  1434. mutex_unlock(&dev->lock);
  1435. if (i >= 4)
  1436. return -EINVAL;
  1437. dev->input = i;
  1438. dprintk(3, "exit vidioc_s_input()\n");
  1439. return 0;
  1440. }
  1441. static int vidioc_g_tuner(struct file *file, void *priv,
  1442. struct v4l2_tuner *t)
  1443. {
  1444. return 0;
  1445. }
  1446. static int vidioc_s_tuner(struct file *file, void *priv,
  1447. struct v4l2_tuner *t)
  1448. {
  1449. return 0;
  1450. }
  1451. static int vidioc_g_frequency(struct file *file, void *priv,
  1452. struct v4l2_frequency *f)
  1453. {
  1454. return 0;
  1455. }
  1456. static int vidioc_s_frequency(struct file *file, void *priv,
  1457. struct v4l2_frequency *f)
  1458. {
  1459. return 0;
  1460. }
  1461. static int vidioc_s_ctrl(struct file *file, void *priv,
  1462. struct v4l2_control *ctl)
  1463. {
  1464. struct cx231xx_fh *fh = file->private_data;
  1465. struct cx231xx *dev = fh->dev;
  1466. dprintk(3, "enter vidioc_s_ctrl()\n");
  1467. /* Update the A/V core */
  1468. call_all(dev, core, s_ctrl, ctl);
  1469. dprintk(3, "exit vidioc_s_ctrl()\n");
  1470. return 0;
  1471. }
  1472. static struct v4l2_capability pvr_capability = {
  1473. .driver = "cx231xx",
  1474. .card = "VideoGrabber",
  1475. .bus_info = "usb",
  1476. .version = 1,
  1477. .capabilities = (V4L2_CAP_VIDEO_CAPTURE |
  1478. V4L2_CAP_TUNER | V4L2_CAP_AUDIO | V4L2_CAP_RADIO |
  1479. V4L2_CAP_STREAMING | V4L2_CAP_READWRITE),
  1480. .reserved = {0, 0, 0, 0}
  1481. };
  1482. static int vidioc_querycap(struct file *file, void *priv,
  1483. struct v4l2_capability *cap)
  1484. {
  1485. memcpy(cap, &pvr_capability, sizeof(struct v4l2_capability));
  1486. return 0;
  1487. }
  1488. static int vidioc_enum_fmt_vid_cap(struct file *file, void *priv,
  1489. struct v4l2_fmtdesc *f)
  1490. {
  1491. if (f->index != 0)
  1492. return -EINVAL;
  1493. strlcpy(f->description, "MPEG", sizeof(f->description));
  1494. f->pixelformat = V4L2_PIX_FMT_MPEG;
  1495. return 0;
  1496. }
  1497. static int vidioc_g_fmt_vid_cap(struct file *file, void *priv,
  1498. struct v4l2_format *f)
  1499. {
  1500. struct cx231xx_fh *fh = file->private_data;
  1501. struct cx231xx *dev = fh->dev;
  1502. dprintk(3, "enter vidioc_g_fmt_vid_cap()\n");
  1503. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1504. f->fmt.pix.bytesperline = 0;
  1505. f->fmt.pix.sizeimage =
  1506. dev->ts1.ts_packet_size * dev->ts1.ts_packet_count;
  1507. f->fmt.pix.colorspace = 0;
  1508. f->fmt.pix.width = dev->ts1.width;
  1509. f->fmt.pix.height = dev->ts1.height;
  1510. f->fmt.pix.field = fh->vidq.field;
  1511. dprintk(1, "VIDIOC_G_FMT: w: %d, h: %d, f: %d\n",
  1512. dev->ts1.width, dev->ts1.height, fh->vidq.field);
  1513. dprintk(3, "exit vidioc_g_fmt_vid_cap()\n");
  1514. return 0;
  1515. }
  1516. static int vidioc_try_fmt_vid_cap(struct file *file, void *priv,
  1517. struct v4l2_format *f)
  1518. {
  1519. struct cx231xx_fh *fh = file->private_data;
  1520. struct cx231xx *dev = fh->dev;
  1521. dprintk(3, "enter vidioc_try_fmt_vid_cap()\n");
  1522. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1523. f->fmt.pix.bytesperline = 0;
  1524. f->fmt.pix.sizeimage =
  1525. dev->ts1.ts_packet_size * dev->ts1.ts_packet_count;
  1526. f->fmt.pix.colorspace = 0;
  1527. dprintk(1, "VIDIOC_TRY_FMT: w: %d, h: %d, f: %d\n",
  1528. dev->ts1.width, dev->ts1.height, fh->vidq.field);
  1529. dprintk(3, "exit vidioc_try_fmt_vid_cap()\n");
  1530. return 0;
  1531. }
  1532. static int vidioc_s_fmt_vid_cap(struct file *file, void *priv,
  1533. struct v4l2_format *f)
  1534. {
  1535. return 0;
  1536. }
  1537. static int vidioc_reqbufs(struct file *file, void *priv,
  1538. struct v4l2_requestbuffers *p)
  1539. {
  1540. struct cx231xx_fh *fh = file->private_data;
  1541. return videobuf_reqbufs(&fh->vidq, p);
  1542. }
  1543. static int vidioc_querybuf(struct file *file, void *priv,
  1544. struct v4l2_buffer *p)
  1545. {
  1546. struct cx231xx_fh *fh = file->private_data;
  1547. return videobuf_querybuf(&fh->vidq, p);
  1548. }
  1549. static int vidioc_qbuf(struct file *file, void *priv,
  1550. struct v4l2_buffer *p)
  1551. {
  1552. struct cx231xx_fh *fh = file->private_data;
  1553. return videobuf_qbuf(&fh->vidq, p);
  1554. }
  1555. static int vidioc_dqbuf(struct file *file, void *priv, struct v4l2_buffer *b)
  1556. {
  1557. struct cx231xx_fh *fh = priv;
  1558. return videobuf_dqbuf(&fh->vidq, b, file->f_flags & O_NONBLOCK);
  1559. }
  1560. static int vidioc_streamon(struct file *file, void *priv,
  1561. enum v4l2_buf_type i)
  1562. {
  1563. struct cx231xx_fh *fh = file->private_data;
  1564. struct cx231xx *dev = fh->dev;
  1565. int rc = 0;
  1566. dprintk(3, "enter vidioc_streamon()\n");
  1567. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1568. rc = cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1569. if (dev->USE_ISO)
  1570. rc = cx231xx_init_isoc(dev, CX231XX_NUM_PACKETS,
  1571. CX231XX_NUM_BUFS,
  1572. dev->video_mode.max_pkt_size,
  1573. cx231xx_isoc_copy);
  1574. else {
  1575. rc = cx231xx_init_bulk(dev, 320,
  1576. 5,
  1577. dev->ts1_mode.max_pkt_size,
  1578. cx231xx_bulk_copy);
  1579. }
  1580. dprintk(3, "exit vidioc_streamon()\n");
  1581. return videobuf_streamon(&fh->vidq);
  1582. }
  1583. static int vidioc_streamoff(struct file *file, void *priv, enum v4l2_buf_type i)
  1584. {
  1585. struct cx231xx_fh *fh = file->private_data;
  1586. return videobuf_streamoff(&fh->vidq);
  1587. }
  1588. static int vidioc_g_ext_ctrls(struct file *file, void *priv,
  1589. struct v4l2_ext_controls *f)
  1590. {
  1591. struct cx231xx_fh *fh = priv;
  1592. struct cx231xx *dev = fh->dev;
  1593. dprintk(3, "enter vidioc_g_ext_ctrls()\n");
  1594. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1595. return -EINVAL;
  1596. dprintk(3, "exit vidioc_g_ext_ctrls()\n");
  1597. return cx2341x_ext_ctrls(&dev->mpeg_params, 0, f, VIDIOC_G_EXT_CTRLS);
  1598. }
  1599. static int vidioc_s_ext_ctrls(struct file *file, void *priv,
  1600. struct v4l2_ext_controls *f)
  1601. {
  1602. struct cx231xx_fh *fh = priv;
  1603. struct cx231xx *dev = fh->dev;
  1604. struct cx2341x_mpeg_params p;
  1605. int err;
  1606. dprintk(3, "enter vidioc_s_ext_ctrls()\n");
  1607. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1608. return -EINVAL;
  1609. p = dev->mpeg_params;
  1610. err = cx2341x_ext_ctrls(&p, 0, f, VIDIOC_TRY_EXT_CTRLS);
  1611. if (err == 0) {
  1612. err = cx2341x_update(dev, cx231xx_mbox_func,
  1613. &dev->mpeg_params, &p);
  1614. dev->mpeg_params = p;
  1615. }
  1616. return err;
  1617. return 0;
  1618. }
  1619. static int vidioc_try_ext_ctrls(struct file *file, void *priv,
  1620. struct v4l2_ext_controls *f)
  1621. {
  1622. struct cx231xx_fh *fh = priv;
  1623. struct cx231xx *dev = fh->dev;
  1624. struct cx2341x_mpeg_params p;
  1625. int err;
  1626. dprintk(3, "enter vidioc_try_ext_ctrls()\n");
  1627. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1628. return -EINVAL;
  1629. p = dev->mpeg_params;
  1630. err = cx2341x_ext_ctrls(&p, 0, f, VIDIOC_TRY_EXT_CTRLS);
  1631. dprintk(3, "exit vidioc_try_ext_ctrls() err=%d\n", err);
  1632. return err;
  1633. }
  1634. static int vidioc_log_status(struct file *file, void *priv)
  1635. {
  1636. struct cx231xx_fh *fh = priv;
  1637. struct cx231xx *dev = fh->dev;
  1638. char name[32 + 2];
  1639. snprintf(name, sizeof(name), "%s/2", dev->name);
  1640. dprintk(3,
  1641. "%s/2: ============ START LOG STATUS ============\n",
  1642. dev->name);
  1643. call_all(dev, core, log_status);
  1644. cx2341x_log_status(&dev->mpeg_params, name);
  1645. dprintk(3,
  1646. "%s/2: ============= END LOG STATUS =============\n",
  1647. dev->name);
  1648. return 0;
  1649. }
  1650. static int vidioc_querymenu(struct file *file, void *priv,
  1651. struct v4l2_querymenu *a)
  1652. {
  1653. struct cx231xx_fh *fh = priv;
  1654. struct cx231xx *dev = fh->dev;
  1655. dprintk(3, "enter vidioc_querymenu()\n");
  1656. dprintk(3, "exit vidioc_querymenu()\n");
  1657. return cx231xx_querymenu(dev, a);
  1658. }
  1659. static int vidioc_queryctrl(struct file *file, void *priv,
  1660. struct v4l2_queryctrl *c)
  1661. {
  1662. struct cx231xx_fh *fh = priv;
  1663. struct cx231xx *dev = fh->dev;
  1664. dprintk(3, "enter vidioc_queryctrl()\n");
  1665. dprintk(3, "exit vidioc_queryctrl()\n");
  1666. return cx231xx_queryctrl(dev, c);
  1667. }
  1668. static int mpeg_open(struct file *file)
  1669. {
  1670. int minor = video_devdata(file)->minor;
  1671. struct cx231xx *h, *dev = NULL;
  1672. /*struct list_head *list;*/
  1673. struct cx231xx_fh *fh;
  1674. /*u32 value = 0;*/
  1675. dprintk(2, "%s()\n", __func__);
  1676. list_for_each_entry(h, &cx231xx_devlist, devlist) {
  1677. if (h->v4l_device->minor == minor)
  1678. dev = h;
  1679. }
  1680. if (dev == NULL) {
  1681. unlock_kernel();
  1682. return -ENODEV;
  1683. }
  1684. mutex_lock(&dev->lock);
  1685. /* allocate + initialize per filehandle data */
  1686. fh = kzalloc(sizeof(*fh), GFP_KERNEL);
  1687. if (NULL == fh) {
  1688. mutex_unlock(&dev->lock);
  1689. return -ENOMEM;
  1690. }
  1691. file->private_data = fh;
  1692. fh->dev = dev;
  1693. videobuf_queue_vmalloc_init(&fh->vidq, &cx231xx_qops,
  1694. NULL, &dev->video_mode.slock,
  1695. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_INTERLACED,
  1696. sizeof(struct cx231xx_buffer), fh, NULL);
  1697. /*
  1698. videobuf_queue_sg_init(&fh->vidq, &cx231xx_qops,
  1699. &dev->udev->dev, &dev->ts1.slock,
  1700. V4L2_BUF_TYPE_VIDEO_CAPTURE,
  1701. V4L2_FIELD_INTERLACED,
  1702. sizeof(struct cx231xx_buffer),
  1703. fh, NULL);
  1704. */
  1705. cx231xx_set_alt_setting(dev, INDEX_VANC, 1);
  1706. cx231xx_set_gpio_value(dev, 2, 0);
  1707. cx231xx_initialize_codec(dev);
  1708. mutex_unlock(&dev->lock);
  1709. cx231xx_start_TS1(dev);
  1710. return 0;
  1711. }
  1712. static int mpeg_release(struct file *file)
  1713. {
  1714. struct cx231xx_fh *fh = file->private_data;
  1715. struct cx231xx *dev = fh->dev;
  1716. dprintk(3, "mpeg_release()! dev=0x%x\n", dev);
  1717. if (!dev) {
  1718. dprintk(3, "abort!!!\n");
  1719. return 0;
  1720. }
  1721. mutex_lock(&dev->lock);
  1722. cx231xx_stop_TS1(dev);
  1723. /* do this before setting alternate! */
  1724. if (dev->USE_ISO)
  1725. cx231xx_uninit_isoc(dev);
  1726. else
  1727. cx231xx_uninit_bulk(dev);
  1728. cx231xx_set_mode(dev, CX231XX_SUSPEND);
  1729. cx231xx_api_cmd(fh->dev, CX2341X_ENC_STOP_CAPTURE, 3, 0,
  1730. CX231xx_END_NOW, CX231xx_MPEG_CAPTURE,
  1731. CX231xx_RAW_BITS_NONE);
  1732. /* FIXME: Review this crap */
  1733. /* Shut device down on last close */
  1734. if (atomic_cmpxchg(&fh->v4l_reading, 1, 0) == 1) {
  1735. if (atomic_dec_return(&dev->v4l_reader_count) == 0) {
  1736. /* stop mpeg capture */
  1737. msleep(500);
  1738. cx231xx_417_check_encoder(dev);
  1739. }
  1740. }
  1741. if (fh->vidq.streaming)
  1742. videobuf_streamoff(&fh->vidq);
  1743. if (fh->vidq.reading)
  1744. videobuf_read_stop(&fh->vidq);
  1745. videobuf_mmap_free(&fh->vidq);
  1746. file->private_data = NULL;
  1747. kfree(fh);
  1748. mutex_unlock(&dev->lock);
  1749. return 0;
  1750. }
  1751. static ssize_t mpeg_read(struct file *file, char __user *data,
  1752. size_t count, loff_t *ppos)
  1753. {
  1754. struct cx231xx_fh *fh = file->private_data;
  1755. struct cx231xx *dev = fh->dev;
  1756. /* Deal w/ A/V decoder * and mpeg encoder sync issues. */
  1757. /* Start mpeg encoder on first read. */
  1758. if (atomic_cmpxchg(&fh->v4l_reading, 0, 1) == 0) {
  1759. if (atomic_inc_return(&dev->v4l_reader_count) == 1) {
  1760. if (cx231xx_initialize_codec(dev) < 0)
  1761. return -EINVAL;
  1762. }
  1763. }
  1764. return videobuf_read_stream(&fh->vidq, data, count, ppos, 0,
  1765. file->f_flags & O_NONBLOCK);
  1766. }
  1767. static unsigned int mpeg_poll(struct file *file,
  1768. struct poll_table_struct *wait)
  1769. {
  1770. struct cx231xx_fh *fh = file->private_data;
  1771. /*struct cx231xx *dev = fh->dev;*/
  1772. /*dprintk(2, "%s\n", __func__);*/
  1773. return videobuf_poll_stream(file, &fh->vidq, wait);
  1774. }
  1775. static int mpeg_mmap(struct file *file, struct vm_area_struct *vma)
  1776. {
  1777. struct cx231xx_fh *fh = file->private_data;
  1778. struct cx231xx *dev = fh->dev;
  1779. dprintk(2, "%s()\n", __func__);
  1780. return videobuf_mmap_mapper(&fh->vidq, vma);
  1781. }
  1782. static struct v4l2_file_operations mpeg_fops = {
  1783. .owner = THIS_MODULE,
  1784. .open = mpeg_open,
  1785. .release = mpeg_release,
  1786. .read = mpeg_read,
  1787. .poll = mpeg_poll,
  1788. .mmap = mpeg_mmap,
  1789. .ioctl = video_ioctl2,
  1790. };
  1791. static const struct v4l2_ioctl_ops mpeg_ioctl_ops = {
  1792. .vidioc_s_std = vidioc_s_std,
  1793. .vidioc_g_std = vidioc_g_std,
  1794. .vidioc_enum_input = vidioc_enum_input,
  1795. .vidioc_enumaudio = vidioc_enumaudio,
  1796. .vidioc_g_audio = vidioc_g_audio,
  1797. .vidioc_g_input = vidioc_g_input,
  1798. .vidioc_s_input = vidioc_s_input,
  1799. .vidioc_g_tuner = vidioc_g_tuner,
  1800. .vidioc_s_tuner = vidioc_s_tuner,
  1801. .vidioc_g_frequency = vidioc_g_frequency,
  1802. .vidioc_s_frequency = vidioc_s_frequency,
  1803. .vidioc_s_ctrl = vidioc_s_ctrl,
  1804. .vidioc_querycap = vidioc_querycap,
  1805. .vidioc_enum_fmt_vid_cap = vidioc_enum_fmt_vid_cap,
  1806. .vidioc_g_fmt_vid_cap = vidioc_g_fmt_vid_cap,
  1807. .vidioc_try_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1808. .vidioc_s_fmt_vid_cap = vidioc_s_fmt_vid_cap,
  1809. .vidioc_reqbufs = vidioc_reqbufs,
  1810. .vidioc_querybuf = vidioc_querybuf,
  1811. .vidioc_qbuf = vidioc_qbuf,
  1812. .vidioc_dqbuf = vidioc_dqbuf,
  1813. .vidioc_streamon = vidioc_streamon,
  1814. .vidioc_streamoff = vidioc_streamoff,
  1815. .vidioc_g_ext_ctrls = vidioc_g_ext_ctrls,
  1816. .vidioc_s_ext_ctrls = vidioc_s_ext_ctrls,
  1817. .vidioc_try_ext_ctrls = vidioc_try_ext_ctrls,
  1818. .vidioc_log_status = vidioc_log_status,
  1819. .vidioc_querymenu = vidioc_querymenu,
  1820. .vidioc_queryctrl = vidioc_queryctrl,
  1821. /* .vidioc_g_chip_ident = cx231xx_g_chip_ident,*/
  1822. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1823. /* .vidioc_g_register = cx231xx_g_register,*/
  1824. /* .vidioc_s_register = cx231xx_s_register,*/
  1825. #endif
  1826. };
  1827. static struct video_device cx231xx_mpeg_template = {
  1828. .name = "cx231xx",
  1829. .fops = &mpeg_fops,
  1830. .ioctl_ops = &mpeg_ioctl_ops,
  1831. .minor = -1,
  1832. .tvnorms = CX231xx_NORMS,
  1833. .current_norm = V4L2_STD_NTSC_M,
  1834. };
  1835. void cx231xx_417_unregister(struct cx231xx *dev)
  1836. {
  1837. dprintk(1, "%s()\n", __func__);
  1838. dprintk(3, "%s()\n", __func__);
  1839. if (dev->v4l_device) {
  1840. if (-1 != dev->v4l_device->minor)
  1841. video_unregister_device(dev->v4l_device);
  1842. else
  1843. video_device_release(dev->v4l_device);
  1844. dev->v4l_device = NULL;
  1845. }
  1846. }
  1847. static struct video_device *cx231xx_video_dev_alloc(
  1848. struct cx231xx *dev,
  1849. struct usb_device *usbdev,
  1850. struct video_device *template,
  1851. char *type)
  1852. {
  1853. struct video_device *vfd;
  1854. dprintk(1, "%s()\n", __func__);
  1855. vfd = video_device_alloc();
  1856. if (NULL == vfd)
  1857. return NULL;
  1858. *vfd = *template;
  1859. vfd->minor = -1;
  1860. snprintf(vfd->name, sizeof(vfd->name), "%s %s (%s)", dev->name,
  1861. type, cx231xx_boards[dev->model].name);
  1862. vfd->v4l2_dev = &dev->v4l2_dev;
  1863. vfd->release = video_device_release;
  1864. return vfd;
  1865. }
  1866. int cx231xx_417_register(struct cx231xx *dev)
  1867. {
  1868. /* FIXME: Port1 hardcoded here */
  1869. int err = -ENODEV;
  1870. struct cx231xx_tsport *tsport = &dev->ts1;
  1871. dprintk(1, "%s()\n", __func__);
  1872. /* Set default TV standard */
  1873. dev->encodernorm = cx231xx_tvnorms[0];
  1874. if (dev->encodernorm.id & V4L2_STD_525_60)
  1875. tsport->height = 480;
  1876. else
  1877. tsport->height = 576;
  1878. tsport->width = 720;
  1879. cx2341x_fill_defaults(&dev->mpeg_params);
  1880. dev->norm = V4L2_STD_NTSC;
  1881. dev->mpeg_params.port = CX2341X_PORT_SERIAL;
  1882. /* Allocate and initialize V4L video device */
  1883. dev->v4l_device = cx231xx_video_dev_alloc(dev,
  1884. dev->udev, &cx231xx_mpeg_template, "mpeg");
  1885. err = video_register_device(dev->v4l_device,
  1886. VFL_TYPE_GRABBER, -1);
  1887. if (err < 0) {
  1888. dprintk(3, "%s: can't register mpeg device\n", dev->name);
  1889. return err;
  1890. }
  1891. dprintk(3, "%s: registered device video%d [mpeg]\n",
  1892. dev->name, dev->v4l_device->num);
  1893. return 0;
  1894. }