board-mx51_babbage.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * Copyright 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/init.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/i2c.h>
  15. #include <linux/gpio.h>
  16. #include <linux/delay.h>
  17. #include <linux/io.h>
  18. #include <linux/fsl_devices.h>
  19. #include <linux/fec.h>
  20. #include <mach/common.h>
  21. #include <mach/hardware.h>
  22. #include <mach/iomux-mx51.h>
  23. #include <mach/mxc_ehci.h>
  24. #include <asm/irq.h>
  25. #include <asm/setup.h>
  26. #include <asm/mach-types.h>
  27. #include <asm/mach/arch.h>
  28. #include <asm/mach/time.h>
  29. #include "devices-imx51.h"
  30. #include "devices.h"
  31. #include "cpu_op-mx51.h"
  32. #define BABBAGE_USB_HUB_RESET (0*32 + 7) /* GPIO_1_7 */
  33. #define BABBAGE_USBH1_STP (0*32 + 27) /* GPIO_1_27 */
  34. #define BABBAGE_PHY_RESET (1*32 + 5) /* GPIO_2_5 */
  35. #define BABBAGE_FEC_PHY_RESET (1*32 + 14) /* GPIO_2_14 */
  36. /* USB_CTRL_1 */
  37. #define MX51_USB_CTRL_1_OFFSET 0x10
  38. #define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
  39. #define MX51_USB_PLLDIV_12_MHZ 0x00
  40. #define MX51_USB_PLL_DIV_19_2_MHZ 0x01
  41. #define MX51_USB_PLL_DIV_24_MHZ 0x02
  42. static struct pad_desc mx51babbage_pads[] = {
  43. /* UART1 */
  44. MX51_PAD_UART1_RXD__UART1_RXD,
  45. MX51_PAD_UART1_TXD__UART1_TXD,
  46. MX51_PAD_UART1_RTS__UART1_RTS,
  47. MX51_PAD_UART1_CTS__UART1_CTS,
  48. /* UART2 */
  49. MX51_PAD_UART2_RXD__UART2_RXD,
  50. MX51_PAD_UART2_TXD__UART2_TXD,
  51. /* UART3 */
  52. MX51_PAD_EIM_D25__UART3_RXD,
  53. MX51_PAD_EIM_D26__UART3_TXD,
  54. MX51_PAD_EIM_D27__UART3_RTS,
  55. MX51_PAD_EIM_D24__UART3_CTS,
  56. /* I2C1 */
  57. MX51_PAD_EIM_D16__I2C1_SDA,
  58. MX51_PAD_EIM_D19__I2C1_SCL,
  59. /* I2C2 */
  60. MX51_PAD_KEY_COL4__I2C2_SCL,
  61. MX51_PAD_KEY_COL5__I2C2_SDA,
  62. /* HSI2C */
  63. MX51_PAD_I2C1_CLK__HSI2C_CLK,
  64. MX51_PAD_I2C1_DAT__HSI2C_DAT,
  65. /* USB HOST1 */
  66. MX51_PAD_USBH1_CLK__USBH1_CLK,
  67. MX51_PAD_USBH1_DIR__USBH1_DIR,
  68. MX51_PAD_USBH1_NXT__USBH1_NXT,
  69. MX51_PAD_USBH1_DATA0__USBH1_DATA0,
  70. MX51_PAD_USBH1_DATA1__USBH1_DATA1,
  71. MX51_PAD_USBH1_DATA2__USBH1_DATA2,
  72. MX51_PAD_USBH1_DATA3__USBH1_DATA3,
  73. MX51_PAD_USBH1_DATA4__USBH1_DATA4,
  74. MX51_PAD_USBH1_DATA5__USBH1_DATA5,
  75. MX51_PAD_USBH1_DATA6__USBH1_DATA6,
  76. MX51_PAD_USBH1_DATA7__USBH1_DATA7,
  77. /* USB HUB reset line*/
  78. MX51_PAD_GPIO_1_7__GPIO_1_7,
  79. /* FEC */
  80. MX51_PAD_EIM_EB2__FEC_MDIO,
  81. MX51_PAD_EIM_EB3__FEC_RDAT1,
  82. MX51_PAD_EIM_CS2__FEC_RDAT2,
  83. MX51_PAD_EIM_CS3__FEC_RDAT3,
  84. MX51_PAD_EIM_CS4__FEC_RX_ER,
  85. MX51_PAD_EIM_CS5__FEC_CRS,
  86. MX51_PAD_NANDF_RB2__FEC_COL,
  87. MX51_PAD_NANDF_RB3__FEC_RXCLK,
  88. MX51_PAD_NANDF_RB6__FEC_RDAT0,
  89. MX51_PAD_NANDF_RB7__FEC_TDAT0,
  90. MX51_PAD_NANDF_CS2__FEC_TX_ER,
  91. MX51_PAD_NANDF_CS3__FEC_MDC,
  92. MX51_PAD_NANDF_CS4__FEC_TDAT1,
  93. MX51_PAD_NANDF_CS5__FEC_TDAT2,
  94. MX51_PAD_NANDF_CS6__FEC_TDAT3,
  95. MX51_PAD_NANDF_CS7__FEC_TX_EN,
  96. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,
  97. /* FEC PHY reset line */
  98. MX51_PAD_EIM_A20__GPIO_2_14,
  99. /* SD 1 */
  100. MX51_PAD_SD1_CMD__SD1_CMD,
  101. MX51_PAD_SD1_CLK__SD1_CLK,
  102. MX51_PAD_SD1_DATA0__SD1_DATA0,
  103. MX51_PAD_SD1_DATA1__SD1_DATA1,
  104. MX51_PAD_SD1_DATA2__SD1_DATA2,
  105. MX51_PAD_SD1_DATA3__SD1_DATA3,
  106. /* SD 2 */
  107. MX51_PAD_SD2_CMD__SD2_CMD,
  108. MX51_PAD_SD2_CLK__SD2_CLK,
  109. MX51_PAD_SD2_DATA0__SD2_DATA0,
  110. MX51_PAD_SD2_DATA1__SD2_DATA1,
  111. MX51_PAD_SD2_DATA2__SD2_DATA2,
  112. MX51_PAD_SD2_DATA3__SD2_DATA3,
  113. };
  114. /* Serial ports */
  115. #if defined(CONFIG_SERIAL_IMX) || defined(CONFIG_SERIAL_IMX_MODULE)
  116. static const struct imxuart_platform_data uart_pdata __initconst = {
  117. .flags = IMXUART_HAVE_RTSCTS,
  118. };
  119. static inline void mxc_init_imx_uart(void)
  120. {
  121. imx51_add_imx_uart(0, &uart_pdata);
  122. imx51_add_imx_uart(1, &uart_pdata);
  123. imx51_add_imx_uart(2, &uart_pdata);
  124. }
  125. #else /* !SERIAL_IMX */
  126. static inline void mxc_init_imx_uart(void)
  127. {
  128. }
  129. #endif /* SERIAL_IMX */
  130. static const struct imxi2c_platform_data babbage_i2c_data __initconst = {
  131. .bitrate = 100000,
  132. };
  133. static struct imxi2c_platform_data babbage_hsi2c_data = {
  134. .bitrate = 400000,
  135. };
  136. static int gpio_usbh1_active(void)
  137. {
  138. struct pad_desc usbh1stp_gpio = MX51_PAD_USBH1_STP__GPIO_1_27;
  139. struct pad_desc phyreset_gpio = MX51_PAD_EIM_D21__GPIO_2_5;
  140. int ret;
  141. /* Set USBH1_STP to GPIO and toggle it */
  142. mxc_iomux_v3_setup_pad(&usbh1stp_gpio);
  143. ret = gpio_request(BABBAGE_USBH1_STP, "usbh1_stp");
  144. if (ret) {
  145. pr_debug("failed to get MX51_PAD_USBH1_STP__GPIO_1_27: %d\n", ret);
  146. return ret;
  147. }
  148. gpio_direction_output(BABBAGE_USBH1_STP, 0);
  149. gpio_set_value(BABBAGE_USBH1_STP, 1);
  150. msleep(100);
  151. gpio_free(BABBAGE_USBH1_STP);
  152. /* De-assert USB PHY RESETB */
  153. mxc_iomux_v3_setup_pad(&phyreset_gpio);
  154. ret = gpio_request(BABBAGE_PHY_RESET, "phy_reset");
  155. if (ret) {
  156. pr_debug("failed to get MX51_PAD_EIM_D21__GPIO_2_5: %d\n", ret);
  157. return ret;
  158. }
  159. gpio_direction_output(BABBAGE_PHY_RESET, 1);
  160. return 0;
  161. }
  162. static inline void babbage_usbhub_reset(void)
  163. {
  164. int ret;
  165. /* Bring USB hub out of reset */
  166. ret = gpio_request(BABBAGE_USB_HUB_RESET, "GPIO1_7");
  167. if (ret) {
  168. printk(KERN_ERR"failed to get GPIO_USB_HUB_RESET: %d\n", ret);
  169. return;
  170. }
  171. gpio_direction_output(BABBAGE_USB_HUB_RESET, 0);
  172. /* USB HUB RESET - De-assert USB HUB RESET_N */
  173. msleep(1);
  174. gpio_set_value(BABBAGE_USB_HUB_RESET, 0);
  175. msleep(1);
  176. gpio_set_value(BABBAGE_USB_HUB_RESET, 1);
  177. }
  178. static inline void babbage_fec_reset(void)
  179. {
  180. int ret;
  181. /* reset FEC PHY */
  182. ret = gpio_request(BABBAGE_FEC_PHY_RESET, "fec-phy-reset");
  183. if (ret) {
  184. printk(KERN_ERR"failed to get GPIO_FEC_PHY_RESET: %d\n", ret);
  185. return;
  186. }
  187. gpio_direction_output(BABBAGE_FEC_PHY_RESET, 0);
  188. gpio_set_value(BABBAGE_FEC_PHY_RESET, 0);
  189. msleep(1);
  190. gpio_set_value(BABBAGE_FEC_PHY_RESET, 1);
  191. }
  192. /* This function is board specific as the bit mask for the plldiv will also
  193. be different for other Freescale SoCs, thus a common bitmask is not
  194. possible and cannot get place in /plat-mxc/ehci.c.*/
  195. static int initialize_otg_port(struct platform_device *pdev)
  196. {
  197. u32 v;
  198. void __iomem *usb_base;
  199. void __iomem *usbother_base;
  200. usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
  201. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  202. /* Set the PHY clock to 19.2MHz */
  203. v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  204. v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
  205. v |= MX51_USB_PLL_DIV_19_2_MHZ;
  206. __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  207. iounmap(usb_base);
  208. return 0;
  209. }
  210. static int initialize_usbh1_port(struct platform_device *pdev)
  211. {
  212. u32 v;
  213. void __iomem *usb_base;
  214. void __iomem *usbother_base;
  215. usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
  216. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  217. /* The clock for the USBH1 ULPI port will come externally from the PHY. */
  218. v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
  219. __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN, usbother_base + MX51_USB_CTRL_1_OFFSET);
  220. iounmap(usb_base);
  221. return 0;
  222. }
  223. static struct mxc_usbh_platform_data dr_utmi_config = {
  224. .init = initialize_otg_port,
  225. .portsc = MXC_EHCI_UTMI_16BIT,
  226. .flags = MXC_EHCI_INTERNAL_PHY,
  227. };
  228. static struct fsl_usb2_platform_data usb_pdata = {
  229. .operating_mode = FSL_USB2_DR_DEVICE,
  230. .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
  231. };
  232. static struct mxc_usbh_platform_data usbh1_config = {
  233. .init = initialize_usbh1_port,
  234. .portsc = MXC_EHCI_MODE_ULPI,
  235. .flags = (MXC_EHCI_POWER_PINS_ENABLED | MXC_EHCI_ITC_NO_THRESHOLD),
  236. };
  237. static int otg_mode_host;
  238. static int __init babbage_otg_mode(char *options)
  239. {
  240. if (!strcmp(options, "host"))
  241. otg_mode_host = 1;
  242. else if (!strcmp(options, "device"))
  243. otg_mode_host = 0;
  244. else
  245. pr_info("otg_mode neither \"host\" nor \"device\". "
  246. "Defaulting to device\n");
  247. return 0;
  248. }
  249. __setup("otg_mode=", babbage_otg_mode);
  250. /*
  251. * Board specific initialization.
  252. */
  253. static void __init mxc_board_init(void)
  254. {
  255. struct pad_desc usbh1stp = MX51_PAD_USBH1_STP__USBH1_STP;
  256. #if defined(CONFIG_CPU_FREQ_IMX)
  257. get_cpu_op = mx51_get_cpu_op;
  258. #endif
  259. mxc_iomux_v3_setup_multiple_pads(mx51babbage_pads,
  260. ARRAY_SIZE(mx51babbage_pads));
  261. mxc_init_imx_uart();
  262. babbage_fec_reset();
  263. imx51_add_fec(NULL);
  264. imx51_add_imx_i2c(0, &babbage_i2c_data);
  265. imx51_add_imx_i2c(1, &babbage_i2c_data);
  266. mxc_register_device(&mxc_hsi2c_device, &babbage_hsi2c_data);
  267. if (otg_mode_host)
  268. mxc_register_device(&mxc_usbdr_host_device, &dr_utmi_config);
  269. else {
  270. initialize_otg_port(NULL);
  271. mxc_register_device(&mxc_usbdr_udc_device, &usb_pdata);
  272. }
  273. gpio_usbh1_active();
  274. mxc_register_device(&mxc_usbh1_device, &usbh1_config);
  275. /* setback USBH1_STP to be function */
  276. mxc_iomux_v3_setup_pad(&usbh1stp);
  277. babbage_usbhub_reset();
  278. imx51_add_esdhc(0, NULL);
  279. imx51_add_esdhc(1, NULL);
  280. }
  281. static void __init mx51_babbage_timer_init(void)
  282. {
  283. mx51_clocks_init(32768, 24000000, 22579200, 0);
  284. }
  285. static struct sys_timer mxc_timer = {
  286. .init = mx51_babbage_timer_init,
  287. };
  288. MACHINE_START(MX51_BABBAGE, "Freescale MX51 Babbage Board")
  289. /* Maintainer: Amit Kucheria <amit.kucheria@canonical.com> */
  290. .phys_io = MX51_AIPS1_BASE_ADDR,
  291. .io_pg_offst = ((MX51_AIPS1_BASE_ADDR_VIRT) >> 18) & 0xfffc,
  292. .boot_params = MX51_PHYS_OFFSET + 0x100,
  293. .map_io = mx51_map_io,
  294. .init_irq = mx51_init_irq,
  295. .init_machine = mxc_board_init,
  296. .timer = &mxc_timer,
  297. MACHINE_END