intc-sh7367.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * sh7367 processor support - INTC hardware block
  3. *
  4. * Copyright (C) 2010 Magnus Damm
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/irq.h>
  23. #include <linux/io.h>
  24. #include <linux/sh_intc.h>
  25. #include <asm/mach-types.h>
  26. #include <asm/mach/arch.h>
  27. enum {
  28. UNUSED_INTCA = 0,
  29. /* interrupt sources INTCA */
  30. IRQ0A, IRQ1A, IRQ2A, IRQ3A, IRQ4A, IRQ5A, IRQ6A, IRQ7A,
  31. IRQ8A, IRQ9A, IRQ10A, IRQ11A, IRQ12A, IRQ13A, IRQ14A, IRQ15A,
  32. DIRC,
  33. CRYPT1_ERR, CRYPT2_STD,
  34. IIC1_ALI1, IIC1_TACKI1, IIC1_WAITI1, IIC1_DTEI1,
  35. ARM11_IRQPMU, ARM11_COMMTX, ARM11_COMMRX,
  36. ETM11_ACQCMP, ETM11_FULL,
  37. MFI_MFIM, MFI_MFIS,
  38. BBIF1, BBIF2,
  39. USBDMAC_USHDMI,
  40. USBHS_USHI0, USBHS_USHI1,
  41. CMT1_CMT10, CMT1_CMT11, CMT1_CMT12, CMT1_CMT13, CMT2, CMT3,
  42. KEYSC_KEY,
  43. SCIFA0, SCIFA1, SCIFA2, SCIFA3,
  44. MSIOF2, MSIOF1,
  45. SCIFA4, SCIFA5, SCIFB,
  46. FLCTL_FLSTEI, FLCTL_FLTENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  47. SDHI0_SDHI0I0, SDHI0_SDHI0I1, SDHI0_SDHI0I2, SDHI0_SDHI0I3,
  48. SDHI1_SDHI1I0, SDHI1_SDHI1I1, SDHI1_SDHI1I2, SDHI1_SDHI1I3,
  49. MSU_MSU, MSU_MSU2,
  50. IREM,
  51. SIU,
  52. SPU,
  53. IRDA,
  54. TPU0, TPU1, TPU2, TPU3, TPU4,
  55. LCRC,
  56. PINT1, PINT2,
  57. TTI20,
  58. MISTY,
  59. DDM,
  60. SDHI2_SDHI2I0, SDHI2_SDHI2I1, SDHI2_SDHI2I2, SDHI2_SDHI2I3,
  61. RWDT0, RWDT1,
  62. DMAC_1_DEI0, DMAC_1_DEI1, DMAC_1_DEI2, DMAC_1_DEI3,
  63. DMAC_2_DEI4, DMAC_2_DEI5, DMAC_2_DADERR,
  64. DMAC2_1_DEI0, DMAC2_1_DEI1, DMAC2_1_DEI2, DMAC2_1_DEI3,
  65. DMAC2_2_DEI4, DMAC2_2_DEI5, DMAC2_2_DADERR,
  66. DMAC3_1_DEI0, DMAC3_1_DEI1, DMAC3_1_DEI2, DMAC3_1_DEI3,
  67. DMAC3_2_DEI4, DMAC3_2_DEI5, DMAC3_2_DADERR,
  68. /* interrupt groups INTCA */
  69. DMAC_1, DMAC_2, DMAC2_1, DMAC2_2, DMAC3_1, DMAC3_2,
  70. ETM11, ARM11, USBHS, FLCTL, IIC1, SDHI0, SDHI1, SDHI2,
  71. };
  72. static struct intc_vect intca_vectors[] = {
  73. INTC_VECT(IRQ0A, 0x0200), INTC_VECT(IRQ1A, 0x0220),
  74. INTC_VECT(IRQ2A, 0x0240), INTC_VECT(IRQ3A, 0x0260),
  75. INTC_VECT(IRQ4A, 0x0280), INTC_VECT(IRQ5A, 0x02a0),
  76. INTC_VECT(IRQ6A, 0x02c0), INTC_VECT(IRQ7A, 0x02e0),
  77. INTC_VECT(IRQ8A, 0x0300), INTC_VECT(IRQ9A, 0x0320),
  78. INTC_VECT(IRQ10A, 0x0340), INTC_VECT(IRQ11A, 0x0360),
  79. INTC_VECT(IRQ12A, 0x0380), INTC_VECT(IRQ13A, 0x03a0),
  80. INTC_VECT(IRQ14A, 0x03c0), INTC_VECT(IRQ15A, 0x03e0),
  81. INTC_VECT(DIRC, 0x0560),
  82. INTC_VECT(CRYPT1_ERR, 0x05e0),
  83. INTC_VECT(CRYPT2_STD, 0x0700),
  84. INTC_VECT(IIC1_ALI1, 0x0780), INTC_VECT(IIC1_TACKI1, 0x07a0),
  85. INTC_VECT(IIC1_WAITI1, 0x07c0), INTC_VECT(IIC1_DTEI1, 0x07e0),
  86. INTC_VECT(ARM11_IRQPMU, 0x0800), INTC_VECT(ARM11_COMMTX, 0x0840),
  87. INTC_VECT(ARM11_COMMRX, 0x0860),
  88. INTC_VECT(ETM11_ACQCMP, 0x0880), INTC_VECT(ETM11_FULL, 0x08a0),
  89. INTC_VECT(MFI_MFIM, 0x0900), INTC_VECT(MFI_MFIS, 0x0920),
  90. INTC_VECT(BBIF1, 0x0940), INTC_VECT(BBIF2, 0x0960),
  91. INTC_VECT(USBDMAC_USHDMI, 0x0a00),
  92. INTC_VECT(USBHS_USHI0, 0x0a20), INTC_VECT(USBHS_USHI1, 0x0a40),
  93. INTC_VECT(CMT1_CMT10, 0x0b00), INTC_VECT(CMT1_CMT11, 0x0b20),
  94. INTC_VECT(CMT1_CMT12, 0x0b40), INTC_VECT(CMT1_CMT13, 0x0b60),
  95. INTC_VECT(CMT2, 0x0b80), INTC_VECT(CMT3, 0x0ba0),
  96. INTC_VECT(KEYSC_KEY, 0x0be0),
  97. INTC_VECT(SCIFA0, 0x0c00), INTC_VECT(SCIFA1, 0x0c20),
  98. INTC_VECT(SCIFA2, 0x0c40), INTC_VECT(SCIFA3, 0x0c60),
  99. INTC_VECT(MSIOF2, 0x0c80), INTC_VECT(MSIOF1, 0x0d00),
  100. INTC_VECT(SCIFA4, 0x0d20), INTC_VECT(SCIFA5, 0x0d40),
  101. INTC_VECT(SCIFB, 0x0d60),
  102. INTC_VECT(FLCTL_FLSTEI, 0x0d80), INTC_VECT(FLCTL_FLTENDI, 0x0da0),
  103. INTC_VECT(FLCTL_FLTREQ0I, 0x0dc0), INTC_VECT(FLCTL_FLTREQ1I, 0x0de0),
  104. INTC_VECT(SDHI0_SDHI0I0, 0x0e00), INTC_VECT(SDHI0_SDHI0I1, 0x0e20),
  105. INTC_VECT(SDHI0_SDHI0I2, 0x0e40), INTC_VECT(SDHI0_SDHI0I3, 0x0e60),
  106. INTC_VECT(SDHI1_SDHI1I0, 0x0e80), INTC_VECT(SDHI1_SDHI1I1, 0x0ea0),
  107. INTC_VECT(SDHI1_SDHI1I2, 0x0ec0), INTC_VECT(SDHI1_SDHI1I3, 0x0ee0),
  108. INTC_VECT(MSU_MSU, 0x0f20), INTC_VECT(MSU_MSU2, 0x0f40),
  109. INTC_VECT(IREM, 0x0f60),
  110. INTC_VECT(SIU, 0x0fa0),
  111. INTC_VECT(SPU, 0x0fc0),
  112. INTC_VECT(IRDA, 0x0480),
  113. INTC_VECT(TPU0, 0x04a0), INTC_VECT(TPU1, 0x04c0),
  114. INTC_VECT(TPU2, 0x04e0), INTC_VECT(TPU3, 0x0500),
  115. INTC_VECT(TPU4, 0x0520),
  116. INTC_VECT(LCRC, 0x0540),
  117. INTC_VECT(PINT1, 0x1000), INTC_VECT(PINT2, 0x1020),
  118. INTC_VECT(TTI20, 0x1100),
  119. INTC_VECT(MISTY, 0x1120),
  120. INTC_VECT(DDM, 0x1140),
  121. INTC_VECT(SDHI2_SDHI2I0, 0x1200), INTC_VECT(SDHI2_SDHI2I1, 0x1220),
  122. INTC_VECT(SDHI2_SDHI2I2, 0x1240), INTC_VECT(SDHI2_SDHI2I3, 0x1260),
  123. INTC_VECT(RWDT0, 0x1280), INTC_VECT(RWDT1, 0x12a0),
  124. INTC_VECT(DMAC_1_DEI0, 0x2000), INTC_VECT(DMAC_1_DEI1, 0x2020),
  125. INTC_VECT(DMAC_1_DEI2, 0x2040), INTC_VECT(DMAC_1_DEI3, 0x2060),
  126. INTC_VECT(DMAC_2_DEI4, 0x2080), INTC_VECT(DMAC_2_DEI5, 0x20a0),
  127. INTC_VECT(DMAC_2_DADERR, 0x20c0),
  128. INTC_VECT(DMAC2_1_DEI0, 0x2100), INTC_VECT(DMAC2_1_DEI1, 0x2120),
  129. INTC_VECT(DMAC2_1_DEI2, 0x2140), INTC_VECT(DMAC2_1_DEI3, 0x2160),
  130. INTC_VECT(DMAC2_2_DEI4, 0x2180), INTC_VECT(DMAC2_2_DEI5, 0x21a0),
  131. INTC_VECT(DMAC2_2_DADERR, 0x21c0),
  132. INTC_VECT(DMAC3_1_DEI0, 0x2200), INTC_VECT(DMAC3_1_DEI1, 0x2220),
  133. INTC_VECT(DMAC3_1_DEI2, 0x2240), INTC_VECT(DMAC3_1_DEI3, 0x2260),
  134. INTC_VECT(DMAC3_2_DEI4, 0x2280), INTC_VECT(DMAC3_2_DEI5, 0x22a0),
  135. INTC_VECT(DMAC3_2_DADERR, 0x22c0),
  136. };
  137. static struct intc_group intca_groups[] __initdata = {
  138. INTC_GROUP(DMAC_1, DMAC_1_DEI0,
  139. DMAC_1_DEI1, DMAC_1_DEI2, DMAC_1_DEI3),
  140. INTC_GROUP(DMAC_2, DMAC_2_DEI4,
  141. DMAC_2_DEI5, DMAC_2_DADERR),
  142. INTC_GROUP(DMAC2_1, DMAC2_1_DEI0,
  143. DMAC2_1_DEI1, DMAC2_1_DEI2, DMAC2_1_DEI3),
  144. INTC_GROUP(DMAC2_2, DMAC2_2_DEI4,
  145. DMAC2_2_DEI5, DMAC2_2_DADERR),
  146. INTC_GROUP(DMAC3_1, DMAC3_1_DEI0,
  147. DMAC3_1_DEI1, DMAC3_1_DEI2, DMAC3_1_DEI3),
  148. INTC_GROUP(DMAC3_2, DMAC3_2_DEI4,
  149. DMAC3_2_DEI5, DMAC3_2_DADERR),
  150. INTC_GROUP(ETM11, ETM11_ACQCMP, ETM11_FULL),
  151. INTC_GROUP(ARM11, ARM11_IRQPMU, ARM11_COMMTX, ARM11_COMMTX),
  152. INTC_GROUP(USBHS, USBHS_USHI0, USBHS_USHI1),
  153. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLTENDI,
  154. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  155. INTC_GROUP(IIC1, IIC1_ALI1, IIC1_TACKI1, IIC1_WAITI1, IIC1_DTEI1),
  156. INTC_GROUP(SDHI0, SDHI0_SDHI0I0, SDHI0_SDHI0I1,
  157. SDHI0_SDHI0I2, SDHI0_SDHI0I3),
  158. INTC_GROUP(SDHI1, SDHI1_SDHI1I0, SDHI1_SDHI1I1,
  159. SDHI1_SDHI1I2, SDHI1_SDHI1I3),
  160. INTC_GROUP(SDHI2, SDHI2_SDHI2I0, SDHI2_SDHI2I1,
  161. SDHI2_SDHI2I2, SDHI2_SDHI2I3),
  162. };
  163. static struct intc_mask_reg intca_mask_registers[] = {
  164. { 0xe6900040, 0xe6900060, 8, /* INTMSK00A / INTMSKCLR00A */
  165. { IRQ0A, IRQ1A, IRQ2A, IRQ3A, IRQ4A, IRQ5A, IRQ6A, IRQ7A } },
  166. { 0xe6900044, 0xe6900064, 8, /* INTMSK10A / INTMSKCLR10A */
  167. { IRQ8A, IRQ9A, IRQ10A, IRQ11A, IRQ12A, IRQ13A, IRQ14A, IRQ15A } },
  168. { 0xe6940080, 0xe69400c0, 8, /* IMR0A / IMCR0A */
  169. { DMAC2_1_DEI3, DMAC2_1_DEI2, DMAC2_1_DEI1, DMAC2_1_DEI0,
  170. ARM11_IRQPMU, 0, ARM11_COMMTX, ARM11_COMMRX } },
  171. { 0xe6940084, 0xe69400c4, 8, /* IMR1A / IMCR1A */
  172. { CRYPT1_ERR, CRYPT2_STD, DIRC, 0,
  173. DMAC_1_DEI3, DMAC_1_DEI2, DMAC_1_DEI1, DMAC_1_DEI0 } },
  174. { 0xe6940088, 0xe69400c8, 8, /* IMR2A / IMCR2A */
  175. { PINT1, PINT2, 0, 0,
  176. BBIF1, BBIF2, MFI_MFIS, MFI_MFIM } },
  177. { 0xe694008c, 0xe69400cc, 8, /* IMR3A / IMCR3A */
  178. { DMAC3_1_DEI3, DMAC3_1_DEI2, DMAC3_1_DEI1, DMAC3_1_DEI0,
  179. DMAC3_2_DADERR, DMAC3_2_DEI5, DMAC3_2_DEI4, IRDA } },
  180. { 0xe6940090, 0xe69400d0, 8, /* IMR4A / IMCR4A */
  181. { DDM, 0, 0, 0,
  182. 0, 0, ETM11_FULL, ETM11_ACQCMP } },
  183. { 0xe6940094, 0xe69400d4, 8, /* IMR5A / IMCR5A */
  184. { KEYSC_KEY, DMAC_2_DADERR, DMAC_2_DEI5, DMAC_2_DEI4,
  185. SCIFA3, SCIFA2, SCIFA1, SCIFA0 } },
  186. { 0xe6940098, 0xe69400d8, 8, /* IMR6A / IMCR6A */
  187. { SCIFB, SCIFA5, SCIFA4, MSIOF1,
  188. 0, 0, MSIOF2, 0 } },
  189. { 0xe694009c, 0xe69400dc, 8, /* IMR7A / IMCR7A */
  190. { SDHI0_SDHI0I3, SDHI0_SDHI0I2, SDHI0_SDHI0I1, SDHI0_SDHI0I0,
  191. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLTENDI, FLCTL_FLSTEI } },
  192. { 0xe69400a0, 0xe69400e0, 8, /* IMR8A / IMCR8A */
  193. { SDHI1_SDHI1I3, SDHI1_SDHI1I2, SDHI1_SDHI1I1, SDHI1_SDHI1I0,
  194. TTI20, USBDMAC_USHDMI, SPU, SIU } },
  195. { 0xe69400a4, 0xe69400e4, 8, /* IMR9A / IMCR9A */
  196. { CMT1_CMT13, CMT1_CMT12, CMT1_CMT11, CMT1_CMT10,
  197. CMT2, USBHS_USHI1, USBHS_USHI0, 0 } },
  198. { 0xe69400a8, 0xe69400e8, 8, /* IMR10A / IMCR10A */
  199. { 0, DMAC2_2_DADERR, DMAC2_2_DEI5, DMAC2_2_DEI4,
  200. 0, 0, 0, 0 } },
  201. { 0xe69400ac, 0xe69400ec, 8, /* IMR11A / IMCR11A */
  202. { IIC1_DTEI1, IIC1_WAITI1, IIC1_TACKI1, IIC1_ALI1,
  203. LCRC, MSU_MSU2, IREM, MSU_MSU } },
  204. { 0xe69400b0, 0xe69400f0, 8, /* IMR12A / IMCR12A */
  205. { 0, 0, TPU0, TPU1,
  206. TPU2, TPU3, TPU4, 0 } },
  207. { 0xe69400b4, 0xe69400f4, 8, /* IMR13A / IMCR13A */
  208. { SDHI2_SDHI2I3, SDHI2_SDHI2I2, SDHI2_SDHI2I1, SDHI2_SDHI2I0,
  209. MISTY, CMT3, RWDT1, RWDT0 } },
  210. };
  211. static struct intc_prio_reg intca_prio_registers[] = {
  212. { 0xe6900010, 0, 32, 4, /* INTPRI00A */
  213. { IRQ0A, IRQ1A, IRQ2A, IRQ3A, IRQ4A, IRQ5A, IRQ6A, IRQ7A } },
  214. { 0xe6900014, 0, 32, 4, /* INTPRI10A */
  215. { IRQ8A, IRQ9A, IRQ10A, IRQ11A, IRQ12A, IRQ13A, IRQ14A, IRQ15A } },
  216. { 0xe6940000, 0, 16, 4, /* IPRAA */ { DMAC3_1, DMAC3_2, CMT2, LCRC } },
  217. { 0xe6940004, 0, 16, 4, /* IPRBA */ { IRDA, ETM11, BBIF1, BBIF2 } },
  218. { 0xe6940008, 0, 16, 4, /* IPRCA */ { CRYPT1_ERR, CRYPT2_STD,
  219. CMT1_CMT11, ARM11 } },
  220. { 0xe694000c, 0, 16, 4, /* IPRDA */ { PINT1, PINT2,
  221. CMT1_CMT12, TPU4 } },
  222. { 0xe6940010, 0, 16, 4, /* IPREA */ { DMAC_1, MFI_MFIS,
  223. MFI_MFIM, USBHS } },
  224. { 0xe6940014, 0, 16, 4, /* IPRFA */ { KEYSC_KEY, DMAC_2,
  225. 0, CMT1_CMT10 } },
  226. { 0xe6940018, 0, 16, 4, /* IPRGA */ { SCIFA0, SCIFA1,
  227. SCIFA2, SCIFA3 } },
  228. { 0xe694001c, 0, 16, 4, /* IPRGH */ { MSIOF2, USBDMAC_USHDMI,
  229. FLCTL, SDHI0 } },
  230. { 0xe6940020, 0, 16, 4, /* IPRIA */ { MSIOF1, SCIFA4, MSU_MSU, IIC1 } },
  231. { 0xe6940024, 0, 16, 4, /* IPRJA */ { DMAC2_1, DMAC2_2, SIU, TTI20 } },
  232. { 0xe6940028, 0, 16, 4, /* IPRKA */ { 0, CMT1_CMT13, IREM, SDHI1 } },
  233. { 0xe694002c, 0, 16, 4, /* IPRLA */ { TPU0, TPU1, TPU2, TPU3 } },
  234. { 0xe6940030, 0, 16, 4, /* IPRMA */ { MISTY, CMT3, RWDT1, RWDT0 } },
  235. { 0xe6940034, 0, 16, 4, /* IPRNA */ { SCIFB, SCIFA5, SPU, DDM } },
  236. { 0xe6940038, 0, 16, 4, /* IPROA */ { 0, 0, DIRC, SDHI2 } },
  237. };
  238. static struct intc_sense_reg intca_sense_registers[] __initdata = {
  239. { 0xe6900000, 16, 2, /* ICR1A */
  240. { IRQ0A, IRQ1A, IRQ2A, IRQ3A, IRQ4A, IRQ5A, IRQ6A, IRQ7A } },
  241. { 0xe6900004, 16, 2, /* ICR2A */
  242. { IRQ8A, IRQ9A, IRQ10A, IRQ11A, IRQ12A, IRQ13A, IRQ14A, IRQ15A } },
  243. };
  244. static struct intc_mask_reg intca_ack_registers[] __initdata = {
  245. { 0xe6900020, 0, 8, /* INTREQ00A */
  246. { IRQ0A, IRQ1A, IRQ2A, IRQ3A, IRQ4A, IRQ5A, IRQ6A, IRQ7A } },
  247. { 0xe6900024, 0, 8, /* INTREQ10A */
  248. { IRQ8A, IRQ9A, IRQ10A, IRQ11A, IRQ12A, IRQ13A, IRQ14A, IRQ15A } },
  249. };
  250. static DECLARE_INTC_DESC_ACK(intca_desc, "sh7367-intca",
  251. intca_vectors, intca_groups,
  252. intca_mask_registers, intca_prio_registers,
  253. intca_sense_registers, intca_ack_registers);
  254. void __init sh7367_init_irq(void)
  255. {
  256. /* INTCA */
  257. register_intc_controller(&intca_desc);
  258. }