bcm63xx_regs.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227
  1. #ifndef BCM63XX_REGS_H_
  2. #define BCM63XX_REGS_H_
  3. /*************************************************************************
  4. * _REG relative to RSET_PERF
  5. *************************************************************************/
  6. /* Chip Identifier / Revision register */
  7. #define PERF_REV_REG 0x0
  8. #define REV_CHIPID_SHIFT 16
  9. #define REV_CHIPID_MASK (0xffff << REV_CHIPID_SHIFT)
  10. #define REV_REVID_SHIFT 0
  11. #define REV_REVID_MASK (0xffff << REV_REVID_SHIFT)
  12. /* Clock Control register */
  13. #define PERF_CKCTL_REG 0x4
  14. #define CKCTL_6328_PHYMIPS_EN (1 << 0)
  15. #define CKCTL_6328_ADSL_QPROC_EN (1 << 1)
  16. #define CKCTL_6328_ADSL_AFE_EN (1 << 2)
  17. #define CKCTL_6328_ADSL_EN (1 << 3)
  18. #define CKCTL_6328_MIPS_EN (1 << 4)
  19. #define CKCTL_6328_SAR_EN (1 << 5)
  20. #define CKCTL_6328_PCM_EN (1 << 6)
  21. #define CKCTL_6328_USBD_EN (1 << 7)
  22. #define CKCTL_6328_USBH_EN (1 << 8)
  23. #define CKCTL_6328_HSSPI_EN (1 << 9)
  24. #define CKCTL_6328_PCIE_EN (1 << 10)
  25. #define CKCTL_6328_ROBOSW_EN (1 << 11)
  26. #define CKCTL_6328_ALL_SAFE_EN (CKCTL_6328_PHYMIPS_EN | \
  27. CKCTL_6328_ADSL_QPROC_EN | \
  28. CKCTL_6328_ADSL_AFE_EN | \
  29. CKCTL_6328_ADSL_EN | \
  30. CKCTL_6328_SAR_EN | \
  31. CKCTL_6328_PCM_EN | \
  32. CKCTL_6328_USBD_EN | \
  33. CKCTL_6328_USBH_EN | \
  34. CKCTL_6328_ROBOSW_EN | \
  35. CKCTL_6328_PCIE_EN)
  36. #define CKCTL_6338_ADSLPHY_EN (1 << 0)
  37. #define CKCTL_6338_MPI_EN (1 << 1)
  38. #define CKCTL_6338_DRAM_EN (1 << 2)
  39. #define CKCTL_6338_ENET_EN (1 << 4)
  40. #define CKCTL_6338_USBS_EN (1 << 4)
  41. #define CKCTL_6338_SAR_EN (1 << 5)
  42. #define CKCTL_6338_SPI_EN (1 << 9)
  43. #define CKCTL_6338_ALL_SAFE_EN (CKCTL_6338_ADSLPHY_EN | \
  44. CKCTL_6338_MPI_EN | \
  45. CKCTL_6338_ENET_EN | \
  46. CKCTL_6338_SAR_EN | \
  47. CKCTL_6338_SPI_EN)
  48. #define CKCTL_6345_CPU_EN (1 << 0)
  49. #define CKCTL_6345_BUS_EN (1 << 1)
  50. #define CKCTL_6345_EBI_EN (1 << 2)
  51. #define CKCTL_6345_UART_EN (1 << 3)
  52. #define CKCTL_6345_ADSLPHY_EN (1 << 4)
  53. #define CKCTL_6345_ENET_EN (1 << 7)
  54. #define CKCTL_6345_USBH_EN (1 << 8)
  55. #define CKCTL_6345_ALL_SAFE_EN (CKCTL_6345_ENET_EN | \
  56. CKCTL_6345_USBH_EN | \
  57. CKCTL_6345_ADSLPHY_EN)
  58. #define CKCTL_6348_ADSLPHY_EN (1 << 0)
  59. #define CKCTL_6348_MPI_EN (1 << 1)
  60. #define CKCTL_6348_SDRAM_EN (1 << 2)
  61. #define CKCTL_6348_M2M_EN (1 << 3)
  62. #define CKCTL_6348_ENET_EN (1 << 4)
  63. #define CKCTL_6348_SAR_EN (1 << 5)
  64. #define CKCTL_6348_USBS_EN (1 << 6)
  65. #define CKCTL_6348_USBH_EN (1 << 8)
  66. #define CKCTL_6348_SPI_EN (1 << 9)
  67. #define CKCTL_6348_ALL_SAFE_EN (CKCTL_6348_ADSLPHY_EN | \
  68. CKCTL_6348_M2M_EN | \
  69. CKCTL_6348_ENET_EN | \
  70. CKCTL_6348_SAR_EN | \
  71. CKCTL_6348_USBS_EN | \
  72. CKCTL_6348_USBH_EN | \
  73. CKCTL_6348_SPI_EN)
  74. #define CKCTL_6358_ENET_EN (1 << 4)
  75. #define CKCTL_6358_ADSLPHY_EN (1 << 5)
  76. #define CKCTL_6358_PCM_EN (1 << 8)
  77. #define CKCTL_6358_SPI_EN (1 << 9)
  78. #define CKCTL_6358_USBS_EN (1 << 10)
  79. #define CKCTL_6358_SAR_EN (1 << 11)
  80. #define CKCTL_6358_EMUSB_EN (1 << 17)
  81. #define CKCTL_6358_ENET0_EN (1 << 18)
  82. #define CKCTL_6358_ENET1_EN (1 << 19)
  83. #define CKCTL_6358_USBSU_EN (1 << 20)
  84. #define CKCTL_6358_EPHY_EN (1 << 21)
  85. #define CKCTL_6358_ALL_SAFE_EN (CKCTL_6358_ENET_EN | \
  86. CKCTL_6358_ADSLPHY_EN | \
  87. CKCTL_6358_PCM_EN | \
  88. CKCTL_6358_SPI_EN | \
  89. CKCTL_6358_USBS_EN | \
  90. CKCTL_6358_SAR_EN | \
  91. CKCTL_6358_EMUSB_EN | \
  92. CKCTL_6358_ENET0_EN | \
  93. CKCTL_6358_ENET1_EN | \
  94. CKCTL_6358_USBSU_EN | \
  95. CKCTL_6358_EPHY_EN)
  96. #define CKCTL_6368_VDSL_QPROC_EN (1 << 2)
  97. #define CKCTL_6368_VDSL_AFE_EN (1 << 3)
  98. #define CKCTL_6368_VDSL_BONDING_EN (1 << 4)
  99. #define CKCTL_6368_VDSL_EN (1 << 5)
  100. #define CKCTL_6368_PHYMIPS_EN (1 << 6)
  101. #define CKCTL_6368_SWPKT_USB_EN (1 << 7)
  102. #define CKCTL_6368_SWPKT_SAR_EN (1 << 8)
  103. #define CKCTL_6368_SPI_EN (1 << 9)
  104. #define CKCTL_6368_USBD_EN (1 << 10)
  105. #define CKCTL_6368_SAR_EN (1 << 11)
  106. #define CKCTL_6368_ROBOSW_EN (1 << 12)
  107. #define CKCTL_6368_UTOPIA_EN (1 << 13)
  108. #define CKCTL_6368_PCM_EN (1 << 14)
  109. #define CKCTL_6368_USBH_EN (1 << 15)
  110. #define CKCTL_6368_DISABLE_GLESS_EN (1 << 16)
  111. #define CKCTL_6368_NAND_EN (1 << 17)
  112. #define CKCTL_6368_IPSEC_EN (1 << 18)
  113. #define CKCTL_6368_ALL_SAFE_EN (CKCTL_6368_SWPKT_USB_EN | \
  114. CKCTL_6368_SWPKT_SAR_EN | \
  115. CKCTL_6368_SPI_EN | \
  116. CKCTL_6368_USBD_EN | \
  117. CKCTL_6368_SAR_EN | \
  118. CKCTL_6368_ROBOSW_EN | \
  119. CKCTL_6368_UTOPIA_EN | \
  120. CKCTL_6368_PCM_EN | \
  121. CKCTL_6368_USBH_EN | \
  122. CKCTL_6368_DISABLE_GLESS_EN | \
  123. CKCTL_6368_NAND_EN | \
  124. CKCTL_6368_IPSEC_EN)
  125. /* System PLL Control register */
  126. #define PERF_SYS_PLL_CTL_REG 0x8
  127. #define SYS_PLL_SOFT_RESET 0x1
  128. /* Interrupt Mask register */
  129. #define PERF_IRQMASK_6328_REG 0x20
  130. #define PERF_IRQMASK_6338_REG 0xc
  131. #define PERF_IRQMASK_6345_REG 0xc
  132. #define PERF_IRQMASK_6348_REG 0xc
  133. #define PERF_IRQMASK_6358_REG 0xc
  134. #define PERF_IRQMASK_6368_REG 0x20
  135. /* Interrupt Status register */
  136. #define PERF_IRQSTAT_6328_REG 0x28
  137. #define PERF_IRQSTAT_6338_REG 0x10
  138. #define PERF_IRQSTAT_6345_REG 0x10
  139. #define PERF_IRQSTAT_6348_REG 0x10
  140. #define PERF_IRQSTAT_6358_REG 0x10
  141. #define PERF_IRQSTAT_6368_REG 0x28
  142. /* External Interrupt Configuration register */
  143. #define PERF_EXTIRQ_CFG_REG_6328 0x18
  144. #define PERF_EXTIRQ_CFG_REG_6338 0x14
  145. #define PERF_EXTIRQ_CFG_REG_6345 0x14
  146. #define PERF_EXTIRQ_CFG_REG_6348 0x14
  147. #define PERF_EXTIRQ_CFG_REG_6358 0x14
  148. #define PERF_EXTIRQ_CFG_REG_6368 0x18
  149. #define PERF_EXTIRQ_CFG_REG2_6368 0x1c
  150. /* for 6348 only */
  151. #define EXTIRQ_CFG_SENSE_6348(x) (1 << (x))
  152. #define EXTIRQ_CFG_STAT_6348(x) (1 << (x + 5))
  153. #define EXTIRQ_CFG_CLEAR_6348(x) (1 << (x + 10))
  154. #define EXTIRQ_CFG_MASK_6348(x) (1 << (x + 15))
  155. #define EXTIRQ_CFG_BOTHEDGE_6348(x) (1 << (x + 20))
  156. #define EXTIRQ_CFG_LEVELSENSE_6348(x) (1 << (x + 25))
  157. #define EXTIRQ_CFG_CLEAR_ALL_6348 (0xf << 10)
  158. #define EXTIRQ_CFG_MASK_ALL_6348 (0xf << 15)
  159. /* for all others */
  160. #define EXTIRQ_CFG_SENSE(x) (1 << (x))
  161. #define EXTIRQ_CFG_STAT(x) (1 << (x + 4))
  162. #define EXTIRQ_CFG_CLEAR(x) (1 << (x + 8))
  163. #define EXTIRQ_CFG_MASK(x) (1 << (x + 12))
  164. #define EXTIRQ_CFG_BOTHEDGE(x) (1 << (x + 16))
  165. #define EXTIRQ_CFG_LEVELSENSE(x) (1 << (x + 20))
  166. #define EXTIRQ_CFG_CLEAR_ALL (0xf << 8)
  167. #define EXTIRQ_CFG_MASK_ALL (0xf << 12)
  168. /* Soft Reset register */
  169. #define PERF_SOFTRESET_REG 0x28
  170. #define PERF_SOFTRESET_6328_REG 0x10
  171. #define PERF_SOFTRESET_6368_REG 0x10
  172. #define SOFTRESET_6328_SPI_MASK (1 << 0)
  173. #define SOFTRESET_6328_EPHY_MASK (1 << 1)
  174. #define SOFTRESET_6328_SAR_MASK (1 << 2)
  175. #define SOFTRESET_6328_ENETSW_MASK (1 << 3)
  176. #define SOFTRESET_6328_USBS_MASK (1 << 4)
  177. #define SOFTRESET_6328_USBH_MASK (1 << 5)
  178. #define SOFTRESET_6328_PCM_MASK (1 << 6)
  179. #define SOFTRESET_6328_PCIE_CORE_MASK (1 << 7)
  180. #define SOFTRESET_6328_PCIE_MASK (1 << 8)
  181. #define SOFTRESET_6328_PCIE_EXT_MASK (1 << 9)
  182. #define SOFTRESET_6328_PCIE_HARD_MASK (1 << 10)
  183. #define SOFTRESET_6338_SPI_MASK (1 << 0)
  184. #define SOFTRESET_6338_ENET_MASK (1 << 2)
  185. #define SOFTRESET_6338_USBH_MASK (1 << 3)
  186. #define SOFTRESET_6338_USBS_MASK (1 << 4)
  187. #define SOFTRESET_6338_ADSL_MASK (1 << 5)
  188. #define SOFTRESET_6338_DMAMEM_MASK (1 << 6)
  189. #define SOFTRESET_6338_SAR_MASK (1 << 7)
  190. #define SOFTRESET_6338_ACLC_MASK (1 << 8)
  191. #define SOFTRESET_6338_ADSLMIPSPLL_MASK (1 << 10)
  192. #define SOFTRESET_6338_ALL (SOFTRESET_6338_SPI_MASK | \
  193. SOFTRESET_6338_ENET_MASK | \
  194. SOFTRESET_6338_USBH_MASK | \
  195. SOFTRESET_6338_USBS_MASK | \
  196. SOFTRESET_6338_ADSL_MASK | \
  197. SOFTRESET_6338_DMAMEM_MASK | \
  198. SOFTRESET_6338_SAR_MASK | \
  199. SOFTRESET_6338_ACLC_MASK | \
  200. SOFTRESET_6338_ADSLMIPSPLL_MASK)
  201. #define SOFTRESET_6348_SPI_MASK (1 << 0)
  202. #define SOFTRESET_6348_ENET_MASK (1 << 2)
  203. #define SOFTRESET_6348_USBH_MASK (1 << 3)
  204. #define SOFTRESET_6348_USBS_MASK (1 << 4)
  205. #define SOFTRESET_6348_ADSL_MASK (1 << 5)
  206. #define SOFTRESET_6348_DMAMEM_MASK (1 << 6)
  207. #define SOFTRESET_6348_SAR_MASK (1 << 7)
  208. #define SOFTRESET_6348_ACLC_MASK (1 << 8)
  209. #define SOFTRESET_6348_ADSLMIPSPLL_MASK (1 << 10)
  210. #define SOFTRESET_6348_ALL (SOFTRESET_6348_SPI_MASK | \
  211. SOFTRESET_6348_ENET_MASK | \
  212. SOFTRESET_6348_USBH_MASK | \
  213. SOFTRESET_6348_USBS_MASK | \
  214. SOFTRESET_6348_ADSL_MASK | \
  215. SOFTRESET_6348_DMAMEM_MASK | \
  216. SOFTRESET_6348_SAR_MASK | \
  217. SOFTRESET_6348_ACLC_MASK | \
  218. SOFTRESET_6348_ADSLMIPSPLL_MASK)
  219. #define SOFTRESET_6368_SPI_MASK (1 << 0)
  220. #define SOFTRESET_6368_MPI_MASK (1 << 3)
  221. #define SOFTRESET_6368_EPHY_MASK (1 << 6)
  222. #define SOFTRESET_6368_SAR_MASK (1 << 7)
  223. #define SOFTRESET_6368_ENETSW_MASK (1 << 10)
  224. #define SOFTRESET_6368_USBS_MASK (1 << 11)
  225. #define SOFTRESET_6368_USBH_MASK (1 << 12)
  226. #define SOFTRESET_6368_PCM_MASK (1 << 13)
  227. /* MIPS PLL control register */
  228. #define PERF_MIPSPLLCTL_REG 0x34
  229. #define MIPSPLLCTL_N1_SHIFT 20
  230. #define MIPSPLLCTL_N1_MASK (0x7 << MIPSPLLCTL_N1_SHIFT)
  231. #define MIPSPLLCTL_N2_SHIFT 15
  232. #define MIPSPLLCTL_N2_MASK (0x1f << MIPSPLLCTL_N2_SHIFT)
  233. #define MIPSPLLCTL_M1REF_SHIFT 12
  234. #define MIPSPLLCTL_M1REF_MASK (0x7 << MIPSPLLCTL_M1REF_SHIFT)
  235. #define MIPSPLLCTL_M2REF_SHIFT 9
  236. #define MIPSPLLCTL_M2REF_MASK (0x7 << MIPSPLLCTL_M2REF_SHIFT)
  237. #define MIPSPLLCTL_M1CPU_SHIFT 6
  238. #define MIPSPLLCTL_M1CPU_MASK (0x7 << MIPSPLLCTL_M1CPU_SHIFT)
  239. #define MIPSPLLCTL_M1BUS_SHIFT 3
  240. #define MIPSPLLCTL_M1BUS_MASK (0x7 << MIPSPLLCTL_M1BUS_SHIFT)
  241. #define MIPSPLLCTL_M2BUS_SHIFT 0
  242. #define MIPSPLLCTL_M2BUS_MASK (0x7 << MIPSPLLCTL_M2BUS_SHIFT)
  243. /* ADSL PHY PLL Control register */
  244. #define PERF_ADSLPLLCTL_REG 0x38
  245. #define ADSLPLLCTL_N1_SHIFT 20
  246. #define ADSLPLLCTL_N1_MASK (0x7 << ADSLPLLCTL_N1_SHIFT)
  247. #define ADSLPLLCTL_N2_SHIFT 15
  248. #define ADSLPLLCTL_N2_MASK (0x1f << ADSLPLLCTL_N2_SHIFT)
  249. #define ADSLPLLCTL_M1REF_SHIFT 12
  250. #define ADSLPLLCTL_M1REF_MASK (0x7 << ADSLPLLCTL_M1REF_SHIFT)
  251. #define ADSLPLLCTL_M2REF_SHIFT 9
  252. #define ADSLPLLCTL_M2REF_MASK (0x7 << ADSLPLLCTL_M2REF_SHIFT)
  253. #define ADSLPLLCTL_M1CPU_SHIFT 6
  254. #define ADSLPLLCTL_M1CPU_MASK (0x7 << ADSLPLLCTL_M1CPU_SHIFT)
  255. #define ADSLPLLCTL_M1BUS_SHIFT 3
  256. #define ADSLPLLCTL_M1BUS_MASK (0x7 << ADSLPLLCTL_M1BUS_SHIFT)
  257. #define ADSLPLLCTL_M2BUS_SHIFT 0
  258. #define ADSLPLLCTL_M2BUS_MASK (0x7 << ADSLPLLCTL_M2BUS_SHIFT)
  259. #define ADSLPLLCTL_VAL(n1, n2, m1ref, m2ref, m1cpu, m1bus, m2bus) \
  260. (((n1) << ADSLPLLCTL_N1_SHIFT) | \
  261. ((n2) << ADSLPLLCTL_N2_SHIFT) | \
  262. ((m1ref) << ADSLPLLCTL_M1REF_SHIFT) | \
  263. ((m2ref) << ADSLPLLCTL_M2REF_SHIFT) | \
  264. ((m1cpu) << ADSLPLLCTL_M1CPU_SHIFT) | \
  265. ((m1bus) << ADSLPLLCTL_M1BUS_SHIFT) | \
  266. ((m2bus) << ADSLPLLCTL_M2BUS_SHIFT))
  267. /*************************************************************************
  268. * _REG relative to RSET_TIMER
  269. *************************************************************************/
  270. #define BCM63XX_TIMER_COUNT 4
  271. #define TIMER_T0_ID 0
  272. #define TIMER_T1_ID 1
  273. #define TIMER_T2_ID 2
  274. #define TIMER_WDT_ID 3
  275. /* Timer irqstat register */
  276. #define TIMER_IRQSTAT_REG 0
  277. #define TIMER_IRQSTAT_TIMER_CAUSE(x) (1 << (x))
  278. #define TIMER_IRQSTAT_TIMER0_CAUSE (1 << 0)
  279. #define TIMER_IRQSTAT_TIMER1_CAUSE (1 << 1)
  280. #define TIMER_IRQSTAT_TIMER2_CAUSE (1 << 2)
  281. #define TIMER_IRQSTAT_WDT_CAUSE (1 << 3)
  282. #define TIMER_IRQSTAT_TIMER_IR_EN(x) (1 << ((x) + 8))
  283. #define TIMER_IRQSTAT_TIMER0_IR_EN (1 << 8)
  284. #define TIMER_IRQSTAT_TIMER1_IR_EN (1 << 9)
  285. #define TIMER_IRQSTAT_TIMER2_IR_EN (1 << 10)
  286. /* Timer control register */
  287. #define TIMER_CTLx_REG(x) (0x4 + (x * 4))
  288. #define TIMER_CTL0_REG 0x4
  289. #define TIMER_CTL1_REG 0x8
  290. #define TIMER_CTL2_REG 0xC
  291. #define TIMER_CTL_COUNTDOWN_MASK (0x3fffffff)
  292. #define TIMER_CTL_MONOTONIC_MASK (1 << 30)
  293. #define TIMER_CTL_ENABLE_MASK (1 << 31)
  294. /*************************************************************************
  295. * _REG relative to RSET_WDT
  296. *************************************************************************/
  297. /* Watchdog default count register */
  298. #define WDT_DEFVAL_REG 0x0
  299. /* Watchdog control register */
  300. #define WDT_CTL_REG 0x4
  301. /* Watchdog control register constants */
  302. #define WDT_START_1 (0xff00)
  303. #define WDT_START_2 (0x00ff)
  304. #define WDT_STOP_1 (0xee00)
  305. #define WDT_STOP_2 (0x00ee)
  306. /* Watchdog reset length register */
  307. #define WDT_RSTLEN_REG 0x8
  308. /* Watchdog soft reset register (BCM6328 only) */
  309. #define WDT_SOFTRESET_REG 0xc
  310. /*************************************************************************
  311. * _REG relative to RSET_UARTx
  312. *************************************************************************/
  313. /* UART Control Register */
  314. #define UART_CTL_REG 0x0
  315. #define UART_CTL_RXTMOUTCNT_SHIFT 0
  316. #define UART_CTL_RXTMOUTCNT_MASK (0x1f << UART_CTL_RXTMOUTCNT_SHIFT)
  317. #define UART_CTL_RSTTXDN_SHIFT 5
  318. #define UART_CTL_RSTTXDN_MASK (1 << UART_CTL_RSTTXDN_SHIFT)
  319. #define UART_CTL_RSTRXFIFO_SHIFT 6
  320. #define UART_CTL_RSTRXFIFO_MASK (1 << UART_CTL_RSTRXFIFO_SHIFT)
  321. #define UART_CTL_RSTTXFIFO_SHIFT 7
  322. #define UART_CTL_RSTTXFIFO_MASK (1 << UART_CTL_RSTTXFIFO_SHIFT)
  323. #define UART_CTL_STOPBITS_SHIFT 8
  324. #define UART_CTL_STOPBITS_MASK (0xf << UART_CTL_STOPBITS_SHIFT)
  325. #define UART_CTL_STOPBITS_1 (0x7 << UART_CTL_STOPBITS_SHIFT)
  326. #define UART_CTL_STOPBITS_2 (0xf << UART_CTL_STOPBITS_SHIFT)
  327. #define UART_CTL_BITSPERSYM_SHIFT 12
  328. #define UART_CTL_BITSPERSYM_MASK (0x3 << UART_CTL_BITSPERSYM_SHIFT)
  329. #define UART_CTL_XMITBRK_SHIFT 14
  330. #define UART_CTL_XMITBRK_MASK (1 << UART_CTL_XMITBRK_SHIFT)
  331. #define UART_CTL_RSVD_SHIFT 15
  332. #define UART_CTL_RSVD_MASK (1 << UART_CTL_RSVD_SHIFT)
  333. #define UART_CTL_RXPAREVEN_SHIFT 16
  334. #define UART_CTL_RXPAREVEN_MASK (1 << UART_CTL_RXPAREVEN_SHIFT)
  335. #define UART_CTL_RXPAREN_SHIFT 17
  336. #define UART_CTL_RXPAREN_MASK (1 << UART_CTL_RXPAREN_SHIFT)
  337. #define UART_CTL_TXPAREVEN_SHIFT 18
  338. #define UART_CTL_TXPAREVEN_MASK (1 << UART_CTL_TXPAREVEN_SHIFT)
  339. #define UART_CTL_TXPAREN_SHIFT 18
  340. #define UART_CTL_TXPAREN_MASK (1 << UART_CTL_TXPAREN_SHIFT)
  341. #define UART_CTL_LOOPBACK_SHIFT 20
  342. #define UART_CTL_LOOPBACK_MASK (1 << UART_CTL_LOOPBACK_SHIFT)
  343. #define UART_CTL_RXEN_SHIFT 21
  344. #define UART_CTL_RXEN_MASK (1 << UART_CTL_RXEN_SHIFT)
  345. #define UART_CTL_TXEN_SHIFT 22
  346. #define UART_CTL_TXEN_MASK (1 << UART_CTL_TXEN_SHIFT)
  347. #define UART_CTL_BRGEN_SHIFT 23
  348. #define UART_CTL_BRGEN_MASK (1 << UART_CTL_BRGEN_SHIFT)
  349. /* UART Baudword register */
  350. #define UART_BAUD_REG 0x4
  351. /* UART Misc Control register */
  352. #define UART_MCTL_REG 0x8
  353. #define UART_MCTL_DTR_SHIFT 0
  354. #define UART_MCTL_DTR_MASK (1 << UART_MCTL_DTR_SHIFT)
  355. #define UART_MCTL_RTS_SHIFT 1
  356. #define UART_MCTL_RTS_MASK (1 << UART_MCTL_RTS_SHIFT)
  357. #define UART_MCTL_RXFIFOTHRESH_SHIFT 8
  358. #define UART_MCTL_RXFIFOTHRESH_MASK (0xf << UART_MCTL_RXFIFOTHRESH_SHIFT)
  359. #define UART_MCTL_TXFIFOTHRESH_SHIFT 12
  360. #define UART_MCTL_TXFIFOTHRESH_MASK (0xf << UART_MCTL_TXFIFOTHRESH_SHIFT)
  361. #define UART_MCTL_RXFIFOFILL_SHIFT 16
  362. #define UART_MCTL_RXFIFOFILL_MASK (0x1f << UART_MCTL_RXFIFOFILL_SHIFT)
  363. #define UART_MCTL_TXFIFOFILL_SHIFT 24
  364. #define UART_MCTL_TXFIFOFILL_MASK (0x1f << UART_MCTL_TXFIFOFILL_SHIFT)
  365. /* UART External Input Configuration register */
  366. #define UART_EXTINP_REG 0xc
  367. #define UART_EXTINP_RI_SHIFT 0
  368. #define UART_EXTINP_RI_MASK (1 << UART_EXTINP_RI_SHIFT)
  369. #define UART_EXTINP_CTS_SHIFT 1
  370. #define UART_EXTINP_CTS_MASK (1 << UART_EXTINP_CTS_SHIFT)
  371. #define UART_EXTINP_DCD_SHIFT 2
  372. #define UART_EXTINP_DCD_MASK (1 << UART_EXTINP_DCD_SHIFT)
  373. #define UART_EXTINP_DSR_SHIFT 3
  374. #define UART_EXTINP_DSR_MASK (1 << UART_EXTINP_DSR_SHIFT)
  375. #define UART_EXTINP_IRSTAT(x) (1 << (x + 4))
  376. #define UART_EXTINP_IRMASK(x) (1 << (x + 8))
  377. #define UART_EXTINP_IR_RI 0
  378. #define UART_EXTINP_IR_CTS 1
  379. #define UART_EXTINP_IR_DCD 2
  380. #define UART_EXTINP_IR_DSR 3
  381. #define UART_EXTINP_RI_NOSENSE_SHIFT 16
  382. #define UART_EXTINP_RI_NOSENSE_MASK (1 << UART_EXTINP_RI_NOSENSE_SHIFT)
  383. #define UART_EXTINP_CTS_NOSENSE_SHIFT 17
  384. #define UART_EXTINP_CTS_NOSENSE_MASK (1 << UART_EXTINP_CTS_NOSENSE_SHIFT)
  385. #define UART_EXTINP_DCD_NOSENSE_SHIFT 18
  386. #define UART_EXTINP_DCD_NOSENSE_MASK (1 << UART_EXTINP_DCD_NOSENSE_SHIFT)
  387. #define UART_EXTINP_DSR_NOSENSE_SHIFT 19
  388. #define UART_EXTINP_DSR_NOSENSE_MASK (1 << UART_EXTINP_DSR_NOSENSE_SHIFT)
  389. /* UART Interrupt register */
  390. #define UART_IR_REG 0x10
  391. #define UART_IR_MASK(x) (1 << (x + 16))
  392. #define UART_IR_STAT(x) (1 << (x))
  393. #define UART_IR_EXTIP 0
  394. #define UART_IR_TXUNDER 1
  395. #define UART_IR_TXOVER 2
  396. #define UART_IR_TXTRESH 3
  397. #define UART_IR_TXRDLATCH 4
  398. #define UART_IR_TXEMPTY 5
  399. #define UART_IR_RXUNDER 6
  400. #define UART_IR_RXOVER 7
  401. #define UART_IR_RXTIMEOUT 8
  402. #define UART_IR_RXFULL 9
  403. #define UART_IR_RXTHRESH 10
  404. #define UART_IR_RXNOTEMPTY 11
  405. #define UART_IR_RXFRAMEERR 12
  406. #define UART_IR_RXPARERR 13
  407. #define UART_IR_RXBRK 14
  408. #define UART_IR_TXDONE 15
  409. /* UART Fifo register */
  410. #define UART_FIFO_REG 0x14
  411. #define UART_FIFO_VALID_SHIFT 0
  412. #define UART_FIFO_VALID_MASK 0xff
  413. #define UART_FIFO_FRAMEERR_SHIFT 8
  414. #define UART_FIFO_FRAMEERR_MASK (1 << UART_FIFO_FRAMEERR_SHIFT)
  415. #define UART_FIFO_PARERR_SHIFT 9
  416. #define UART_FIFO_PARERR_MASK (1 << UART_FIFO_PARERR_SHIFT)
  417. #define UART_FIFO_BRKDET_SHIFT 10
  418. #define UART_FIFO_BRKDET_MASK (1 << UART_FIFO_BRKDET_SHIFT)
  419. #define UART_FIFO_ANYERR_MASK (UART_FIFO_FRAMEERR_MASK | \
  420. UART_FIFO_PARERR_MASK | \
  421. UART_FIFO_BRKDET_MASK)
  422. /*************************************************************************
  423. * _REG relative to RSET_GPIO
  424. *************************************************************************/
  425. /* GPIO registers */
  426. #define GPIO_CTL_HI_REG 0x0
  427. #define GPIO_CTL_LO_REG 0x4
  428. #define GPIO_DATA_HI_REG 0x8
  429. #define GPIO_DATA_LO_REG 0xC
  430. #define GPIO_DATA_LO_REG_6345 0x8
  431. /* GPIO mux registers and constants */
  432. #define GPIO_MODE_REG 0x18
  433. #define GPIO_MODE_6348_G4_DIAG 0x00090000
  434. #define GPIO_MODE_6348_G4_UTOPIA 0x00080000
  435. #define GPIO_MODE_6348_G4_LEGACY_LED 0x00030000
  436. #define GPIO_MODE_6348_G4_MII_SNOOP 0x00020000
  437. #define GPIO_MODE_6348_G4_EXT_EPHY 0x00010000
  438. #define GPIO_MODE_6348_G3_DIAG 0x00009000
  439. #define GPIO_MODE_6348_G3_UTOPIA 0x00008000
  440. #define GPIO_MODE_6348_G3_EXT_MII 0x00007000
  441. #define GPIO_MODE_6348_G2_DIAG 0x00000900
  442. #define GPIO_MODE_6348_G2_PCI 0x00000500
  443. #define GPIO_MODE_6348_G1_DIAG 0x00000090
  444. #define GPIO_MODE_6348_G1_UTOPIA 0x00000080
  445. #define GPIO_MODE_6348_G1_SPI_UART 0x00000060
  446. #define GPIO_MODE_6348_G1_SPI_MASTER 0x00000060
  447. #define GPIO_MODE_6348_G1_MII_PCCARD 0x00000040
  448. #define GPIO_MODE_6348_G1_MII_SNOOP 0x00000020
  449. #define GPIO_MODE_6348_G1_EXT_EPHY 0x00000010
  450. #define GPIO_MODE_6348_G0_DIAG 0x00000009
  451. #define GPIO_MODE_6348_G0_EXT_MII 0x00000007
  452. #define GPIO_MODE_6358_EXTRACS (1 << 5)
  453. #define GPIO_MODE_6358_UART1 (1 << 6)
  454. #define GPIO_MODE_6358_EXTRA_SPI_SS (1 << 7)
  455. #define GPIO_MODE_6358_SERIAL_LED (1 << 10)
  456. #define GPIO_MODE_6358_UTOPIA (1 << 12)
  457. #define GPIO_MODE_6368_ANALOG_AFE_0 (1 << 0)
  458. #define GPIO_MODE_6368_ANALOG_AFE_1 (1 << 1)
  459. #define GPIO_MODE_6368_SYS_IRQ (1 << 2)
  460. #define GPIO_MODE_6368_SERIAL_LED_DATA (1 << 3)
  461. #define GPIO_MODE_6368_SERIAL_LED_CLK (1 << 4)
  462. #define GPIO_MODE_6368_INET_LED (1 << 5)
  463. #define GPIO_MODE_6368_EPHY0_LED (1 << 6)
  464. #define GPIO_MODE_6368_EPHY1_LED (1 << 7)
  465. #define GPIO_MODE_6368_EPHY2_LED (1 << 8)
  466. #define GPIO_MODE_6368_EPHY3_LED (1 << 9)
  467. #define GPIO_MODE_6368_ROBOSW_LED_DAT (1 << 10)
  468. #define GPIO_MODE_6368_ROBOSW_LED_CLK (1 << 11)
  469. #define GPIO_MODE_6368_ROBOSW_LED0 (1 << 12)
  470. #define GPIO_MODE_6368_ROBOSW_LED1 (1 << 13)
  471. #define GPIO_MODE_6368_USBD_LED (1 << 14)
  472. #define GPIO_MODE_6368_NTR_PULSE (1 << 15)
  473. #define GPIO_MODE_6368_PCI_REQ1 (1 << 16)
  474. #define GPIO_MODE_6368_PCI_GNT1 (1 << 17)
  475. #define GPIO_MODE_6368_PCI_INTB (1 << 18)
  476. #define GPIO_MODE_6368_PCI_REQ0 (1 << 19)
  477. #define GPIO_MODE_6368_PCI_GNT0 (1 << 20)
  478. #define GPIO_MODE_6368_PCMCIA_CD1 (1 << 22)
  479. #define GPIO_MODE_6368_PCMCIA_CD2 (1 << 23)
  480. #define GPIO_MODE_6368_PCMCIA_VS1 (1 << 24)
  481. #define GPIO_MODE_6368_PCMCIA_VS2 (1 << 25)
  482. #define GPIO_MODE_6368_EBI_CS2 (1 << 26)
  483. #define GPIO_MODE_6368_EBI_CS3 (1 << 27)
  484. #define GPIO_MODE_6368_SPI_SSN2 (1 << 28)
  485. #define GPIO_MODE_6368_SPI_SSN3 (1 << 29)
  486. #define GPIO_MODE_6368_SPI_SSN4 (1 << 30)
  487. #define GPIO_MODE_6368_SPI_SSN5 (1 << 31)
  488. #define GPIO_BASEMODE_6368_REG 0x38
  489. #define GPIO_BASEMODE_6368_UART2 0x1
  490. #define GPIO_BASEMODE_6368_GPIO 0x0
  491. #define GPIO_BASEMODE_6368_MASK 0x7
  492. /* those bits must be kept as read in gpio basemode register*/
  493. #define GPIO_STRAPBUS_REG 0x40
  494. #define STRAPBUS_6358_BOOT_SEL_PARALLEL (1 << 1)
  495. #define STRAPBUS_6358_BOOT_SEL_SERIAL (0 << 1)
  496. #define STRAPBUS_6368_BOOT_SEL_MASK 0x3
  497. #define STRAPBUS_6368_BOOT_SEL_NAND 0
  498. #define STRAPBUS_6368_BOOT_SEL_SERIAL 1
  499. #define STRAPBUS_6368_BOOT_SEL_PARALLEL 3
  500. /*************************************************************************
  501. * _REG relative to RSET_ENET
  502. *************************************************************************/
  503. /* Receiver Configuration register */
  504. #define ENET_RXCFG_REG 0x0
  505. #define ENET_RXCFG_ALLMCAST_SHIFT 1
  506. #define ENET_RXCFG_ALLMCAST_MASK (1 << ENET_RXCFG_ALLMCAST_SHIFT)
  507. #define ENET_RXCFG_PROMISC_SHIFT 3
  508. #define ENET_RXCFG_PROMISC_MASK (1 << ENET_RXCFG_PROMISC_SHIFT)
  509. #define ENET_RXCFG_LOOPBACK_SHIFT 4
  510. #define ENET_RXCFG_LOOPBACK_MASK (1 << ENET_RXCFG_LOOPBACK_SHIFT)
  511. #define ENET_RXCFG_ENFLOW_SHIFT 5
  512. #define ENET_RXCFG_ENFLOW_MASK (1 << ENET_RXCFG_ENFLOW_SHIFT)
  513. /* Receive Maximum Length register */
  514. #define ENET_RXMAXLEN_REG 0x4
  515. #define ENET_RXMAXLEN_SHIFT 0
  516. #define ENET_RXMAXLEN_MASK (0x7ff << ENET_RXMAXLEN_SHIFT)
  517. /* Transmit Maximum Length register */
  518. #define ENET_TXMAXLEN_REG 0x8
  519. #define ENET_TXMAXLEN_SHIFT 0
  520. #define ENET_TXMAXLEN_MASK (0x7ff << ENET_TXMAXLEN_SHIFT)
  521. /* MII Status/Control register */
  522. #define ENET_MIISC_REG 0x10
  523. #define ENET_MIISC_MDCFREQDIV_SHIFT 0
  524. #define ENET_MIISC_MDCFREQDIV_MASK (0x7f << ENET_MIISC_MDCFREQDIV_SHIFT)
  525. #define ENET_MIISC_PREAMBLEEN_SHIFT 7
  526. #define ENET_MIISC_PREAMBLEEN_MASK (1 << ENET_MIISC_PREAMBLEEN_SHIFT)
  527. /* MII Data register */
  528. #define ENET_MIIDATA_REG 0x14
  529. #define ENET_MIIDATA_DATA_SHIFT 0
  530. #define ENET_MIIDATA_DATA_MASK (0xffff << ENET_MIIDATA_DATA_SHIFT)
  531. #define ENET_MIIDATA_TA_SHIFT 16
  532. #define ENET_MIIDATA_TA_MASK (0x3 << ENET_MIIDATA_TA_SHIFT)
  533. #define ENET_MIIDATA_REG_SHIFT 18
  534. #define ENET_MIIDATA_REG_MASK (0x1f << ENET_MIIDATA_REG_SHIFT)
  535. #define ENET_MIIDATA_PHYID_SHIFT 23
  536. #define ENET_MIIDATA_PHYID_MASK (0x1f << ENET_MIIDATA_PHYID_SHIFT)
  537. #define ENET_MIIDATA_OP_READ_MASK (0x6 << 28)
  538. #define ENET_MIIDATA_OP_WRITE_MASK (0x5 << 28)
  539. /* Ethernet Interrupt Mask register */
  540. #define ENET_IRMASK_REG 0x18
  541. /* Ethernet Interrupt register */
  542. #define ENET_IR_REG 0x1c
  543. #define ENET_IR_MII (1 << 0)
  544. #define ENET_IR_MIB (1 << 1)
  545. #define ENET_IR_FLOWC (1 << 2)
  546. /* Ethernet Control register */
  547. #define ENET_CTL_REG 0x2c
  548. #define ENET_CTL_ENABLE_SHIFT 0
  549. #define ENET_CTL_ENABLE_MASK (1 << ENET_CTL_ENABLE_SHIFT)
  550. #define ENET_CTL_DISABLE_SHIFT 1
  551. #define ENET_CTL_DISABLE_MASK (1 << ENET_CTL_DISABLE_SHIFT)
  552. #define ENET_CTL_SRESET_SHIFT 2
  553. #define ENET_CTL_SRESET_MASK (1 << ENET_CTL_SRESET_SHIFT)
  554. #define ENET_CTL_EPHYSEL_SHIFT 3
  555. #define ENET_CTL_EPHYSEL_MASK (1 << ENET_CTL_EPHYSEL_SHIFT)
  556. /* Transmit Control register */
  557. #define ENET_TXCTL_REG 0x30
  558. #define ENET_TXCTL_FD_SHIFT 0
  559. #define ENET_TXCTL_FD_MASK (1 << ENET_TXCTL_FD_SHIFT)
  560. /* Transmit Watermask register */
  561. #define ENET_TXWMARK_REG 0x34
  562. #define ENET_TXWMARK_WM_SHIFT 0
  563. #define ENET_TXWMARK_WM_MASK (0x3f << ENET_TXWMARK_WM_SHIFT)
  564. /* MIB Control register */
  565. #define ENET_MIBCTL_REG 0x38
  566. #define ENET_MIBCTL_RDCLEAR_SHIFT 0
  567. #define ENET_MIBCTL_RDCLEAR_MASK (1 << ENET_MIBCTL_RDCLEAR_SHIFT)
  568. /* Perfect Match Data Low register */
  569. #define ENET_PML_REG(x) (0x58 + (x) * 8)
  570. #define ENET_PMH_REG(x) (0x5c + (x) * 8)
  571. #define ENET_PMH_DATAVALID_SHIFT 16
  572. #define ENET_PMH_DATAVALID_MASK (1 << ENET_PMH_DATAVALID_SHIFT)
  573. /* MIB register */
  574. #define ENET_MIB_REG(x) (0x200 + (x) * 4)
  575. #define ENET_MIB_REG_COUNT 55
  576. /*************************************************************************
  577. * _REG relative to RSET_ENETDMA
  578. *************************************************************************/
  579. /* Controller Configuration Register */
  580. #define ENETDMA_CFG_REG (0x0)
  581. #define ENETDMA_CFG_EN_SHIFT 0
  582. #define ENETDMA_CFG_EN_MASK (1 << ENETDMA_CFG_EN_SHIFT)
  583. #define ENETDMA_CFG_FLOWCH_MASK(x) (1 << ((x >> 1) + 1))
  584. /* Flow Control Descriptor Low Threshold register */
  585. #define ENETDMA_FLOWCL_REG(x) (0x4 + (x) * 6)
  586. /* Flow Control Descriptor High Threshold register */
  587. #define ENETDMA_FLOWCH_REG(x) (0x8 + (x) * 6)
  588. /* Flow Control Descriptor Buffer Alloca Threshold register */
  589. #define ENETDMA_BUFALLOC_REG(x) (0xc + (x) * 6)
  590. #define ENETDMA_BUFALLOC_FORCE_SHIFT 31
  591. #define ENETDMA_BUFALLOC_FORCE_MASK (1 << ENETDMA_BUFALLOC_FORCE_SHIFT)
  592. /* Channel Configuration register */
  593. #define ENETDMA_CHANCFG_REG(x) (0x100 + (x) * 0x10)
  594. #define ENETDMA_CHANCFG_EN_SHIFT 0
  595. #define ENETDMA_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
  596. #define ENETDMA_CHANCFG_PKTHALT_SHIFT 1
  597. #define ENETDMA_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
  598. /* Interrupt Control/Status register */
  599. #define ENETDMA_IR_REG(x) (0x104 + (x) * 0x10)
  600. #define ENETDMA_IR_BUFDONE_MASK (1 << 0)
  601. #define ENETDMA_IR_PKTDONE_MASK (1 << 1)
  602. #define ENETDMA_IR_NOTOWNER_MASK (1 << 2)
  603. /* Interrupt Mask register */
  604. #define ENETDMA_IRMASK_REG(x) (0x108 + (x) * 0x10)
  605. /* Maximum Burst Length */
  606. #define ENETDMA_MAXBURST_REG(x) (0x10C + (x) * 0x10)
  607. /* Ring Start Address register */
  608. #define ENETDMA_RSTART_REG(x) (0x200 + (x) * 0x10)
  609. /* State Ram Word 2 */
  610. #define ENETDMA_SRAM2_REG(x) (0x204 + (x) * 0x10)
  611. /* State Ram Word 3 */
  612. #define ENETDMA_SRAM3_REG(x) (0x208 + (x) * 0x10)
  613. /* State Ram Word 4 */
  614. #define ENETDMA_SRAM4_REG(x) (0x20c + (x) * 0x10)
  615. /*************************************************************************
  616. * _REG relative to RSET_ENETDMAC
  617. *************************************************************************/
  618. /* Channel Configuration register */
  619. #define ENETDMAC_CHANCFG_REG(x) ((x) * 0x10)
  620. #define ENETDMAC_CHANCFG_EN_SHIFT 0
  621. #define ENETDMAC_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
  622. #define ENETDMAC_CHANCFG_PKTHALT_SHIFT 1
  623. #define ENETDMAC_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
  624. /* Interrupt Control/Status register */
  625. #define ENETDMAC_IR_REG(x) (0x4 + (x) * 0x10)
  626. #define ENETDMAC_IR_BUFDONE_MASK (1 << 0)
  627. #define ENETDMAC_IR_PKTDONE_MASK (1 << 1)
  628. #define ENETDMAC_IR_NOTOWNER_MASK (1 << 2)
  629. /* Interrupt Mask register */
  630. #define ENETDMAC_IRMASK_REG(x) (0x8 + (x) * 0x10)
  631. /* Maximum Burst Length */
  632. #define ENETDMAC_MAXBURST_REG(x) (0xc + (x) * 0x10)
  633. /*************************************************************************
  634. * _REG relative to RSET_ENETDMAS
  635. *************************************************************************/
  636. /* Ring Start Address register */
  637. #define ENETDMAS_RSTART_REG(x) ((x) * 0x10)
  638. /* State Ram Word 2 */
  639. #define ENETDMAS_SRAM2_REG(x) (0x4 + (x) * 0x10)
  640. /* State Ram Word 3 */
  641. #define ENETDMAS_SRAM3_REG(x) (0x8 + (x) * 0x10)
  642. /* State Ram Word 4 */
  643. #define ENETDMAS_SRAM4_REG(x) (0xc + (x) * 0x10)
  644. /*************************************************************************
  645. * _REG relative to RSET_ENETSW
  646. *************************************************************************/
  647. /* MIB register */
  648. #define ENETSW_MIB_REG(x) (0x2800 + (x) * 4)
  649. #define ENETSW_MIB_REG_COUNT 47
  650. /*************************************************************************
  651. * _REG relative to RSET_OHCI_PRIV
  652. *************************************************************************/
  653. #define OHCI_PRIV_REG 0x0
  654. #define OHCI_PRIV_PORT1_HOST_SHIFT 0
  655. #define OHCI_PRIV_PORT1_HOST_MASK (1 << OHCI_PRIV_PORT1_HOST_SHIFT)
  656. #define OHCI_PRIV_REG_SWAP_SHIFT 3
  657. #define OHCI_PRIV_REG_SWAP_MASK (1 << OHCI_PRIV_REG_SWAP_SHIFT)
  658. /*************************************************************************
  659. * _REG relative to RSET_USBH_PRIV
  660. *************************************************************************/
  661. #define USBH_PRIV_SWAP_6358_REG 0x0
  662. #define USBH_PRIV_SWAP_6368_REG 0x1c
  663. #define USBH_PRIV_SWAP_EHCI_ENDN_SHIFT 4
  664. #define USBH_PRIV_SWAP_EHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_EHCI_ENDN_SHIFT)
  665. #define USBH_PRIV_SWAP_EHCI_DATA_SHIFT 3
  666. #define USBH_PRIV_SWAP_EHCI_DATA_MASK (1 << USBH_PRIV_SWAP_EHCI_DATA_SHIFT)
  667. #define USBH_PRIV_SWAP_OHCI_ENDN_SHIFT 1
  668. #define USBH_PRIV_SWAP_OHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_OHCI_ENDN_SHIFT)
  669. #define USBH_PRIV_SWAP_OHCI_DATA_SHIFT 0
  670. #define USBH_PRIV_SWAP_OHCI_DATA_MASK (1 << USBH_PRIV_SWAP_OHCI_DATA_SHIFT)
  671. #define USBH_PRIV_TEST_6358_REG 0x24
  672. #define USBH_PRIV_TEST_6368_REG 0x14
  673. #define USBH_PRIV_SETUP_6368_REG 0x28
  674. #define USBH_PRIV_SETUP_IOC_SHIFT 4
  675. #define USBH_PRIV_SETUP_IOC_MASK (1 << USBH_PRIV_SETUP_IOC_SHIFT)
  676. /*************************************************************************
  677. * _REG relative to RSET_MPI
  678. *************************************************************************/
  679. /* well known (hard wired) chip select */
  680. #define MPI_CS_PCMCIA_COMMON 4
  681. #define MPI_CS_PCMCIA_ATTR 5
  682. #define MPI_CS_PCMCIA_IO 6
  683. /* Chip select base register */
  684. #define MPI_CSBASE_REG(x) (0x0 + (x) * 8)
  685. #define MPI_CSBASE_BASE_SHIFT 13
  686. #define MPI_CSBASE_BASE_MASK (0x1ffff << MPI_CSBASE_BASE_SHIFT)
  687. #define MPI_CSBASE_SIZE_SHIFT 0
  688. #define MPI_CSBASE_SIZE_MASK (0xf << MPI_CSBASE_SIZE_SHIFT)
  689. #define MPI_CSBASE_SIZE_8K 0
  690. #define MPI_CSBASE_SIZE_16K 1
  691. #define MPI_CSBASE_SIZE_32K 2
  692. #define MPI_CSBASE_SIZE_64K 3
  693. #define MPI_CSBASE_SIZE_128K 4
  694. #define MPI_CSBASE_SIZE_256K 5
  695. #define MPI_CSBASE_SIZE_512K 6
  696. #define MPI_CSBASE_SIZE_1M 7
  697. #define MPI_CSBASE_SIZE_2M 8
  698. #define MPI_CSBASE_SIZE_4M 9
  699. #define MPI_CSBASE_SIZE_8M 10
  700. #define MPI_CSBASE_SIZE_16M 11
  701. #define MPI_CSBASE_SIZE_32M 12
  702. #define MPI_CSBASE_SIZE_64M 13
  703. #define MPI_CSBASE_SIZE_128M 14
  704. #define MPI_CSBASE_SIZE_256M 15
  705. /* Chip select control register */
  706. #define MPI_CSCTL_REG(x) (0x4 + (x) * 8)
  707. #define MPI_CSCTL_ENABLE_MASK (1 << 0)
  708. #define MPI_CSCTL_WAIT_SHIFT 1
  709. #define MPI_CSCTL_WAIT_MASK (0x7 << MPI_CSCTL_WAIT_SHIFT)
  710. #define MPI_CSCTL_DATA16_MASK (1 << 4)
  711. #define MPI_CSCTL_SYNCMODE_MASK (1 << 7)
  712. #define MPI_CSCTL_TSIZE_MASK (1 << 8)
  713. #define MPI_CSCTL_ENDIANSWAP_MASK (1 << 10)
  714. #define MPI_CSCTL_SETUP_SHIFT 16
  715. #define MPI_CSCTL_SETUP_MASK (0xf << MPI_CSCTL_SETUP_SHIFT)
  716. #define MPI_CSCTL_HOLD_SHIFT 20
  717. #define MPI_CSCTL_HOLD_MASK (0xf << MPI_CSCTL_HOLD_SHIFT)
  718. /* PCI registers */
  719. #define MPI_SP0_RANGE_REG 0x100
  720. #define MPI_SP0_REMAP_REG 0x104
  721. #define MPI_SP0_REMAP_ENABLE_MASK (1 << 0)
  722. #define MPI_SP1_RANGE_REG 0x10C
  723. #define MPI_SP1_REMAP_REG 0x110
  724. #define MPI_SP1_REMAP_ENABLE_MASK (1 << 0)
  725. #define MPI_L2PCFG_REG 0x11C
  726. #define MPI_L2PCFG_CFG_TYPE_SHIFT 0
  727. #define MPI_L2PCFG_CFG_TYPE_MASK (0x3 << MPI_L2PCFG_CFG_TYPE_SHIFT)
  728. #define MPI_L2PCFG_REG_SHIFT 2
  729. #define MPI_L2PCFG_REG_MASK (0x3f << MPI_L2PCFG_REG_SHIFT)
  730. #define MPI_L2PCFG_FUNC_SHIFT 8
  731. #define MPI_L2PCFG_FUNC_MASK (0x7 << MPI_L2PCFG_FUNC_SHIFT)
  732. #define MPI_L2PCFG_DEVNUM_SHIFT 11
  733. #define MPI_L2PCFG_DEVNUM_MASK (0x1f << MPI_L2PCFG_DEVNUM_SHIFT)
  734. #define MPI_L2PCFG_CFG_USEREG_MASK (1 << 30)
  735. #define MPI_L2PCFG_CFG_SEL_MASK (1 << 31)
  736. #define MPI_L2PMEMRANGE1_REG 0x120
  737. #define MPI_L2PMEMBASE1_REG 0x124
  738. #define MPI_L2PMEMREMAP1_REG 0x128
  739. #define MPI_L2PMEMRANGE2_REG 0x12C
  740. #define MPI_L2PMEMBASE2_REG 0x130
  741. #define MPI_L2PMEMREMAP2_REG 0x134
  742. #define MPI_L2PIORANGE_REG 0x138
  743. #define MPI_L2PIOBASE_REG 0x13C
  744. #define MPI_L2PIOREMAP_REG 0x140
  745. #define MPI_L2P_BASE_MASK (0xffff8000)
  746. #define MPI_L2PREMAP_ENABLED_MASK (1 << 0)
  747. #define MPI_L2PREMAP_IS_CARDBUS_MASK (1 << 2)
  748. #define MPI_PCIMODESEL_REG 0x144
  749. #define MPI_PCIMODESEL_BAR1_NOSWAP_MASK (1 << 0)
  750. #define MPI_PCIMODESEL_BAR2_NOSWAP_MASK (1 << 1)
  751. #define MPI_PCIMODESEL_EXT_ARB_MASK (1 << 2)
  752. #define MPI_PCIMODESEL_PREFETCH_SHIFT 4
  753. #define MPI_PCIMODESEL_PREFETCH_MASK (0xf << MPI_PCIMODESEL_PREFETCH_SHIFT)
  754. #define MPI_LOCBUSCTL_REG 0x14C
  755. #define MPI_LOCBUSCTL_EN_PCI_GPIO_MASK (1 << 0)
  756. #define MPI_LOCBUSCTL_U2P_NOSWAP_MASK (1 << 1)
  757. #define MPI_LOCINT_REG 0x150
  758. #define MPI_LOCINT_MASK(x) (1 << (x + 16))
  759. #define MPI_LOCINT_STAT(x) (1 << (x))
  760. #define MPI_LOCINT_DIR_FAILED 6
  761. #define MPI_LOCINT_EXT_PCI_INT 7
  762. #define MPI_LOCINT_SERR 8
  763. #define MPI_LOCINT_CSERR 9
  764. #define MPI_PCICFGCTL_REG 0x178
  765. #define MPI_PCICFGCTL_CFGADDR_SHIFT 2
  766. #define MPI_PCICFGCTL_CFGADDR_MASK (0x1f << MPI_PCICFGCTL_CFGADDR_SHIFT)
  767. #define MPI_PCICFGCTL_WRITEEN_MASK (1 << 7)
  768. #define MPI_PCICFGDATA_REG 0x17C
  769. /* PCI host bridge custom register */
  770. #define BCMPCI_REG_TIMERS 0x40
  771. #define REG_TIMER_TRDY_SHIFT 0
  772. #define REG_TIMER_TRDY_MASK (0xff << REG_TIMER_TRDY_SHIFT)
  773. #define REG_TIMER_RETRY_SHIFT 8
  774. #define REG_TIMER_RETRY_MASK (0xff << REG_TIMER_RETRY_SHIFT)
  775. /*************************************************************************
  776. * _REG relative to RSET_PCMCIA
  777. *************************************************************************/
  778. #define PCMCIA_C1_REG 0x0
  779. #define PCMCIA_C1_CD1_MASK (1 << 0)
  780. #define PCMCIA_C1_CD2_MASK (1 << 1)
  781. #define PCMCIA_C1_VS1_MASK (1 << 2)
  782. #define PCMCIA_C1_VS2_MASK (1 << 3)
  783. #define PCMCIA_C1_VS1OE_MASK (1 << 6)
  784. #define PCMCIA_C1_VS2OE_MASK (1 << 7)
  785. #define PCMCIA_C1_CBIDSEL_SHIFT (8)
  786. #define PCMCIA_C1_CBIDSEL_MASK (0x1f << PCMCIA_C1_CBIDSEL_SHIFT)
  787. #define PCMCIA_C1_EN_PCMCIA_GPIO_MASK (1 << 13)
  788. #define PCMCIA_C1_EN_PCMCIA_MASK (1 << 14)
  789. #define PCMCIA_C1_EN_CARDBUS_MASK (1 << 15)
  790. #define PCMCIA_C1_RESET_MASK (1 << 18)
  791. #define PCMCIA_C2_REG 0x8
  792. #define PCMCIA_C2_DATA16_MASK (1 << 0)
  793. #define PCMCIA_C2_BYTESWAP_MASK (1 << 1)
  794. #define PCMCIA_C2_RWCOUNT_SHIFT 2
  795. #define PCMCIA_C2_RWCOUNT_MASK (0x3f << PCMCIA_C2_RWCOUNT_SHIFT)
  796. #define PCMCIA_C2_INACTIVE_SHIFT 8
  797. #define PCMCIA_C2_INACTIVE_MASK (0x3f << PCMCIA_C2_INACTIVE_SHIFT)
  798. #define PCMCIA_C2_SETUP_SHIFT 16
  799. #define PCMCIA_C2_SETUP_MASK (0x3f << PCMCIA_C2_SETUP_SHIFT)
  800. #define PCMCIA_C2_HOLD_SHIFT 24
  801. #define PCMCIA_C2_HOLD_MASK (0x3f << PCMCIA_C2_HOLD_SHIFT)
  802. /*************************************************************************
  803. * _REG relative to RSET_SDRAM
  804. *************************************************************************/
  805. #define SDRAM_CFG_REG 0x0
  806. #define SDRAM_CFG_ROW_SHIFT 4
  807. #define SDRAM_CFG_ROW_MASK (0x3 << SDRAM_CFG_ROW_SHIFT)
  808. #define SDRAM_CFG_COL_SHIFT 6
  809. #define SDRAM_CFG_COL_MASK (0x3 << SDRAM_CFG_COL_SHIFT)
  810. #define SDRAM_CFG_32B_SHIFT 10
  811. #define SDRAM_CFG_32B_MASK (1 << SDRAM_CFG_32B_SHIFT)
  812. #define SDRAM_CFG_BANK_SHIFT 13
  813. #define SDRAM_CFG_BANK_MASK (1 << SDRAM_CFG_BANK_SHIFT)
  814. #define SDRAM_MBASE_REG 0xc
  815. #define SDRAM_PRIO_REG 0x2C
  816. #define SDRAM_PRIO_MIPS_SHIFT 29
  817. #define SDRAM_PRIO_MIPS_MASK (1 << SDRAM_PRIO_MIPS_SHIFT)
  818. #define SDRAM_PRIO_ADSL_SHIFT 30
  819. #define SDRAM_PRIO_ADSL_MASK (1 << SDRAM_PRIO_ADSL_SHIFT)
  820. #define SDRAM_PRIO_EN_SHIFT 31
  821. #define SDRAM_PRIO_EN_MASK (1 << SDRAM_PRIO_EN_SHIFT)
  822. /*************************************************************************
  823. * _REG relative to RSET_MEMC
  824. *************************************************************************/
  825. #define MEMC_CFG_REG 0x4
  826. #define MEMC_CFG_32B_SHIFT 1
  827. #define MEMC_CFG_32B_MASK (1 << MEMC_CFG_32B_SHIFT)
  828. #define MEMC_CFG_COL_SHIFT 3
  829. #define MEMC_CFG_COL_MASK (0x3 << MEMC_CFG_COL_SHIFT)
  830. #define MEMC_CFG_ROW_SHIFT 6
  831. #define MEMC_CFG_ROW_MASK (0x3 << MEMC_CFG_ROW_SHIFT)
  832. /*************************************************************************
  833. * _REG relative to RSET_DDR
  834. *************************************************************************/
  835. #define DDR_CSEND_REG 0x8
  836. #define DDR_DMIPSPLLCFG_REG 0x18
  837. #define DMIPSPLLCFG_M1_SHIFT 0
  838. #define DMIPSPLLCFG_M1_MASK (0xff << DMIPSPLLCFG_M1_SHIFT)
  839. #define DMIPSPLLCFG_N1_SHIFT 23
  840. #define DMIPSPLLCFG_N1_MASK (0x3f << DMIPSPLLCFG_N1_SHIFT)
  841. #define DMIPSPLLCFG_N2_SHIFT 29
  842. #define DMIPSPLLCFG_N2_MASK (0x7 << DMIPSPLLCFG_N2_SHIFT)
  843. #define DDR_DMIPSPLLCFG_6368_REG 0x20
  844. #define DMIPSPLLCFG_6368_P1_SHIFT 0
  845. #define DMIPSPLLCFG_6368_P1_MASK (0xf << DMIPSPLLCFG_6368_P1_SHIFT)
  846. #define DMIPSPLLCFG_6368_P2_SHIFT 4
  847. #define DMIPSPLLCFG_6368_P2_MASK (0xf << DMIPSPLLCFG_6368_P2_SHIFT)
  848. #define DMIPSPLLCFG_6368_NDIV_SHIFT 16
  849. #define DMIPSPLLCFG_6368_NDIV_MASK (0x1ff << DMIPSPLLCFG_6368_NDIV_SHIFT)
  850. #define DDR_DMIPSPLLDIV_6368_REG 0x24
  851. #define DMIPSPLLDIV_6368_MDIV_SHIFT 0
  852. #define DMIPSPLLDIV_6368_MDIV_MASK (0xff << DMIPSPLLDIV_6368_MDIV_SHIFT)
  853. /*************************************************************************
  854. * _REG relative to RSET_M2M
  855. *************************************************************************/
  856. #define M2M_RX 0
  857. #define M2M_TX 1
  858. #define M2M_SRC_REG(x) ((x) * 0x40 + 0x00)
  859. #define M2M_DST_REG(x) ((x) * 0x40 + 0x04)
  860. #define M2M_SIZE_REG(x) ((x) * 0x40 + 0x08)
  861. #define M2M_CTRL_REG(x) ((x) * 0x40 + 0x0c)
  862. #define M2M_CTRL_ENABLE_MASK (1 << 0)
  863. #define M2M_CTRL_IRQEN_MASK (1 << 1)
  864. #define M2M_CTRL_ERROR_CLR_MASK (1 << 6)
  865. #define M2M_CTRL_DONE_CLR_MASK (1 << 7)
  866. #define M2M_CTRL_NOINC_MASK (1 << 8)
  867. #define M2M_CTRL_PCMCIASWAP_MASK (1 << 9)
  868. #define M2M_CTRL_SWAPBYTE_MASK (1 << 10)
  869. #define M2M_CTRL_ENDIAN_MASK (1 << 11)
  870. #define M2M_STAT_REG(x) ((x) * 0x40 + 0x10)
  871. #define M2M_STAT_DONE (1 << 0)
  872. #define M2M_STAT_ERROR (1 << 1)
  873. #define M2M_SRCID_REG(x) ((x) * 0x40 + 0x14)
  874. #define M2M_DSTID_REG(x) ((x) * 0x40 + 0x18)
  875. /*************************************************************************
  876. * _REG relative to RSET_RNG
  877. *************************************************************************/
  878. #define RNG_CTRL 0x00
  879. #define RNG_EN (1 << 0)
  880. #define RNG_STAT 0x04
  881. #define RNG_AVAIL_MASK (0xff000000)
  882. #define RNG_DATA 0x08
  883. #define RNG_THRES 0x0c
  884. #define RNG_MASK 0x10
  885. /*************************************************************************
  886. * _REG relative to RSET_SPI
  887. *************************************************************************/
  888. /* BCM 6338 SPI core */
  889. #define SPI_6338_CMD 0x00 /* 16-bits register */
  890. #define SPI_6338_INT_STATUS 0x02
  891. #define SPI_6338_INT_MASK_ST 0x03
  892. #define SPI_6338_INT_MASK 0x04
  893. #define SPI_6338_ST 0x05
  894. #define SPI_6338_CLK_CFG 0x06
  895. #define SPI_6338_FILL_BYTE 0x07
  896. #define SPI_6338_MSG_TAIL 0x09
  897. #define SPI_6338_RX_TAIL 0x0b
  898. #define SPI_6338_MSG_CTL 0x40
  899. #define SPI_6338_MSG_DATA 0x41
  900. #define SPI_6338_MSG_DATA_SIZE 0x3f
  901. #define SPI_6338_RX_DATA 0x80
  902. #define SPI_6338_RX_DATA_SIZE 0x3f
  903. /* BCM 6348 SPI core */
  904. #define SPI_6348_CMD 0x00 /* 16-bits register */
  905. #define SPI_6348_INT_STATUS 0x02
  906. #define SPI_6348_INT_MASK_ST 0x03
  907. #define SPI_6348_INT_MASK 0x04
  908. #define SPI_6348_ST 0x05
  909. #define SPI_6348_CLK_CFG 0x06
  910. #define SPI_6348_FILL_BYTE 0x07
  911. #define SPI_6348_MSG_TAIL 0x09
  912. #define SPI_6348_RX_TAIL 0x0b
  913. #define SPI_6348_MSG_CTL 0x40
  914. #define SPI_6348_MSG_DATA 0x41
  915. #define SPI_6348_MSG_DATA_SIZE 0x3f
  916. #define SPI_6348_RX_DATA 0x80
  917. #define SPI_6348_RX_DATA_SIZE 0x3f
  918. /* BCM 6358 SPI core */
  919. #define SPI_6358_MSG_CTL 0x00 /* 16-bits register */
  920. #define SPI_6358_MSG_DATA 0x02
  921. #define SPI_6358_MSG_DATA_SIZE 0x21e
  922. #define SPI_6358_RX_DATA 0x400
  923. #define SPI_6358_RX_DATA_SIZE 0x220
  924. #define SPI_6358_CMD 0x700 /* 16-bits register */
  925. #define SPI_6358_INT_STATUS 0x702
  926. #define SPI_6358_INT_MASK_ST 0x703
  927. #define SPI_6358_INT_MASK 0x704
  928. #define SPI_6358_ST 0x705
  929. #define SPI_6358_CLK_CFG 0x706
  930. #define SPI_6358_FILL_BYTE 0x707
  931. #define SPI_6358_MSG_TAIL 0x709
  932. #define SPI_6358_RX_TAIL 0x70B
  933. /* BCM 6358 SPI core */
  934. #define SPI_6368_MSG_CTL 0x00 /* 16-bits register */
  935. #define SPI_6368_MSG_DATA 0x02
  936. #define SPI_6368_MSG_DATA_SIZE 0x21e
  937. #define SPI_6368_RX_DATA 0x400
  938. #define SPI_6368_RX_DATA_SIZE 0x220
  939. #define SPI_6368_CMD 0x700 /* 16-bits register */
  940. #define SPI_6368_INT_STATUS 0x702
  941. #define SPI_6368_INT_MASK_ST 0x703
  942. #define SPI_6368_INT_MASK 0x704
  943. #define SPI_6368_ST 0x705
  944. #define SPI_6368_CLK_CFG 0x706
  945. #define SPI_6368_FILL_BYTE 0x707
  946. #define SPI_6368_MSG_TAIL 0x709
  947. #define SPI_6368_RX_TAIL 0x70B
  948. /* Shared SPI definitions */
  949. /* Message configuration */
  950. #define SPI_FD_RW 0x00
  951. #define SPI_HD_W 0x01
  952. #define SPI_HD_R 0x02
  953. #define SPI_BYTE_CNT_SHIFT 0
  954. #define SPI_MSG_TYPE_SHIFT 14
  955. /* Command */
  956. #define SPI_CMD_NOOP 0x00
  957. #define SPI_CMD_SOFT_RESET 0x01
  958. #define SPI_CMD_HARD_RESET 0x02
  959. #define SPI_CMD_START_IMMEDIATE 0x03
  960. #define SPI_CMD_COMMAND_SHIFT 0
  961. #define SPI_CMD_COMMAND_MASK 0x000f
  962. #define SPI_CMD_DEVICE_ID_SHIFT 4
  963. #define SPI_CMD_PREPEND_BYTE_CNT_SHIFT 8
  964. #define SPI_CMD_ONE_BYTE_SHIFT 11
  965. #define SPI_CMD_ONE_WIRE_SHIFT 12
  966. #define SPI_DEV_ID_0 0
  967. #define SPI_DEV_ID_1 1
  968. #define SPI_DEV_ID_2 2
  969. #define SPI_DEV_ID_3 3
  970. /* Interrupt mask */
  971. #define SPI_INTR_CMD_DONE 0x01
  972. #define SPI_INTR_RX_OVERFLOW 0x02
  973. #define SPI_INTR_TX_UNDERFLOW 0x04
  974. #define SPI_INTR_TX_OVERFLOW 0x08
  975. #define SPI_INTR_RX_UNDERFLOW 0x10
  976. #define SPI_INTR_CLEAR_ALL 0x1f
  977. /* Status */
  978. #define SPI_RX_EMPTY 0x02
  979. #define SPI_CMD_BUSY 0x04
  980. #define SPI_SERIAL_BUSY 0x08
  981. /* Clock configuration */
  982. #define SPI_CLK_20MHZ 0x00
  983. #define SPI_CLK_0_391MHZ 0x01
  984. #define SPI_CLK_0_781MHZ 0x02 /* default */
  985. #define SPI_CLK_1_563MHZ 0x03
  986. #define SPI_CLK_3_125MHZ 0x04
  987. #define SPI_CLK_6_250MHZ 0x05
  988. #define SPI_CLK_12_50MHZ 0x06
  989. #define SPI_CLK_MASK 0x07
  990. #define SPI_SSOFFTIME_MASK 0x38
  991. #define SPI_SSOFFTIME_SHIFT 3
  992. #define SPI_BYTE_SWAP 0x80
  993. /*************************************************************************
  994. * _REG relative to RSET_MISC
  995. *************************************************************************/
  996. #define MISC_SERDES_CTRL_REG 0x0
  997. #define SERDES_PCIE_EN (1 << 0)
  998. #define SERDES_PCIE_EXD_EN (1 << 15)
  999. #define MISC_STRAPBUS_6328_REG 0x240
  1000. #define STRAPBUS_6328_FCVO_SHIFT 7
  1001. #define STRAPBUS_6328_FCVO_MASK (0x1f << STRAPBUS_6328_FCVO_SHIFT)
  1002. #define STRAPBUS_6328_BOOT_SEL_SERIAL (1 << 28)
  1003. #define STRAPBUS_6328_BOOT_SEL_NAND (0 << 28)
  1004. /*************************************************************************
  1005. * _REG relative to RSET_PCIE
  1006. *************************************************************************/
  1007. #define PCIE_CONFIG2_REG 0x408
  1008. #define CONFIG2_BAR1_SIZE_EN 1
  1009. #define CONFIG2_BAR1_SIZE_MASK 0xf
  1010. #define PCIE_IDVAL3_REG 0x43c
  1011. #define IDVAL3_CLASS_CODE_MASK 0xffffff
  1012. #define IDVAL3_SUBCLASS_SHIFT 8
  1013. #define IDVAL3_CLASS_SHIFT 16
  1014. #define PCIE_DLSTATUS_REG 0x1048
  1015. #define DLSTATUS_PHYLINKUP (1 << 13)
  1016. #define PCIE_BRIDGE_OPT1_REG 0x2820
  1017. #define OPT1_RD_BE_OPT_EN (1 << 7)
  1018. #define OPT1_RD_REPLY_BE_FIX_EN (1 << 9)
  1019. #define OPT1_PCIE_BRIDGE_HOLE_DET_EN (1 << 11)
  1020. #define OPT1_L1_INT_STATUS_MASK_POL (1 << 12)
  1021. #define PCIE_BRIDGE_OPT2_REG 0x2824
  1022. #define OPT2_UBUS_UR_DECODE_DIS (1 << 2)
  1023. #define OPT2_TX_CREDIT_CHK_EN (1 << 4)
  1024. #define OPT2_CFG_TYPE1_BD_SEL (1 << 7)
  1025. #define OPT2_CFG_TYPE1_BUS_NO_SHIFT 16
  1026. #define OPT2_CFG_TYPE1_BUS_NO_MASK (0xff << OPT2_CFG_TYPE1_BUS_NO_SHIFT)
  1027. #define PCIE_BRIDGE_BAR0_BASEMASK_REG 0x2828
  1028. #define PCIE_BRIDGE_BAR1_BASEMASK_REG 0x2830
  1029. #define BASEMASK_REMAP_EN (1 << 0)
  1030. #define BASEMASK_SWAP_EN (1 << 1)
  1031. #define BASEMASK_MASK_SHIFT 4
  1032. #define BASEMASK_MASK_MASK (0xfff << BASEMASK_MASK_SHIFT)
  1033. #define BASEMASK_BASE_SHIFT 20
  1034. #define BASEMASK_BASE_MASK (0xfff << BASEMASK_BASE_SHIFT)
  1035. #define PCIE_BRIDGE_BAR0_REBASE_ADDR_REG 0x282c
  1036. #define PCIE_BRIDGE_BAR1_REBASE_ADDR_REG 0x2834
  1037. #define REBASE_ADDR_BASE_SHIFT 20
  1038. #define REBASE_ADDR_BASE_MASK (0xfff << REBASE_ADDR_BASE_SHIFT)
  1039. #define PCIE_BRIDGE_RC_INT_MASK_REG 0x2854
  1040. #define PCIE_RC_INT_A (1 << 0)
  1041. #define PCIE_RC_INT_B (1 << 1)
  1042. #define PCIE_RC_INT_C (1 << 2)
  1043. #define PCIE_RC_INT_D (1 << 3)
  1044. #define PCIE_DEVICE_OFFSET 0x8000
  1045. #endif /* BCM63XX_REGS_H_ */