mv643xx_eth.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.0";
  57. #define MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  58. #define MV643XX_ETH_NAPI
  59. #define MV643XX_ETH_TX_FAST_REFILL
  60. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  61. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  62. #else
  63. #define MAX_DESCS_PER_SKB 1
  64. #endif
  65. /*
  66. * Registers shared between all ports.
  67. */
  68. #define PHY_ADDR 0x0000
  69. #define SMI_REG 0x0004
  70. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  71. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  72. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  73. #define WINDOW_BAR_ENABLE 0x0290
  74. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  75. /*
  76. * Per-port registers.
  77. */
  78. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  79. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  80. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  81. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  82. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  83. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  84. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  85. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  86. #define TX_FIFO_EMPTY 0x00000400
  87. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  88. #define TXQ_FIX_PRIO_CONF(p) (0x044c + ((p) << 10))
  89. #define TX_BW_RATE(p) (0x0450 + ((p) << 10))
  90. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  91. #define TX_BW_BURST(p) (0x045c + ((p) << 10))
  92. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  93. #define INT_RX 0x0007fbfc
  94. #define INT_EXT 0x00000002
  95. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  96. #define INT_EXT_LINK 0x00100000
  97. #define INT_EXT_PHY 0x00010000
  98. #define INT_EXT_TX_ERROR_0 0x00000100
  99. #define INT_EXT_TX_0 0x00000001
  100. #define INT_EXT_TX 0x00000101
  101. #define INT_MASK(p) (0x0468 + ((p) << 10))
  102. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  103. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  104. #define RXQ_CURRENT_DESC_PTR(p, q) (0x060c + ((p) << 10) + ((q) << 4))
  105. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  106. #define TXQ_CURRENT_DESC_PTR(p) (0x06c0 + ((p) << 10))
  107. #define TXQ_BW_TOKENS(p) (0x0700 + ((p) << 10))
  108. #define TXQ_BW_CONF(p) (0x0704 + ((p) << 10))
  109. #define TXQ_BW_WRR_CONF(p) (0x0708 + ((p) << 10))
  110. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  111. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  112. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  113. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  114. /*
  115. * SDMA configuration register.
  116. */
  117. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  118. #define BLM_RX_NO_SWAP (1 << 4)
  119. #define BLM_TX_NO_SWAP (1 << 5)
  120. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  121. #if defined(__BIG_ENDIAN)
  122. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  123. RX_BURST_SIZE_4_64BIT | \
  124. TX_BURST_SIZE_4_64BIT
  125. #elif defined(__LITTLE_ENDIAN)
  126. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  127. RX_BURST_SIZE_4_64BIT | \
  128. BLM_RX_NO_SWAP | \
  129. BLM_TX_NO_SWAP | \
  130. TX_BURST_SIZE_4_64BIT
  131. #else
  132. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  133. #endif
  134. /*
  135. * Port serial control register.
  136. */
  137. #define SET_MII_SPEED_TO_100 (1 << 24)
  138. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  139. #define SET_FULL_DUPLEX_MODE (1 << 21)
  140. #define MAX_RX_PACKET_1522BYTE (1 << 17)
  141. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  142. #define MAX_RX_PACKET_MASK (7 << 17)
  143. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  144. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  145. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  146. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  147. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  148. #define FORCE_LINK_PASS (1 << 1)
  149. #define SERIAL_PORT_ENABLE (1 << 0)
  150. #define DEFAULT_RX_QUEUE_SIZE 400
  151. #define DEFAULT_TX_QUEUE_SIZE 800
  152. /*
  153. * RX/TX descriptors.
  154. */
  155. #if defined(__BIG_ENDIAN)
  156. struct rx_desc {
  157. u16 byte_cnt; /* Descriptor buffer byte count */
  158. u16 buf_size; /* Buffer size */
  159. u32 cmd_sts; /* Descriptor command status */
  160. u32 next_desc_ptr; /* Next descriptor pointer */
  161. u32 buf_ptr; /* Descriptor buffer pointer */
  162. };
  163. struct tx_desc {
  164. u16 byte_cnt; /* buffer byte count */
  165. u16 l4i_chk; /* CPU provided TCP checksum */
  166. u32 cmd_sts; /* Command/status field */
  167. u32 next_desc_ptr; /* Pointer to next descriptor */
  168. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  169. };
  170. #elif defined(__LITTLE_ENDIAN)
  171. struct rx_desc {
  172. u32 cmd_sts; /* Descriptor command status */
  173. u16 buf_size; /* Buffer size */
  174. u16 byte_cnt; /* Descriptor buffer byte count */
  175. u32 buf_ptr; /* Descriptor buffer pointer */
  176. u32 next_desc_ptr; /* Next descriptor pointer */
  177. };
  178. struct tx_desc {
  179. u32 cmd_sts; /* Command/status field */
  180. u16 l4i_chk; /* CPU provided TCP checksum */
  181. u16 byte_cnt; /* buffer byte count */
  182. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  183. u32 next_desc_ptr; /* Pointer to next descriptor */
  184. };
  185. #else
  186. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  187. #endif
  188. /* RX & TX descriptor command */
  189. #define BUFFER_OWNED_BY_DMA 0x80000000
  190. /* RX & TX descriptor status */
  191. #define ERROR_SUMMARY 0x00000001
  192. /* RX descriptor status */
  193. #define LAYER_4_CHECKSUM_OK 0x40000000
  194. #define RX_ENABLE_INTERRUPT 0x20000000
  195. #define RX_FIRST_DESC 0x08000000
  196. #define RX_LAST_DESC 0x04000000
  197. /* TX descriptor command */
  198. #define TX_ENABLE_INTERRUPT 0x00800000
  199. #define GEN_CRC 0x00400000
  200. #define TX_FIRST_DESC 0x00200000
  201. #define TX_LAST_DESC 0x00100000
  202. #define ZERO_PADDING 0x00080000
  203. #define GEN_IP_V4_CHECKSUM 0x00040000
  204. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  205. #define UDP_FRAME 0x00010000
  206. #define TX_IHL_SHIFT 11
  207. /* global *******************************************************************/
  208. struct mv643xx_eth_shared_private {
  209. /*
  210. * Ethernet controller base address.
  211. */
  212. void __iomem *base;
  213. /*
  214. * Protects access to SMI_REG, which is shared between ports.
  215. */
  216. spinlock_t phy_lock;
  217. /*
  218. * Per-port MBUS window access register value.
  219. */
  220. u32 win_protect;
  221. /*
  222. * Hardware-specific parameters.
  223. */
  224. unsigned int t_clk;
  225. };
  226. /* per-port *****************************************************************/
  227. struct mib_counters {
  228. u64 good_octets_received;
  229. u32 bad_octets_received;
  230. u32 internal_mac_transmit_err;
  231. u32 good_frames_received;
  232. u32 bad_frames_received;
  233. u32 broadcast_frames_received;
  234. u32 multicast_frames_received;
  235. u32 frames_64_octets;
  236. u32 frames_65_to_127_octets;
  237. u32 frames_128_to_255_octets;
  238. u32 frames_256_to_511_octets;
  239. u32 frames_512_to_1023_octets;
  240. u32 frames_1024_to_max_octets;
  241. u64 good_octets_sent;
  242. u32 good_frames_sent;
  243. u32 excessive_collision;
  244. u32 multicast_frames_sent;
  245. u32 broadcast_frames_sent;
  246. u32 unrec_mac_control_received;
  247. u32 fc_sent;
  248. u32 good_fc_received;
  249. u32 bad_fc_received;
  250. u32 undersize_received;
  251. u32 fragments_received;
  252. u32 oversize_received;
  253. u32 jabber_received;
  254. u32 mac_receive_error;
  255. u32 bad_crc_event;
  256. u32 collision;
  257. u32 late_collision;
  258. };
  259. struct rx_queue {
  260. int index;
  261. int rx_ring_size;
  262. int rx_desc_count;
  263. int rx_curr_desc;
  264. int rx_used_desc;
  265. struct rx_desc *rx_desc_area;
  266. dma_addr_t rx_desc_dma;
  267. int rx_desc_area_size;
  268. struct sk_buff **rx_skb;
  269. struct timer_list rx_oom;
  270. };
  271. struct tx_queue {
  272. int tx_ring_size;
  273. int tx_desc_count;
  274. int tx_curr_desc;
  275. int tx_used_desc;
  276. struct tx_desc *tx_desc_area;
  277. dma_addr_t tx_desc_dma;
  278. int tx_desc_area_size;
  279. struct sk_buff **tx_skb;
  280. };
  281. struct mv643xx_eth_private {
  282. struct mv643xx_eth_shared_private *shared;
  283. int port_num;
  284. struct net_device *dev;
  285. struct mv643xx_eth_shared_private *shared_smi;
  286. int phy_addr;
  287. spinlock_t lock;
  288. struct mib_counters mib_counters;
  289. struct work_struct tx_timeout_task;
  290. struct mii_if_info mii;
  291. /*
  292. * RX state.
  293. */
  294. int default_rx_ring_size;
  295. unsigned long rx_desc_sram_addr;
  296. int rx_desc_sram_size;
  297. u8 rxq_mask;
  298. int rxq_primary;
  299. struct napi_struct napi;
  300. struct rx_queue rxq[8];
  301. /*
  302. * TX state.
  303. */
  304. int default_tx_ring_size;
  305. unsigned long tx_desc_sram_addr;
  306. int tx_desc_sram_size;
  307. struct tx_queue txq[1];
  308. #ifdef MV643XX_ETH_TX_FAST_REFILL
  309. int tx_clean_threshold;
  310. #endif
  311. };
  312. /* port register accessors **************************************************/
  313. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  314. {
  315. return readl(mp->shared->base + offset);
  316. }
  317. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  318. {
  319. writel(data, mp->shared->base + offset);
  320. }
  321. /* rxq/txq helper functions *************************************************/
  322. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  323. {
  324. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  325. }
  326. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  327. {
  328. return container_of(txq, struct mv643xx_eth_private, txq[0]);
  329. }
  330. static void rxq_enable(struct rx_queue *rxq)
  331. {
  332. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  333. wrl(mp, RXQ_COMMAND(mp->port_num), 1 << rxq->index);
  334. }
  335. static void rxq_disable(struct rx_queue *rxq)
  336. {
  337. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  338. u8 mask = 1 << rxq->index;
  339. wrl(mp, RXQ_COMMAND(mp->port_num), mask << 8);
  340. while (rdl(mp, RXQ_COMMAND(mp->port_num)) & mask)
  341. udelay(10);
  342. }
  343. static void txq_enable(struct tx_queue *txq)
  344. {
  345. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  346. wrl(mp, TXQ_COMMAND(mp->port_num), 1);
  347. }
  348. static void txq_disable(struct tx_queue *txq)
  349. {
  350. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  351. u8 mask = 1;
  352. wrl(mp, TXQ_COMMAND(mp->port_num), mask << 8);
  353. while (rdl(mp, TXQ_COMMAND(mp->port_num)) & mask)
  354. udelay(10);
  355. }
  356. static void __txq_maybe_wake(struct tx_queue *txq)
  357. {
  358. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  359. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_DESCS_PER_SKB)
  360. netif_wake_queue(mp->dev);
  361. }
  362. /* rx ***********************************************************************/
  363. static void txq_reclaim(struct tx_queue *txq, int force);
  364. static void rxq_refill(struct rx_queue *rxq)
  365. {
  366. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  367. unsigned long flags;
  368. spin_lock_irqsave(&mp->lock, flags);
  369. while (rxq->rx_desc_count < rxq->rx_ring_size) {
  370. int skb_size;
  371. struct sk_buff *skb;
  372. int unaligned;
  373. int rx;
  374. /*
  375. * Reserve 2+14 bytes for an ethernet header (the
  376. * hardware automatically prepends 2 bytes of dummy
  377. * data to each received packet), 4 bytes for a VLAN
  378. * header, and 4 bytes for the trailing FCS -- 24
  379. * bytes total.
  380. */
  381. skb_size = mp->dev->mtu + 24;
  382. skb = dev_alloc_skb(skb_size + dma_get_cache_alignment() - 1);
  383. if (skb == NULL)
  384. break;
  385. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  386. if (unaligned)
  387. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  388. rxq->rx_desc_count++;
  389. rx = rxq->rx_used_desc;
  390. rxq->rx_used_desc = (rx + 1) % rxq->rx_ring_size;
  391. rxq->rx_desc_area[rx].buf_ptr = dma_map_single(NULL, skb->data,
  392. skb_size, DMA_FROM_DEVICE);
  393. rxq->rx_desc_area[rx].buf_size = skb_size;
  394. rxq->rx_skb[rx] = skb;
  395. wmb();
  396. rxq->rx_desc_area[rx].cmd_sts = BUFFER_OWNED_BY_DMA |
  397. RX_ENABLE_INTERRUPT;
  398. wmb();
  399. /*
  400. * The hardware automatically prepends 2 bytes of
  401. * dummy data to each received packet, so that the
  402. * IP header ends up 16-byte aligned.
  403. */
  404. skb_reserve(skb, 2);
  405. }
  406. if (rxq->rx_desc_count == 0) {
  407. rxq->rx_oom.expires = jiffies + (HZ / 10);
  408. add_timer(&rxq->rx_oom);
  409. }
  410. spin_unlock_irqrestore(&mp->lock, flags);
  411. }
  412. static inline void rxq_refill_timer_wrapper(unsigned long data)
  413. {
  414. rxq_refill((struct rx_queue *)data);
  415. }
  416. static int rxq_process(struct rx_queue *rxq, int budget)
  417. {
  418. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  419. struct net_device_stats *stats = &mp->dev->stats;
  420. int rx;
  421. rx = 0;
  422. while (rx < budget) {
  423. struct rx_desc *rx_desc;
  424. unsigned int cmd_sts;
  425. struct sk_buff *skb;
  426. unsigned long flags;
  427. spin_lock_irqsave(&mp->lock, flags);
  428. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  429. cmd_sts = rx_desc->cmd_sts;
  430. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  431. spin_unlock_irqrestore(&mp->lock, flags);
  432. break;
  433. }
  434. rmb();
  435. skb = rxq->rx_skb[rxq->rx_curr_desc];
  436. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  437. rxq->rx_curr_desc = (rxq->rx_curr_desc + 1) % rxq->rx_ring_size;
  438. spin_unlock_irqrestore(&mp->lock, flags);
  439. dma_unmap_single(NULL, rx_desc->buf_ptr + 2,
  440. mp->dev->mtu + 24, DMA_FROM_DEVICE);
  441. rxq->rx_desc_count--;
  442. rx++;
  443. /*
  444. * Update statistics.
  445. *
  446. * Note that the descriptor byte count includes 2 dummy
  447. * bytes automatically inserted by the hardware at the
  448. * start of the packet (which we don't count), and a 4
  449. * byte CRC at the end of the packet (which we do count).
  450. */
  451. stats->rx_packets++;
  452. stats->rx_bytes += rx_desc->byte_cnt - 2;
  453. /*
  454. * In case we received a packet without first / last bits
  455. * on, or the error summary bit is set, the packet needs
  456. * to be dropped.
  457. */
  458. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  459. (RX_FIRST_DESC | RX_LAST_DESC))
  460. || (cmd_sts & ERROR_SUMMARY)) {
  461. stats->rx_dropped++;
  462. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  463. (RX_FIRST_DESC | RX_LAST_DESC)) {
  464. if (net_ratelimit())
  465. dev_printk(KERN_ERR, &mp->dev->dev,
  466. "received packet spanning "
  467. "multiple descriptors\n");
  468. }
  469. if (cmd_sts & ERROR_SUMMARY)
  470. stats->rx_errors++;
  471. dev_kfree_skb_irq(skb);
  472. } else {
  473. /*
  474. * The -4 is for the CRC in the trailer of the
  475. * received packet
  476. */
  477. skb_put(skb, rx_desc->byte_cnt - 2 - 4);
  478. if (cmd_sts & LAYER_4_CHECKSUM_OK) {
  479. skb->ip_summed = CHECKSUM_UNNECESSARY;
  480. skb->csum = htons(
  481. (cmd_sts & 0x0007fff8) >> 3);
  482. }
  483. skb->protocol = eth_type_trans(skb, mp->dev);
  484. #ifdef MV643XX_ETH_NAPI
  485. netif_receive_skb(skb);
  486. #else
  487. netif_rx(skb);
  488. #endif
  489. }
  490. mp->dev->last_rx = jiffies;
  491. }
  492. rxq_refill(rxq);
  493. return rx;
  494. }
  495. #ifdef MV643XX_ETH_NAPI
  496. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  497. {
  498. struct mv643xx_eth_private *mp;
  499. int rx;
  500. int i;
  501. mp = container_of(napi, struct mv643xx_eth_private, napi);
  502. #ifdef MV643XX_ETH_TX_FAST_REFILL
  503. if (++mp->tx_clean_threshold > 5) {
  504. txq_reclaim(mp->txq, 0);
  505. mp->tx_clean_threshold = 0;
  506. }
  507. #endif
  508. rx = 0;
  509. for (i = 7; rx < budget && i >= 0; i--)
  510. if (mp->rxq_mask & (1 << i))
  511. rx += rxq_process(mp->rxq + i, budget - rx);
  512. if (rx < budget) {
  513. netif_rx_complete(mp->dev, napi);
  514. wrl(mp, INT_CAUSE(mp->port_num), 0);
  515. wrl(mp, INT_CAUSE_EXT(mp->port_num), 0);
  516. wrl(mp, INT_MASK(mp->port_num), INT_RX | INT_EXT);
  517. }
  518. return rx;
  519. }
  520. #endif
  521. /* tx ***********************************************************************/
  522. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  523. {
  524. int frag;
  525. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  526. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  527. if (fragp->size <= 8 && fragp->page_offset & 7)
  528. return 1;
  529. }
  530. return 0;
  531. }
  532. static int txq_alloc_desc_index(struct tx_queue *txq)
  533. {
  534. int tx_desc_curr;
  535. BUG_ON(txq->tx_desc_count >= txq->tx_ring_size);
  536. tx_desc_curr = txq->tx_curr_desc;
  537. txq->tx_curr_desc = (tx_desc_curr + 1) % txq->tx_ring_size;
  538. BUG_ON(txq->tx_curr_desc == txq->tx_used_desc);
  539. return tx_desc_curr;
  540. }
  541. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  542. {
  543. int nr_frags = skb_shinfo(skb)->nr_frags;
  544. int frag;
  545. for (frag = 0; frag < nr_frags; frag++) {
  546. skb_frag_t *this_frag;
  547. int tx_index;
  548. struct tx_desc *desc;
  549. this_frag = &skb_shinfo(skb)->frags[frag];
  550. tx_index = txq_alloc_desc_index(txq);
  551. desc = &txq->tx_desc_area[tx_index];
  552. /*
  553. * The last fragment will generate an interrupt
  554. * which will free the skb on TX completion.
  555. */
  556. if (frag == nr_frags - 1) {
  557. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  558. ZERO_PADDING | TX_LAST_DESC |
  559. TX_ENABLE_INTERRUPT;
  560. txq->tx_skb[tx_index] = skb;
  561. } else {
  562. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  563. txq->tx_skb[tx_index] = NULL;
  564. }
  565. desc->l4i_chk = 0;
  566. desc->byte_cnt = this_frag->size;
  567. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  568. this_frag->page_offset,
  569. this_frag->size,
  570. DMA_TO_DEVICE);
  571. }
  572. }
  573. static inline __be16 sum16_as_be(__sum16 sum)
  574. {
  575. return (__force __be16)sum;
  576. }
  577. static void txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  578. {
  579. int nr_frags = skb_shinfo(skb)->nr_frags;
  580. int tx_index;
  581. struct tx_desc *desc;
  582. u32 cmd_sts;
  583. int length;
  584. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  585. tx_index = txq_alloc_desc_index(txq);
  586. desc = &txq->tx_desc_area[tx_index];
  587. if (nr_frags) {
  588. txq_submit_frag_skb(txq, skb);
  589. length = skb_headlen(skb);
  590. txq->tx_skb[tx_index] = NULL;
  591. } else {
  592. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  593. length = skb->len;
  594. txq->tx_skb[tx_index] = skb;
  595. }
  596. desc->byte_cnt = length;
  597. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  598. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  599. BUG_ON(skb->protocol != htons(ETH_P_IP));
  600. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  601. GEN_IP_V4_CHECKSUM |
  602. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  603. switch (ip_hdr(skb)->protocol) {
  604. case IPPROTO_UDP:
  605. cmd_sts |= UDP_FRAME;
  606. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  607. break;
  608. case IPPROTO_TCP:
  609. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  610. break;
  611. default:
  612. BUG();
  613. }
  614. } else {
  615. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  616. cmd_sts |= 5 << TX_IHL_SHIFT;
  617. desc->l4i_chk = 0;
  618. }
  619. /* ensure all other descriptors are written before first cmd_sts */
  620. wmb();
  621. desc->cmd_sts = cmd_sts;
  622. /* ensure all descriptors are written before poking hardware */
  623. wmb();
  624. txq_enable(txq);
  625. txq->tx_desc_count += nr_frags + 1;
  626. }
  627. static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  628. {
  629. struct mv643xx_eth_private *mp = netdev_priv(dev);
  630. struct net_device_stats *stats = &dev->stats;
  631. struct tx_queue *txq;
  632. unsigned long flags;
  633. BUG_ON(netif_queue_stopped(dev));
  634. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  635. stats->tx_dropped++;
  636. dev_printk(KERN_DEBUG, &dev->dev,
  637. "failed to linearize skb with tiny "
  638. "unaligned fragment\n");
  639. return NETDEV_TX_BUSY;
  640. }
  641. spin_lock_irqsave(&mp->lock, flags);
  642. txq = mp->txq;
  643. if (txq->tx_ring_size - txq->tx_desc_count < MAX_DESCS_PER_SKB) {
  644. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  645. netif_stop_queue(dev);
  646. spin_unlock_irqrestore(&mp->lock, flags);
  647. return NETDEV_TX_BUSY;
  648. }
  649. txq_submit_skb(txq, skb);
  650. stats->tx_bytes += skb->len;
  651. stats->tx_packets++;
  652. dev->trans_start = jiffies;
  653. if (txq->tx_ring_size - txq->tx_desc_count < MAX_DESCS_PER_SKB)
  654. netif_stop_queue(dev);
  655. spin_unlock_irqrestore(&mp->lock, flags);
  656. return NETDEV_TX_OK;
  657. }
  658. /* tx rate control **********************************************************/
  659. /*
  660. * Set total maximum TX rate (shared by all TX queues for this port)
  661. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  662. */
  663. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  664. {
  665. int token_rate;
  666. int mtu;
  667. int bucket_size;
  668. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  669. if (token_rate > 1023)
  670. token_rate = 1023;
  671. mtu = (mp->dev->mtu + 255) >> 8;
  672. if (mtu > 63)
  673. mtu = 63;
  674. bucket_size = (burst + 255) >> 8;
  675. if (bucket_size > 65535)
  676. bucket_size = 65535;
  677. wrl(mp, TX_BW_RATE(mp->port_num), token_rate);
  678. wrl(mp, TX_BW_MTU(mp->port_num), mtu);
  679. wrl(mp, TX_BW_BURST(mp->port_num), bucket_size);
  680. }
  681. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  682. {
  683. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  684. int token_rate;
  685. int bucket_size;
  686. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  687. if (token_rate > 1023)
  688. token_rate = 1023;
  689. bucket_size = (burst + 255) >> 8;
  690. if (bucket_size > 65535)
  691. bucket_size = 65535;
  692. wrl(mp, TXQ_BW_TOKENS(mp->port_num), token_rate << 14);
  693. wrl(mp, TXQ_BW_CONF(mp->port_num),
  694. (bucket_size << 10) | token_rate);
  695. }
  696. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  697. {
  698. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  699. int off;
  700. u32 val;
  701. /*
  702. * Turn on fixed priority mode.
  703. */
  704. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  705. val = rdl(mp, off);
  706. val |= 1;
  707. wrl(mp, off, val);
  708. }
  709. static void txq_set_wrr(struct tx_queue *txq, int weight)
  710. {
  711. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  712. int off;
  713. u32 val;
  714. /*
  715. * Turn off fixed priority mode.
  716. */
  717. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  718. val = rdl(mp, off);
  719. val &= ~1;
  720. wrl(mp, off, val);
  721. /*
  722. * Configure WRR weight for this queue.
  723. */
  724. off = TXQ_BW_WRR_CONF(mp->port_num);
  725. val = rdl(mp, off);
  726. val = (val & ~0xff) | (weight & 0xff);
  727. wrl(mp, off, val);
  728. }
  729. /* mii management interface *************************************************/
  730. #define SMI_BUSY 0x10000000
  731. #define SMI_READ_VALID 0x08000000
  732. #define SMI_OPCODE_READ 0x04000000
  733. #define SMI_OPCODE_WRITE 0x00000000
  734. static void smi_reg_read(struct mv643xx_eth_private *mp, unsigned int addr,
  735. unsigned int reg, unsigned int *value)
  736. {
  737. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  738. unsigned long flags;
  739. int i;
  740. /* the SMI register is a shared resource */
  741. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  742. /* wait for the SMI register to become available */
  743. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  744. if (i == 1000) {
  745. printk("%s: PHY busy timeout\n", mp->dev->name);
  746. goto out;
  747. }
  748. udelay(10);
  749. }
  750. writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
  751. /* now wait for the data to be valid */
  752. for (i = 0; !(readl(smi_reg) & SMI_READ_VALID); i++) {
  753. if (i == 1000) {
  754. printk("%s: PHY read timeout\n", mp->dev->name);
  755. goto out;
  756. }
  757. udelay(10);
  758. }
  759. *value = readl(smi_reg) & 0xffff;
  760. out:
  761. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  762. }
  763. static void smi_reg_write(struct mv643xx_eth_private *mp,
  764. unsigned int addr,
  765. unsigned int reg, unsigned int value)
  766. {
  767. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  768. unsigned long flags;
  769. int i;
  770. /* the SMI register is a shared resource */
  771. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  772. /* wait for the SMI register to become available */
  773. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  774. if (i == 1000) {
  775. printk("%s: PHY busy timeout\n", mp->dev->name);
  776. goto out;
  777. }
  778. udelay(10);
  779. }
  780. writel(SMI_OPCODE_WRITE | (reg << 21) |
  781. (addr << 16) | (value & 0xffff), smi_reg);
  782. out:
  783. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  784. }
  785. /* mib counters *************************************************************/
  786. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  787. {
  788. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  789. }
  790. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  791. {
  792. int i;
  793. for (i = 0; i < 0x80; i += 4)
  794. mib_read(mp, i);
  795. }
  796. static void mib_counters_update(struct mv643xx_eth_private *mp)
  797. {
  798. struct mib_counters *p = &mp->mib_counters;
  799. p->good_octets_received += mib_read(mp, 0x00);
  800. p->good_octets_received += (u64)mib_read(mp, 0x04) << 32;
  801. p->bad_octets_received += mib_read(mp, 0x08);
  802. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  803. p->good_frames_received += mib_read(mp, 0x10);
  804. p->bad_frames_received += mib_read(mp, 0x14);
  805. p->broadcast_frames_received += mib_read(mp, 0x18);
  806. p->multicast_frames_received += mib_read(mp, 0x1c);
  807. p->frames_64_octets += mib_read(mp, 0x20);
  808. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  809. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  810. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  811. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  812. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  813. p->good_octets_sent += mib_read(mp, 0x38);
  814. p->good_octets_sent += (u64)mib_read(mp, 0x3c) << 32;
  815. p->good_frames_sent += mib_read(mp, 0x40);
  816. p->excessive_collision += mib_read(mp, 0x44);
  817. p->multicast_frames_sent += mib_read(mp, 0x48);
  818. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  819. p->unrec_mac_control_received += mib_read(mp, 0x50);
  820. p->fc_sent += mib_read(mp, 0x54);
  821. p->good_fc_received += mib_read(mp, 0x58);
  822. p->bad_fc_received += mib_read(mp, 0x5c);
  823. p->undersize_received += mib_read(mp, 0x60);
  824. p->fragments_received += mib_read(mp, 0x64);
  825. p->oversize_received += mib_read(mp, 0x68);
  826. p->jabber_received += mib_read(mp, 0x6c);
  827. p->mac_receive_error += mib_read(mp, 0x70);
  828. p->bad_crc_event += mib_read(mp, 0x74);
  829. p->collision += mib_read(mp, 0x78);
  830. p->late_collision += mib_read(mp, 0x7c);
  831. }
  832. /* ethtool ******************************************************************/
  833. struct mv643xx_eth_stats {
  834. char stat_string[ETH_GSTRING_LEN];
  835. int sizeof_stat;
  836. int netdev_off;
  837. int mp_off;
  838. };
  839. #define SSTAT(m) \
  840. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  841. offsetof(struct net_device, stats.m), -1 }
  842. #define MIBSTAT(m) \
  843. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  844. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  845. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  846. SSTAT(rx_packets),
  847. SSTAT(tx_packets),
  848. SSTAT(rx_bytes),
  849. SSTAT(tx_bytes),
  850. SSTAT(rx_errors),
  851. SSTAT(tx_errors),
  852. SSTAT(rx_dropped),
  853. SSTAT(tx_dropped),
  854. MIBSTAT(good_octets_received),
  855. MIBSTAT(bad_octets_received),
  856. MIBSTAT(internal_mac_transmit_err),
  857. MIBSTAT(good_frames_received),
  858. MIBSTAT(bad_frames_received),
  859. MIBSTAT(broadcast_frames_received),
  860. MIBSTAT(multicast_frames_received),
  861. MIBSTAT(frames_64_octets),
  862. MIBSTAT(frames_65_to_127_octets),
  863. MIBSTAT(frames_128_to_255_octets),
  864. MIBSTAT(frames_256_to_511_octets),
  865. MIBSTAT(frames_512_to_1023_octets),
  866. MIBSTAT(frames_1024_to_max_octets),
  867. MIBSTAT(good_octets_sent),
  868. MIBSTAT(good_frames_sent),
  869. MIBSTAT(excessive_collision),
  870. MIBSTAT(multicast_frames_sent),
  871. MIBSTAT(broadcast_frames_sent),
  872. MIBSTAT(unrec_mac_control_received),
  873. MIBSTAT(fc_sent),
  874. MIBSTAT(good_fc_received),
  875. MIBSTAT(bad_fc_received),
  876. MIBSTAT(undersize_received),
  877. MIBSTAT(fragments_received),
  878. MIBSTAT(oversize_received),
  879. MIBSTAT(jabber_received),
  880. MIBSTAT(mac_receive_error),
  881. MIBSTAT(bad_crc_event),
  882. MIBSTAT(collision),
  883. MIBSTAT(late_collision),
  884. };
  885. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  886. {
  887. struct mv643xx_eth_private *mp = netdev_priv(dev);
  888. int err;
  889. spin_lock_irq(&mp->lock);
  890. err = mii_ethtool_gset(&mp->mii, cmd);
  891. spin_unlock_irq(&mp->lock);
  892. /*
  893. * The MAC does not support 1000baseT_Half.
  894. */
  895. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  896. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  897. return err;
  898. }
  899. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  900. {
  901. struct mv643xx_eth_private *mp = netdev_priv(dev);
  902. int err;
  903. /*
  904. * The MAC does not support 1000baseT_Half.
  905. */
  906. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  907. spin_lock_irq(&mp->lock);
  908. err = mii_ethtool_sset(&mp->mii, cmd);
  909. spin_unlock_irq(&mp->lock);
  910. return err;
  911. }
  912. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  913. struct ethtool_drvinfo *drvinfo)
  914. {
  915. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  916. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  917. strncpy(drvinfo->fw_version, "N/A", 32);
  918. strncpy(drvinfo->bus_info, "platform", 32);
  919. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  920. }
  921. static int mv643xx_eth_nway_reset(struct net_device *dev)
  922. {
  923. struct mv643xx_eth_private *mp = netdev_priv(dev);
  924. return mii_nway_restart(&mp->mii);
  925. }
  926. static u32 mv643xx_eth_get_link(struct net_device *dev)
  927. {
  928. struct mv643xx_eth_private *mp = netdev_priv(dev);
  929. return mii_link_ok(&mp->mii);
  930. }
  931. static void mv643xx_eth_get_strings(struct net_device *dev,
  932. uint32_t stringset, uint8_t *data)
  933. {
  934. int i;
  935. if (stringset == ETH_SS_STATS) {
  936. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  937. memcpy(data + i * ETH_GSTRING_LEN,
  938. mv643xx_eth_stats[i].stat_string,
  939. ETH_GSTRING_LEN);
  940. }
  941. }
  942. }
  943. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  944. struct ethtool_stats *stats,
  945. uint64_t *data)
  946. {
  947. struct mv643xx_eth_private *mp = dev->priv;
  948. int i;
  949. mib_counters_update(mp);
  950. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  951. const struct mv643xx_eth_stats *stat;
  952. void *p;
  953. stat = mv643xx_eth_stats + i;
  954. if (stat->netdev_off >= 0)
  955. p = ((void *)mp->dev) + stat->netdev_off;
  956. else
  957. p = ((void *)mp) + stat->mp_off;
  958. data[i] = (stat->sizeof_stat == 8) ?
  959. *(uint64_t *)p : *(uint32_t *)p;
  960. }
  961. }
  962. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  963. {
  964. if (sset == ETH_SS_STATS)
  965. return ARRAY_SIZE(mv643xx_eth_stats);
  966. return -EOPNOTSUPP;
  967. }
  968. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  969. .get_settings = mv643xx_eth_get_settings,
  970. .set_settings = mv643xx_eth_set_settings,
  971. .get_drvinfo = mv643xx_eth_get_drvinfo,
  972. .nway_reset = mv643xx_eth_nway_reset,
  973. .get_link = mv643xx_eth_get_link,
  974. .set_sg = ethtool_op_set_sg,
  975. .get_strings = mv643xx_eth_get_strings,
  976. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  977. .get_sset_count = mv643xx_eth_get_sset_count,
  978. };
  979. /* address handling *********************************************************/
  980. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  981. {
  982. unsigned int mac_h;
  983. unsigned int mac_l;
  984. mac_h = rdl(mp, MAC_ADDR_HIGH(mp->port_num));
  985. mac_l = rdl(mp, MAC_ADDR_LOW(mp->port_num));
  986. addr[0] = (mac_h >> 24) & 0xff;
  987. addr[1] = (mac_h >> 16) & 0xff;
  988. addr[2] = (mac_h >> 8) & 0xff;
  989. addr[3] = mac_h & 0xff;
  990. addr[4] = (mac_l >> 8) & 0xff;
  991. addr[5] = mac_l & 0xff;
  992. }
  993. static void init_mac_tables(struct mv643xx_eth_private *mp)
  994. {
  995. int i;
  996. for (i = 0; i < 0x100; i += 4) {
  997. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  998. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  999. }
  1000. for (i = 0; i < 0x10; i += 4)
  1001. wrl(mp, UNICAST_TABLE(mp->port_num) + i, 0);
  1002. }
  1003. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  1004. int table, unsigned char entry)
  1005. {
  1006. unsigned int table_reg;
  1007. /* Set "accepts frame bit" at specified table entry */
  1008. table_reg = rdl(mp, table + (entry & 0xfc));
  1009. table_reg |= 0x01 << (8 * (entry & 3));
  1010. wrl(mp, table + (entry & 0xfc), table_reg);
  1011. }
  1012. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1013. {
  1014. unsigned int mac_h;
  1015. unsigned int mac_l;
  1016. int table;
  1017. mac_l = (addr[4] << 8) | addr[5];
  1018. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1019. wrl(mp, MAC_ADDR_LOW(mp->port_num), mac_l);
  1020. wrl(mp, MAC_ADDR_HIGH(mp->port_num), mac_h);
  1021. table = UNICAST_TABLE(mp->port_num);
  1022. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  1023. }
  1024. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1025. {
  1026. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1027. /* +2 is for the offset of the HW addr type */
  1028. memcpy(dev->dev_addr, addr + 2, 6);
  1029. init_mac_tables(mp);
  1030. uc_addr_set(mp, dev->dev_addr);
  1031. return 0;
  1032. }
  1033. static int addr_crc(unsigned char *addr)
  1034. {
  1035. int crc = 0;
  1036. int i;
  1037. for (i = 0; i < 6; i++) {
  1038. int j;
  1039. crc = (crc ^ addr[i]) << 8;
  1040. for (j = 7; j >= 0; j--) {
  1041. if (crc & (0x100 << j))
  1042. crc ^= 0x107 << j;
  1043. }
  1044. }
  1045. return crc;
  1046. }
  1047. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1048. {
  1049. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1050. u32 port_config;
  1051. struct dev_addr_list *addr;
  1052. int i;
  1053. port_config = rdl(mp, PORT_CONFIG(mp->port_num));
  1054. if (dev->flags & IFF_PROMISC)
  1055. port_config |= UNICAST_PROMISCUOUS_MODE;
  1056. else
  1057. port_config &= ~UNICAST_PROMISCUOUS_MODE;
  1058. wrl(mp, PORT_CONFIG(mp->port_num), port_config);
  1059. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1060. int port_num = mp->port_num;
  1061. u32 accept = 0x01010101;
  1062. for (i = 0; i < 0x100; i += 4) {
  1063. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1064. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1065. }
  1066. return;
  1067. }
  1068. for (i = 0; i < 0x100; i += 4) {
  1069. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1070. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1071. }
  1072. for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
  1073. u8 *a = addr->da_addr;
  1074. int table;
  1075. if (addr->da_addrlen != 6)
  1076. continue;
  1077. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1078. table = SPECIAL_MCAST_TABLE(mp->port_num);
  1079. set_filter_table_entry(mp, table, a[5]);
  1080. } else {
  1081. int crc = addr_crc(a);
  1082. table = OTHER_MCAST_TABLE(mp->port_num);
  1083. set_filter_table_entry(mp, table, crc);
  1084. }
  1085. }
  1086. }
  1087. /* rx/tx queue initialisation ***********************************************/
  1088. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1089. {
  1090. struct rx_queue *rxq = mp->rxq + index;
  1091. struct rx_desc *rx_desc;
  1092. int size;
  1093. int i;
  1094. rxq->index = index;
  1095. rxq->rx_ring_size = mp->default_rx_ring_size;
  1096. rxq->rx_desc_count = 0;
  1097. rxq->rx_curr_desc = 0;
  1098. rxq->rx_used_desc = 0;
  1099. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1100. if (index == mp->rxq_primary && size <= mp->rx_desc_sram_size) {
  1101. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1102. mp->rx_desc_sram_size);
  1103. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1104. } else {
  1105. rxq->rx_desc_area = dma_alloc_coherent(NULL, size,
  1106. &rxq->rx_desc_dma,
  1107. GFP_KERNEL);
  1108. }
  1109. if (rxq->rx_desc_area == NULL) {
  1110. dev_printk(KERN_ERR, &mp->dev->dev,
  1111. "can't allocate rx ring (%d bytes)\n", size);
  1112. goto out;
  1113. }
  1114. memset(rxq->rx_desc_area, 0, size);
  1115. rxq->rx_desc_area_size = size;
  1116. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1117. GFP_KERNEL);
  1118. if (rxq->rx_skb == NULL) {
  1119. dev_printk(KERN_ERR, &mp->dev->dev,
  1120. "can't allocate rx skb ring\n");
  1121. goto out_free;
  1122. }
  1123. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1124. for (i = 0; i < rxq->rx_ring_size; i++) {
  1125. int nexti = (i + 1) % rxq->rx_ring_size;
  1126. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1127. nexti * sizeof(struct rx_desc);
  1128. }
  1129. init_timer(&rxq->rx_oom);
  1130. rxq->rx_oom.data = (unsigned long)rxq;
  1131. rxq->rx_oom.function = rxq_refill_timer_wrapper;
  1132. return 0;
  1133. out_free:
  1134. if (index == mp->rxq_primary && size <= mp->rx_desc_sram_size)
  1135. iounmap(rxq->rx_desc_area);
  1136. else
  1137. dma_free_coherent(NULL, size,
  1138. rxq->rx_desc_area,
  1139. rxq->rx_desc_dma);
  1140. out:
  1141. return -ENOMEM;
  1142. }
  1143. static void rxq_deinit(struct rx_queue *rxq)
  1144. {
  1145. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1146. int i;
  1147. rxq_disable(rxq);
  1148. del_timer_sync(&rxq->rx_oom);
  1149. for (i = 0; i < rxq->rx_ring_size; i++) {
  1150. if (rxq->rx_skb[i]) {
  1151. dev_kfree_skb(rxq->rx_skb[i]);
  1152. rxq->rx_desc_count--;
  1153. }
  1154. }
  1155. if (rxq->rx_desc_count) {
  1156. dev_printk(KERN_ERR, &mp->dev->dev,
  1157. "error freeing rx ring -- %d skbs stuck\n",
  1158. rxq->rx_desc_count);
  1159. }
  1160. if (rxq->index == mp->rxq_primary &&
  1161. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1162. iounmap(rxq->rx_desc_area);
  1163. else
  1164. dma_free_coherent(NULL, rxq->rx_desc_area_size,
  1165. rxq->rx_desc_area, rxq->rx_desc_dma);
  1166. kfree(rxq->rx_skb);
  1167. }
  1168. static int txq_init(struct mv643xx_eth_private *mp)
  1169. {
  1170. struct tx_queue *txq = mp->txq;
  1171. struct tx_desc *tx_desc;
  1172. int size;
  1173. int i;
  1174. txq->tx_ring_size = mp->default_tx_ring_size;
  1175. txq->tx_desc_count = 0;
  1176. txq->tx_curr_desc = 0;
  1177. txq->tx_used_desc = 0;
  1178. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1179. if (size <= mp->tx_desc_sram_size) {
  1180. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1181. mp->tx_desc_sram_size);
  1182. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1183. } else {
  1184. txq->tx_desc_area = dma_alloc_coherent(NULL, size,
  1185. &txq->tx_desc_dma,
  1186. GFP_KERNEL);
  1187. }
  1188. if (txq->tx_desc_area == NULL) {
  1189. dev_printk(KERN_ERR, &mp->dev->dev,
  1190. "can't allocate tx ring (%d bytes)\n", size);
  1191. goto out;
  1192. }
  1193. memset(txq->tx_desc_area, 0, size);
  1194. txq->tx_desc_area_size = size;
  1195. txq->tx_skb = kmalloc(txq->tx_ring_size * sizeof(*txq->tx_skb),
  1196. GFP_KERNEL);
  1197. if (txq->tx_skb == NULL) {
  1198. dev_printk(KERN_ERR, &mp->dev->dev,
  1199. "can't allocate tx skb ring\n");
  1200. goto out_free;
  1201. }
  1202. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1203. for (i = 0; i < txq->tx_ring_size; i++) {
  1204. int nexti = (i + 1) % txq->tx_ring_size;
  1205. tx_desc[i].next_desc_ptr = txq->tx_desc_dma +
  1206. nexti * sizeof(struct tx_desc);
  1207. }
  1208. return 0;
  1209. out_free:
  1210. if (size <= mp->tx_desc_sram_size)
  1211. iounmap(txq->tx_desc_area);
  1212. else
  1213. dma_free_coherent(NULL, size,
  1214. txq->tx_desc_area,
  1215. txq->tx_desc_dma);
  1216. out:
  1217. return -ENOMEM;
  1218. }
  1219. static void txq_reclaim(struct tx_queue *txq, int force)
  1220. {
  1221. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1222. unsigned long flags;
  1223. spin_lock_irqsave(&mp->lock, flags);
  1224. while (txq->tx_desc_count > 0) {
  1225. int tx_index;
  1226. struct tx_desc *desc;
  1227. u32 cmd_sts;
  1228. struct sk_buff *skb;
  1229. dma_addr_t addr;
  1230. int count;
  1231. tx_index = txq->tx_used_desc;
  1232. desc = &txq->tx_desc_area[tx_index];
  1233. cmd_sts = desc->cmd_sts;
  1234. if (!force && (cmd_sts & BUFFER_OWNED_BY_DMA))
  1235. break;
  1236. txq->tx_used_desc = (tx_index + 1) % txq->tx_ring_size;
  1237. txq->tx_desc_count--;
  1238. addr = desc->buf_ptr;
  1239. count = desc->byte_cnt;
  1240. skb = txq->tx_skb[tx_index];
  1241. txq->tx_skb[tx_index] = NULL;
  1242. if (cmd_sts & ERROR_SUMMARY) {
  1243. dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
  1244. mp->dev->stats.tx_errors++;
  1245. }
  1246. /*
  1247. * Drop mp->lock while we free the skb.
  1248. */
  1249. spin_unlock_irqrestore(&mp->lock, flags);
  1250. if (cmd_sts & TX_FIRST_DESC)
  1251. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  1252. else
  1253. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  1254. if (skb)
  1255. dev_kfree_skb_irq(skb);
  1256. spin_lock_irqsave(&mp->lock, flags);
  1257. }
  1258. spin_unlock_irqrestore(&mp->lock, flags);
  1259. }
  1260. static void txq_deinit(struct tx_queue *txq)
  1261. {
  1262. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1263. txq_disable(txq);
  1264. txq_reclaim(txq, 1);
  1265. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1266. if (txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1267. iounmap(txq->tx_desc_area);
  1268. else
  1269. dma_free_coherent(NULL, txq->tx_desc_area_size,
  1270. txq->tx_desc_area, txq->tx_desc_dma);
  1271. kfree(txq->tx_skb);
  1272. }
  1273. /* netdev ops and related ***************************************************/
  1274. static void update_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  1275. {
  1276. u32 pscr_o;
  1277. u32 pscr_n;
  1278. pscr_o = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1279. /* clear speed, duplex and rx buffer size fields */
  1280. pscr_n = pscr_o & ~(SET_MII_SPEED_TO_100 |
  1281. SET_GMII_SPEED_TO_1000 |
  1282. SET_FULL_DUPLEX_MODE |
  1283. MAX_RX_PACKET_MASK);
  1284. if (speed == SPEED_1000) {
  1285. pscr_n |= SET_GMII_SPEED_TO_1000 | MAX_RX_PACKET_9700BYTE;
  1286. } else {
  1287. if (speed == SPEED_100)
  1288. pscr_n |= SET_MII_SPEED_TO_100;
  1289. pscr_n |= MAX_RX_PACKET_1522BYTE;
  1290. }
  1291. if (duplex == DUPLEX_FULL)
  1292. pscr_n |= SET_FULL_DUPLEX_MODE;
  1293. if (pscr_n != pscr_o) {
  1294. if ((pscr_o & SERIAL_PORT_ENABLE) == 0)
  1295. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr_n);
  1296. else {
  1297. txq_disable(mp->txq);
  1298. pscr_o &= ~SERIAL_PORT_ENABLE;
  1299. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr_o);
  1300. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr_n);
  1301. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr_n);
  1302. txq_enable(mp->txq);
  1303. }
  1304. }
  1305. }
  1306. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1307. {
  1308. struct net_device *dev = (struct net_device *)dev_id;
  1309. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1310. u32 int_cause;
  1311. u32 int_cause_ext;
  1312. int_cause = rdl(mp, INT_CAUSE(mp->port_num)) & (INT_RX | INT_EXT);
  1313. if (int_cause == 0)
  1314. return IRQ_NONE;
  1315. int_cause_ext = 0;
  1316. if (int_cause & INT_EXT) {
  1317. int_cause_ext = rdl(mp, INT_CAUSE_EXT(mp->port_num))
  1318. & (INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1319. wrl(mp, INT_CAUSE_EXT(mp->port_num), ~int_cause_ext);
  1320. }
  1321. if (int_cause_ext & (INT_EXT_PHY | INT_EXT_LINK)) {
  1322. if (mii_link_ok(&mp->mii)) {
  1323. struct ethtool_cmd cmd;
  1324. mii_ethtool_gset(&mp->mii, &cmd);
  1325. update_pscr(mp, cmd.speed, cmd.duplex);
  1326. txq_enable(mp->txq);
  1327. if (!netif_carrier_ok(dev)) {
  1328. netif_carrier_on(dev);
  1329. __txq_maybe_wake(mp->txq);
  1330. }
  1331. } else if (netif_carrier_ok(dev)) {
  1332. netif_stop_queue(dev);
  1333. netif_carrier_off(dev);
  1334. }
  1335. }
  1336. /*
  1337. * RxBuffer or RxError set for any of the 8 queues?
  1338. */
  1339. #ifdef MV643XX_ETH_NAPI
  1340. if (int_cause & INT_RX) {
  1341. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1342. rdl(mp, INT_MASK(mp->port_num));
  1343. netif_rx_schedule(dev, &mp->napi);
  1344. }
  1345. #else
  1346. if (int_cause & INT_RX) {
  1347. int i;
  1348. for (i = 7; i >= 0; i--)
  1349. if (mp->rxq_mask & (1 << i))
  1350. rxq_process(mp->rxq + i, INT_MAX);
  1351. }
  1352. #endif
  1353. if (int_cause_ext & INT_EXT_TX) {
  1354. txq_reclaim(mp->txq, 0);
  1355. __txq_maybe_wake(mp->txq);
  1356. }
  1357. return IRQ_HANDLED;
  1358. }
  1359. static void phy_reset(struct mv643xx_eth_private *mp)
  1360. {
  1361. unsigned int data;
  1362. smi_reg_read(mp, mp->phy_addr, 0, &data);
  1363. data |= 0x8000;
  1364. smi_reg_write(mp, mp->phy_addr, 0, data);
  1365. do {
  1366. udelay(1);
  1367. smi_reg_read(mp, mp->phy_addr, 0, &data);
  1368. } while (data & 0x8000);
  1369. }
  1370. static void port_start(struct mv643xx_eth_private *mp)
  1371. {
  1372. u32 pscr;
  1373. struct ethtool_cmd ethtool_cmd;
  1374. int i;
  1375. /*
  1376. * Configure basic link parameters.
  1377. */
  1378. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1379. pscr &= ~(SERIAL_PORT_ENABLE | FORCE_LINK_PASS);
  1380. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1381. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  1382. DISABLE_AUTO_NEG_SPEED_GMII |
  1383. DISABLE_AUTO_NEG_FOR_DUPLEX |
  1384. DO_NOT_FORCE_LINK_FAIL |
  1385. SERIAL_PORT_CONTROL_RESERVED;
  1386. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1387. pscr |= SERIAL_PORT_ENABLE;
  1388. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1389. wrl(mp, SDMA_CONFIG(mp->port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1390. mv643xx_eth_get_settings(mp->dev, &ethtool_cmd);
  1391. phy_reset(mp);
  1392. mv643xx_eth_set_settings(mp->dev, &ethtool_cmd);
  1393. /*
  1394. * Configure TX path and queues.
  1395. */
  1396. tx_set_rate(mp, 1000000000, 16777216);
  1397. for (i = 0; i < 1; i++) {
  1398. struct tx_queue *txq = mp->txq;
  1399. int off = TXQ_CURRENT_DESC_PTR(mp->port_num);
  1400. u32 addr;
  1401. addr = (u32)txq->tx_desc_dma;
  1402. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  1403. wrl(mp, off, addr);
  1404. txq_set_rate(txq, 1000000000, 16777216);
  1405. txq_set_fixed_prio_mode(txq);
  1406. }
  1407. /*
  1408. * Add configured unicast address to address filter table.
  1409. */
  1410. uc_addr_set(mp, mp->dev->dev_addr);
  1411. /*
  1412. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1413. * frames to RX queue #0.
  1414. */
  1415. wrl(mp, PORT_CONFIG(mp->port_num), 0x00000000);
  1416. /*
  1417. * Treat BPDUs as normal multicasts, and disable partition mode.
  1418. */
  1419. wrl(mp, PORT_CONFIG_EXT(mp->port_num), 0x00000000);
  1420. /*
  1421. * Enable the receive queues.
  1422. */
  1423. for (i = 0; i < 8; i++) {
  1424. struct rx_queue *rxq = mp->rxq + i;
  1425. int off = RXQ_CURRENT_DESC_PTR(mp->port_num, i);
  1426. u32 addr;
  1427. if ((mp->rxq_mask & (1 << i)) == 0)
  1428. continue;
  1429. addr = (u32)rxq->rx_desc_dma;
  1430. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1431. wrl(mp, off, addr);
  1432. rxq_enable(rxq);
  1433. }
  1434. }
  1435. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1436. {
  1437. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1438. if (coal > 0x3fff)
  1439. coal = 0x3fff;
  1440. wrl(mp, SDMA_CONFIG(mp->port_num),
  1441. ((coal & 0x3fff) << 8) |
  1442. (rdl(mp, SDMA_CONFIG(mp->port_num))
  1443. & 0xffc000ff));
  1444. }
  1445. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1446. {
  1447. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1448. if (coal > 0x3fff)
  1449. coal = 0x3fff;
  1450. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), (coal & 0x3fff) << 4);
  1451. }
  1452. static int mv643xx_eth_open(struct net_device *dev)
  1453. {
  1454. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1455. int err;
  1456. int i;
  1457. wrl(mp, INT_CAUSE(mp->port_num), 0);
  1458. wrl(mp, INT_CAUSE_EXT(mp->port_num), 0);
  1459. rdl(mp, INT_CAUSE_EXT(mp->port_num));
  1460. err = request_irq(dev->irq, mv643xx_eth_irq,
  1461. IRQF_SHARED | IRQF_SAMPLE_RANDOM,
  1462. dev->name, dev);
  1463. if (err) {
  1464. dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
  1465. return -EAGAIN;
  1466. }
  1467. init_mac_tables(mp);
  1468. for (i = 0; i < 8; i++) {
  1469. if ((mp->rxq_mask & (1 << i)) == 0)
  1470. continue;
  1471. err = rxq_init(mp, i);
  1472. if (err) {
  1473. while (--i >= 0)
  1474. if (mp->rxq_mask & (1 << i))
  1475. rxq_deinit(mp->rxq + i);
  1476. goto out;
  1477. }
  1478. rxq_refill(mp->rxq + i);
  1479. }
  1480. err = txq_init(mp);
  1481. if (err)
  1482. goto out_free;
  1483. #ifdef MV643XX_ETH_NAPI
  1484. napi_enable(&mp->napi);
  1485. #endif
  1486. port_start(mp);
  1487. set_rx_coal(mp, 0);
  1488. set_tx_coal(mp, 0);
  1489. wrl(mp, INT_MASK_EXT(mp->port_num),
  1490. INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1491. wrl(mp, INT_MASK(mp->port_num), INT_RX | INT_EXT);
  1492. return 0;
  1493. out_free:
  1494. for (i = 0; i < 8; i++)
  1495. if (mp->rxq_mask & (1 << i))
  1496. rxq_deinit(mp->rxq + i);
  1497. out:
  1498. free_irq(dev->irq, dev);
  1499. return err;
  1500. }
  1501. static void port_reset(struct mv643xx_eth_private *mp)
  1502. {
  1503. unsigned int data;
  1504. int i;
  1505. for (i = 0; i < 8; i++) {
  1506. if (mp->rxq_mask & (1 << i))
  1507. rxq_disable(mp->rxq + i);
  1508. }
  1509. txq_disable(mp->txq);
  1510. while (!(rdl(mp, PORT_STATUS(mp->port_num)) & TX_FIFO_EMPTY))
  1511. udelay(10);
  1512. /* Reset the Enable bit in the Configuration Register */
  1513. data = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1514. data &= ~(SERIAL_PORT_ENABLE |
  1515. DO_NOT_FORCE_LINK_FAIL |
  1516. FORCE_LINK_PASS);
  1517. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), data);
  1518. }
  1519. static int mv643xx_eth_stop(struct net_device *dev)
  1520. {
  1521. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1522. int i;
  1523. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1524. rdl(mp, INT_MASK(mp->port_num));
  1525. #ifdef MV643XX_ETH_NAPI
  1526. napi_disable(&mp->napi);
  1527. #endif
  1528. netif_carrier_off(dev);
  1529. netif_stop_queue(dev);
  1530. free_irq(dev->irq, dev);
  1531. port_reset(mp);
  1532. mib_counters_update(mp);
  1533. for (i = 0; i < 8; i++) {
  1534. if (mp->rxq_mask & (1 << i))
  1535. rxq_deinit(mp->rxq + i);
  1536. }
  1537. txq_deinit(mp->txq);
  1538. return 0;
  1539. }
  1540. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1541. {
  1542. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1543. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  1544. }
  1545. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1546. {
  1547. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1548. if (new_mtu < 64 || new_mtu > 9500)
  1549. return -EINVAL;
  1550. dev->mtu = new_mtu;
  1551. tx_set_rate(mp, 1000000000, 16777216);
  1552. if (!netif_running(dev))
  1553. return 0;
  1554. /*
  1555. * Stop and then re-open the interface. This will allocate RX
  1556. * skbs of the new MTU.
  1557. * There is a possible danger that the open will not succeed,
  1558. * due to memory being full.
  1559. */
  1560. mv643xx_eth_stop(dev);
  1561. if (mv643xx_eth_open(dev)) {
  1562. dev_printk(KERN_ERR, &dev->dev,
  1563. "fatal error on re-opening device after "
  1564. "MTU change\n");
  1565. }
  1566. return 0;
  1567. }
  1568. static void tx_timeout_task(struct work_struct *ugly)
  1569. {
  1570. struct mv643xx_eth_private *mp;
  1571. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  1572. if (netif_running(mp->dev)) {
  1573. netif_stop_queue(mp->dev);
  1574. port_reset(mp);
  1575. port_start(mp);
  1576. __txq_maybe_wake(mp->txq);
  1577. }
  1578. }
  1579. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1580. {
  1581. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1582. dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
  1583. schedule_work(&mp->tx_timeout_task);
  1584. }
  1585. #ifdef CONFIG_NET_POLL_CONTROLLER
  1586. static void mv643xx_eth_netpoll(struct net_device *dev)
  1587. {
  1588. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1589. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1590. rdl(mp, INT_MASK(mp->port_num));
  1591. mv643xx_eth_irq(dev->irq, dev);
  1592. wrl(mp, INT_MASK(mp->port_num), INT_RX | INT_CAUSE_EXT);
  1593. }
  1594. #endif
  1595. static int mv643xx_eth_mdio_read(struct net_device *dev, int addr, int reg)
  1596. {
  1597. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1598. int val;
  1599. smi_reg_read(mp, addr, reg, &val);
  1600. return val;
  1601. }
  1602. static void mv643xx_eth_mdio_write(struct net_device *dev, int addr, int reg, int val)
  1603. {
  1604. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1605. smi_reg_write(mp, addr, reg, val);
  1606. }
  1607. /* platform glue ************************************************************/
  1608. static void
  1609. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1610. struct mbus_dram_target_info *dram)
  1611. {
  1612. void __iomem *base = msp->base;
  1613. u32 win_enable;
  1614. u32 win_protect;
  1615. int i;
  1616. for (i = 0; i < 6; i++) {
  1617. writel(0, base + WINDOW_BASE(i));
  1618. writel(0, base + WINDOW_SIZE(i));
  1619. if (i < 4)
  1620. writel(0, base + WINDOW_REMAP_HIGH(i));
  1621. }
  1622. win_enable = 0x3f;
  1623. win_protect = 0;
  1624. for (i = 0; i < dram->num_cs; i++) {
  1625. struct mbus_dram_window *cs = dram->cs + i;
  1626. writel((cs->base & 0xffff0000) |
  1627. (cs->mbus_attr << 8) |
  1628. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1629. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1630. win_enable &= ~(1 << i);
  1631. win_protect |= 3 << (2 * i);
  1632. }
  1633. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1634. msp->win_protect = win_protect;
  1635. }
  1636. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1637. {
  1638. static int mv643xx_eth_version_printed = 0;
  1639. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1640. struct mv643xx_eth_shared_private *msp;
  1641. struct resource *res;
  1642. int ret;
  1643. if (!mv643xx_eth_version_printed++)
  1644. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1645. ret = -EINVAL;
  1646. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1647. if (res == NULL)
  1648. goto out;
  1649. ret = -ENOMEM;
  1650. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1651. if (msp == NULL)
  1652. goto out;
  1653. memset(msp, 0, sizeof(*msp));
  1654. msp->base = ioremap(res->start, res->end - res->start + 1);
  1655. if (msp->base == NULL)
  1656. goto out_free;
  1657. spin_lock_init(&msp->phy_lock);
  1658. /*
  1659. * (Re-)program MBUS remapping windows if we are asked to.
  1660. */
  1661. if (pd != NULL && pd->dram != NULL)
  1662. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1663. /*
  1664. * Detect hardware parameters.
  1665. */
  1666. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1667. platform_set_drvdata(pdev, msp);
  1668. return 0;
  1669. out_free:
  1670. kfree(msp);
  1671. out:
  1672. return ret;
  1673. }
  1674. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1675. {
  1676. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1677. iounmap(msp->base);
  1678. kfree(msp);
  1679. return 0;
  1680. }
  1681. static struct platform_driver mv643xx_eth_shared_driver = {
  1682. .probe = mv643xx_eth_shared_probe,
  1683. .remove = mv643xx_eth_shared_remove,
  1684. .driver = {
  1685. .name = MV643XX_ETH_SHARED_NAME,
  1686. .owner = THIS_MODULE,
  1687. },
  1688. };
  1689. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1690. {
  1691. int addr_shift = 5 * mp->port_num;
  1692. u32 data;
  1693. data = rdl(mp, PHY_ADDR);
  1694. data &= ~(0x1f << addr_shift);
  1695. data |= (phy_addr & 0x1f) << addr_shift;
  1696. wrl(mp, PHY_ADDR, data);
  1697. }
  1698. static int phy_addr_get(struct mv643xx_eth_private *mp)
  1699. {
  1700. unsigned int data;
  1701. data = rdl(mp, PHY_ADDR);
  1702. return (data >> (5 * mp->port_num)) & 0x1f;
  1703. }
  1704. static void set_params(struct mv643xx_eth_private *mp,
  1705. struct mv643xx_eth_platform_data *pd)
  1706. {
  1707. struct net_device *dev = mp->dev;
  1708. if (is_valid_ether_addr(pd->mac_addr))
  1709. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1710. else
  1711. uc_addr_get(mp, dev->dev_addr);
  1712. if (pd->phy_addr == -1) {
  1713. mp->shared_smi = NULL;
  1714. mp->phy_addr = -1;
  1715. } else {
  1716. mp->shared_smi = mp->shared;
  1717. if (pd->shared_smi != NULL)
  1718. mp->shared_smi = platform_get_drvdata(pd->shared_smi);
  1719. if (pd->force_phy_addr || pd->phy_addr) {
  1720. mp->phy_addr = pd->phy_addr & 0x3f;
  1721. phy_addr_set(mp, mp->phy_addr);
  1722. } else {
  1723. mp->phy_addr = phy_addr_get(mp);
  1724. }
  1725. }
  1726. mp->default_rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  1727. if (pd->rx_queue_size)
  1728. mp->default_rx_ring_size = pd->rx_queue_size;
  1729. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  1730. mp->rx_desc_sram_size = pd->rx_sram_size;
  1731. if (pd->rx_queue_mask)
  1732. mp->rxq_mask = pd->rx_queue_mask;
  1733. else
  1734. mp->rxq_mask = 0x01;
  1735. mp->rxq_primary = fls(mp->rxq_mask) - 1;
  1736. mp->default_tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  1737. if (pd->tx_queue_size)
  1738. mp->default_tx_ring_size = pd->tx_queue_size;
  1739. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  1740. mp->tx_desc_sram_size = pd->tx_sram_size;
  1741. }
  1742. static int phy_detect(struct mv643xx_eth_private *mp)
  1743. {
  1744. unsigned int data;
  1745. unsigned int data2;
  1746. smi_reg_read(mp, mp->phy_addr, 0, &data);
  1747. smi_reg_write(mp, mp->phy_addr, 0, data ^ 0x1000);
  1748. smi_reg_read(mp, mp->phy_addr, 0, &data2);
  1749. if (((data ^ data2) & 0x1000) == 0)
  1750. return -ENODEV;
  1751. smi_reg_write(mp, mp->phy_addr, 0, data);
  1752. return 0;
  1753. }
  1754. static int phy_init(struct mv643xx_eth_private *mp,
  1755. struct mv643xx_eth_platform_data *pd)
  1756. {
  1757. struct ethtool_cmd cmd;
  1758. int err;
  1759. err = phy_detect(mp);
  1760. if (err) {
  1761. dev_printk(KERN_INFO, &mp->dev->dev,
  1762. "no PHY detected at addr %d\n", mp->phy_addr);
  1763. return err;
  1764. }
  1765. phy_reset(mp);
  1766. mp->mii.phy_id = mp->phy_addr;
  1767. mp->mii.phy_id_mask = 0x3f;
  1768. mp->mii.reg_num_mask = 0x1f;
  1769. mp->mii.dev = mp->dev;
  1770. mp->mii.mdio_read = mv643xx_eth_mdio_read;
  1771. mp->mii.mdio_write = mv643xx_eth_mdio_write;
  1772. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1773. memset(&cmd, 0, sizeof(cmd));
  1774. cmd.port = PORT_MII;
  1775. cmd.transceiver = XCVR_INTERNAL;
  1776. cmd.phy_address = mp->phy_addr;
  1777. if (pd->speed == 0) {
  1778. cmd.autoneg = AUTONEG_ENABLE;
  1779. cmd.speed = SPEED_100;
  1780. cmd.advertising = ADVERTISED_10baseT_Half |
  1781. ADVERTISED_10baseT_Full |
  1782. ADVERTISED_100baseT_Half |
  1783. ADVERTISED_100baseT_Full;
  1784. if (mp->mii.supports_gmii)
  1785. cmd.advertising |= ADVERTISED_1000baseT_Full;
  1786. } else {
  1787. cmd.autoneg = AUTONEG_DISABLE;
  1788. cmd.speed = pd->speed;
  1789. cmd.duplex = pd->duplex;
  1790. }
  1791. update_pscr(mp, cmd.speed, cmd.duplex);
  1792. mv643xx_eth_set_settings(mp->dev, &cmd);
  1793. return 0;
  1794. }
  1795. static int mv643xx_eth_probe(struct platform_device *pdev)
  1796. {
  1797. struct mv643xx_eth_platform_data *pd;
  1798. struct mv643xx_eth_private *mp;
  1799. struct net_device *dev;
  1800. struct resource *res;
  1801. DECLARE_MAC_BUF(mac);
  1802. int err;
  1803. pd = pdev->dev.platform_data;
  1804. if (pd == NULL) {
  1805. dev_printk(KERN_ERR, &pdev->dev,
  1806. "no mv643xx_eth_platform_data\n");
  1807. return -ENODEV;
  1808. }
  1809. if (pd->shared == NULL) {
  1810. dev_printk(KERN_ERR, &pdev->dev,
  1811. "no mv643xx_eth_platform_data->shared\n");
  1812. return -ENODEV;
  1813. }
  1814. dev = alloc_etherdev(sizeof(struct mv643xx_eth_private));
  1815. if (!dev)
  1816. return -ENOMEM;
  1817. mp = netdev_priv(dev);
  1818. platform_set_drvdata(pdev, mp);
  1819. mp->shared = platform_get_drvdata(pd->shared);
  1820. mp->port_num = pd->port_number;
  1821. mp->dev = dev;
  1822. #ifdef MV643XX_ETH_NAPI
  1823. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 64);
  1824. #endif
  1825. set_params(mp, pd);
  1826. spin_lock_init(&mp->lock);
  1827. mib_counters_clear(mp);
  1828. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  1829. err = phy_init(mp, pd);
  1830. if (err)
  1831. goto out;
  1832. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  1833. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1834. BUG_ON(!res);
  1835. dev->irq = res->start;
  1836. dev->hard_start_xmit = mv643xx_eth_xmit;
  1837. dev->open = mv643xx_eth_open;
  1838. dev->stop = mv643xx_eth_stop;
  1839. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1840. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1841. dev->do_ioctl = mv643xx_eth_ioctl;
  1842. dev->change_mtu = mv643xx_eth_change_mtu;
  1843. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1844. #ifdef CONFIG_NET_POLL_CONTROLLER
  1845. dev->poll_controller = mv643xx_eth_netpoll;
  1846. #endif
  1847. dev->watchdog_timeo = 2 * HZ;
  1848. dev->base_addr = 0;
  1849. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  1850. /*
  1851. * Zero copy can only work if we use Discovery II memory. Else, we will
  1852. * have to map the buffers to ISA memory which is only 16 MB
  1853. */
  1854. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1855. #endif
  1856. SET_NETDEV_DEV(dev, &pdev->dev);
  1857. if (mp->shared->win_protect)
  1858. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  1859. err = register_netdev(dev);
  1860. if (err)
  1861. goto out;
  1862. dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %s\n",
  1863. mp->port_num, print_mac(mac, dev->dev_addr));
  1864. if (dev->features & NETIF_F_SG)
  1865. dev_printk(KERN_NOTICE, &dev->dev, "scatter/gather enabled\n");
  1866. if (dev->features & NETIF_F_IP_CSUM)
  1867. dev_printk(KERN_NOTICE, &dev->dev, "tx checksum offload\n");
  1868. #ifdef MV643XX_ETH_NAPI
  1869. dev_printk(KERN_NOTICE, &dev->dev, "napi enabled\n");
  1870. #endif
  1871. if (mp->tx_desc_sram_size > 0)
  1872. dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
  1873. return 0;
  1874. out:
  1875. free_netdev(dev);
  1876. return err;
  1877. }
  1878. static int mv643xx_eth_remove(struct platform_device *pdev)
  1879. {
  1880. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  1881. unregister_netdev(mp->dev);
  1882. flush_scheduled_work();
  1883. free_netdev(mp->dev);
  1884. platform_set_drvdata(pdev, NULL);
  1885. return 0;
  1886. }
  1887. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  1888. {
  1889. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  1890. /* Mask all interrupts on ethernet port */
  1891. wrl(mp, INT_MASK(mp->port_num), 0);
  1892. rdl(mp, INT_MASK(mp->port_num));
  1893. if (netif_running(mp->dev))
  1894. port_reset(mp);
  1895. }
  1896. static struct platform_driver mv643xx_eth_driver = {
  1897. .probe = mv643xx_eth_probe,
  1898. .remove = mv643xx_eth_remove,
  1899. .shutdown = mv643xx_eth_shutdown,
  1900. .driver = {
  1901. .name = MV643XX_ETH_NAME,
  1902. .owner = THIS_MODULE,
  1903. },
  1904. };
  1905. static int __init mv643xx_eth_init_module(void)
  1906. {
  1907. int rc;
  1908. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1909. if (!rc) {
  1910. rc = platform_driver_register(&mv643xx_eth_driver);
  1911. if (rc)
  1912. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1913. }
  1914. return rc;
  1915. }
  1916. module_init(mv643xx_eth_init_module);
  1917. static void __exit mv643xx_eth_cleanup_module(void)
  1918. {
  1919. platform_driver_unregister(&mv643xx_eth_driver);
  1920. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1921. }
  1922. module_exit(mv643xx_eth_cleanup_module);
  1923. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani "
  1924. "and Dale Farnsworth");
  1925. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1926. MODULE_LICENSE("GPL");
  1927. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  1928. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);