radeon_kms.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include <drm/radeon_drm.h>
  31. #include "radeon_asic.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. /**
  35. * radeon_driver_unload_kms - Main unload function for KMS.
  36. *
  37. * @dev: drm dev pointer
  38. *
  39. * This is the main unload function for KMS (all asics).
  40. * It calls radeon_modeset_fini() to tear down the
  41. * displays, and radeon_device_fini() to tear down
  42. * the rest of the device (CP, writeback, etc.).
  43. * Returns 0 on success.
  44. */
  45. int radeon_driver_unload_kms(struct drm_device *dev)
  46. {
  47. struct radeon_device *rdev = dev->dev_private;
  48. if (rdev == NULL)
  49. return 0;
  50. radeon_acpi_fini(rdev);
  51. radeon_modeset_fini(rdev);
  52. radeon_device_fini(rdev);
  53. kfree(rdev);
  54. dev->dev_private = NULL;
  55. return 0;
  56. }
  57. /**
  58. * radeon_driver_load_kms - Main load function for KMS.
  59. *
  60. * @dev: drm dev pointer
  61. * @flags: device flags
  62. *
  63. * This is the main load function for KMS (all asics).
  64. * It calls radeon_device_init() to set up the non-display
  65. * parts of the chip (asic init, CP, writeback, etc.), and
  66. * radeon_modeset_init() to set up the display parts
  67. * (crtcs, encoders, hotplug detect, etc.).
  68. * Returns 0 on success, error on failure.
  69. */
  70. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  71. {
  72. struct radeon_device *rdev;
  73. int r, acpi_status;
  74. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  75. if (rdev == NULL) {
  76. return -ENOMEM;
  77. }
  78. dev->dev_private = (void *)rdev;
  79. /* update BUS flag */
  80. if (drm_pci_device_is_agp(dev)) {
  81. flags |= RADEON_IS_AGP;
  82. } else if (pci_is_pcie(dev->pdev)) {
  83. flags |= RADEON_IS_PCIE;
  84. } else {
  85. flags |= RADEON_IS_PCI;
  86. }
  87. /* radeon_device_init should report only fatal error
  88. * like memory allocation failure or iomapping failure,
  89. * or memory manager initialization failure, it must
  90. * properly initialize the GPU MC controller and permit
  91. * VRAM allocation
  92. */
  93. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  94. if (r) {
  95. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  96. goto out;
  97. }
  98. /* Again modeset_init should fail only on fatal error
  99. * otherwise it should provide enough functionalities
  100. * for shadowfb to run
  101. */
  102. r = radeon_modeset_init(rdev);
  103. if (r)
  104. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  105. /* Call ACPI methods: require modeset init
  106. * but failure is not fatal
  107. */
  108. if (!r) {
  109. acpi_status = radeon_acpi_init(rdev);
  110. if (acpi_status)
  111. dev_dbg(&dev->pdev->dev,
  112. "Error during ACPI methods call\n");
  113. }
  114. out:
  115. if (r)
  116. radeon_driver_unload_kms(dev);
  117. return r;
  118. }
  119. /**
  120. * radeon_set_filp_rights - Set filp right.
  121. *
  122. * @dev: drm dev pointer
  123. * @owner: drm file
  124. * @applier: drm file
  125. * @value: value
  126. *
  127. * Sets the filp rights for the device (all asics).
  128. */
  129. static void radeon_set_filp_rights(struct drm_device *dev,
  130. struct drm_file **owner,
  131. struct drm_file *applier,
  132. uint32_t *value)
  133. {
  134. mutex_lock(&dev->struct_mutex);
  135. if (*value == 1) {
  136. /* wants rights */
  137. if (!*owner)
  138. *owner = applier;
  139. } else if (*value == 0) {
  140. /* revokes rights */
  141. if (*owner == applier)
  142. *owner = NULL;
  143. }
  144. *value = *owner == applier ? 1 : 0;
  145. mutex_unlock(&dev->struct_mutex);
  146. }
  147. /*
  148. * Userspace get information ioctl
  149. */
  150. /**
  151. * radeon_info_ioctl - answer a device specific request.
  152. *
  153. * @rdev: radeon device pointer
  154. * @data: request object
  155. * @filp: drm filp
  156. *
  157. * This function is used to pass device specific parameters to the userspace
  158. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  159. * etc. (all asics).
  160. * Returns 0 on success, -EINVAL on failure.
  161. */
  162. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  163. {
  164. struct radeon_device *rdev = dev->dev_private;
  165. struct drm_radeon_info *info = data;
  166. struct radeon_mode_info *minfo = &rdev->mode_info;
  167. uint32_t *value, value_tmp, *value_ptr, value_size;
  168. uint64_t value64;
  169. struct drm_crtc *crtc;
  170. int i, found;
  171. value_ptr = (uint32_t *)((unsigned long)info->value);
  172. value = &value_tmp;
  173. value_size = sizeof(uint32_t);
  174. switch (info->request) {
  175. case RADEON_INFO_DEVICE_ID:
  176. *value = dev->pci_device;
  177. break;
  178. case RADEON_INFO_NUM_GB_PIPES:
  179. *value = rdev->num_gb_pipes;
  180. break;
  181. case RADEON_INFO_NUM_Z_PIPES:
  182. *value = rdev->num_z_pipes;
  183. break;
  184. case RADEON_INFO_ACCEL_WORKING:
  185. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  186. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  187. *value = false;
  188. else
  189. *value = rdev->accel_working;
  190. break;
  191. case RADEON_INFO_CRTC_FROM_ID:
  192. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  193. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  194. return -EFAULT;
  195. }
  196. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  197. crtc = (struct drm_crtc *)minfo->crtcs[i];
  198. if (crtc && crtc->base.id == *value) {
  199. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  200. *value = radeon_crtc->crtc_id;
  201. found = 1;
  202. break;
  203. }
  204. }
  205. if (!found) {
  206. DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
  207. return -EINVAL;
  208. }
  209. break;
  210. case RADEON_INFO_ACCEL_WORKING2:
  211. *value = rdev->accel_working;
  212. break;
  213. case RADEON_INFO_TILING_CONFIG:
  214. if (rdev->family >= CHIP_TAHITI)
  215. *value = rdev->config.si.tile_config;
  216. else if (rdev->family >= CHIP_CAYMAN)
  217. *value = rdev->config.cayman.tile_config;
  218. else if (rdev->family >= CHIP_CEDAR)
  219. *value = rdev->config.evergreen.tile_config;
  220. else if (rdev->family >= CHIP_RV770)
  221. *value = rdev->config.rv770.tile_config;
  222. else if (rdev->family >= CHIP_R600)
  223. *value = rdev->config.r600.tile_config;
  224. else {
  225. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  226. return -EINVAL;
  227. }
  228. break;
  229. case RADEON_INFO_WANT_HYPERZ:
  230. /* The "value" here is both an input and output parameter.
  231. * If the input value is 1, filp requests hyper-z access.
  232. * If the input value is 0, filp revokes its hyper-z access.
  233. *
  234. * When returning, the value is 1 if filp owns hyper-z access,
  235. * 0 otherwise. */
  236. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  237. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  238. return -EFAULT;
  239. }
  240. if (*value >= 2) {
  241. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
  242. return -EINVAL;
  243. }
  244. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
  245. break;
  246. case RADEON_INFO_WANT_CMASK:
  247. /* The same logic as Hyper-Z. */
  248. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  249. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  250. return -EFAULT;
  251. }
  252. if (*value >= 2) {
  253. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
  254. return -EINVAL;
  255. }
  256. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
  257. break;
  258. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  259. /* return clock value in KHz */
  260. if (rdev->asic->get_xclk)
  261. *value = radeon_get_xclk(rdev) * 10;
  262. else
  263. *value = rdev->clock.spll.reference_freq * 10;
  264. break;
  265. case RADEON_INFO_NUM_BACKENDS:
  266. if (rdev->family >= CHIP_TAHITI)
  267. *value = rdev->config.si.max_backends_per_se *
  268. rdev->config.si.max_shader_engines;
  269. else if (rdev->family >= CHIP_CAYMAN)
  270. *value = rdev->config.cayman.max_backends_per_se *
  271. rdev->config.cayman.max_shader_engines;
  272. else if (rdev->family >= CHIP_CEDAR)
  273. *value = rdev->config.evergreen.max_backends;
  274. else if (rdev->family >= CHIP_RV770)
  275. *value = rdev->config.rv770.max_backends;
  276. else if (rdev->family >= CHIP_R600)
  277. *value = rdev->config.r600.max_backends;
  278. else {
  279. return -EINVAL;
  280. }
  281. break;
  282. case RADEON_INFO_NUM_TILE_PIPES:
  283. if (rdev->family >= CHIP_TAHITI)
  284. *value = rdev->config.si.max_tile_pipes;
  285. else if (rdev->family >= CHIP_CAYMAN)
  286. *value = rdev->config.cayman.max_tile_pipes;
  287. else if (rdev->family >= CHIP_CEDAR)
  288. *value = rdev->config.evergreen.max_tile_pipes;
  289. else if (rdev->family >= CHIP_RV770)
  290. *value = rdev->config.rv770.max_tile_pipes;
  291. else if (rdev->family >= CHIP_R600)
  292. *value = rdev->config.r600.max_tile_pipes;
  293. else {
  294. return -EINVAL;
  295. }
  296. break;
  297. case RADEON_INFO_FUSION_GART_WORKING:
  298. *value = 1;
  299. break;
  300. case RADEON_INFO_BACKEND_MAP:
  301. if (rdev->family >= CHIP_TAHITI)
  302. *value = rdev->config.si.backend_map;
  303. else if (rdev->family >= CHIP_CAYMAN)
  304. *value = rdev->config.cayman.backend_map;
  305. else if (rdev->family >= CHIP_CEDAR)
  306. *value = rdev->config.evergreen.backend_map;
  307. else if (rdev->family >= CHIP_RV770)
  308. *value = rdev->config.rv770.backend_map;
  309. else if (rdev->family >= CHIP_R600)
  310. *value = rdev->config.r600.backend_map;
  311. else {
  312. return -EINVAL;
  313. }
  314. break;
  315. case RADEON_INFO_VA_START:
  316. /* this is where we report if vm is supported or not */
  317. if (rdev->family < CHIP_CAYMAN)
  318. return -EINVAL;
  319. *value = RADEON_VA_RESERVED_SIZE;
  320. break;
  321. case RADEON_INFO_IB_VM_MAX_SIZE:
  322. /* this is where we report if vm is supported or not */
  323. if (rdev->family < CHIP_CAYMAN)
  324. return -EINVAL;
  325. *value = RADEON_IB_VM_MAX_SIZE;
  326. break;
  327. case RADEON_INFO_MAX_PIPES:
  328. if (rdev->family >= CHIP_TAHITI)
  329. *value = rdev->config.si.max_cu_per_sh;
  330. else if (rdev->family >= CHIP_CAYMAN)
  331. *value = rdev->config.cayman.max_pipes_per_simd;
  332. else if (rdev->family >= CHIP_CEDAR)
  333. *value = rdev->config.evergreen.max_pipes;
  334. else if (rdev->family >= CHIP_RV770)
  335. *value = rdev->config.rv770.max_pipes;
  336. else if (rdev->family >= CHIP_R600)
  337. *value = rdev->config.r600.max_pipes;
  338. else {
  339. return -EINVAL;
  340. }
  341. break;
  342. case RADEON_INFO_TIMESTAMP:
  343. if (rdev->family < CHIP_R600) {
  344. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  345. return -EINVAL;
  346. }
  347. value = (uint32_t*)&value64;
  348. value_size = sizeof(uint64_t);
  349. value64 = radeon_get_gpu_clock_counter(rdev);
  350. break;
  351. case RADEON_INFO_MAX_SE:
  352. if (rdev->family >= CHIP_TAHITI)
  353. *value = rdev->config.si.max_shader_engines;
  354. else if (rdev->family >= CHIP_CAYMAN)
  355. *value = rdev->config.cayman.max_shader_engines;
  356. else if (rdev->family >= CHIP_CEDAR)
  357. *value = rdev->config.evergreen.num_ses;
  358. else
  359. *value = 1;
  360. break;
  361. case RADEON_INFO_MAX_SH_PER_SE:
  362. if (rdev->family >= CHIP_TAHITI)
  363. *value = rdev->config.si.max_sh_per_se;
  364. else
  365. return -EINVAL;
  366. break;
  367. case RADEON_INFO_FASTFB_WORKING:
  368. *value = rdev->fastfb_working;
  369. break;
  370. case RADEON_INFO_RING_WORKING:
  371. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  372. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  373. return -EFAULT;
  374. }
  375. switch (*value) {
  376. case RADEON_CS_RING_GFX:
  377. case RADEON_CS_RING_COMPUTE:
  378. *value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
  379. break;
  380. case RADEON_CS_RING_DMA:
  381. *value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
  382. *value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
  383. break;
  384. case RADEON_CS_RING_UVD:
  385. *value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
  386. break;
  387. default:
  388. return -EINVAL;
  389. }
  390. break;
  391. case RADEON_INFO_SI_TILE_MODE_ARRAY:
  392. if (rdev->family < CHIP_TAHITI) {
  393. DRM_DEBUG_KMS("tile mode array is si only!\n");
  394. return -EINVAL;
  395. }
  396. value = rdev->config.si.tile_mode_array;
  397. value_size = sizeof(uint32_t)*32;
  398. break;
  399. default:
  400. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  401. return -EINVAL;
  402. }
  403. if (DRM_COPY_TO_USER(value_ptr, (char*)value, value_size)) {
  404. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  405. return -EFAULT;
  406. }
  407. return 0;
  408. }
  409. /*
  410. * Outdated mess for old drm with Xorg being in charge (void function now).
  411. */
  412. /**
  413. * radeon_driver_firstopen_kms - drm callback for first open
  414. *
  415. * @dev: drm dev pointer
  416. *
  417. * Nothing to be done for KMS (all asics).
  418. * Returns 0 on success.
  419. */
  420. int radeon_driver_firstopen_kms(struct drm_device *dev)
  421. {
  422. return 0;
  423. }
  424. /**
  425. * radeon_driver_firstopen_kms - drm callback for last close
  426. *
  427. * @dev: drm dev pointer
  428. *
  429. * Switch vga switcheroo state after last close (all asics).
  430. */
  431. void radeon_driver_lastclose_kms(struct drm_device *dev)
  432. {
  433. vga_switcheroo_process_delayed_switch();
  434. }
  435. /**
  436. * radeon_driver_open_kms - drm callback for open
  437. *
  438. * @dev: drm dev pointer
  439. * @file_priv: drm file
  440. *
  441. * On device open, init vm on cayman+ (all asics).
  442. * Returns 0 on success, error on failure.
  443. */
  444. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  445. {
  446. struct radeon_device *rdev = dev->dev_private;
  447. file_priv->driver_priv = NULL;
  448. /* new gpu have virtual address space support */
  449. if (rdev->family >= CHIP_CAYMAN) {
  450. struct radeon_fpriv *fpriv;
  451. struct radeon_bo_va *bo_va;
  452. int r;
  453. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  454. if (unlikely(!fpriv)) {
  455. return -ENOMEM;
  456. }
  457. radeon_vm_init(rdev, &fpriv->vm);
  458. /* map the ib pool buffer read only into
  459. * virtual address space */
  460. bo_va = radeon_vm_bo_add(rdev, &fpriv->vm,
  461. rdev->ring_tmp_bo.bo);
  462. r = radeon_vm_bo_set_addr(rdev, bo_va, RADEON_VA_IB_OFFSET,
  463. RADEON_VM_PAGE_READABLE |
  464. RADEON_VM_PAGE_SNOOPED);
  465. if (r) {
  466. radeon_vm_fini(rdev, &fpriv->vm);
  467. kfree(fpriv);
  468. return r;
  469. }
  470. file_priv->driver_priv = fpriv;
  471. }
  472. return 0;
  473. }
  474. /**
  475. * radeon_driver_postclose_kms - drm callback for post close
  476. *
  477. * @dev: drm dev pointer
  478. * @file_priv: drm file
  479. *
  480. * On device post close, tear down vm on cayman+ (all asics).
  481. */
  482. void radeon_driver_postclose_kms(struct drm_device *dev,
  483. struct drm_file *file_priv)
  484. {
  485. struct radeon_device *rdev = dev->dev_private;
  486. /* new gpu have virtual address space support */
  487. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  488. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  489. struct radeon_bo_va *bo_va;
  490. int r;
  491. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  492. if (!r) {
  493. bo_va = radeon_vm_bo_find(&fpriv->vm,
  494. rdev->ring_tmp_bo.bo);
  495. if (bo_va)
  496. radeon_vm_bo_rmv(rdev, bo_va);
  497. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  498. }
  499. radeon_vm_fini(rdev, &fpriv->vm);
  500. kfree(fpriv);
  501. file_priv->driver_priv = NULL;
  502. }
  503. }
  504. /**
  505. * radeon_driver_preclose_kms - drm callback for pre close
  506. *
  507. * @dev: drm dev pointer
  508. * @file_priv: drm file
  509. *
  510. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  511. * (all asics).
  512. */
  513. void radeon_driver_preclose_kms(struct drm_device *dev,
  514. struct drm_file *file_priv)
  515. {
  516. struct radeon_device *rdev = dev->dev_private;
  517. if (rdev->hyperz_filp == file_priv)
  518. rdev->hyperz_filp = NULL;
  519. if (rdev->cmask_filp == file_priv)
  520. rdev->cmask_filp = NULL;
  521. radeon_uvd_free_handles(rdev, file_priv);
  522. }
  523. /*
  524. * VBlank related functions.
  525. */
  526. /**
  527. * radeon_get_vblank_counter_kms - get frame count
  528. *
  529. * @dev: drm dev pointer
  530. * @crtc: crtc to get the frame count from
  531. *
  532. * Gets the frame count on the requested crtc (all asics).
  533. * Returns frame count on success, -EINVAL on failure.
  534. */
  535. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  536. {
  537. struct radeon_device *rdev = dev->dev_private;
  538. if (crtc < 0 || crtc >= rdev->num_crtc) {
  539. DRM_ERROR("Invalid crtc %d\n", crtc);
  540. return -EINVAL;
  541. }
  542. return radeon_get_vblank_counter(rdev, crtc);
  543. }
  544. /**
  545. * radeon_enable_vblank_kms - enable vblank interrupt
  546. *
  547. * @dev: drm dev pointer
  548. * @crtc: crtc to enable vblank interrupt for
  549. *
  550. * Enable the interrupt on the requested crtc (all asics).
  551. * Returns 0 on success, -EINVAL on failure.
  552. */
  553. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  554. {
  555. struct radeon_device *rdev = dev->dev_private;
  556. unsigned long irqflags;
  557. int r;
  558. if (crtc < 0 || crtc >= rdev->num_crtc) {
  559. DRM_ERROR("Invalid crtc %d\n", crtc);
  560. return -EINVAL;
  561. }
  562. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  563. rdev->irq.crtc_vblank_int[crtc] = true;
  564. r = radeon_irq_set(rdev);
  565. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  566. return r;
  567. }
  568. /**
  569. * radeon_disable_vblank_kms - disable vblank interrupt
  570. *
  571. * @dev: drm dev pointer
  572. * @crtc: crtc to disable vblank interrupt for
  573. *
  574. * Disable the interrupt on the requested crtc (all asics).
  575. */
  576. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  577. {
  578. struct radeon_device *rdev = dev->dev_private;
  579. unsigned long irqflags;
  580. if (crtc < 0 || crtc >= rdev->num_crtc) {
  581. DRM_ERROR("Invalid crtc %d\n", crtc);
  582. return;
  583. }
  584. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  585. rdev->irq.crtc_vblank_int[crtc] = false;
  586. radeon_irq_set(rdev);
  587. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  588. }
  589. /**
  590. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  591. *
  592. * @dev: drm dev pointer
  593. * @crtc: crtc to get the timestamp for
  594. * @max_error: max error
  595. * @vblank_time: time value
  596. * @flags: flags passed to the driver
  597. *
  598. * Gets the timestamp on the requested crtc based on the
  599. * scanout position. (all asics).
  600. * Returns postive status flags on success, negative error on failure.
  601. */
  602. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  603. int *max_error,
  604. struct timeval *vblank_time,
  605. unsigned flags)
  606. {
  607. struct drm_crtc *drmcrtc;
  608. struct radeon_device *rdev = dev->dev_private;
  609. if (crtc < 0 || crtc >= dev->num_crtcs) {
  610. DRM_ERROR("Invalid crtc %d\n", crtc);
  611. return -EINVAL;
  612. }
  613. /* Get associated drm_crtc: */
  614. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  615. /* Helper routine in DRM core does all the work: */
  616. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  617. vblank_time, flags,
  618. drmcrtc);
  619. }
  620. /*
  621. * IOCTL.
  622. */
  623. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  624. struct drm_file *file_priv)
  625. {
  626. /* Not valid in KMS. */
  627. return -EINVAL;
  628. }
  629. #define KMS_INVALID_IOCTL(name) \
  630. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  631. { \
  632. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  633. return -EINVAL; \
  634. }
  635. /*
  636. * All these ioctls are invalid in kms world.
  637. */
  638. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  639. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  640. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  641. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  642. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  643. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  644. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  645. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  646. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  647. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  648. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  649. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  650. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  651. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  652. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  653. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  654. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  655. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  656. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  657. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  658. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  659. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  660. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  661. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  662. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  663. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  664. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  665. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  666. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  667. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  668. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  669. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  670. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  671. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  672. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  673. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  674. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  675. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  676. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  677. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  678. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  679. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  680. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  681. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  682. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  683. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  684. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  685. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  686. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  687. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  688. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  689. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  690. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  691. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  692. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  693. /* KMS */
  694. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  695. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  696. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  697. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  698. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  699. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  700. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  701. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  702. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  703. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  704. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  705. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  706. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED),
  707. };
  708. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);