ohci.c 102 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <linux/workqueue.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/page.h>
  47. #include <asm/system.h>
  48. #ifdef CONFIG_PPC_PMAC
  49. #include <asm/pmac_feature.h>
  50. #endif
  51. #include "core.h"
  52. #include "ohci.h"
  53. #define DESCRIPTOR_OUTPUT_MORE 0
  54. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  55. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  56. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  57. #define DESCRIPTOR_STATUS (1 << 11)
  58. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  59. #define DESCRIPTOR_PING (1 << 7)
  60. #define DESCRIPTOR_YY (1 << 6)
  61. #define DESCRIPTOR_NO_IRQ (0 << 4)
  62. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  63. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  64. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  65. #define DESCRIPTOR_WAIT (3 << 0)
  66. struct descriptor {
  67. __le16 req_count;
  68. __le16 control;
  69. __le32 data_address;
  70. __le32 branch_address;
  71. __le16 res_count;
  72. __le16 transfer_status;
  73. } __attribute__((aligned(16)));
  74. #define CONTROL_SET(regs) (regs)
  75. #define CONTROL_CLEAR(regs) ((regs) + 4)
  76. #define COMMAND_PTR(regs) ((regs) + 12)
  77. #define CONTEXT_MATCH(regs) ((regs) + 16)
  78. #define AR_BUFFER_SIZE (32*1024)
  79. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  80. /* we need at least two pages for proper list management */
  81. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  82. #define MAX_ASYNC_PAYLOAD 4096
  83. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  84. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  85. struct ar_context {
  86. struct fw_ohci *ohci;
  87. struct page *pages[AR_BUFFERS];
  88. void *buffer;
  89. struct descriptor *descriptors;
  90. dma_addr_t descriptors_bus;
  91. void *pointer;
  92. unsigned int last_buffer_index;
  93. u32 regs;
  94. struct tasklet_struct tasklet;
  95. };
  96. struct context;
  97. typedef int (*descriptor_callback_t)(struct context *ctx,
  98. struct descriptor *d,
  99. struct descriptor *last);
  100. /*
  101. * A buffer that contains a block of DMA-able coherent memory used for
  102. * storing a portion of a DMA descriptor program.
  103. */
  104. struct descriptor_buffer {
  105. struct list_head list;
  106. dma_addr_t buffer_bus;
  107. size_t buffer_size;
  108. size_t used;
  109. struct descriptor buffer[0];
  110. };
  111. struct context {
  112. struct fw_ohci *ohci;
  113. u32 regs;
  114. int total_allocation;
  115. u32 current_bus;
  116. bool running;
  117. bool flushing;
  118. /*
  119. * List of page-sized buffers for storing DMA descriptors.
  120. * Head of list contains buffers in use and tail of list contains
  121. * free buffers.
  122. */
  123. struct list_head buffer_list;
  124. /*
  125. * Pointer to a buffer inside buffer_list that contains the tail
  126. * end of the current DMA program.
  127. */
  128. struct descriptor_buffer *buffer_tail;
  129. /*
  130. * The descriptor containing the branch address of the first
  131. * descriptor that has not yet been filled by the device.
  132. */
  133. struct descriptor *last;
  134. /*
  135. * The last descriptor in the DMA program. It contains the branch
  136. * address that must be updated upon appending a new descriptor.
  137. */
  138. struct descriptor *prev;
  139. descriptor_callback_t callback;
  140. struct tasklet_struct tasklet;
  141. };
  142. #define IT_HEADER_SY(v) ((v) << 0)
  143. #define IT_HEADER_TCODE(v) ((v) << 4)
  144. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  145. #define IT_HEADER_TAG(v) ((v) << 14)
  146. #define IT_HEADER_SPEED(v) ((v) << 16)
  147. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  148. struct iso_context {
  149. struct fw_iso_context base;
  150. struct context context;
  151. int excess_bytes;
  152. void *header;
  153. size_t header_length;
  154. u8 sync;
  155. u8 tags;
  156. };
  157. #define CONFIG_ROM_SIZE 1024
  158. struct fw_ohci {
  159. struct fw_card card;
  160. __iomem char *registers;
  161. int node_id;
  162. int generation;
  163. int request_generation; /* for timestamping incoming requests */
  164. unsigned quirks;
  165. unsigned int pri_req_max;
  166. u32 bus_time;
  167. bool is_root;
  168. bool csr_state_setclear_abdicate;
  169. int n_ir;
  170. int n_it;
  171. /*
  172. * Spinlock for accessing fw_ohci data. Never call out of
  173. * this driver with this lock held.
  174. */
  175. spinlock_t lock;
  176. struct mutex phy_reg_mutex;
  177. void *misc_buffer;
  178. dma_addr_t misc_buffer_bus;
  179. struct ar_context ar_request_ctx;
  180. struct ar_context ar_response_ctx;
  181. struct context at_request_ctx;
  182. struct context at_response_ctx;
  183. u32 it_context_support;
  184. u32 it_context_mask; /* unoccupied IT contexts */
  185. struct iso_context *it_context_list;
  186. u64 ir_context_channels; /* unoccupied channels */
  187. u32 ir_context_support;
  188. u32 ir_context_mask; /* unoccupied IR contexts */
  189. struct iso_context *ir_context_list;
  190. u64 mc_channels; /* channels in use by the multichannel IR context */
  191. bool mc_allocated;
  192. __be32 *config_rom;
  193. dma_addr_t config_rom_bus;
  194. __be32 *next_config_rom;
  195. dma_addr_t next_config_rom_bus;
  196. __be32 next_header;
  197. __le32 *self_id_cpu;
  198. dma_addr_t self_id_bus;
  199. struct work_struct bus_reset_work;
  200. u32 self_id_buffer[512];
  201. };
  202. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  203. {
  204. return container_of(card, struct fw_ohci, card);
  205. }
  206. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  207. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  208. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  209. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  210. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  211. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  212. #define CONTEXT_RUN 0x8000
  213. #define CONTEXT_WAKE 0x1000
  214. #define CONTEXT_DEAD 0x0800
  215. #define CONTEXT_ACTIVE 0x0400
  216. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  217. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  218. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  219. #define OHCI1394_REGISTER_SIZE 0x800
  220. #define OHCI1394_PCI_HCI_Control 0x40
  221. #define SELF_ID_BUF_SIZE 0x800
  222. #define OHCI_TCODE_PHY_PACKET 0x0e
  223. #define OHCI_VERSION_1_1 0x010010
  224. static char ohci_driver_name[] = KBUILD_MODNAME;
  225. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  226. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  227. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  228. #define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
  229. #define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
  230. #define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
  231. #define QUIRK_CYCLE_TIMER 1
  232. #define QUIRK_RESET_PACKET 2
  233. #define QUIRK_BE_HEADERS 4
  234. #define QUIRK_NO_1394A 8
  235. #define QUIRK_NO_MSI 16
  236. #define QUIRK_TI_SLLZ059 32
  237. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  238. static const struct {
  239. unsigned short vendor, device, revision, flags;
  240. } ohci_quirks[] = {
  241. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  242. QUIRK_CYCLE_TIMER},
  243. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  244. QUIRK_BE_HEADERS},
  245. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  246. QUIRK_NO_MSI},
  247. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  248. QUIRK_NO_MSI},
  249. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  250. QUIRK_CYCLE_TIMER},
  251. {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
  252. QUIRK_NO_MSI},
  253. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  254. QUIRK_CYCLE_TIMER},
  255. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  256. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  257. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
  258. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  259. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
  260. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  261. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  262. QUIRK_RESET_PACKET},
  263. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  264. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  265. };
  266. /* This overrides anything that was found in ohci_quirks[]. */
  267. static int param_quirks;
  268. module_param_named(quirks, param_quirks, int, 0644);
  269. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  270. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  271. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  272. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  273. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  274. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  275. ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
  276. ")");
  277. #define OHCI_PARAM_DEBUG_AT_AR 1
  278. #define OHCI_PARAM_DEBUG_SELFIDS 2
  279. #define OHCI_PARAM_DEBUG_IRQS 4
  280. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  281. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  282. static int param_debug;
  283. module_param_named(debug, param_debug, int, 0644);
  284. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  285. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  286. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  287. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  288. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  289. ", or a combination, or all = -1)");
  290. static void log_irqs(struct fw_ohci *ohci, u32 evt)
  291. {
  292. if (likely(!(param_debug &
  293. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  294. return;
  295. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  296. !(evt & OHCI1394_busReset))
  297. return;
  298. dev_notice(ohci->card.device,
  299. "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  300. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  301. evt & OHCI1394_RQPkt ? " AR_req" : "",
  302. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  303. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  304. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  305. evt & OHCI1394_isochRx ? " IR" : "",
  306. evt & OHCI1394_isochTx ? " IT" : "",
  307. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  308. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  309. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  310. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  311. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  312. evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
  313. evt & OHCI1394_busReset ? " busReset" : "",
  314. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  315. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  316. OHCI1394_respTxComplete | OHCI1394_isochRx |
  317. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  318. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  319. OHCI1394_cycleInconsistent |
  320. OHCI1394_regAccessFail | OHCI1394_busReset)
  321. ? " ?" : "");
  322. }
  323. static const char *speed[] = {
  324. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  325. };
  326. static const char *power[] = {
  327. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  328. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  329. };
  330. static const char port[] = { '.', '-', 'p', 'c', };
  331. static char _p(u32 *s, int shift)
  332. {
  333. return port[*s >> shift & 3];
  334. }
  335. static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
  336. {
  337. u32 *s;
  338. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  339. return;
  340. dev_notice(ohci->card.device,
  341. "%d selfIDs, generation %d, local node ID %04x\n",
  342. self_id_count, generation, ohci->node_id);
  343. for (s = ohci->self_id_buffer; self_id_count--; ++s)
  344. if ((*s & 1 << 23) == 0)
  345. dev_notice(ohci->card.device,
  346. "selfID 0: %08x, phy %d [%c%c%c] "
  347. "%s gc=%d %s %s%s%s\n",
  348. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  349. speed[*s >> 14 & 3], *s >> 16 & 63,
  350. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  351. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  352. else
  353. dev_notice(ohci->card.device,
  354. "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  355. *s, *s >> 24 & 63,
  356. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  357. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  358. }
  359. static const char *evts[] = {
  360. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  361. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  362. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  363. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  364. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  365. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  366. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  367. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  368. [0x10] = "-reserved-", [0x11] = "ack_complete",
  369. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  370. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  371. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  372. [0x18] = "-reserved-", [0x19] = "-reserved-",
  373. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  374. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  375. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  376. [0x20] = "pending/cancelled",
  377. };
  378. static const char *tcodes[] = {
  379. [0x0] = "QW req", [0x1] = "BW req",
  380. [0x2] = "W resp", [0x3] = "-reserved-",
  381. [0x4] = "QR req", [0x5] = "BR req",
  382. [0x6] = "QR resp", [0x7] = "BR resp",
  383. [0x8] = "cycle start", [0x9] = "Lk req",
  384. [0xa] = "async stream packet", [0xb] = "Lk resp",
  385. [0xc] = "-reserved-", [0xd] = "-reserved-",
  386. [0xe] = "link internal", [0xf] = "-reserved-",
  387. };
  388. static void log_ar_at_event(struct fw_ohci *ohci,
  389. char dir, int speed, u32 *header, int evt)
  390. {
  391. int tcode = header[0] >> 4 & 0xf;
  392. char specific[12];
  393. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  394. return;
  395. if (unlikely(evt >= ARRAY_SIZE(evts)))
  396. evt = 0x1f;
  397. if (evt == OHCI1394_evt_bus_reset) {
  398. dev_notice(ohci->card.device,
  399. "A%c evt_bus_reset, generation %d\n",
  400. dir, (header[2] >> 16) & 0xff);
  401. return;
  402. }
  403. switch (tcode) {
  404. case 0x0: case 0x6: case 0x8:
  405. snprintf(specific, sizeof(specific), " = %08x",
  406. be32_to_cpu((__force __be32)header[3]));
  407. break;
  408. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  409. snprintf(specific, sizeof(specific), " %x,%x",
  410. header[3] >> 16, header[3] & 0xffff);
  411. break;
  412. default:
  413. specific[0] = '\0';
  414. }
  415. switch (tcode) {
  416. case 0xa:
  417. dev_notice(ohci->card.device,
  418. "A%c %s, %s\n",
  419. dir, evts[evt], tcodes[tcode]);
  420. break;
  421. case 0xe:
  422. dev_notice(ohci->card.device,
  423. "A%c %s, PHY %08x %08x\n",
  424. dir, evts[evt], header[1], header[2]);
  425. break;
  426. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  427. dev_notice(ohci->card.device,
  428. "A%c spd %x tl %02x, "
  429. "%04x -> %04x, %s, "
  430. "%s, %04x%08x%s\n",
  431. dir, speed, header[0] >> 10 & 0x3f,
  432. header[1] >> 16, header[0] >> 16, evts[evt],
  433. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  434. break;
  435. default:
  436. dev_notice(ohci->card.device,
  437. "A%c spd %x tl %02x, "
  438. "%04x -> %04x, %s, "
  439. "%s%s\n",
  440. dir, speed, header[0] >> 10 & 0x3f,
  441. header[1] >> 16, header[0] >> 16, evts[evt],
  442. tcodes[tcode], specific);
  443. }
  444. }
  445. #else
  446. #define param_debug 0
  447. static inline void log_irqs(struct fw_ohci *ohci, u32 evt) {}
  448. static inline void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count) {}
  449. static inline void log_ar_at_event(struct fw_ohci *ohci, char dir, int speed, u32 *header, int evt) {}
  450. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  451. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  452. {
  453. writel(data, ohci->registers + offset);
  454. }
  455. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  456. {
  457. return readl(ohci->registers + offset);
  458. }
  459. static inline void flush_writes(const struct fw_ohci *ohci)
  460. {
  461. /* Do a dummy read to flush writes. */
  462. reg_read(ohci, OHCI1394_Version);
  463. }
  464. /*
  465. * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
  466. * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
  467. * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
  468. * directly. Exceptions are intrinsically serialized contexts like pci_probe.
  469. */
  470. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  471. {
  472. u32 val;
  473. int i;
  474. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  475. for (i = 0; i < 3 + 100; i++) {
  476. val = reg_read(ohci, OHCI1394_PhyControl);
  477. if (!~val)
  478. return -ENODEV; /* Card was ejected. */
  479. if (val & OHCI1394_PhyControl_ReadDone)
  480. return OHCI1394_PhyControl_ReadData(val);
  481. /*
  482. * Try a few times without waiting. Sleeping is necessary
  483. * only when the link/PHY interface is busy.
  484. */
  485. if (i >= 3)
  486. msleep(1);
  487. }
  488. dev_err(ohci->card.device, "failed to read phy reg\n");
  489. return -EBUSY;
  490. }
  491. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  492. {
  493. int i;
  494. reg_write(ohci, OHCI1394_PhyControl,
  495. OHCI1394_PhyControl_Write(addr, val));
  496. for (i = 0; i < 3 + 100; i++) {
  497. val = reg_read(ohci, OHCI1394_PhyControl);
  498. if (!~val)
  499. return -ENODEV; /* Card was ejected. */
  500. if (!(val & OHCI1394_PhyControl_WritePending))
  501. return 0;
  502. if (i >= 3)
  503. msleep(1);
  504. }
  505. dev_err(ohci->card.device, "failed to write phy reg\n");
  506. return -EBUSY;
  507. }
  508. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  509. int clear_bits, int set_bits)
  510. {
  511. int ret = read_phy_reg(ohci, addr);
  512. if (ret < 0)
  513. return ret;
  514. /*
  515. * The interrupt status bits are cleared by writing a one bit.
  516. * Avoid clearing them unless explicitly requested in set_bits.
  517. */
  518. if (addr == 5)
  519. clear_bits |= PHY_INT_STATUS_BITS;
  520. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  521. }
  522. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  523. {
  524. int ret;
  525. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  526. if (ret < 0)
  527. return ret;
  528. return read_phy_reg(ohci, addr);
  529. }
  530. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  531. {
  532. struct fw_ohci *ohci = fw_ohci(card);
  533. int ret;
  534. mutex_lock(&ohci->phy_reg_mutex);
  535. ret = read_phy_reg(ohci, addr);
  536. mutex_unlock(&ohci->phy_reg_mutex);
  537. return ret;
  538. }
  539. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  540. int clear_bits, int set_bits)
  541. {
  542. struct fw_ohci *ohci = fw_ohci(card);
  543. int ret;
  544. mutex_lock(&ohci->phy_reg_mutex);
  545. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  546. mutex_unlock(&ohci->phy_reg_mutex);
  547. return ret;
  548. }
  549. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  550. {
  551. return page_private(ctx->pages[i]);
  552. }
  553. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  554. {
  555. struct descriptor *d;
  556. d = &ctx->descriptors[index];
  557. d->branch_address &= cpu_to_le32(~0xf);
  558. d->res_count = cpu_to_le16(PAGE_SIZE);
  559. d->transfer_status = 0;
  560. wmb(); /* finish init of new descriptors before branch_address update */
  561. d = &ctx->descriptors[ctx->last_buffer_index];
  562. d->branch_address |= cpu_to_le32(1);
  563. ctx->last_buffer_index = index;
  564. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  565. }
  566. static void ar_context_release(struct ar_context *ctx)
  567. {
  568. unsigned int i;
  569. if (ctx->buffer)
  570. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  571. for (i = 0; i < AR_BUFFERS; i++)
  572. if (ctx->pages[i]) {
  573. dma_unmap_page(ctx->ohci->card.device,
  574. ar_buffer_bus(ctx, i),
  575. PAGE_SIZE, DMA_FROM_DEVICE);
  576. __free_page(ctx->pages[i]);
  577. }
  578. }
  579. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  580. {
  581. struct fw_ohci *ohci = ctx->ohci;
  582. if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  583. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  584. flush_writes(ohci);
  585. dev_err(ohci->card.device, "AR error: %s; DMA stopped\n",
  586. error_msg);
  587. }
  588. /* FIXME: restart? */
  589. }
  590. static inline unsigned int ar_next_buffer_index(unsigned int index)
  591. {
  592. return (index + 1) % AR_BUFFERS;
  593. }
  594. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  595. {
  596. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  597. }
  598. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  599. {
  600. return ar_next_buffer_index(ctx->last_buffer_index);
  601. }
  602. /*
  603. * We search for the buffer that contains the last AR packet DMA data written
  604. * by the controller.
  605. */
  606. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  607. unsigned int *buffer_offset)
  608. {
  609. unsigned int i, next_i, last = ctx->last_buffer_index;
  610. __le16 res_count, next_res_count;
  611. i = ar_first_buffer_index(ctx);
  612. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  613. /* A buffer that is not yet completely filled must be the last one. */
  614. while (i != last && res_count == 0) {
  615. /* Peek at the next descriptor. */
  616. next_i = ar_next_buffer_index(i);
  617. rmb(); /* read descriptors in order */
  618. next_res_count = ACCESS_ONCE(
  619. ctx->descriptors[next_i].res_count);
  620. /*
  621. * If the next descriptor is still empty, we must stop at this
  622. * descriptor.
  623. */
  624. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  625. /*
  626. * The exception is when the DMA data for one packet is
  627. * split over three buffers; in this case, the middle
  628. * buffer's descriptor might be never updated by the
  629. * controller and look still empty, and we have to peek
  630. * at the third one.
  631. */
  632. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  633. next_i = ar_next_buffer_index(next_i);
  634. rmb();
  635. next_res_count = ACCESS_ONCE(
  636. ctx->descriptors[next_i].res_count);
  637. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  638. goto next_buffer_is_active;
  639. }
  640. break;
  641. }
  642. next_buffer_is_active:
  643. i = next_i;
  644. res_count = next_res_count;
  645. }
  646. rmb(); /* read res_count before the DMA data */
  647. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  648. if (*buffer_offset > PAGE_SIZE) {
  649. *buffer_offset = 0;
  650. ar_context_abort(ctx, "corrupted descriptor");
  651. }
  652. return i;
  653. }
  654. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  655. unsigned int end_buffer_index,
  656. unsigned int end_buffer_offset)
  657. {
  658. unsigned int i;
  659. i = ar_first_buffer_index(ctx);
  660. while (i != end_buffer_index) {
  661. dma_sync_single_for_cpu(ctx->ohci->card.device,
  662. ar_buffer_bus(ctx, i),
  663. PAGE_SIZE, DMA_FROM_DEVICE);
  664. i = ar_next_buffer_index(i);
  665. }
  666. if (end_buffer_offset > 0)
  667. dma_sync_single_for_cpu(ctx->ohci->card.device,
  668. ar_buffer_bus(ctx, i),
  669. end_buffer_offset, DMA_FROM_DEVICE);
  670. }
  671. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  672. #define cond_le32_to_cpu(v) \
  673. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  674. #else
  675. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  676. #endif
  677. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  678. {
  679. struct fw_ohci *ohci = ctx->ohci;
  680. struct fw_packet p;
  681. u32 status, length, tcode;
  682. int evt;
  683. p.header[0] = cond_le32_to_cpu(buffer[0]);
  684. p.header[1] = cond_le32_to_cpu(buffer[1]);
  685. p.header[2] = cond_le32_to_cpu(buffer[2]);
  686. tcode = (p.header[0] >> 4) & 0x0f;
  687. switch (tcode) {
  688. case TCODE_WRITE_QUADLET_REQUEST:
  689. case TCODE_READ_QUADLET_RESPONSE:
  690. p.header[3] = (__force __u32) buffer[3];
  691. p.header_length = 16;
  692. p.payload_length = 0;
  693. break;
  694. case TCODE_READ_BLOCK_REQUEST :
  695. p.header[3] = cond_le32_to_cpu(buffer[3]);
  696. p.header_length = 16;
  697. p.payload_length = 0;
  698. break;
  699. case TCODE_WRITE_BLOCK_REQUEST:
  700. case TCODE_READ_BLOCK_RESPONSE:
  701. case TCODE_LOCK_REQUEST:
  702. case TCODE_LOCK_RESPONSE:
  703. p.header[3] = cond_le32_to_cpu(buffer[3]);
  704. p.header_length = 16;
  705. p.payload_length = p.header[3] >> 16;
  706. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  707. ar_context_abort(ctx, "invalid packet length");
  708. return NULL;
  709. }
  710. break;
  711. case TCODE_WRITE_RESPONSE:
  712. case TCODE_READ_QUADLET_REQUEST:
  713. case OHCI_TCODE_PHY_PACKET:
  714. p.header_length = 12;
  715. p.payload_length = 0;
  716. break;
  717. default:
  718. ar_context_abort(ctx, "invalid tcode");
  719. return NULL;
  720. }
  721. p.payload = (void *) buffer + p.header_length;
  722. /* FIXME: What to do about evt_* errors? */
  723. length = (p.header_length + p.payload_length + 3) / 4;
  724. status = cond_le32_to_cpu(buffer[length]);
  725. evt = (status >> 16) & 0x1f;
  726. p.ack = evt - 16;
  727. p.speed = (status >> 21) & 0x7;
  728. p.timestamp = status & 0xffff;
  729. p.generation = ohci->request_generation;
  730. log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
  731. /*
  732. * Several controllers, notably from NEC and VIA, forget to
  733. * write ack_complete status at PHY packet reception.
  734. */
  735. if (evt == OHCI1394_evt_no_status &&
  736. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  737. p.ack = ACK_COMPLETE;
  738. /*
  739. * The OHCI bus reset handler synthesizes a PHY packet with
  740. * the new generation number when a bus reset happens (see
  741. * section 8.4.2.3). This helps us determine when a request
  742. * was received and make sure we send the response in the same
  743. * generation. We only need this for requests; for responses
  744. * we use the unique tlabel for finding the matching
  745. * request.
  746. *
  747. * Alas some chips sometimes emit bus reset packets with a
  748. * wrong generation. We set the correct generation for these
  749. * at a slightly incorrect time (in bus_reset_work).
  750. */
  751. if (evt == OHCI1394_evt_bus_reset) {
  752. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  753. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  754. } else if (ctx == &ohci->ar_request_ctx) {
  755. fw_core_handle_request(&ohci->card, &p);
  756. } else {
  757. fw_core_handle_response(&ohci->card, &p);
  758. }
  759. return buffer + length + 1;
  760. }
  761. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  762. {
  763. void *next;
  764. while (p < end) {
  765. next = handle_ar_packet(ctx, p);
  766. if (!next)
  767. return p;
  768. p = next;
  769. }
  770. return p;
  771. }
  772. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  773. {
  774. unsigned int i;
  775. i = ar_first_buffer_index(ctx);
  776. while (i != end_buffer) {
  777. dma_sync_single_for_device(ctx->ohci->card.device,
  778. ar_buffer_bus(ctx, i),
  779. PAGE_SIZE, DMA_FROM_DEVICE);
  780. ar_context_link_page(ctx, i);
  781. i = ar_next_buffer_index(i);
  782. }
  783. }
  784. static void ar_context_tasklet(unsigned long data)
  785. {
  786. struct ar_context *ctx = (struct ar_context *)data;
  787. unsigned int end_buffer_index, end_buffer_offset;
  788. void *p, *end;
  789. p = ctx->pointer;
  790. if (!p)
  791. return;
  792. end_buffer_index = ar_search_last_active_buffer(ctx,
  793. &end_buffer_offset);
  794. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  795. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  796. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  797. /*
  798. * The filled part of the overall buffer wraps around; handle
  799. * all packets up to the buffer end here. If the last packet
  800. * wraps around, its tail will be visible after the buffer end
  801. * because the buffer start pages are mapped there again.
  802. */
  803. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  804. p = handle_ar_packets(ctx, p, buffer_end);
  805. if (p < buffer_end)
  806. goto error;
  807. /* adjust p to point back into the actual buffer */
  808. p -= AR_BUFFERS * PAGE_SIZE;
  809. }
  810. p = handle_ar_packets(ctx, p, end);
  811. if (p != end) {
  812. if (p > end)
  813. ar_context_abort(ctx, "inconsistent descriptor");
  814. goto error;
  815. }
  816. ctx->pointer = p;
  817. ar_recycle_buffers(ctx, end_buffer_index);
  818. return;
  819. error:
  820. ctx->pointer = NULL;
  821. }
  822. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  823. unsigned int descriptors_offset, u32 regs)
  824. {
  825. unsigned int i;
  826. dma_addr_t dma_addr;
  827. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  828. struct descriptor *d;
  829. ctx->regs = regs;
  830. ctx->ohci = ohci;
  831. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  832. for (i = 0; i < AR_BUFFERS; i++) {
  833. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  834. if (!ctx->pages[i])
  835. goto out_of_memory;
  836. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  837. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  838. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  839. __free_page(ctx->pages[i]);
  840. ctx->pages[i] = NULL;
  841. goto out_of_memory;
  842. }
  843. set_page_private(ctx->pages[i], dma_addr);
  844. }
  845. for (i = 0; i < AR_BUFFERS; i++)
  846. pages[i] = ctx->pages[i];
  847. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  848. pages[AR_BUFFERS + i] = ctx->pages[i];
  849. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  850. -1, PAGE_KERNEL);
  851. if (!ctx->buffer)
  852. goto out_of_memory;
  853. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  854. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  855. for (i = 0; i < AR_BUFFERS; i++) {
  856. d = &ctx->descriptors[i];
  857. d->req_count = cpu_to_le16(PAGE_SIZE);
  858. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  859. DESCRIPTOR_STATUS |
  860. DESCRIPTOR_BRANCH_ALWAYS);
  861. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  862. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  863. ar_next_buffer_index(i) * sizeof(struct descriptor));
  864. }
  865. return 0;
  866. out_of_memory:
  867. ar_context_release(ctx);
  868. return -ENOMEM;
  869. }
  870. static void ar_context_run(struct ar_context *ctx)
  871. {
  872. unsigned int i;
  873. for (i = 0; i < AR_BUFFERS; i++)
  874. ar_context_link_page(ctx, i);
  875. ctx->pointer = ctx->buffer;
  876. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  877. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  878. }
  879. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  880. {
  881. __le16 branch;
  882. branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
  883. /* figure out which descriptor the branch address goes in */
  884. if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  885. return d;
  886. else
  887. return d + z - 1;
  888. }
  889. static void context_tasklet(unsigned long data)
  890. {
  891. struct context *ctx = (struct context *) data;
  892. struct descriptor *d, *last;
  893. u32 address;
  894. int z;
  895. struct descriptor_buffer *desc;
  896. desc = list_entry(ctx->buffer_list.next,
  897. struct descriptor_buffer, list);
  898. last = ctx->last;
  899. while (last->branch_address != 0) {
  900. struct descriptor_buffer *old_desc = desc;
  901. address = le32_to_cpu(last->branch_address);
  902. z = address & 0xf;
  903. address &= ~0xf;
  904. ctx->current_bus = address;
  905. /* If the branch address points to a buffer outside of the
  906. * current buffer, advance to the next buffer. */
  907. if (address < desc->buffer_bus ||
  908. address >= desc->buffer_bus + desc->used)
  909. desc = list_entry(desc->list.next,
  910. struct descriptor_buffer, list);
  911. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  912. last = find_branch_descriptor(d, z);
  913. if (!ctx->callback(ctx, d, last))
  914. break;
  915. if (old_desc != desc) {
  916. /* If we've advanced to the next buffer, move the
  917. * previous buffer to the free list. */
  918. unsigned long flags;
  919. old_desc->used = 0;
  920. spin_lock_irqsave(&ctx->ohci->lock, flags);
  921. list_move_tail(&old_desc->list, &ctx->buffer_list);
  922. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  923. }
  924. ctx->last = last;
  925. }
  926. }
  927. /*
  928. * Allocate a new buffer and add it to the list of free buffers for this
  929. * context. Must be called with ohci->lock held.
  930. */
  931. static int context_add_buffer(struct context *ctx)
  932. {
  933. struct descriptor_buffer *desc;
  934. dma_addr_t uninitialized_var(bus_addr);
  935. int offset;
  936. /*
  937. * 16MB of descriptors should be far more than enough for any DMA
  938. * program. This will catch run-away userspace or DoS attacks.
  939. */
  940. if (ctx->total_allocation >= 16*1024*1024)
  941. return -ENOMEM;
  942. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  943. &bus_addr, GFP_ATOMIC);
  944. if (!desc)
  945. return -ENOMEM;
  946. offset = (void *)&desc->buffer - (void *)desc;
  947. desc->buffer_size = PAGE_SIZE - offset;
  948. desc->buffer_bus = bus_addr + offset;
  949. desc->used = 0;
  950. list_add_tail(&desc->list, &ctx->buffer_list);
  951. ctx->total_allocation += PAGE_SIZE;
  952. return 0;
  953. }
  954. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  955. u32 regs, descriptor_callback_t callback)
  956. {
  957. ctx->ohci = ohci;
  958. ctx->regs = regs;
  959. ctx->total_allocation = 0;
  960. INIT_LIST_HEAD(&ctx->buffer_list);
  961. if (context_add_buffer(ctx) < 0)
  962. return -ENOMEM;
  963. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  964. struct descriptor_buffer, list);
  965. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  966. ctx->callback = callback;
  967. /*
  968. * We put a dummy descriptor in the buffer that has a NULL
  969. * branch address and looks like it's been sent. That way we
  970. * have a descriptor to append DMA programs to.
  971. */
  972. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  973. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  974. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  975. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  976. ctx->last = ctx->buffer_tail->buffer;
  977. ctx->prev = ctx->buffer_tail->buffer;
  978. return 0;
  979. }
  980. static void context_release(struct context *ctx)
  981. {
  982. struct fw_card *card = &ctx->ohci->card;
  983. struct descriptor_buffer *desc, *tmp;
  984. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  985. dma_free_coherent(card->device, PAGE_SIZE, desc,
  986. desc->buffer_bus -
  987. ((void *)&desc->buffer - (void *)desc));
  988. }
  989. /* Must be called with ohci->lock held */
  990. static struct descriptor *context_get_descriptors(struct context *ctx,
  991. int z, dma_addr_t *d_bus)
  992. {
  993. struct descriptor *d = NULL;
  994. struct descriptor_buffer *desc = ctx->buffer_tail;
  995. if (z * sizeof(*d) > desc->buffer_size)
  996. return NULL;
  997. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  998. /* No room for the descriptor in this buffer, so advance to the
  999. * next one. */
  1000. if (desc->list.next == &ctx->buffer_list) {
  1001. /* If there is no free buffer next in the list,
  1002. * allocate one. */
  1003. if (context_add_buffer(ctx) < 0)
  1004. return NULL;
  1005. }
  1006. desc = list_entry(desc->list.next,
  1007. struct descriptor_buffer, list);
  1008. ctx->buffer_tail = desc;
  1009. }
  1010. d = desc->buffer + desc->used / sizeof(*d);
  1011. memset(d, 0, z * sizeof(*d));
  1012. *d_bus = desc->buffer_bus + desc->used;
  1013. return d;
  1014. }
  1015. static void context_run(struct context *ctx, u32 extra)
  1016. {
  1017. struct fw_ohci *ohci = ctx->ohci;
  1018. reg_write(ohci, COMMAND_PTR(ctx->regs),
  1019. le32_to_cpu(ctx->last->branch_address));
  1020. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  1021. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  1022. ctx->running = true;
  1023. flush_writes(ohci);
  1024. }
  1025. static void context_append(struct context *ctx,
  1026. struct descriptor *d, int z, int extra)
  1027. {
  1028. dma_addr_t d_bus;
  1029. struct descriptor_buffer *desc = ctx->buffer_tail;
  1030. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  1031. desc->used += (z + extra) * sizeof(*d);
  1032. wmb(); /* finish init of new descriptors before branch_address update */
  1033. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  1034. ctx->prev = find_branch_descriptor(d, z);
  1035. }
  1036. static void context_stop(struct context *ctx)
  1037. {
  1038. struct fw_ohci *ohci = ctx->ohci;
  1039. u32 reg;
  1040. int i;
  1041. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1042. ctx->running = false;
  1043. for (i = 0; i < 1000; i++) {
  1044. reg = reg_read(ohci, CONTROL_SET(ctx->regs));
  1045. if ((reg & CONTEXT_ACTIVE) == 0)
  1046. return;
  1047. if (i)
  1048. udelay(10);
  1049. }
  1050. dev_err(ohci->card.device, "DMA context still active (0x%08x)\n", reg);
  1051. }
  1052. struct driver_data {
  1053. u8 inline_data[8];
  1054. struct fw_packet *packet;
  1055. };
  1056. /*
  1057. * This function apppends a packet to the DMA queue for transmission.
  1058. * Must always be called with the ochi->lock held to ensure proper
  1059. * generation handling and locking around packet queue manipulation.
  1060. */
  1061. static int at_context_queue_packet(struct context *ctx,
  1062. struct fw_packet *packet)
  1063. {
  1064. struct fw_ohci *ohci = ctx->ohci;
  1065. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1066. struct driver_data *driver_data;
  1067. struct descriptor *d, *last;
  1068. __le32 *header;
  1069. int z, tcode;
  1070. d = context_get_descriptors(ctx, 4, &d_bus);
  1071. if (d == NULL) {
  1072. packet->ack = RCODE_SEND_ERROR;
  1073. return -1;
  1074. }
  1075. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1076. d[0].res_count = cpu_to_le16(packet->timestamp);
  1077. /*
  1078. * The DMA format for asyncronous link packets is different
  1079. * from the IEEE1394 layout, so shift the fields around
  1080. * accordingly.
  1081. */
  1082. tcode = (packet->header[0] >> 4) & 0x0f;
  1083. header = (__le32 *) &d[1];
  1084. switch (tcode) {
  1085. case TCODE_WRITE_QUADLET_REQUEST:
  1086. case TCODE_WRITE_BLOCK_REQUEST:
  1087. case TCODE_WRITE_RESPONSE:
  1088. case TCODE_READ_QUADLET_REQUEST:
  1089. case TCODE_READ_BLOCK_REQUEST:
  1090. case TCODE_READ_QUADLET_RESPONSE:
  1091. case TCODE_READ_BLOCK_RESPONSE:
  1092. case TCODE_LOCK_REQUEST:
  1093. case TCODE_LOCK_RESPONSE:
  1094. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1095. (packet->speed << 16));
  1096. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1097. (packet->header[0] & 0xffff0000));
  1098. header[2] = cpu_to_le32(packet->header[2]);
  1099. if (TCODE_IS_BLOCK_PACKET(tcode))
  1100. header[3] = cpu_to_le32(packet->header[3]);
  1101. else
  1102. header[3] = (__force __le32) packet->header[3];
  1103. d[0].req_count = cpu_to_le16(packet->header_length);
  1104. break;
  1105. case TCODE_LINK_INTERNAL:
  1106. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1107. (packet->speed << 16));
  1108. header[1] = cpu_to_le32(packet->header[1]);
  1109. header[2] = cpu_to_le32(packet->header[2]);
  1110. d[0].req_count = cpu_to_le16(12);
  1111. if (is_ping_packet(&packet->header[1]))
  1112. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1113. break;
  1114. case TCODE_STREAM_DATA:
  1115. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1116. (packet->speed << 16));
  1117. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1118. d[0].req_count = cpu_to_le16(8);
  1119. break;
  1120. default:
  1121. /* BUG(); */
  1122. packet->ack = RCODE_SEND_ERROR;
  1123. return -1;
  1124. }
  1125. BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
  1126. driver_data = (struct driver_data *) &d[3];
  1127. driver_data->packet = packet;
  1128. packet->driver_data = driver_data;
  1129. if (packet->payload_length > 0) {
  1130. if (packet->payload_length > sizeof(driver_data->inline_data)) {
  1131. payload_bus = dma_map_single(ohci->card.device,
  1132. packet->payload,
  1133. packet->payload_length,
  1134. DMA_TO_DEVICE);
  1135. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1136. packet->ack = RCODE_SEND_ERROR;
  1137. return -1;
  1138. }
  1139. packet->payload_bus = payload_bus;
  1140. packet->payload_mapped = true;
  1141. } else {
  1142. memcpy(driver_data->inline_data, packet->payload,
  1143. packet->payload_length);
  1144. payload_bus = d_bus + 3 * sizeof(*d);
  1145. }
  1146. d[2].req_count = cpu_to_le16(packet->payload_length);
  1147. d[2].data_address = cpu_to_le32(payload_bus);
  1148. last = &d[2];
  1149. z = 3;
  1150. } else {
  1151. last = &d[0];
  1152. z = 2;
  1153. }
  1154. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1155. DESCRIPTOR_IRQ_ALWAYS |
  1156. DESCRIPTOR_BRANCH_ALWAYS);
  1157. /* FIXME: Document how the locking works. */
  1158. if (ohci->generation != packet->generation) {
  1159. if (packet->payload_mapped)
  1160. dma_unmap_single(ohci->card.device, payload_bus,
  1161. packet->payload_length, DMA_TO_DEVICE);
  1162. packet->ack = RCODE_GENERATION;
  1163. return -1;
  1164. }
  1165. context_append(ctx, d, z, 4 - z);
  1166. if (ctx->running)
  1167. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1168. else
  1169. context_run(ctx, 0);
  1170. return 0;
  1171. }
  1172. static void at_context_flush(struct context *ctx)
  1173. {
  1174. tasklet_disable(&ctx->tasklet);
  1175. ctx->flushing = true;
  1176. context_tasklet((unsigned long)ctx);
  1177. ctx->flushing = false;
  1178. tasklet_enable(&ctx->tasklet);
  1179. }
  1180. static int handle_at_packet(struct context *context,
  1181. struct descriptor *d,
  1182. struct descriptor *last)
  1183. {
  1184. struct driver_data *driver_data;
  1185. struct fw_packet *packet;
  1186. struct fw_ohci *ohci = context->ohci;
  1187. int evt;
  1188. if (last->transfer_status == 0 && !context->flushing)
  1189. /* This descriptor isn't done yet, stop iteration. */
  1190. return 0;
  1191. driver_data = (struct driver_data *) &d[3];
  1192. packet = driver_data->packet;
  1193. if (packet == NULL)
  1194. /* This packet was cancelled, just continue. */
  1195. return 1;
  1196. if (packet->payload_mapped)
  1197. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1198. packet->payload_length, DMA_TO_DEVICE);
  1199. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1200. packet->timestamp = le16_to_cpu(last->res_count);
  1201. log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
  1202. switch (evt) {
  1203. case OHCI1394_evt_timeout:
  1204. /* Async response transmit timed out. */
  1205. packet->ack = RCODE_CANCELLED;
  1206. break;
  1207. case OHCI1394_evt_flushed:
  1208. /*
  1209. * The packet was flushed should give same error as
  1210. * when we try to use a stale generation count.
  1211. */
  1212. packet->ack = RCODE_GENERATION;
  1213. break;
  1214. case OHCI1394_evt_missing_ack:
  1215. if (context->flushing)
  1216. packet->ack = RCODE_GENERATION;
  1217. else {
  1218. /*
  1219. * Using a valid (current) generation count, but the
  1220. * node is not on the bus or not sending acks.
  1221. */
  1222. packet->ack = RCODE_NO_ACK;
  1223. }
  1224. break;
  1225. case ACK_COMPLETE + 0x10:
  1226. case ACK_PENDING + 0x10:
  1227. case ACK_BUSY_X + 0x10:
  1228. case ACK_BUSY_A + 0x10:
  1229. case ACK_BUSY_B + 0x10:
  1230. case ACK_DATA_ERROR + 0x10:
  1231. case ACK_TYPE_ERROR + 0x10:
  1232. packet->ack = evt - 0x10;
  1233. break;
  1234. case OHCI1394_evt_no_status:
  1235. if (context->flushing) {
  1236. packet->ack = RCODE_GENERATION;
  1237. break;
  1238. }
  1239. /* fall through */
  1240. default:
  1241. packet->ack = RCODE_SEND_ERROR;
  1242. break;
  1243. }
  1244. packet->callback(packet, &ohci->card, packet->ack);
  1245. return 1;
  1246. }
  1247. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1248. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1249. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1250. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1251. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1252. static void handle_local_rom(struct fw_ohci *ohci,
  1253. struct fw_packet *packet, u32 csr)
  1254. {
  1255. struct fw_packet response;
  1256. int tcode, length, i;
  1257. tcode = HEADER_GET_TCODE(packet->header[0]);
  1258. if (TCODE_IS_BLOCK_PACKET(tcode))
  1259. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1260. else
  1261. length = 4;
  1262. i = csr - CSR_CONFIG_ROM;
  1263. if (i + length > CONFIG_ROM_SIZE) {
  1264. fw_fill_response(&response, packet->header,
  1265. RCODE_ADDRESS_ERROR, NULL, 0);
  1266. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1267. fw_fill_response(&response, packet->header,
  1268. RCODE_TYPE_ERROR, NULL, 0);
  1269. } else {
  1270. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1271. (void *) ohci->config_rom + i, length);
  1272. }
  1273. fw_core_handle_response(&ohci->card, &response);
  1274. }
  1275. static void handle_local_lock(struct fw_ohci *ohci,
  1276. struct fw_packet *packet, u32 csr)
  1277. {
  1278. struct fw_packet response;
  1279. int tcode, length, ext_tcode, sel, try;
  1280. __be32 *payload, lock_old;
  1281. u32 lock_arg, lock_data;
  1282. tcode = HEADER_GET_TCODE(packet->header[0]);
  1283. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1284. payload = packet->payload;
  1285. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1286. if (tcode == TCODE_LOCK_REQUEST &&
  1287. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1288. lock_arg = be32_to_cpu(payload[0]);
  1289. lock_data = be32_to_cpu(payload[1]);
  1290. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1291. lock_arg = 0;
  1292. lock_data = 0;
  1293. } else {
  1294. fw_fill_response(&response, packet->header,
  1295. RCODE_TYPE_ERROR, NULL, 0);
  1296. goto out;
  1297. }
  1298. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1299. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1300. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1301. reg_write(ohci, OHCI1394_CSRControl, sel);
  1302. for (try = 0; try < 20; try++)
  1303. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1304. lock_old = cpu_to_be32(reg_read(ohci,
  1305. OHCI1394_CSRData));
  1306. fw_fill_response(&response, packet->header,
  1307. RCODE_COMPLETE,
  1308. &lock_old, sizeof(lock_old));
  1309. goto out;
  1310. }
  1311. dev_err(ohci->card.device, "swap not done (CSR lock timeout)\n");
  1312. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1313. out:
  1314. fw_core_handle_response(&ohci->card, &response);
  1315. }
  1316. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1317. {
  1318. u64 offset, csr;
  1319. if (ctx == &ctx->ohci->at_request_ctx) {
  1320. packet->ack = ACK_PENDING;
  1321. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1322. }
  1323. offset =
  1324. ((unsigned long long)
  1325. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1326. packet->header[2];
  1327. csr = offset - CSR_REGISTER_BASE;
  1328. /* Handle config rom reads. */
  1329. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1330. handle_local_rom(ctx->ohci, packet, csr);
  1331. else switch (csr) {
  1332. case CSR_BUS_MANAGER_ID:
  1333. case CSR_BANDWIDTH_AVAILABLE:
  1334. case CSR_CHANNELS_AVAILABLE_HI:
  1335. case CSR_CHANNELS_AVAILABLE_LO:
  1336. handle_local_lock(ctx->ohci, packet, csr);
  1337. break;
  1338. default:
  1339. if (ctx == &ctx->ohci->at_request_ctx)
  1340. fw_core_handle_request(&ctx->ohci->card, packet);
  1341. else
  1342. fw_core_handle_response(&ctx->ohci->card, packet);
  1343. break;
  1344. }
  1345. if (ctx == &ctx->ohci->at_response_ctx) {
  1346. packet->ack = ACK_COMPLETE;
  1347. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1348. }
  1349. }
  1350. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1351. {
  1352. unsigned long flags;
  1353. int ret;
  1354. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1355. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1356. ctx->ohci->generation == packet->generation) {
  1357. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1358. handle_local_request(ctx, packet);
  1359. return;
  1360. }
  1361. ret = at_context_queue_packet(ctx, packet);
  1362. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1363. if (ret < 0)
  1364. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1365. }
  1366. static void detect_dead_context(struct fw_ohci *ohci,
  1367. const char *name, unsigned int regs)
  1368. {
  1369. u32 ctl;
  1370. ctl = reg_read(ohci, CONTROL_SET(regs));
  1371. if (ctl & CONTEXT_DEAD) {
  1372. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  1373. dev_err(ohci->card.device,
  1374. "DMA context %s has stopped, error code: %s\n",
  1375. name, evts[ctl & 0x1f]);
  1376. #else
  1377. dev_err(ohci->card.device,
  1378. "DMA context %s has stopped, error code: %#x\n",
  1379. name, ctl & 0x1f);
  1380. #endif
  1381. }
  1382. }
  1383. static void handle_dead_contexts(struct fw_ohci *ohci)
  1384. {
  1385. unsigned int i;
  1386. char name[8];
  1387. detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
  1388. detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
  1389. detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
  1390. detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
  1391. for (i = 0; i < 32; ++i) {
  1392. if (!(ohci->it_context_support & (1 << i)))
  1393. continue;
  1394. sprintf(name, "IT%u", i);
  1395. detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
  1396. }
  1397. for (i = 0; i < 32; ++i) {
  1398. if (!(ohci->ir_context_support & (1 << i)))
  1399. continue;
  1400. sprintf(name, "IR%u", i);
  1401. detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
  1402. }
  1403. /* TODO: maybe try to flush and restart the dead contexts */
  1404. }
  1405. static u32 cycle_timer_ticks(u32 cycle_timer)
  1406. {
  1407. u32 ticks;
  1408. ticks = cycle_timer & 0xfff;
  1409. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1410. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1411. return ticks;
  1412. }
  1413. /*
  1414. * Some controllers exhibit one or more of the following bugs when updating the
  1415. * iso cycle timer register:
  1416. * - When the lowest six bits are wrapping around to zero, a read that happens
  1417. * at the same time will return garbage in the lowest ten bits.
  1418. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1419. * not incremented for about 60 ns.
  1420. * - Occasionally, the entire register reads zero.
  1421. *
  1422. * To catch these, we read the register three times and ensure that the
  1423. * difference between each two consecutive reads is approximately the same, i.e.
  1424. * less than twice the other. Furthermore, any negative difference indicates an
  1425. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1426. * execute, so we have enough precision to compute the ratio of the differences.)
  1427. */
  1428. static u32 get_cycle_time(struct fw_ohci *ohci)
  1429. {
  1430. u32 c0, c1, c2;
  1431. u32 t0, t1, t2;
  1432. s32 diff01, diff12;
  1433. int i;
  1434. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1435. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1436. i = 0;
  1437. c1 = c2;
  1438. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1439. do {
  1440. c0 = c1;
  1441. c1 = c2;
  1442. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1443. t0 = cycle_timer_ticks(c0);
  1444. t1 = cycle_timer_ticks(c1);
  1445. t2 = cycle_timer_ticks(c2);
  1446. diff01 = t1 - t0;
  1447. diff12 = t2 - t1;
  1448. } while ((diff01 <= 0 || diff12 <= 0 ||
  1449. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1450. && i++ < 20);
  1451. }
  1452. return c2;
  1453. }
  1454. /*
  1455. * This function has to be called at least every 64 seconds. The bus_time
  1456. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1457. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1458. * changes in this bit.
  1459. */
  1460. static u32 update_bus_time(struct fw_ohci *ohci)
  1461. {
  1462. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1463. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1464. ohci->bus_time += 0x40;
  1465. return ohci->bus_time | cycle_time_seconds;
  1466. }
  1467. static int get_status_for_port(struct fw_ohci *ohci, int port_index)
  1468. {
  1469. int reg;
  1470. mutex_lock(&ohci->phy_reg_mutex);
  1471. reg = write_phy_reg(ohci, 7, port_index);
  1472. if (reg >= 0)
  1473. reg = read_phy_reg(ohci, 8);
  1474. mutex_unlock(&ohci->phy_reg_mutex);
  1475. if (reg < 0)
  1476. return reg;
  1477. switch (reg & 0x0f) {
  1478. case 0x06:
  1479. return 2; /* is child node (connected to parent node) */
  1480. case 0x0e:
  1481. return 3; /* is parent node (connected to child node) */
  1482. }
  1483. return 1; /* not connected */
  1484. }
  1485. static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
  1486. int self_id_count)
  1487. {
  1488. int i;
  1489. u32 entry;
  1490. for (i = 0; i < self_id_count; i++) {
  1491. entry = ohci->self_id_buffer[i];
  1492. if ((self_id & 0xff000000) == (entry & 0xff000000))
  1493. return -1;
  1494. if ((self_id & 0xff000000) < (entry & 0xff000000))
  1495. return i;
  1496. }
  1497. return i;
  1498. }
  1499. /*
  1500. * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
  1501. * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
  1502. * Construct the selfID from phy register contents.
  1503. * FIXME: How to determine the selfID.i flag?
  1504. */
  1505. static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
  1506. {
  1507. int reg, i, pos, status;
  1508. /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
  1509. u32 self_id = 0x8040c800;
  1510. reg = reg_read(ohci, OHCI1394_NodeID);
  1511. if (!(reg & OHCI1394_NodeID_idValid)) {
  1512. dev_notice(ohci->card.device,
  1513. "node ID not valid, new bus reset in progress\n");
  1514. return -EBUSY;
  1515. }
  1516. self_id |= ((reg & 0x3f) << 24); /* phy ID */
  1517. reg = ohci_read_phy_reg(&ohci->card, 4);
  1518. if (reg < 0)
  1519. return reg;
  1520. self_id |= ((reg & 0x07) << 8); /* power class */
  1521. reg = ohci_read_phy_reg(&ohci->card, 1);
  1522. if (reg < 0)
  1523. return reg;
  1524. self_id |= ((reg & 0x3f) << 16); /* gap count */
  1525. for (i = 0; i < 3; i++) {
  1526. status = get_status_for_port(ohci, i);
  1527. if (status < 0)
  1528. return status;
  1529. self_id |= ((status & 0x3) << (6 - (i * 2)));
  1530. }
  1531. pos = get_self_id_pos(ohci, self_id, self_id_count);
  1532. if (pos >= 0) {
  1533. memmove(&(ohci->self_id_buffer[pos+1]),
  1534. &(ohci->self_id_buffer[pos]),
  1535. (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
  1536. ohci->self_id_buffer[pos] = self_id;
  1537. self_id_count++;
  1538. }
  1539. return self_id_count;
  1540. }
  1541. static void bus_reset_work(struct work_struct *work)
  1542. {
  1543. struct fw_ohci *ohci =
  1544. container_of(work, struct fw_ohci, bus_reset_work);
  1545. int self_id_count, i, j, reg;
  1546. int generation, new_generation;
  1547. unsigned long flags;
  1548. void *free_rom = NULL;
  1549. dma_addr_t free_rom_bus = 0;
  1550. bool is_new_root;
  1551. reg = reg_read(ohci, OHCI1394_NodeID);
  1552. if (!(reg & OHCI1394_NodeID_idValid)) {
  1553. dev_notice(ohci->card.device,
  1554. "node ID not valid, new bus reset in progress\n");
  1555. return;
  1556. }
  1557. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1558. dev_notice(ohci->card.device, "malconfigured bus\n");
  1559. return;
  1560. }
  1561. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1562. OHCI1394_NodeID_nodeNumber);
  1563. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1564. if (!(ohci->is_root && is_new_root))
  1565. reg_write(ohci, OHCI1394_LinkControlSet,
  1566. OHCI1394_LinkControl_cycleMaster);
  1567. ohci->is_root = is_new_root;
  1568. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1569. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1570. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1571. return;
  1572. }
  1573. /*
  1574. * The count in the SelfIDCount register is the number of
  1575. * bytes in the self ID receive buffer. Since we also receive
  1576. * the inverted quadlets and a header quadlet, we shift one
  1577. * bit extra to get the actual number of self IDs.
  1578. */
  1579. self_id_count = (reg >> 3) & 0xff;
  1580. if (self_id_count > 252) {
  1581. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1582. return;
  1583. }
  1584. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1585. rmb();
  1586. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1587. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1588. /*
  1589. * If the invalid data looks like a cycle start packet,
  1590. * it's likely to be the result of the cycle master
  1591. * having a wrong gap count. In this case, the self IDs
  1592. * so far are valid and should be processed so that the
  1593. * bus manager can then correct the gap count.
  1594. */
  1595. if (cond_le32_to_cpu(ohci->self_id_cpu[i])
  1596. == 0xffff008f) {
  1597. dev_notice(ohci->card.device,
  1598. "ignoring spurious self IDs\n");
  1599. self_id_count = j;
  1600. break;
  1601. } else {
  1602. dev_notice(ohci->card.device,
  1603. "inconsistent self IDs\n");
  1604. return;
  1605. }
  1606. }
  1607. ohci->self_id_buffer[j] =
  1608. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1609. }
  1610. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1611. self_id_count = find_and_insert_self_id(ohci, self_id_count);
  1612. if (self_id_count < 0) {
  1613. dev_notice(ohci->card.device,
  1614. "could not construct local self ID\n");
  1615. return;
  1616. }
  1617. }
  1618. if (self_id_count == 0) {
  1619. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1620. return;
  1621. }
  1622. rmb();
  1623. /*
  1624. * Check the consistency of the self IDs we just read. The
  1625. * problem we face is that a new bus reset can start while we
  1626. * read out the self IDs from the DMA buffer. If this happens,
  1627. * the DMA buffer will be overwritten with new self IDs and we
  1628. * will read out inconsistent data. The OHCI specification
  1629. * (section 11.2) recommends a technique similar to
  1630. * linux/seqlock.h, where we remember the generation of the
  1631. * self IDs in the buffer before reading them out and compare
  1632. * it to the current generation after reading them out. If
  1633. * the two generations match we know we have a consistent set
  1634. * of self IDs.
  1635. */
  1636. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1637. if (new_generation != generation) {
  1638. dev_notice(ohci->card.device,
  1639. "new bus reset, discarding self ids\n");
  1640. return;
  1641. }
  1642. /* FIXME: Document how the locking works. */
  1643. spin_lock_irqsave(&ohci->lock, flags);
  1644. ohci->generation = -1; /* prevent AT packet queueing */
  1645. context_stop(&ohci->at_request_ctx);
  1646. context_stop(&ohci->at_response_ctx);
  1647. spin_unlock_irqrestore(&ohci->lock, flags);
  1648. /*
  1649. * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
  1650. * packets in the AT queues and software needs to drain them.
  1651. * Some OHCI 1.1 controllers (JMicron) apparently require this too.
  1652. */
  1653. at_context_flush(&ohci->at_request_ctx);
  1654. at_context_flush(&ohci->at_response_ctx);
  1655. spin_lock_irqsave(&ohci->lock, flags);
  1656. ohci->generation = generation;
  1657. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1658. if (ohci->quirks & QUIRK_RESET_PACKET)
  1659. ohci->request_generation = generation;
  1660. /*
  1661. * This next bit is unrelated to the AT context stuff but we
  1662. * have to do it under the spinlock also. If a new config rom
  1663. * was set up before this reset, the old one is now no longer
  1664. * in use and we can free it. Update the config rom pointers
  1665. * to point to the current config rom and clear the
  1666. * next_config_rom pointer so a new update can take place.
  1667. */
  1668. if (ohci->next_config_rom != NULL) {
  1669. if (ohci->next_config_rom != ohci->config_rom) {
  1670. free_rom = ohci->config_rom;
  1671. free_rom_bus = ohci->config_rom_bus;
  1672. }
  1673. ohci->config_rom = ohci->next_config_rom;
  1674. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1675. ohci->next_config_rom = NULL;
  1676. /*
  1677. * Restore config_rom image and manually update
  1678. * config_rom registers. Writing the header quadlet
  1679. * will indicate that the config rom is ready, so we
  1680. * do that last.
  1681. */
  1682. reg_write(ohci, OHCI1394_BusOptions,
  1683. be32_to_cpu(ohci->config_rom[2]));
  1684. ohci->config_rom[0] = ohci->next_header;
  1685. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1686. be32_to_cpu(ohci->next_header));
  1687. }
  1688. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1689. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1690. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1691. #endif
  1692. spin_unlock_irqrestore(&ohci->lock, flags);
  1693. if (free_rom)
  1694. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1695. free_rom, free_rom_bus);
  1696. log_selfids(ohci, generation, self_id_count);
  1697. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1698. self_id_count, ohci->self_id_buffer,
  1699. ohci->csr_state_setclear_abdicate);
  1700. ohci->csr_state_setclear_abdicate = false;
  1701. }
  1702. static irqreturn_t irq_handler(int irq, void *data)
  1703. {
  1704. struct fw_ohci *ohci = data;
  1705. u32 event, iso_event;
  1706. int i;
  1707. event = reg_read(ohci, OHCI1394_IntEventClear);
  1708. if (!event || !~event)
  1709. return IRQ_NONE;
  1710. /*
  1711. * busReset and postedWriteErr must not be cleared yet
  1712. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1713. */
  1714. reg_write(ohci, OHCI1394_IntEventClear,
  1715. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1716. log_irqs(ohci, event);
  1717. if (event & OHCI1394_selfIDComplete)
  1718. queue_work(fw_workqueue, &ohci->bus_reset_work);
  1719. if (event & OHCI1394_RQPkt)
  1720. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1721. if (event & OHCI1394_RSPkt)
  1722. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1723. if (event & OHCI1394_reqTxComplete)
  1724. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1725. if (event & OHCI1394_respTxComplete)
  1726. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1727. if (event & OHCI1394_isochRx) {
  1728. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1729. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1730. while (iso_event) {
  1731. i = ffs(iso_event) - 1;
  1732. tasklet_schedule(
  1733. &ohci->ir_context_list[i].context.tasklet);
  1734. iso_event &= ~(1 << i);
  1735. }
  1736. }
  1737. if (event & OHCI1394_isochTx) {
  1738. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1739. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1740. while (iso_event) {
  1741. i = ffs(iso_event) - 1;
  1742. tasklet_schedule(
  1743. &ohci->it_context_list[i].context.tasklet);
  1744. iso_event &= ~(1 << i);
  1745. }
  1746. }
  1747. if (unlikely(event & OHCI1394_regAccessFail))
  1748. dev_err(ohci->card.device,
  1749. "register access failure - please notify linux1394-devel@lists.sf.net\n");
  1750. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1751. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1752. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1753. reg_write(ohci, OHCI1394_IntEventClear,
  1754. OHCI1394_postedWriteErr);
  1755. if (printk_ratelimit())
  1756. dev_err(ohci->card.device, "PCI posted write error\n");
  1757. }
  1758. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1759. if (printk_ratelimit())
  1760. dev_notice(ohci->card.device,
  1761. "isochronous cycle too long\n");
  1762. reg_write(ohci, OHCI1394_LinkControlSet,
  1763. OHCI1394_LinkControl_cycleMaster);
  1764. }
  1765. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1766. /*
  1767. * We need to clear this event bit in order to make
  1768. * cycleMatch isochronous I/O work. In theory we should
  1769. * stop active cycleMatch iso contexts now and restart
  1770. * them at least two cycles later. (FIXME?)
  1771. */
  1772. if (printk_ratelimit())
  1773. dev_notice(ohci->card.device,
  1774. "isochronous cycle inconsistent\n");
  1775. }
  1776. if (unlikely(event & OHCI1394_unrecoverableError))
  1777. handle_dead_contexts(ohci);
  1778. if (event & OHCI1394_cycle64Seconds) {
  1779. spin_lock(&ohci->lock);
  1780. update_bus_time(ohci);
  1781. spin_unlock(&ohci->lock);
  1782. } else
  1783. flush_writes(ohci);
  1784. return IRQ_HANDLED;
  1785. }
  1786. static int software_reset(struct fw_ohci *ohci)
  1787. {
  1788. u32 val;
  1789. int i;
  1790. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1791. for (i = 0; i < 500; i++) {
  1792. val = reg_read(ohci, OHCI1394_HCControlSet);
  1793. if (!~val)
  1794. return -ENODEV; /* Card was ejected. */
  1795. if (!(val & OHCI1394_HCControl_softReset))
  1796. return 0;
  1797. msleep(1);
  1798. }
  1799. return -EBUSY;
  1800. }
  1801. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1802. {
  1803. size_t size = length * 4;
  1804. memcpy(dest, src, size);
  1805. if (size < CONFIG_ROM_SIZE)
  1806. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1807. }
  1808. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1809. {
  1810. bool enable_1394a;
  1811. int ret, clear, set, offset;
  1812. /* Check if the driver should configure link and PHY. */
  1813. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1814. OHCI1394_HCControl_programPhyEnable))
  1815. return 0;
  1816. /* Paranoia: check whether the PHY supports 1394a, too. */
  1817. enable_1394a = false;
  1818. ret = read_phy_reg(ohci, 2);
  1819. if (ret < 0)
  1820. return ret;
  1821. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1822. ret = read_paged_phy_reg(ohci, 1, 8);
  1823. if (ret < 0)
  1824. return ret;
  1825. if (ret >= 1)
  1826. enable_1394a = true;
  1827. }
  1828. if (ohci->quirks & QUIRK_NO_1394A)
  1829. enable_1394a = false;
  1830. /* Configure PHY and link consistently. */
  1831. if (enable_1394a) {
  1832. clear = 0;
  1833. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1834. } else {
  1835. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1836. set = 0;
  1837. }
  1838. ret = update_phy_reg(ohci, 5, clear, set);
  1839. if (ret < 0)
  1840. return ret;
  1841. if (enable_1394a)
  1842. offset = OHCI1394_HCControlSet;
  1843. else
  1844. offset = OHCI1394_HCControlClear;
  1845. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1846. /* Clean up: configuration has been taken care of. */
  1847. reg_write(ohci, OHCI1394_HCControlClear,
  1848. OHCI1394_HCControl_programPhyEnable);
  1849. return 0;
  1850. }
  1851. static int probe_tsb41ba3d(struct fw_ohci *ohci)
  1852. {
  1853. /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
  1854. static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
  1855. int reg, i;
  1856. reg = read_phy_reg(ohci, 2);
  1857. if (reg < 0)
  1858. return reg;
  1859. if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
  1860. return 0;
  1861. for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
  1862. reg = read_paged_phy_reg(ohci, 1, i + 10);
  1863. if (reg < 0)
  1864. return reg;
  1865. if (reg != id[i])
  1866. return 0;
  1867. }
  1868. return 1;
  1869. }
  1870. static int ohci_enable(struct fw_card *card,
  1871. const __be32 *config_rom, size_t length)
  1872. {
  1873. struct fw_ohci *ohci = fw_ohci(card);
  1874. struct pci_dev *dev = to_pci_dev(card->device);
  1875. u32 lps, seconds, version, irqs;
  1876. int i, ret;
  1877. if (software_reset(ohci)) {
  1878. dev_err(card->device, "failed to reset ohci card\n");
  1879. return -EBUSY;
  1880. }
  1881. /*
  1882. * Now enable LPS, which we need in order to start accessing
  1883. * most of the registers. In fact, on some cards (ALI M5251),
  1884. * accessing registers in the SClk domain without LPS enabled
  1885. * will lock up the machine. Wait 50msec to make sure we have
  1886. * full link enabled. However, with some cards (well, at least
  1887. * a JMicron PCIe card), we have to try again sometimes.
  1888. */
  1889. reg_write(ohci, OHCI1394_HCControlSet,
  1890. OHCI1394_HCControl_LPS |
  1891. OHCI1394_HCControl_postedWriteEnable);
  1892. flush_writes(ohci);
  1893. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1894. msleep(50);
  1895. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1896. OHCI1394_HCControl_LPS;
  1897. }
  1898. if (!lps) {
  1899. dev_err(card->device, "failed to set Link Power Status\n");
  1900. return -EIO;
  1901. }
  1902. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1903. ret = probe_tsb41ba3d(ohci);
  1904. if (ret < 0)
  1905. return ret;
  1906. if (ret)
  1907. dev_notice(card->device, "local TSB41BA3D phy\n");
  1908. else
  1909. ohci->quirks &= ~QUIRK_TI_SLLZ059;
  1910. }
  1911. reg_write(ohci, OHCI1394_HCControlClear,
  1912. OHCI1394_HCControl_noByteSwapData);
  1913. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1914. reg_write(ohci, OHCI1394_LinkControlSet,
  1915. OHCI1394_LinkControl_cycleTimerEnable |
  1916. OHCI1394_LinkControl_cycleMaster);
  1917. reg_write(ohci, OHCI1394_ATRetries,
  1918. OHCI1394_MAX_AT_REQ_RETRIES |
  1919. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1920. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1921. (200 << 16));
  1922. seconds = lower_32_bits(get_seconds());
  1923. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1924. ohci->bus_time = seconds & ~0x3f;
  1925. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1926. if (version >= OHCI_VERSION_1_1) {
  1927. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1928. 0xfffffffe);
  1929. card->broadcast_channel_auto_allocated = true;
  1930. }
  1931. /* Get implemented bits of the priority arbitration request counter. */
  1932. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1933. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1934. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1935. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1936. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1937. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1938. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1939. ret = configure_1394a_enhancements(ohci);
  1940. if (ret < 0)
  1941. return ret;
  1942. /* Activate link_on bit and contender bit in our self ID packets.*/
  1943. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1944. if (ret < 0)
  1945. return ret;
  1946. /*
  1947. * When the link is not yet enabled, the atomic config rom
  1948. * update mechanism described below in ohci_set_config_rom()
  1949. * is not active. We have to update ConfigRomHeader and
  1950. * BusOptions manually, and the write to ConfigROMmap takes
  1951. * effect immediately. We tie this to the enabling of the
  1952. * link, so we have a valid config rom before enabling - the
  1953. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1954. * values before enabling.
  1955. *
  1956. * However, when the ConfigROMmap is written, some controllers
  1957. * always read back quadlets 0 and 2 from the config rom to
  1958. * the ConfigRomHeader and BusOptions registers on bus reset.
  1959. * They shouldn't do that in this initial case where the link
  1960. * isn't enabled. This means we have to use the same
  1961. * workaround here, setting the bus header to 0 and then write
  1962. * the right values in the bus reset tasklet.
  1963. */
  1964. if (config_rom) {
  1965. ohci->next_config_rom =
  1966. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1967. &ohci->next_config_rom_bus,
  1968. GFP_KERNEL);
  1969. if (ohci->next_config_rom == NULL)
  1970. return -ENOMEM;
  1971. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1972. } else {
  1973. /*
  1974. * In the suspend case, config_rom is NULL, which
  1975. * means that we just reuse the old config rom.
  1976. */
  1977. ohci->next_config_rom = ohci->config_rom;
  1978. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1979. }
  1980. ohci->next_header = ohci->next_config_rom[0];
  1981. ohci->next_config_rom[0] = 0;
  1982. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1983. reg_write(ohci, OHCI1394_BusOptions,
  1984. be32_to_cpu(ohci->next_config_rom[2]));
  1985. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1986. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1987. if (!(ohci->quirks & QUIRK_NO_MSI))
  1988. pci_enable_msi(dev);
  1989. if (request_irq(dev->irq, irq_handler,
  1990. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1991. ohci_driver_name, ohci)) {
  1992. dev_err(card->device, "failed to allocate interrupt %d\n",
  1993. dev->irq);
  1994. pci_disable_msi(dev);
  1995. if (config_rom) {
  1996. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1997. ohci->next_config_rom,
  1998. ohci->next_config_rom_bus);
  1999. ohci->next_config_rom = NULL;
  2000. }
  2001. return -EIO;
  2002. }
  2003. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  2004. OHCI1394_RQPkt | OHCI1394_RSPkt |
  2005. OHCI1394_isochTx | OHCI1394_isochRx |
  2006. OHCI1394_postedWriteErr |
  2007. OHCI1394_selfIDComplete |
  2008. OHCI1394_regAccessFail |
  2009. OHCI1394_cycle64Seconds |
  2010. OHCI1394_cycleInconsistent |
  2011. OHCI1394_unrecoverableError |
  2012. OHCI1394_cycleTooLong |
  2013. OHCI1394_masterIntEnable;
  2014. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  2015. irqs |= OHCI1394_busReset;
  2016. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  2017. reg_write(ohci, OHCI1394_HCControlSet,
  2018. OHCI1394_HCControl_linkEnable |
  2019. OHCI1394_HCControl_BIBimageValid);
  2020. reg_write(ohci, OHCI1394_LinkControlSet,
  2021. OHCI1394_LinkControl_rcvSelfID |
  2022. OHCI1394_LinkControl_rcvPhyPkt);
  2023. ar_context_run(&ohci->ar_request_ctx);
  2024. ar_context_run(&ohci->ar_response_ctx);
  2025. flush_writes(ohci);
  2026. /* We are ready to go, reset bus to finish initialization. */
  2027. fw_schedule_bus_reset(&ohci->card, false, true);
  2028. return 0;
  2029. }
  2030. static int ohci_set_config_rom(struct fw_card *card,
  2031. const __be32 *config_rom, size_t length)
  2032. {
  2033. struct fw_ohci *ohci;
  2034. unsigned long flags;
  2035. __be32 *next_config_rom;
  2036. dma_addr_t uninitialized_var(next_config_rom_bus);
  2037. ohci = fw_ohci(card);
  2038. /*
  2039. * When the OHCI controller is enabled, the config rom update
  2040. * mechanism is a bit tricky, but easy enough to use. See
  2041. * section 5.5.6 in the OHCI specification.
  2042. *
  2043. * The OHCI controller caches the new config rom address in a
  2044. * shadow register (ConfigROMmapNext) and needs a bus reset
  2045. * for the changes to take place. When the bus reset is
  2046. * detected, the controller loads the new values for the
  2047. * ConfigRomHeader and BusOptions registers from the specified
  2048. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  2049. * shadow register. All automatically and atomically.
  2050. *
  2051. * Now, there's a twist to this story. The automatic load of
  2052. * ConfigRomHeader and BusOptions doesn't honor the
  2053. * noByteSwapData bit, so with a be32 config rom, the
  2054. * controller will load be32 values in to these registers
  2055. * during the atomic update, even on litte endian
  2056. * architectures. The workaround we use is to put a 0 in the
  2057. * header quadlet; 0 is endian agnostic and means that the
  2058. * config rom isn't ready yet. In the bus reset tasklet we
  2059. * then set up the real values for the two registers.
  2060. *
  2061. * We use ohci->lock to avoid racing with the code that sets
  2062. * ohci->next_config_rom to NULL (see bus_reset_work).
  2063. */
  2064. next_config_rom =
  2065. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2066. &next_config_rom_bus, GFP_KERNEL);
  2067. if (next_config_rom == NULL)
  2068. return -ENOMEM;
  2069. spin_lock_irqsave(&ohci->lock, flags);
  2070. /*
  2071. * If there is not an already pending config_rom update,
  2072. * push our new allocation into the ohci->next_config_rom
  2073. * and then mark the local variable as null so that we
  2074. * won't deallocate the new buffer.
  2075. *
  2076. * OTOH, if there is a pending config_rom update, just
  2077. * use that buffer with the new config_rom data, and
  2078. * let this routine free the unused DMA allocation.
  2079. */
  2080. if (ohci->next_config_rom == NULL) {
  2081. ohci->next_config_rom = next_config_rom;
  2082. ohci->next_config_rom_bus = next_config_rom_bus;
  2083. next_config_rom = NULL;
  2084. }
  2085. copy_config_rom(ohci->next_config_rom, config_rom, length);
  2086. ohci->next_header = config_rom[0];
  2087. ohci->next_config_rom[0] = 0;
  2088. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  2089. spin_unlock_irqrestore(&ohci->lock, flags);
  2090. /* If we didn't use the DMA allocation, delete it. */
  2091. if (next_config_rom != NULL)
  2092. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2093. next_config_rom, next_config_rom_bus);
  2094. /*
  2095. * Now initiate a bus reset to have the changes take
  2096. * effect. We clean up the old config rom memory and DMA
  2097. * mappings in the bus reset tasklet, since the OHCI
  2098. * controller could need to access it before the bus reset
  2099. * takes effect.
  2100. */
  2101. fw_schedule_bus_reset(&ohci->card, true, true);
  2102. return 0;
  2103. }
  2104. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  2105. {
  2106. struct fw_ohci *ohci = fw_ohci(card);
  2107. at_context_transmit(&ohci->at_request_ctx, packet);
  2108. }
  2109. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  2110. {
  2111. struct fw_ohci *ohci = fw_ohci(card);
  2112. at_context_transmit(&ohci->at_response_ctx, packet);
  2113. }
  2114. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  2115. {
  2116. struct fw_ohci *ohci = fw_ohci(card);
  2117. struct context *ctx = &ohci->at_request_ctx;
  2118. struct driver_data *driver_data = packet->driver_data;
  2119. int ret = -ENOENT;
  2120. tasklet_disable(&ctx->tasklet);
  2121. if (packet->ack != 0)
  2122. goto out;
  2123. if (packet->payload_mapped)
  2124. dma_unmap_single(ohci->card.device, packet->payload_bus,
  2125. packet->payload_length, DMA_TO_DEVICE);
  2126. log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
  2127. driver_data->packet = NULL;
  2128. packet->ack = RCODE_CANCELLED;
  2129. packet->callback(packet, &ohci->card, packet->ack);
  2130. ret = 0;
  2131. out:
  2132. tasklet_enable(&ctx->tasklet);
  2133. return ret;
  2134. }
  2135. static int ohci_enable_phys_dma(struct fw_card *card,
  2136. int node_id, int generation)
  2137. {
  2138. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  2139. return 0;
  2140. #else
  2141. struct fw_ohci *ohci = fw_ohci(card);
  2142. unsigned long flags;
  2143. int n, ret = 0;
  2144. /*
  2145. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  2146. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  2147. */
  2148. spin_lock_irqsave(&ohci->lock, flags);
  2149. if (ohci->generation != generation) {
  2150. ret = -ESTALE;
  2151. goto out;
  2152. }
  2153. /*
  2154. * Note, if the node ID contains a non-local bus ID, physical DMA is
  2155. * enabled for _all_ nodes on remote buses.
  2156. */
  2157. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  2158. if (n < 32)
  2159. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  2160. else
  2161. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  2162. flush_writes(ohci);
  2163. out:
  2164. spin_unlock_irqrestore(&ohci->lock, flags);
  2165. return ret;
  2166. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  2167. }
  2168. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  2169. {
  2170. struct fw_ohci *ohci = fw_ohci(card);
  2171. unsigned long flags;
  2172. u32 value;
  2173. switch (csr_offset) {
  2174. case CSR_STATE_CLEAR:
  2175. case CSR_STATE_SET:
  2176. if (ohci->is_root &&
  2177. (reg_read(ohci, OHCI1394_LinkControlSet) &
  2178. OHCI1394_LinkControl_cycleMaster))
  2179. value = CSR_STATE_BIT_CMSTR;
  2180. else
  2181. value = 0;
  2182. if (ohci->csr_state_setclear_abdicate)
  2183. value |= CSR_STATE_BIT_ABDICATE;
  2184. return value;
  2185. case CSR_NODE_IDS:
  2186. return reg_read(ohci, OHCI1394_NodeID) << 16;
  2187. case CSR_CYCLE_TIME:
  2188. return get_cycle_time(ohci);
  2189. case CSR_BUS_TIME:
  2190. /*
  2191. * We might be called just after the cycle timer has wrapped
  2192. * around but just before the cycle64Seconds handler, so we
  2193. * better check here, too, if the bus time needs to be updated.
  2194. */
  2195. spin_lock_irqsave(&ohci->lock, flags);
  2196. value = update_bus_time(ohci);
  2197. spin_unlock_irqrestore(&ohci->lock, flags);
  2198. return value;
  2199. case CSR_BUSY_TIMEOUT:
  2200. value = reg_read(ohci, OHCI1394_ATRetries);
  2201. return (value >> 4) & 0x0ffff00f;
  2202. case CSR_PRIORITY_BUDGET:
  2203. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  2204. (ohci->pri_req_max << 8);
  2205. default:
  2206. WARN_ON(1);
  2207. return 0;
  2208. }
  2209. }
  2210. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  2211. {
  2212. struct fw_ohci *ohci = fw_ohci(card);
  2213. unsigned long flags;
  2214. switch (csr_offset) {
  2215. case CSR_STATE_CLEAR:
  2216. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2217. reg_write(ohci, OHCI1394_LinkControlClear,
  2218. OHCI1394_LinkControl_cycleMaster);
  2219. flush_writes(ohci);
  2220. }
  2221. if (value & CSR_STATE_BIT_ABDICATE)
  2222. ohci->csr_state_setclear_abdicate = false;
  2223. break;
  2224. case CSR_STATE_SET:
  2225. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2226. reg_write(ohci, OHCI1394_LinkControlSet,
  2227. OHCI1394_LinkControl_cycleMaster);
  2228. flush_writes(ohci);
  2229. }
  2230. if (value & CSR_STATE_BIT_ABDICATE)
  2231. ohci->csr_state_setclear_abdicate = true;
  2232. break;
  2233. case CSR_NODE_IDS:
  2234. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  2235. flush_writes(ohci);
  2236. break;
  2237. case CSR_CYCLE_TIME:
  2238. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  2239. reg_write(ohci, OHCI1394_IntEventSet,
  2240. OHCI1394_cycleInconsistent);
  2241. flush_writes(ohci);
  2242. break;
  2243. case CSR_BUS_TIME:
  2244. spin_lock_irqsave(&ohci->lock, flags);
  2245. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  2246. spin_unlock_irqrestore(&ohci->lock, flags);
  2247. break;
  2248. case CSR_BUSY_TIMEOUT:
  2249. value = (value & 0xf) | ((value & 0xf) << 4) |
  2250. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  2251. reg_write(ohci, OHCI1394_ATRetries, value);
  2252. flush_writes(ohci);
  2253. break;
  2254. case CSR_PRIORITY_BUDGET:
  2255. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2256. flush_writes(ohci);
  2257. break;
  2258. default:
  2259. WARN_ON(1);
  2260. break;
  2261. }
  2262. }
  2263. static void copy_iso_headers(struct iso_context *ctx, void *p)
  2264. {
  2265. int i = ctx->header_length;
  2266. if (i + ctx->base.header_size > PAGE_SIZE)
  2267. return;
  2268. /*
  2269. * The iso header is byteswapped to little endian by
  2270. * the controller, but the remaining header quadlets
  2271. * are big endian. We want to present all the headers
  2272. * as big endian, so we have to swap the first quadlet.
  2273. */
  2274. if (ctx->base.header_size > 0)
  2275. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  2276. if (ctx->base.header_size > 4)
  2277. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  2278. if (ctx->base.header_size > 8)
  2279. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  2280. ctx->header_length += ctx->base.header_size;
  2281. }
  2282. static int handle_ir_packet_per_buffer(struct context *context,
  2283. struct descriptor *d,
  2284. struct descriptor *last)
  2285. {
  2286. struct iso_context *ctx =
  2287. container_of(context, struct iso_context, context);
  2288. struct descriptor *pd;
  2289. u32 buffer_dma;
  2290. __le32 *ir_header;
  2291. void *p;
  2292. for (pd = d; pd <= last; pd++)
  2293. if (pd->transfer_status)
  2294. break;
  2295. if (pd > last)
  2296. /* Descriptor(s) not done yet, stop iteration */
  2297. return 0;
  2298. while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
  2299. d++;
  2300. buffer_dma = le32_to_cpu(d->data_address);
  2301. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2302. buffer_dma & PAGE_MASK,
  2303. buffer_dma & ~PAGE_MASK,
  2304. le16_to_cpu(d->req_count),
  2305. DMA_FROM_DEVICE);
  2306. }
  2307. p = last + 1;
  2308. copy_iso_headers(ctx, p);
  2309. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2310. ir_header = (__le32 *) p;
  2311. ctx->base.callback.sc(&ctx->base,
  2312. le32_to_cpu(ir_header[0]) & 0xffff,
  2313. ctx->header_length, ctx->header,
  2314. ctx->base.callback_data);
  2315. ctx->header_length = 0;
  2316. }
  2317. return 1;
  2318. }
  2319. /* d == last because each descriptor block is only a single descriptor. */
  2320. static int handle_ir_buffer_fill(struct context *context,
  2321. struct descriptor *d,
  2322. struct descriptor *last)
  2323. {
  2324. struct iso_context *ctx =
  2325. container_of(context, struct iso_context, context);
  2326. u32 buffer_dma;
  2327. if (!last->transfer_status)
  2328. /* Descriptor(s) not done yet, stop iteration */
  2329. return 0;
  2330. buffer_dma = le32_to_cpu(last->data_address);
  2331. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2332. buffer_dma & PAGE_MASK,
  2333. buffer_dma & ~PAGE_MASK,
  2334. le16_to_cpu(last->req_count),
  2335. DMA_FROM_DEVICE);
  2336. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  2337. ctx->base.callback.mc(&ctx->base,
  2338. le32_to_cpu(last->data_address) +
  2339. le16_to_cpu(last->req_count) -
  2340. le16_to_cpu(last->res_count),
  2341. ctx->base.callback_data);
  2342. return 1;
  2343. }
  2344. static inline void sync_it_packet_for_cpu(struct context *context,
  2345. struct descriptor *pd)
  2346. {
  2347. __le16 control;
  2348. u32 buffer_dma;
  2349. /* only packets beginning with OUTPUT_MORE* have data buffers */
  2350. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2351. return;
  2352. /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
  2353. pd += 2;
  2354. /*
  2355. * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
  2356. * data buffer is in the context program's coherent page and must not
  2357. * be synced.
  2358. */
  2359. if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
  2360. (context->current_bus & PAGE_MASK)) {
  2361. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2362. return;
  2363. pd++;
  2364. }
  2365. do {
  2366. buffer_dma = le32_to_cpu(pd->data_address);
  2367. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2368. buffer_dma & PAGE_MASK,
  2369. buffer_dma & ~PAGE_MASK,
  2370. le16_to_cpu(pd->req_count),
  2371. DMA_TO_DEVICE);
  2372. control = pd->control;
  2373. pd++;
  2374. } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
  2375. }
  2376. static int handle_it_packet(struct context *context,
  2377. struct descriptor *d,
  2378. struct descriptor *last)
  2379. {
  2380. struct iso_context *ctx =
  2381. container_of(context, struct iso_context, context);
  2382. int i;
  2383. struct descriptor *pd;
  2384. for (pd = d; pd <= last; pd++)
  2385. if (pd->transfer_status)
  2386. break;
  2387. if (pd > last)
  2388. /* Descriptor(s) not done yet, stop iteration */
  2389. return 0;
  2390. sync_it_packet_for_cpu(context, d);
  2391. i = ctx->header_length;
  2392. if (i + 4 < PAGE_SIZE) {
  2393. /* Present this value as big-endian to match the receive code */
  2394. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  2395. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  2396. le16_to_cpu(pd->res_count));
  2397. ctx->header_length += 4;
  2398. }
  2399. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2400. ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
  2401. ctx->header_length, ctx->header,
  2402. ctx->base.callback_data);
  2403. ctx->header_length = 0;
  2404. }
  2405. return 1;
  2406. }
  2407. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2408. {
  2409. u32 hi = channels >> 32, lo = channels;
  2410. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2411. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2412. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2413. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2414. mmiowb();
  2415. ohci->mc_channels = channels;
  2416. }
  2417. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2418. int type, int channel, size_t header_size)
  2419. {
  2420. struct fw_ohci *ohci = fw_ohci(card);
  2421. struct iso_context *uninitialized_var(ctx);
  2422. descriptor_callback_t uninitialized_var(callback);
  2423. u64 *uninitialized_var(channels);
  2424. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2425. unsigned long flags;
  2426. int index, ret = -EBUSY;
  2427. spin_lock_irqsave(&ohci->lock, flags);
  2428. switch (type) {
  2429. case FW_ISO_CONTEXT_TRANSMIT:
  2430. mask = &ohci->it_context_mask;
  2431. callback = handle_it_packet;
  2432. index = ffs(*mask) - 1;
  2433. if (index >= 0) {
  2434. *mask &= ~(1 << index);
  2435. regs = OHCI1394_IsoXmitContextBase(index);
  2436. ctx = &ohci->it_context_list[index];
  2437. }
  2438. break;
  2439. case FW_ISO_CONTEXT_RECEIVE:
  2440. channels = &ohci->ir_context_channels;
  2441. mask = &ohci->ir_context_mask;
  2442. callback = handle_ir_packet_per_buffer;
  2443. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2444. if (index >= 0) {
  2445. *channels &= ~(1ULL << channel);
  2446. *mask &= ~(1 << index);
  2447. regs = OHCI1394_IsoRcvContextBase(index);
  2448. ctx = &ohci->ir_context_list[index];
  2449. }
  2450. break;
  2451. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2452. mask = &ohci->ir_context_mask;
  2453. callback = handle_ir_buffer_fill;
  2454. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2455. if (index >= 0) {
  2456. ohci->mc_allocated = true;
  2457. *mask &= ~(1 << index);
  2458. regs = OHCI1394_IsoRcvContextBase(index);
  2459. ctx = &ohci->ir_context_list[index];
  2460. }
  2461. break;
  2462. default:
  2463. index = -1;
  2464. ret = -ENOSYS;
  2465. }
  2466. spin_unlock_irqrestore(&ohci->lock, flags);
  2467. if (index < 0)
  2468. return ERR_PTR(ret);
  2469. memset(ctx, 0, sizeof(*ctx));
  2470. ctx->header_length = 0;
  2471. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2472. if (ctx->header == NULL) {
  2473. ret = -ENOMEM;
  2474. goto out;
  2475. }
  2476. ret = context_init(&ctx->context, ohci, regs, callback);
  2477. if (ret < 0)
  2478. goto out_with_header;
  2479. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
  2480. set_multichannel_mask(ohci, 0);
  2481. return &ctx->base;
  2482. out_with_header:
  2483. free_page((unsigned long)ctx->header);
  2484. out:
  2485. spin_lock_irqsave(&ohci->lock, flags);
  2486. switch (type) {
  2487. case FW_ISO_CONTEXT_RECEIVE:
  2488. *channels |= 1ULL << channel;
  2489. break;
  2490. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2491. ohci->mc_allocated = false;
  2492. break;
  2493. }
  2494. *mask |= 1 << index;
  2495. spin_unlock_irqrestore(&ohci->lock, flags);
  2496. return ERR_PTR(ret);
  2497. }
  2498. static int ohci_start_iso(struct fw_iso_context *base,
  2499. s32 cycle, u32 sync, u32 tags)
  2500. {
  2501. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2502. struct fw_ohci *ohci = ctx->context.ohci;
  2503. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2504. int index;
  2505. /* the controller cannot start without any queued packets */
  2506. if (ctx->context.last->branch_address == 0)
  2507. return -ENODATA;
  2508. switch (ctx->base.type) {
  2509. case FW_ISO_CONTEXT_TRANSMIT:
  2510. index = ctx - ohci->it_context_list;
  2511. match = 0;
  2512. if (cycle >= 0)
  2513. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2514. (cycle & 0x7fff) << 16;
  2515. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2516. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2517. context_run(&ctx->context, match);
  2518. break;
  2519. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2520. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2521. /* fall through */
  2522. case FW_ISO_CONTEXT_RECEIVE:
  2523. index = ctx - ohci->ir_context_list;
  2524. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2525. if (cycle >= 0) {
  2526. match |= (cycle & 0x07fff) << 12;
  2527. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2528. }
  2529. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2530. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2531. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2532. context_run(&ctx->context, control);
  2533. ctx->sync = sync;
  2534. ctx->tags = tags;
  2535. break;
  2536. }
  2537. return 0;
  2538. }
  2539. static int ohci_stop_iso(struct fw_iso_context *base)
  2540. {
  2541. struct fw_ohci *ohci = fw_ohci(base->card);
  2542. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2543. int index;
  2544. switch (ctx->base.type) {
  2545. case FW_ISO_CONTEXT_TRANSMIT:
  2546. index = ctx - ohci->it_context_list;
  2547. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2548. break;
  2549. case FW_ISO_CONTEXT_RECEIVE:
  2550. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2551. index = ctx - ohci->ir_context_list;
  2552. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2553. break;
  2554. }
  2555. flush_writes(ohci);
  2556. context_stop(&ctx->context);
  2557. tasklet_kill(&ctx->context.tasklet);
  2558. return 0;
  2559. }
  2560. static void ohci_free_iso_context(struct fw_iso_context *base)
  2561. {
  2562. struct fw_ohci *ohci = fw_ohci(base->card);
  2563. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2564. unsigned long flags;
  2565. int index;
  2566. ohci_stop_iso(base);
  2567. context_release(&ctx->context);
  2568. free_page((unsigned long)ctx->header);
  2569. spin_lock_irqsave(&ohci->lock, flags);
  2570. switch (base->type) {
  2571. case FW_ISO_CONTEXT_TRANSMIT:
  2572. index = ctx - ohci->it_context_list;
  2573. ohci->it_context_mask |= 1 << index;
  2574. break;
  2575. case FW_ISO_CONTEXT_RECEIVE:
  2576. index = ctx - ohci->ir_context_list;
  2577. ohci->ir_context_mask |= 1 << index;
  2578. ohci->ir_context_channels |= 1ULL << base->channel;
  2579. break;
  2580. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2581. index = ctx - ohci->ir_context_list;
  2582. ohci->ir_context_mask |= 1 << index;
  2583. ohci->ir_context_channels |= ohci->mc_channels;
  2584. ohci->mc_channels = 0;
  2585. ohci->mc_allocated = false;
  2586. break;
  2587. }
  2588. spin_unlock_irqrestore(&ohci->lock, flags);
  2589. }
  2590. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2591. {
  2592. struct fw_ohci *ohci = fw_ohci(base->card);
  2593. unsigned long flags;
  2594. int ret;
  2595. switch (base->type) {
  2596. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2597. spin_lock_irqsave(&ohci->lock, flags);
  2598. /* Don't allow multichannel to grab other contexts' channels. */
  2599. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2600. *channels = ohci->ir_context_channels;
  2601. ret = -EBUSY;
  2602. } else {
  2603. set_multichannel_mask(ohci, *channels);
  2604. ret = 0;
  2605. }
  2606. spin_unlock_irqrestore(&ohci->lock, flags);
  2607. break;
  2608. default:
  2609. ret = -EINVAL;
  2610. }
  2611. return ret;
  2612. }
  2613. #ifdef CONFIG_PM
  2614. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2615. {
  2616. int i;
  2617. struct iso_context *ctx;
  2618. for (i = 0 ; i < ohci->n_ir ; i++) {
  2619. ctx = &ohci->ir_context_list[i];
  2620. if (ctx->context.running)
  2621. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2622. }
  2623. for (i = 0 ; i < ohci->n_it ; i++) {
  2624. ctx = &ohci->it_context_list[i];
  2625. if (ctx->context.running)
  2626. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2627. }
  2628. }
  2629. #endif
  2630. static int queue_iso_transmit(struct iso_context *ctx,
  2631. struct fw_iso_packet *packet,
  2632. struct fw_iso_buffer *buffer,
  2633. unsigned long payload)
  2634. {
  2635. struct descriptor *d, *last, *pd;
  2636. struct fw_iso_packet *p;
  2637. __le32 *header;
  2638. dma_addr_t d_bus, page_bus;
  2639. u32 z, header_z, payload_z, irq;
  2640. u32 payload_index, payload_end_index, next_page_index;
  2641. int page, end_page, i, length, offset;
  2642. p = packet;
  2643. payload_index = payload;
  2644. if (p->skip)
  2645. z = 1;
  2646. else
  2647. z = 2;
  2648. if (p->header_length > 0)
  2649. z++;
  2650. /* Determine the first page the payload isn't contained in. */
  2651. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2652. if (p->payload_length > 0)
  2653. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2654. else
  2655. payload_z = 0;
  2656. z += payload_z;
  2657. /* Get header size in number of descriptors. */
  2658. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2659. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2660. if (d == NULL)
  2661. return -ENOMEM;
  2662. if (!p->skip) {
  2663. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2664. d[0].req_count = cpu_to_le16(8);
  2665. /*
  2666. * Link the skip address to this descriptor itself. This causes
  2667. * a context to skip a cycle whenever lost cycles or FIFO
  2668. * overruns occur, without dropping the data. The application
  2669. * should then decide whether this is an error condition or not.
  2670. * FIXME: Make the context's cycle-lost behaviour configurable?
  2671. */
  2672. d[0].branch_address = cpu_to_le32(d_bus | z);
  2673. header = (__le32 *) &d[1];
  2674. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2675. IT_HEADER_TAG(p->tag) |
  2676. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2677. IT_HEADER_CHANNEL(ctx->base.channel) |
  2678. IT_HEADER_SPEED(ctx->base.speed));
  2679. header[1] =
  2680. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2681. p->payload_length));
  2682. }
  2683. if (p->header_length > 0) {
  2684. d[2].req_count = cpu_to_le16(p->header_length);
  2685. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2686. memcpy(&d[z], p->header, p->header_length);
  2687. }
  2688. pd = d + z - payload_z;
  2689. payload_end_index = payload_index + p->payload_length;
  2690. for (i = 0; i < payload_z; i++) {
  2691. page = payload_index >> PAGE_SHIFT;
  2692. offset = payload_index & ~PAGE_MASK;
  2693. next_page_index = (page + 1) << PAGE_SHIFT;
  2694. length =
  2695. min(next_page_index, payload_end_index) - payload_index;
  2696. pd[i].req_count = cpu_to_le16(length);
  2697. page_bus = page_private(buffer->pages[page]);
  2698. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2699. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2700. page_bus, offset, length,
  2701. DMA_TO_DEVICE);
  2702. payload_index += length;
  2703. }
  2704. if (p->interrupt)
  2705. irq = DESCRIPTOR_IRQ_ALWAYS;
  2706. else
  2707. irq = DESCRIPTOR_NO_IRQ;
  2708. last = z == 2 ? d : d + z - 1;
  2709. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2710. DESCRIPTOR_STATUS |
  2711. DESCRIPTOR_BRANCH_ALWAYS |
  2712. irq);
  2713. context_append(&ctx->context, d, z, header_z);
  2714. return 0;
  2715. }
  2716. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2717. struct fw_iso_packet *packet,
  2718. struct fw_iso_buffer *buffer,
  2719. unsigned long payload)
  2720. {
  2721. struct device *device = ctx->context.ohci->card.device;
  2722. struct descriptor *d, *pd;
  2723. dma_addr_t d_bus, page_bus;
  2724. u32 z, header_z, rest;
  2725. int i, j, length;
  2726. int page, offset, packet_count, header_size, payload_per_buffer;
  2727. /*
  2728. * The OHCI controller puts the isochronous header and trailer in the
  2729. * buffer, so we need at least 8 bytes.
  2730. */
  2731. packet_count = packet->header_length / ctx->base.header_size;
  2732. header_size = max(ctx->base.header_size, (size_t)8);
  2733. /* Get header size in number of descriptors. */
  2734. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2735. page = payload >> PAGE_SHIFT;
  2736. offset = payload & ~PAGE_MASK;
  2737. payload_per_buffer = packet->payload_length / packet_count;
  2738. for (i = 0; i < packet_count; i++) {
  2739. /* d points to the header descriptor */
  2740. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2741. d = context_get_descriptors(&ctx->context,
  2742. z + header_z, &d_bus);
  2743. if (d == NULL)
  2744. return -ENOMEM;
  2745. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2746. DESCRIPTOR_INPUT_MORE);
  2747. if (packet->skip && i == 0)
  2748. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2749. d->req_count = cpu_to_le16(header_size);
  2750. d->res_count = d->req_count;
  2751. d->transfer_status = 0;
  2752. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2753. rest = payload_per_buffer;
  2754. pd = d;
  2755. for (j = 1; j < z; j++) {
  2756. pd++;
  2757. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2758. DESCRIPTOR_INPUT_MORE);
  2759. if (offset + rest < PAGE_SIZE)
  2760. length = rest;
  2761. else
  2762. length = PAGE_SIZE - offset;
  2763. pd->req_count = cpu_to_le16(length);
  2764. pd->res_count = pd->req_count;
  2765. pd->transfer_status = 0;
  2766. page_bus = page_private(buffer->pages[page]);
  2767. pd->data_address = cpu_to_le32(page_bus + offset);
  2768. dma_sync_single_range_for_device(device, page_bus,
  2769. offset, length,
  2770. DMA_FROM_DEVICE);
  2771. offset = (offset + length) & ~PAGE_MASK;
  2772. rest -= length;
  2773. if (offset == 0)
  2774. page++;
  2775. }
  2776. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2777. DESCRIPTOR_INPUT_LAST |
  2778. DESCRIPTOR_BRANCH_ALWAYS);
  2779. if (packet->interrupt && i == packet_count - 1)
  2780. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2781. context_append(&ctx->context, d, z, header_z);
  2782. }
  2783. return 0;
  2784. }
  2785. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2786. struct fw_iso_packet *packet,
  2787. struct fw_iso_buffer *buffer,
  2788. unsigned long payload)
  2789. {
  2790. struct descriptor *d;
  2791. dma_addr_t d_bus, page_bus;
  2792. int page, offset, rest, z, i, length;
  2793. page = payload >> PAGE_SHIFT;
  2794. offset = payload & ~PAGE_MASK;
  2795. rest = packet->payload_length;
  2796. /* We need one descriptor for each page in the buffer. */
  2797. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2798. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2799. return -EFAULT;
  2800. for (i = 0; i < z; i++) {
  2801. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2802. if (d == NULL)
  2803. return -ENOMEM;
  2804. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2805. DESCRIPTOR_BRANCH_ALWAYS);
  2806. if (packet->skip && i == 0)
  2807. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2808. if (packet->interrupt && i == z - 1)
  2809. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2810. if (offset + rest < PAGE_SIZE)
  2811. length = rest;
  2812. else
  2813. length = PAGE_SIZE - offset;
  2814. d->req_count = cpu_to_le16(length);
  2815. d->res_count = d->req_count;
  2816. d->transfer_status = 0;
  2817. page_bus = page_private(buffer->pages[page]);
  2818. d->data_address = cpu_to_le32(page_bus + offset);
  2819. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2820. page_bus, offset, length,
  2821. DMA_FROM_DEVICE);
  2822. rest -= length;
  2823. offset = 0;
  2824. page++;
  2825. context_append(&ctx->context, d, 1, 0);
  2826. }
  2827. return 0;
  2828. }
  2829. static int ohci_queue_iso(struct fw_iso_context *base,
  2830. struct fw_iso_packet *packet,
  2831. struct fw_iso_buffer *buffer,
  2832. unsigned long payload)
  2833. {
  2834. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2835. unsigned long flags;
  2836. int ret = -ENOSYS;
  2837. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2838. switch (base->type) {
  2839. case FW_ISO_CONTEXT_TRANSMIT:
  2840. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2841. break;
  2842. case FW_ISO_CONTEXT_RECEIVE:
  2843. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2844. break;
  2845. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2846. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2847. break;
  2848. }
  2849. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2850. return ret;
  2851. }
  2852. static void ohci_flush_queue_iso(struct fw_iso_context *base)
  2853. {
  2854. struct context *ctx =
  2855. &container_of(base, struct iso_context, base)->context;
  2856. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  2857. }
  2858. static const struct fw_card_driver ohci_driver = {
  2859. .enable = ohci_enable,
  2860. .read_phy_reg = ohci_read_phy_reg,
  2861. .update_phy_reg = ohci_update_phy_reg,
  2862. .set_config_rom = ohci_set_config_rom,
  2863. .send_request = ohci_send_request,
  2864. .send_response = ohci_send_response,
  2865. .cancel_packet = ohci_cancel_packet,
  2866. .enable_phys_dma = ohci_enable_phys_dma,
  2867. .read_csr = ohci_read_csr,
  2868. .write_csr = ohci_write_csr,
  2869. .allocate_iso_context = ohci_allocate_iso_context,
  2870. .free_iso_context = ohci_free_iso_context,
  2871. .set_iso_channels = ohci_set_iso_channels,
  2872. .queue_iso = ohci_queue_iso,
  2873. .flush_queue_iso = ohci_flush_queue_iso,
  2874. .start_iso = ohci_start_iso,
  2875. .stop_iso = ohci_stop_iso,
  2876. };
  2877. #ifdef CONFIG_PPC_PMAC
  2878. static void pmac_ohci_on(struct pci_dev *dev)
  2879. {
  2880. if (machine_is(powermac)) {
  2881. struct device_node *ofn = pci_device_to_OF_node(dev);
  2882. if (ofn) {
  2883. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2884. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2885. }
  2886. }
  2887. }
  2888. static void pmac_ohci_off(struct pci_dev *dev)
  2889. {
  2890. if (machine_is(powermac)) {
  2891. struct device_node *ofn = pci_device_to_OF_node(dev);
  2892. if (ofn) {
  2893. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2894. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2895. }
  2896. }
  2897. }
  2898. #else
  2899. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2900. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2901. #endif /* CONFIG_PPC_PMAC */
  2902. static int __devinit pci_probe(struct pci_dev *dev,
  2903. const struct pci_device_id *ent)
  2904. {
  2905. struct fw_ohci *ohci;
  2906. u32 bus_options, max_receive, link_speed, version;
  2907. u64 guid;
  2908. int i, err;
  2909. size_t size;
  2910. if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
  2911. dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
  2912. return -ENOSYS;
  2913. }
  2914. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2915. if (ohci == NULL) {
  2916. err = -ENOMEM;
  2917. goto fail;
  2918. }
  2919. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2920. pmac_ohci_on(dev);
  2921. err = pci_enable_device(dev);
  2922. if (err) {
  2923. dev_err(&dev->dev, "failed to enable OHCI hardware\n");
  2924. goto fail_free;
  2925. }
  2926. pci_set_master(dev);
  2927. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2928. pci_set_drvdata(dev, ohci);
  2929. spin_lock_init(&ohci->lock);
  2930. mutex_init(&ohci->phy_reg_mutex);
  2931. INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
  2932. err = pci_request_region(dev, 0, ohci_driver_name);
  2933. if (err) {
  2934. dev_err(&dev->dev, "MMIO resource unavailable\n");
  2935. goto fail_disable;
  2936. }
  2937. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2938. if (ohci->registers == NULL) {
  2939. dev_err(&dev->dev, "failed to remap registers\n");
  2940. err = -ENXIO;
  2941. goto fail_iomem;
  2942. }
  2943. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2944. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2945. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2946. ohci_quirks[i].device == dev->device) &&
  2947. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2948. ohci_quirks[i].revision >= dev->revision)) {
  2949. ohci->quirks = ohci_quirks[i].flags;
  2950. break;
  2951. }
  2952. if (param_quirks)
  2953. ohci->quirks = param_quirks;
  2954. /*
  2955. * Because dma_alloc_coherent() allocates at least one page,
  2956. * we save space by using a common buffer for the AR request/
  2957. * response descriptors and the self IDs buffer.
  2958. */
  2959. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  2960. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  2961. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  2962. PAGE_SIZE,
  2963. &ohci->misc_buffer_bus,
  2964. GFP_KERNEL);
  2965. if (!ohci->misc_buffer) {
  2966. err = -ENOMEM;
  2967. goto fail_iounmap;
  2968. }
  2969. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  2970. OHCI1394_AsReqRcvContextControlSet);
  2971. if (err < 0)
  2972. goto fail_misc_buf;
  2973. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  2974. OHCI1394_AsRspRcvContextControlSet);
  2975. if (err < 0)
  2976. goto fail_arreq_ctx;
  2977. err = context_init(&ohci->at_request_ctx, ohci,
  2978. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2979. if (err < 0)
  2980. goto fail_arrsp_ctx;
  2981. err = context_init(&ohci->at_response_ctx, ohci,
  2982. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2983. if (err < 0)
  2984. goto fail_atreq_ctx;
  2985. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2986. ohci->ir_context_channels = ~0ULL;
  2987. ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2988. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2989. ohci->ir_context_mask = ohci->ir_context_support;
  2990. ohci->n_ir = hweight32(ohci->ir_context_mask);
  2991. size = sizeof(struct iso_context) * ohci->n_ir;
  2992. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2993. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2994. ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2995. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2996. ohci->it_context_mask = ohci->it_context_support;
  2997. ohci->n_it = hweight32(ohci->it_context_mask);
  2998. size = sizeof(struct iso_context) * ohci->n_it;
  2999. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  3000. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  3001. err = -ENOMEM;
  3002. goto fail_contexts;
  3003. }
  3004. ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
  3005. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  3006. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  3007. max_receive = (bus_options >> 12) & 0xf;
  3008. link_speed = bus_options & 0x7;
  3009. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  3010. reg_read(ohci, OHCI1394_GUIDLo);
  3011. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  3012. if (err)
  3013. goto fail_contexts;
  3014. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  3015. dev_notice(&dev->dev,
  3016. "added OHCI v%x.%x device as card %d, "
  3017. "%d IR + %d IT contexts, quirks 0x%x\n",
  3018. version >> 16, version & 0xff, ohci->card.index,
  3019. ohci->n_ir, ohci->n_it, ohci->quirks);
  3020. return 0;
  3021. fail_contexts:
  3022. kfree(ohci->ir_context_list);
  3023. kfree(ohci->it_context_list);
  3024. context_release(&ohci->at_response_ctx);
  3025. fail_atreq_ctx:
  3026. context_release(&ohci->at_request_ctx);
  3027. fail_arrsp_ctx:
  3028. ar_context_release(&ohci->ar_response_ctx);
  3029. fail_arreq_ctx:
  3030. ar_context_release(&ohci->ar_request_ctx);
  3031. fail_misc_buf:
  3032. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3033. ohci->misc_buffer, ohci->misc_buffer_bus);
  3034. fail_iounmap:
  3035. pci_iounmap(dev, ohci->registers);
  3036. fail_iomem:
  3037. pci_release_region(dev, 0);
  3038. fail_disable:
  3039. pci_disable_device(dev);
  3040. fail_free:
  3041. kfree(ohci);
  3042. pmac_ohci_off(dev);
  3043. fail:
  3044. if (err == -ENOMEM)
  3045. dev_err(&dev->dev, "out of memory\n");
  3046. return err;
  3047. }
  3048. static void pci_remove(struct pci_dev *dev)
  3049. {
  3050. struct fw_ohci *ohci;
  3051. ohci = pci_get_drvdata(dev);
  3052. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  3053. flush_writes(ohci);
  3054. cancel_work_sync(&ohci->bus_reset_work);
  3055. fw_core_remove_card(&ohci->card);
  3056. /*
  3057. * FIXME: Fail all pending packets here, now that the upper
  3058. * layers can't queue any more.
  3059. */
  3060. software_reset(ohci);
  3061. free_irq(dev->irq, ohci);
  3062. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  3063. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3064. ohci->next_config_rom, ohci->next_config_rom_bus);
  3065. if (ohci->config_rom)
  3066. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3067. ohci->config_rom, ohci->config_rom_bus);
  3068. ar_context_release(&ohci->ar_request_ctx);
  3069. ar_context_release(&ohci->ar_response_ctx);
  3070. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3071. ohci->misc_buffer, ohci->misc_buffer_bus);
  3072. context_release(&ohci->at_request_ctx);
  3073. context_release(&ohci->at_response_ctx);
  3074. kfree(ohci->it_context_list);
  3075. kfree(ohci->ir_context_list);
  3076. pci_disable_msi(dev);
  3077. pci_iounmap(dev, ohci->registers);
  3078. pci_release_region(dev, 0);
  3079. pci_disable_device(dev);
  3080. kfree(ohci);
  3081. pmac_ohci_off(dev);
  3082. dev_notice(&dev->dev, "removed fw-ohci device\n");
  3083. }
  3084. #ifdef CONFIG_PM
  3085. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  3086. {
  3087. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3088. int err;
  3089. software_reset(ohci);
  3090. free_irq(dev->irq, ohci);
  3091. pci_disable_msi(dev);
  3092. err = pci_save_state(dev);
  3093. if (err) {
  3094. dev_err(&dev->dev, "pci_save_state failed\n");
  3095. return err;
  3096. }
  3097. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  3098. if (err)
  3099. dev_err(&dev->dev, "pci_set_power_state failed with %d\n", err);
  3100. pmac_ohci_off(dev);
  3101. return 0;
  3102. }
  3103. static int pci_resume(struct pci_dev *dev)
  3104. {
  3105. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3106. int err;
  3107. pmac_ohci_on(dev);
  3108. pci_set_power_state(dev, PCI_D0);
  3109. pci_restore_state(dev);
  3110. err = pci_enable_device(dev);
  3111. if (err) {
  3112. dev_err(&dev->dev, "pci_enable_device failed\n");
  3113. return err;
  3114. }
  3115. /* Some systems don't setup GUID register on resume from ram */
  3116. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  3117. !reg_read(ohci, OHCI1394_GUIDHi)) {
  3118. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  3119. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  3120. }
  3121. err = ohci_enable(&ohci->card, NULL, 0);
  3122. if (err)
  3123. return err;
  3124. ohci_resume_iso_dma(ohci);
  3125. return 0;
  3126. }
  3127. #endif
  3128. static const struct pci_device_id pci_table[] = {
  3129. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  3130. { }
  3131. };
  3132. MODULE_DEVICE_TABLE(pci, pci_table);
  3133. static struct pci_driver fw_ohci_pci_driver = {
  3134. .name = ohci_driver_name,
  3135. .id_table = pci_table,
  3136. .probe = pci_probe,
  3137. .remove = pci_remove,
  3138. #ifdef CONFIG_PM
  3139. .resume = pci_resume,
  3140. .suspend = pci_suspend,
  3141. #endif
  3142. };
  3143. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  3144. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  3145. MODULE_LICENSE("GPL");
  3146. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  3147. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  3148. MODULE_ALIAS("ohci1394");
  3149. #endif
  3150. static int __init fw_ohci_init(void)
  3151. {
  3152. return pci_register_driver(&fw_ohci_pci_driver);
  3153. }
  3154. static void __exit fw_ohci_cleanup(void)
  3155. {
  3156. pci_unregister_driver(&fw_ohci_pci_driver);
  3157. }
  3158. module_init(fw_ohci_init);
  3159. module_exit(fw_ohci_cleanup);