i915_dma.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc_helper.h"
  32. #include "drm_fb_helper.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "i915_trace.h"
  37. #include "../../../platform/x86/intel_ips.h"
  38. #include <linux/pci.h>
  39. #include <linux/vgaarb.h>
  40. #include <linux/acpi.h>
  41. #include <linux/pnp.h>
  42. #include <linux/vga_switcheroo.h>
  43. #include <linux/slab.h>
  44. #include <linux/module.h>
  45. #include <acpi/video.h>
  46. #include <asm/pat.h>
  47. static void i915_write_hws_pga(struct drm_device *dev)
  48. {
  49. drm_i915_private_t *dev_priv = dev->dev_private;
  50. u32 addr;
  51. addr = dev_priv->status_page_dmah->busaddr;
  52. if (INTEL_INFO(dev)->gen >= 4)
  53. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  54. I915_WRITE(HWS_PGA, addr);
  55. }
  56. /**
  57. * Sets up the hardware status page for devices that need a physical address
  58. * in the register.
  59. */
  60. static int i915_init_phys_hws(struct drm_device *dev)
  61. {
  62. drm_i915_private_t *dev_priv = dev->dev_private;
  63. /* Program Hardware Status Page */
  64. dev_priv->status_page_dmah =
  65. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  66. if (!dev_priv->status_page_dmah) {
  67. DRM_ERROR("Can not allocate hardware status page\n");
  68. return -ENOMEM;
  69. }
  70. memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
  71. 0, PAGE_SIZE);
  72. i915_write_hws_pga(dev);
  73. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  74. return 0;
  75. }
  76. /**
  77. * Frees the hardware status page, whether it's a physical address or a virtual
  78. * address set up by the X Server.
  79. */
  80. static void i915_free_hws(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  84. if (dev_priv->status_page_dmah) {
  85. drm_pci_free(dev, dev_priv->status_page_dmah);
  86. dev_priv->status_page_dmah = NULL;
  87. }
  88. if (ring->status_page.gfx_addr) {
  89. ring->status_page.gfx_addr = 0;
  90. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  91. }
  92. /* Need to rewrite hardware status page */
  93. I915_WRITE(HWS_PGA, 0x1ffff000);
  94. }
  95. void i915_kernel_lost_context(struct drm_device * dev)
  96. {
  97. drm_i915_private_t *dev_priv = dev->dev_private;
  98. struct drm_i915_master_private *master_priv;
  99. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  100. /*
  101. * We should never lose context on the ring with modesetting
  102. * as we don't expose it to userspace
  103. */
  104. if (drm_core_check_feature(dev, DRIVER_MODESET))
  105. return;
  106. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  107. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  108. ring->space = ring->head - (ring->tail + 8);
  109. if (ring->space < 0)
  110. ring->space += ring->size;
  111. if (!dev->primary->master)
  112. return;
  113. master_priv = dev->primary->master->driver_priv;
  114. if (ring->head == ring->tail && master_priv->sarea_priv)
  115. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  116. }
  117. static int i915_dma_cleanup(struct drm_device * dev)
  118. {
  119. drm_i915_private_t *dev_priv = dev->dev_private;
  120. int i;
  121. /* Make sure interrupts are disabled here because the uninstall ioctl
  122. * may not have been called from userspace and after dev_private
  123. * is freed, it's too late.
  124. */
  125. if (dev->irq_enabled)
  126. drm_irq_uninstall(dev);
  127. mutex_lock(&dev->struct_mutex);
  128. for (i = 0; i < I915_NUM_RINGS; i++)
  129. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  130. mutex_unlock(&dev->struct_mutex);
  131. /* Clear the HWS virtual address at teardown */
  132. if (I915_NEED_GFX_HWS(dev))
  133. i915_free_hws(dev);
  134. return 0;
  135. }
  136. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  137. {
  138. drm_i915_private_t *dev_priv = dev->dev_private;
  139. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  140. int ret;
  141. master_priv->sarea = drm_getsarea(dev);
  142. if (master_priv->sarea) {
  143. master_priv->sarea_priv = (drm_i915_sarea_t *)
  144. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  145. } else {
  146. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  147. }
  148. if (init->ring_size != 0) {
  149. if (LP_RING(dev_priv)->obj != NULL) {
  150. i915_dma_cleanup(dev);
  151. DRM_ERROR("Client tried to initialize ringbuffer in "
  152. "GEM mode\n");
  153. return -EINVAL;
  154. }
  155. ret = intel_render_ring_init_dri(dev,
  156. init->ring_start,
  157. init->ring_size);
  158. if (ret) {
  159. i915_dma_cleanup(dev);
  160. return ret;
  161. }
  162. }
  163. dev_priv->cpp = init->cpp;
  164. dev_priv->back_offset = init->back_offset;
  165. dev_priv->front_offset = init->front_offset;
  166. dev_priv->current_page = 0;
  167. if (master_priv->sarea_priv)
  168. master_priv->sarea_priv->pf_current_page = 0;
  169. /* Allow hardware batchbuffers unless told otherwise.
  170. */
  171. dev_priv->dri1.allow_batchbuffer = 1;
  172. return 0;
  173. }
  174. static int i915_dma_resume(struct drm_device * dev)
  175. {
  176. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  177. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  178. DRM_DEBUG_DRIVER("%s\n", __func__);
  179. if (ring->map.handle == NULL) {
  180. DRM_ERROR("can not ioremap virtual address for"
  181. " ring buffer\n");
  182. return -ENOMEM;
  183. }
  184. /* Program Hardware Status Page */
  185. if (!ring->status_page.page_addr) {
  186. DRM_ERROR("Can not find hardware status page\n");
  187. return -EINVAL;
  188. }
  189. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  190. ring->status_page.page_addr);
  191. if (ring->status_page.gfx_addr != 0)
  192. intel_ring_setup_status_page(ring);
  193. else
  194. i915_write_hws_pga(dev);
  195. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  196. return 0;
  197. }
  198. static int i915_dma_init(struct drm_device *dev, void *data,
  199. struct drm_file *file_priv)
  200. {
  201. drm_i915_init_t *init = data;
  202. int retcode = 0;
  203. if (drm_core_check_feature(dev, DRIVER_MODESET))
  204. return -ENODEV;
  205. switch (init->func) {
  206. case I915_INIT_DMA:
  207. retcode = i915_initialize(dev, init);
  208. break;
  209. case I915_CLEANUP_DMA:
  210. retcode = i915_dma_cleanup(dev);
  211. break;
  212. case I915_RESUME_DMA:
  213. retcode = i915_dma_resume(dev);
  214. break;
  215. default:
  216. retcode = -EINVAL;
  217. break;
  218. }
  219. return retcode;
  220. }
  221. /* Implement basically the same security restrictions as hardware does
  222. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  223. *
  224. * Most of the calculations below involve calculating the size of a
  225. * particular instruction. It's important to get the size right as
  226. * that tells us where the next instruction to check is. Any illegal
  227. * instruction detected will be given a size of zero, which is a
  228. * signal to abort the rest of the buffer.
  229. */
  230. static int validate_cmd(int cmd)
  231. {
  232. switch (((cmd >> 29) & 0x7)) {
  233. case 0x0:
  234. switch ((cmd >> 23) & 0x3f) {
  235. case 0x0:
  236. return 1; /* MI_NOOP */
  237. case 0x4:
  238. return 1; /* MI_FLUSH */
  239. default:
  240. return 0; /* disallow everything else */
  241. }
  242. break;
  243. case 0x1:
  244. return 0; /* reserved */
  245. case 0x2:
  246. return (cmd & 0xff) + 2; /* 2d commands */
  247. case 0x3:
  248. if (((cmd >> 24) & 0x1f) <= 0x18)
  249. return 1;
  250. switch ((cmd >> 24) & 0x1f) {
  251. case 0x1c:
  252. return 1;
  253. case 0x1d:
  254. switch ((cmd >> 16) & 0xff) {
  255. case 0x3:
  256. return (cmd & 0x1f) + 2;
  257. case 0x4:
  258. return (cmd & 0xf) + 2;
  259. default:
  260. return (cmd & 0xffff) + 2;
  261. }
  262. case 0x1e:
  263. if (cmd & (1 << 23))
  264. return (cmd & 0xffff) + 1;
  265. else
  266. return 1;
  267. case 0x1f:
  268. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  269. return (cmd & 0x1ffff) + 2;
  270. else if (cmd & (1 << 17)) /* indirect random */
  271. if ((cmd & 0xffff) == 0)
  272. return 0; /* unknown length, too hard */
  273. else
  274. return (((cmd & 0xffff) + 1) / 2) + 1;
  275. else
  276. return 2; /* indirect sequential */
  277. default:
  278. return 0;
  279. }
  280. default:
  281. return 0;
  282. }
  283. return 0;
  284. }
  285. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  286. {
  287. drm_i915_private_t *dev_priv = dev->dev_private;
  288. int i, ret;
  289. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  290. return -EINVAL;
  291. for (i = 0; i < dwords;) {
  292. int sz = validate_cmd(buffer[i]);
  293. if (sz == 0 || i + sz > dwords)
  294. return -EINVAL;
  295. i += sz;
  296. }
  297. ret = BEGIN_LP_RING((dwords+1)&~1);
  298. if (ret)
  299. return ret;
  300. for (i = 0; i < dwords; i++)
  301. OUT_RING(buffer[i]);
  302. if (dwords & 1)
  303. OUT_RING(0);
  304. ADVANCE_LP_RING();
  305. return 0;
  306. }
  307. int
  308. i915_emit_box(struct drm_device *dev,
  309. struct drm_clip_rect *box,
  310. int DR1, int DR4)
  311. {
  312. struct drm_i915_private *dev_priv = dev->dev_private;
  313. int ret;
  314. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  315. box->y2 <= 0 || box->x2 <= 0) {
  316. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  317. box->x1, box->y1, box->x2, box->y2);
  318. return -EINVAL;
  319. }
  320. if (INTEL_INFO(dev)->gen >= 4) {
  321. ret = BEGIN_LP_RING(4);
  322. if (ret)
  323. return ret;
  324. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  325. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  326. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  327. OUT_RING(DR4);
  328. } else {
  329. ret = BEGIN_LP_RING(6);
  330. if (ret)
  331. return ret;
  332. OUT_RING(GFX_OP_DRAWRECT_INFO);
  333. OUT_RING(DR1);
  334. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  335. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  336. OUT_RING(DR4);
  337. OUT_RING(0);
  338. }
  339. ADVANCE_LP_RING();
  340. return 0;
  341. }
  342. /* XXX: Emitting the counter should really be moved to part of the IRQ
  343. * emit. For now, do it in both places:
  344. */
  345. static void i915_emit_breadcrumb(struct drm_device *dev)
  346. {
  347. drm_i915_private_t *dev_priv = dev->dev_private;
  348. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  349. dev_priv->counter++;
  350. if (dev_priv->counter > 0x7FFFFFFFUL)
  351. dev_priv->counter = 0;
  352. if (master_priv->sarea_priv)
  353. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  354. if (BEGIN_LP_RING(4) == 0) {
  355. OUT_RING(MI_STORE_DWORD_INDEX);
  356. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  357. OUT_RING(dev_priv->counter);
  358. OUT_RING(0);
  359. ADVANCE_LP_RING();
  360. }
  361. }
  362. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  363. drm_i915_cmdbuffer_t *cmd,
  364. struct drm_clip_rect *cliprects,
  365. void *cmdbuf)
  366. {
  367. int nbox = cmd->num_cliprects;
  368. int i = 0, count, ret;
  369. if (cmd->sz & 0x3) {
  370. DRM_ERROR("alignment");
  371. return -EINVAL;
  372. }
  373. i915_kernel_lost_context(dev);
  374. count = nbox ? nbox : 1;
  375. for (i = 0; i < count; i++) {
  376. if (i < nbox) {
  377. ret = i915_emit_box(dev, &cliprects[i],
  378. cmd->DR1, cmd->DR4);
  379. if (ret)
  380. return ret;
  381. }
  382. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  383. if (ret)
  384. return ret;
  385. }
  386. i915_emit_breadcrumb(dev);
  387. return 0;
  388. }
  389. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  390. drm_i915_batchbuffer_t * batch,
  391. struct drm_clip_rect *cliprects)
  392. {
  393. struct drm_i915_private *dev_priv = dev->dev_private;
  394. int nbox = batch->num_cliprects;
  395. int i, count, ret;
  396. if ((batch->start | batch->used) & 0x7) {
  397. DRM_ERROR("alignment");
  398. return -EINVAL;
  399. }
  400. i915_kernel_lost_context(dev);
  401. count = nbox ? nbox : 1;
  402. for (i = 0; i < count; i++) {
  403. if (i < nbox) {
  404. ret = i915_emit_box(dev, &cliprects[i],
  405. batch->DR1, batch->DR4);
  406. if (ret)
  407. return ret;
  408. }
  409. if (!IS_I830(dev) && !IS_845G(dev)) {
  410. ret = BEGIN_LP_RING(2);
  411. if (ret)
  412. return ret;
  413. if (INTEL_INFO(dev)->gen >= 4) {
  414. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  415. OUT_RING(batch->start);
  416. } else {
  417. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  418. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  419. }
  420. } else {
  421. ret = BEGIN_LP_RING(4);
  422. if (ret)
  423. return ret;
  424. OUT_RING(MI_BATCH_BUFFER);
  425. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  426. OUT_RING(batch->start + batch->used - 4);
  427. OUT_RING(0);
  428. }
  429. ADVANCE_LP_RING();
  430. }
  431. if (IS_G4X(dev) || IS_GEN5(dev)) {
  432. if (BEGIN_LP_RING(2) == 0) {
  433. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  434. OUT_RING(MI_NOOP);
  435. ADVANCE_LP_RING();
  436. }
  437. }
  438. i915_emit_breadcrumb(dev);
  439. return 0;
  440. }
  441. static int i915_dispatch_flip(struct drm_device * dev)
  442. {
  443. drm_i915_private_t *dev_priv = dev->dev_private;
  444. struct drm_i915_master_private *master_priv =
  445. dev->primary->master->driver_priv;
  446. int ret;
  447. if (!master_priv->sarea_priv)
  448. return -EINVAL;
  449. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  450. __func__,
  451. dev_priv->current_page,
  452. master_priv->sarea_priv->pf_current_page);
  453. i915_kernel_lost_context(dev);
  454. ret = BEGIN_LP_RING(10);
  455. if (ret)
  456. return ret;
  457. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  458. OUT_RING(0);
  459. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  460. OUT_RING(0);
  461. if (dev_priv->current_page == 0) {
  462. OUT_RING(dev_priv->back_offset);
  463. dev_priv->current_page = 1;
  464. } else {
  465. OUT_RING(dev_priv->front_offset);
  466. dev_priv->current_page = 0;
  467. }
  468. OUT_RING(0);
  469. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  470. OUT_RING(0);
  471. ADVANCE_LP_RING();
  472. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  473. if (BEGIN_LP_RING(4) == 0) {
  474. OUT_RING(MI_STORE_DWORD_INDEX);
  475. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  476. OUT_RING(dev_priv->counter);
  477. OUT_RING(0);
  478. ADVANCE_LP_RING();
  479. }
  480. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  481. return 0;
  482. }
  483. static int i915_quiescent(struct drm_device *dev)
  484. {
  485. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  486. i915_kernel_lost_context(dev);
  487. return intel_wait_ring_idle(ring);
  488. }
  489. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  490. struct drm_file *file_priv)
  491. {
  492. int ret;
  493. if (drm_core_check_feature(dev, DRIVER_MODESET))
  494. return -ENODEV;
  495. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  496. mutex_lock(&dev->struct_mutex);
  497. ret = i915_quiescent(dev);
  498. mutex_unlock(&dev->struct_mutex);
  499. return ret;
  500. }
  501. static int i915_batchbuffer(struct drm_device *dev, void *data,
  502. struct drm_file *file_priv)
  503. {
  504. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  505. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  506. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  507. master_priv->sarea_priv;
  508. drm_i915_batchbuffer_t *batch = data;
  509. int ret;
  510. struct drm_clip_rect *cliprects = NULL;
  511. if (drm_core_check_feature(dev, DRIVER_MODESET))
  512. return -ENODEV;
  513. if (!dev_priv->dri1.allow_batchbuffer) {
  514. DRM_ERROR("Batchbuffer ioctl disabled\n");
  515. return -EINVAL;
  516. }
  517. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  518. batch->start, batch->used, batch->num_cliprects);
  519. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  520. if (batch->num_cliprects < 0)
  521. return -EINVAL;
  522. if (batch->num_cliprects) {
  523. cliprects = kcalloc(batch->num_cliprects,
  524. sizeof(struct drm_clip_rect),
  525. GFP_KERNEL);
  526. if (cliprects == NULL)
  527. return -ENOMEM;
  528. ret = copy_from_user(cliprects, batch->cliprects,
  529. batch->num_cliprects *
  530. sizeof(struct drm_clip_rect));
  531. if (ret != 0) {
  532. ret = -EFAULT;
  533. goto fail_free;
  534. }
  535. }
  536. mutex_lock(&dev->struct_mutex);
  537. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  538. mutex_unlock(&dev->struct_mutex);
  539. if (sarea_priv)
  540. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  541. fail_free:
  542. kfree(cliprects);
  543. return ret;
  544. }
  545. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  546. struct drm_file *file_priv)
  547. {
  548. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  549. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  550. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  551. master_priv->sarea_priv;
  552. drm_i915_cmdbuffer_t *cmdbuf = data;
  553. struct drm_clip_rect *cliprects = NULL;
  554. void *batch_data;
  555. int ret;
  556. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  557. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  558. if (drm_core_check_feature(dev, DRIVER_MODESET))
  559. return -ENODEV;
  560. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  561. if (cmdbuf->num_cliprects < 0)
  562. return -EINVAL;
  563. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  564. if (batch_data == NULL)
  565. return -ENOMEM;
  566. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  567. if (ret != 0) {
  568. ret = -EFAULT;
  569. goto fail_batch_free;
  570. }
  571. if (cmdbuf->num_cliprects) {
  572. cliprects = kcalloc(cmdbuf->num_cliprects,
  573. sizeof(struct drm_clip_rect), GFP_KERNEL);
  574. if (cliprects == NULL) {
  575. ret = -ENOMEM;
  576. goto fail_batch_free;
  577. }
  578. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  579. cmdbuf->num_cliprects *
  580. sizeof(struct drm_clip_rect));
  581. if (ret != 0) {
  582. ret = -EFAULT;
  583. goto fail_clip_free;
  584. }
  585. }
  586. mutex_lock(&dev->struct_mutex);
  587. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  588. mutex_unlock(&dev->struct_mutex);
  589. if (ret) {
  590. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  591. goto fail_clip_free;
  592. }
  593. if (sarea_priv)
  594. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  595. fail_clip_free:
  596. kfree(cliprects);
  597. fail_batch_free:
  598. kfree(batch_data);
  599. return ret;
  600. }
  601. static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  602. struct drm_file *file_priv)
  603. {
  604. drm_i915_private_t *dev_priv = dev->dev_private;
  605. drm_i915_vblank_pipe_t *pipe = data;
  606. if (drm_core_check_feature(dev, DRIVER_MODESET))
  607. return -ENODEV;
  608. if (!dev_priv) {
  609. DRM_ERROR("called with no initialization\n");
  610. return -EINVAL;
  611. }
  612. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  613. return 0;
  614. }
  615. /**
  616. * Schedule buffer swap at given vertical blank.
  617. */
  618. static int i915_vblank_swap(struct drm_device *dev, void *data,
  619. struct drm_file *file_priv)
  620. {
  621. /* The delayed swap mechanism was fundamentally racy, and has been
  622. * removed. The model was that the client requested a delayed flip/swap
  623. * from the kernel, then waited for vblank before continuing to perform
  624. * rendering. The problem was that the kernel might wake the client
  625. * up before it dispatched the vblank swap (since the lock has to be
  626. * held while touching the ringbuffer), in which case the client would
  627. * clear and start the next frame before the swap occurred, and
  628. * flicker would occur in addition to likely missing the vblank.
  629. *
  630. * In the absence of this ioctl, userland falls back to a correct path
  631. * of waiting for a vblank, then dispatching the swap on its own.
  632. * Context switching to userland and back is plenty fast enough for
  633. * meeting the requirements of vblank swapping.
  634. */
  635. return -EINVAL;
  636. }
  637. static int i915_flip_bufs(struct drm_device *dev, void *data,
  638. struct drm_file *file_priv)
  639. {
  640. int ret;
  641. if (drm_core_check_feature(dev, DRIVER_MODESET))
  642. return -ENODEV;
  643. DRM_DEBUG_DRIVER("%s\n", __func__);
  644. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  645. mutex_lock(&dev->struct_mutex);
  646. ret = i915_dispatch_flip(dev);
  647. mutex_unlock(&dev->struct_mutex);
  648. return ret;
  649. }
  650. static int i915_getparam(struct drm_device *dev, void *data,
  651. struct drm_file *file_priv)
  652. {
  653. drm_i915_private_t *dev_priv = dev->dev_private;
  654. drm_i915_getparam_t *param = data;
  655. int value;
  656. if (!dev_priv) {
  657. DRM_ERROR("called with no initialization\n");
  658. return -EINVAL;
  659. }
  660. switch (param->param) {
  661. case I915_PARAM_IRQ_ACTIVE:
  662. value = dev->pdev->irq ? 1 : 0;
  663. break;
  664. case I915_PARAM_ALLOW_BATCHBUFFER:
  665. value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
  666. break;
  667. case I915_PARAM_LAST_DISPATCH:
  668. value = READ_BREADCRUMB(dev_priv);
  669. break;
  670. case I915_PARAM_CHIPSET_ID:
  671. value = dev->pci_device;
  672. break;
  673. case I915_PARAM_HAS_GEM:
  674. value = 1;
  675. break;
  676. case I915_PARAM_NUM_FENCES_AVAIL:
  677. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  678. break;
  679. case I915_PARAM_HAS_OVERLAY:
  680. value = dev_priv->overlay ? 1 : 0;
  681. break;
  682. case I915_PARAM_HAS_PAGEFLIPPING:
  683. value = 1;
  684. break;
  685. case I915_PARAM_HAS_EXECBUF2:
  686. /* depends on GEM */
  687. value = 1;
  688. break;
  689. case I915_PARAM_HAS_BSD:
  690. value = HAS_BSD(dev);
  691. break;
  692. case I915_PARAM_HAS_BLT:
  693. value = HAS_BLT(dev);
  694. break;
  695. case I915_PARAM_HAS_RELAXED_FENCING:
  696. value = 1;
  697. break;
  698. case I915_PARAM_HAS_COHERENT_RINGS:
  699. value = 1;
  700. break;
  701. case I915_PARAM_HAS_EXEC_CONSTANTS:
  702. value = INTEL_INFO(dev)->gen >= 4;
  703. break;
  704. case I915_PARAM_HAS_RELAXED_DELTA:
  705. value = 1;
  706. break;
  707. case I915_PARAM_HAS_GEN7_SOL_RESET:
  708. value = 1;
  709. break;
  710. case I915_PARAM_HAS_LLC:
  711. value = HAS_LLC(dev);
  712. break;
  713. case I915_PARAM_HAS_ALIASING_PPGTT:
  714. value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
  715. break;
  716. default:
  717. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  718. param->param);
  719. return -EINVAL;
  720. }
  721. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  722. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  723. return -EFAULT;
  724. }
  725. return 0;
  726. }
  727. static int i915_setparam(struct drm_device *dev, void *data,
  728. struct drm_file *file_priv)
  729. {
  730. drm_i915_private_t *dev_priv = dev->dev_private;
  731. drm_i915_setparam_t *param = data;
  732. if (!dev_priv) {
  733. DRM_ERROR("called with no initialization\n");
  734. return -EINVAL;
  735. }
  736. switch (param->param) {
  737. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  738. break;
  739. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  740. break;
  741. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  742. dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
  743. break;
  744. case I915_SETPARAM_NUM_USED_FENCES:
  745. if (param->value > dev_priv->num_fence_regs ||
  746. param->value < 0)
  747. return -EINVAL;
  748. /* Userspace can use first N regs */
  749. dev_priv->fence_reg_start = param->value;
  750. break;
  751. default:
  752. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  753. param->param);
  754. return -EINVAL;
  755. }
  756. return 0;
  757. }
  758. static int i915_set_status_page(struct drm_device *dev, void *data,
  759. struct drm_file *file_priv)
  760. {
  761. drm_i915_private_t *dev_priv = dev->dev_private;
  762. drm_i915_hws_addr_t *hws = data;
  763. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  764. if (drm_core_check_feature(dev, DRIVER_MODESET))
  765. return -ENODEV;
  766. if (!I915_NEED_GFX_HWS(dev))
  767. return -EINVAL;
  768. if (!dev_priv) {
  769. DRM_ERROR("called with no initialization\n");
  770. return -EINVAL;
  771. }
  772. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  773. WARN(1, "tried to set status page when mode setting active\n");
  774. return 0;
  775. }
  776. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  777. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  778. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  779. dev_priv->hws_map.size = 4*1024;
  780. dev_priv->hws_map.type = 0;
  781. dev_priv->hws_map.flags = 0;
  782. dev_priv->hws_map.mtrr = 0;
  783. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  784. if (dev_priv->hws_map.handle == NULL) {
  785. i915_dma_cleanup(dev);
  786. ring->status_page.gfx_addr = 0;
  787. DRM_ERROR("can not ioremap virtual address for"
  788. " G33 hw status page\n");
  789. return -ENOMEM;
  790. }
  791. ring->status_page.page_addr =
  792. (void __force __iomem *)dev_priv->hws_map.handle;
  793. memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
  794. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  795. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  796. ring->status_page.gfx_addr);
  797. DRM_DEBUG_DRIVER("load hws at %p\n",
  798. ring->status_page.page_addr);
  799. return 0;
  800. }
  801. static int i915_get_bridge_dev(struct drm_device *dev)
  802. {
  803. struct drm_i915_private *dev_priv = dev->dev_private;
  804. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  805. if (!dev_priv->bridge_dev) {
  806. DRM_ERROR("bridge device not found\n");
  807. return -1;
  808. }
  809. return 0;
  810. }
  811. #define MCHBAR_I915 0x44
  812. #define MCHBAR_I965 0x48
  813. #define MCHBAR_SIZE (4*4096)
  814. #define DEVEN_REG 0x54
  815. #define DEVEN_MCHBAR_EN (1 << 28)
  816. /* Allocate space for the MCH regs if needed, return nonzero on error */
  817. static int
  818. intel_alloc_mchbar_resource(struct drm_device *dev)
  819. {
  820. drm_i915_private_t *dev_priv = dev->dev_private;
  821. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  822. u32 temp_lo, temp_hi = 0;
  823. u64 mchbar_addr;
  824. int ret;
  825. if (INTEL_INFO(dev)->gen >= 4)
  826. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  827. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  828. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  829. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  830. #ifdef CONFIG_PNP
  831. if (mchbar_addr &&
  832. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  833. return 0;
  834. #endif
  835. /* Get some space for it */
  836. dev_priv->mch_res.name = "i915 MCHBAR";
  837. dev_priv->mch_res.flags = IORESOURCE_MEM;
  838. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  839. &dev_priv->mch_res,
  840. MCHBAR_SIZE, MCHBAR_SIZE,
  841. PCIBIOS_MIN_MEM,
  842. 0, pcibios_align_resource,
  843. dev_priv->bridge_dev);
  844. if (ret) {
  845. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  846. dev_priv->mch_res.start = 0;
  847. return ret;
  848. }
  849. if (INTEL_INFO(dev)->gen >= 4)
  850. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  851. upper_32_bits(dev_priv->mch_res.start));
  852. pci_write_config_dword(dev_priv->bridge_dev, reg,
  853. lower_32_bits(dev_priv->mch_res.start));
  854. return 0;
  855. }
  856. /* Setup MCHBAR if possible, return true if we should disable it again */
  857. static void
  858. intel_setup_mchbar(struct drm_device *dev)
  859. {
  860. drm_i915_private_t *dev_priv = dev->dev_private;
  861. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  862. u32 temp;
  863. bool enabled;
  864. dev_priv->mchbar_need_disable = false;
  865. if (IS_I915G(dev) || IS_I915GM(dev)) {
  866. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  867. enabled = !!(temp & DEVEN_MCHBAR_EN);
  868. } else {
  869. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  870. enabled = temp & 1;
  871. }
  872. /* If it's already enabled, don't have to do anything */
  873. if (enabled)
  874. return;
  875. if (intel_alloc_mchbar_resource(dev))
  876. return;
  877. dev_priv->mchbar_need_disable = true;
  878. /* Space is allocated or reserved, so enable it. */
  879. if (IS_I915G(dev) || IS_I915GM(dev)) {
  880. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  881. temp | DEVEN_MCHBAR_EN);
  882. } else {
  883. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  884. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  885. }
  886. }
  887. static void
  888. intel_teardown_mchbar(struct drm_device *dev)
  889. {
  890. drm_i915_private_t *dev_priv = dev->dev_private;
  891. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  892. u32 temp;
  893. if (dev_priv->mchbar_need_disable) {
  894. if (IS_I915G(dev) || IS_I915GM(dev)) {
  895. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  896. temp &= ~DEVEN_MCHBAR_EN;
  897. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  898. } else {
  899. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  900. temp &= ~1;
  901. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  902. }
  903. }
  904. if (dev_priv->mch_res.start)
  905. release_resource(&dev_priv->mch_res);
  906. }
  907. /* true = enable decode, false = disable decoder */
  908. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  909. {
  910. struct drm_device *dev = cookie;
  911. intel_modeset_vga_set_state(dev, state);
  912. if (state)
  913. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  914. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  915. else
  916. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  917. }
  918. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  919. {
  920. struct drm_device *dev = pci_get_drvdata(pdev);
  921. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  922. if (state == VGA_SWITCHEROO_ON) {
  923. pr_info("switched on\n");
  924. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  925. /* i915 resume handler doesn't set to D0 */
  926. pci_set_power_state(dev->pdev, PCI_D0);
  927. i915_resume(dev);
  928. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  929. } else {
  930. pr_err("switched off\n");
  931. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  932. i915_suspend(dev, pmm);
  933. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  934. }
  935. }
  936. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  937. {
  938. struct drm_device *dev = pci_get_drvdata(pdev);
  939. bool can_switch;
  940. spin_lock(&dev->count_lock);
  941. can_switch = (dev->open_count == 0);
  942. spin_unlock(&dev->count_lock);
  943. return can_switch;
  944. }
  945. static int i915_load_modeset_init(struct drm_device *dev)
  946. {
  947. struct drm_i915_private *dev_priv = dev->dev_private;
  948. int ret;
  949. ret = intel_parse_bios(dev);
  950. if (ret)
  951. DRM_INFO("failed to find VBIOS tables\n");
  952. /* If we have > 1 VGA cards, then we need to arbitrate access
  953. * to the common VGA resources.
  954. *
  955. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  956. * then we do not take part in VGA arbitration and the
  957. * vga_client_register() fails with -ENODEV.
  958. */
  959. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  960. if (ret && ret != -ENODEV)
  961. goto out;
  962. intel_register_dsm_handler();
  963. ret = vga_switcheroo_register_client(dev->pdev,
  964. i915_switcheroo_set_state,
  965. NULL,
  966. i915_switcheroo_can_switch);
  967. if (ret)
  968. goto cleanup_vga_client;
  969. /* Initialise stolen first so that we may reserve preallocated
  970. * objects for the BIOS to KMS transition.
  971. */
  972. ret = i915_gem_init_stolen(dev);
  973. if (ret)
  974. goto cleanup_vga_switcheroo;
  975. intel_modeset_init(dev);
  976. ret = i915_gem_init(dev);
  977. if (ret)
  978. goto cleanup_gem_stolen;
  979. intel_modeset_gem_init(dev);
  980. ret = drm_irq_install(dev);
  981. if (ret)
  982. goto cleanup_gem;
  983. /* Always safe in the mode setting case. */
  984. /* FIXME: do pre/post-mode set stuff in core KMS code */
  985. dev->vblank_disable_allowed = 1;
  986. ret = intel_fbdev_init(dev);
  987. if (ret)
  988. goto cleanup_irq;
  989. drm_kms_helper_poll_init(dev);
  990. /* We're off and running w/KMS */
  991. dev_priv->mm.suspended = 0;
  992. return 0;
  993. cleanup_irq:
  994. drm_irq_uninstall(dev);
  995. cleanup_gem:
  996. mutex_lock(&dev->struct_mutex);
  997. i915_gem_cleanup_ringbuffer(dev);
  998. mutex_unlock(&dev->struct_mutex);
  999. i915_gem_cleanup_aliasing_ppgtt(dev);
  1000. cleanup_gem_stolen:
  1001. i915_gem_cleanup_stolen(dev);
  1002. cleanup_vga_switcheroo:
  1003. vga_switcheroo_unregister_client(dev->pdev);
  1004. cleanup_vga_client:
  1005. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1006. out:
  1007. return ret;
  1008. }
  1009. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1010. {
  1011. struct drm_i915_master_private *master_priv;
  1012. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1013. if (!master_priv)
  1014. return -ENOMEM;
  1015. master->driver_priv = master_priv;
  1016. return 0;
  1017. }
  1018. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1019. {
  1020. struct drm_i915_master_private *master_priv = master->driver_priv;
  1021. if (!master_priv)
  1022. return;
  1023. kfree(master_priv);
  1024. master->driver_priv = NULL;
  1025. }
  1026. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1027. {
  1028. drm_i915_private_t *dev_priv = dev->dev_private;
  1029. u32 tmp;
  1030. tmp = I915_READ(CLKCFG);
  1031. switch (tmp & CLKCFG_FSB_MASK) {
  1032. case CLKCFG_FSB_533:
  1033. dev_priv->fsb_freq = 533; /* 133*4 */
  1034. break;
  1035. case CLKCFG_FSB_800:
  1036. dev_priv->fsb_freq = 800; /* 200*4 */
  1037. break;
  1038. case CLKCFG_FSB_667:
  1039. dev_priv->fsb_freq = 667; /* 167*4 */
  1040. break;
  1041. case CLKCFG_FSB_400:
  1042. dev_priv->fsb_freq = 400; /* 100*4 */
  1043. break;
  1044. }
  1045. switch (tmp & CLKCFG_MEM_MASK) {
  1046. case CLKCFG_MEM_533:
  1047. dev_priv->mem_freq = 533;
  1048. break;
  1049. case CLKCFG_MEM_667:
  1050. dev_priv->mem_freq = 667;
  1051. break;
  1052. case CLKCFG_MEM_800:
  1053. dev_priv->mem_freq = 800;
  1054. break;
  1055. }
  1056. /* detect pineview DDR3 setting */
  1057. tmp = I915_READ(CSHRDDR3CTL);
  1058. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1059. }
  1060. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1061. {
  1062. drm_i915_private_t *dev_priv = dev->dev_private;
  1063. u16 ddrpll, csipll;
  1064. ddrpll = I915_READ16(DDRMPLL1);
  1065. csipll = I915_READ16(CSIPLL0);
  1066. switch (ddrpll & 0xff) {
  1067. case 0xc:
  1068. dev_priv->mem_freq = 800;
  1069. break;
  1070. case 0x10:
  1071. dev_priv->mem_freq = 1066;
  1072. break;
  1073. case 0x14:
  1074. dev_priv->mem_freq = 1333;
  1075. break;
  1076. case 0x18:
  1077. dev_priv->mem_freq = 1600;
  1078. break;
  1079. default:
  1080. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1081. ddrpll & 0xff);
  1082. dev_priv->mem_freq = 0;
  1083. break;
  1084. }
  1085. dev_priv->r_t = dev_priv->mem_freq;
  1086. switch (csipll & 0x3ff) {
  1087. case 0x00c:
  1088. dev_priv->fsb_freq = 3200;
  1089. break;
  1090. case 0x00e:
  1091. dev_priv->fsb_freq = 3733;
  1092. break;
  1093. case 0x010:
  1094. dev_priv->fsb_freq = 4266;
  1095. break;
  1096. case 0x012:
  1097. dev_priv->fsb_freq = 4800;
  1098. break;
  1099. case 0x014:
  1100. dev_priv->fsb_freq = 5333;
  1101. break;
  1102. case 0x016:
  1103. dev_priv->fsb_freq = 5866;
  1104. break;
  1105. case 0x018:
  1106. dev_priv->fsb_freq = 6400;
  1107. break;
  1108. default:
  1109. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1110. csipll & 0x3ff);
  1111. dev_priv->fsb_freq = 0;
  1112. break;
  1113. }
  1114. if (dev_priv->fsb_freq == 3200) {
  1115. dev_priv->c_m = 0;
  1116. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1117. dev_priv->c_m = 1;
  1118. } else {
  1119. dev_priv->c_m = 2;
  1120. }
  1121. }
  1122. static const struct cparams {
  1123. u16 i;
  1124. u16 t;
  1125. u16 m;
  1126. u16 c;
  1127. } cparams[] = {
  1128. { 1, 1333, 301, 28664 },
  1129. { 1, 1066, 294, 24460 },
  1130. { 1, 800, 294, 25192 },
  1131. { 0, 1333, 276, 27605 },
  1132. { 0, 1066, 276, 27605 },
  1133. { 0, 800, 231, 23784 },
  1134. };
  1135. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1136. {
  1137. u64 total_count, diff, ret;
  1138. u32 count1, count2, count3, m = 0, c = 0;
  1139. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1140. int i;
  1141. diff1 = now - dev_priv->last_time1;
  1142. /* Prevent division-by-zero if we are asking too fast.
  1143. * Also, we don't get interesting results if we are polling
  1144. * faster than once in 10ms, so just return the saved value
  1145. * in such cases.
  1146. */
  1147. if (diff1 <= 10)
  1148. return dev_priv->chipset_power;
  1149. count1 = I915_READ(DMIEC);
  1150. count2 = I915_READ(DDREC);
  1151. count3 = I915_READ(CSIEC);
  1152. total_count = count1 + count2 + count3;
  1153. /* FIXME: handle per-counter overflow */
  1154. if (total_count < dev_priv->last_count1) {
  1155. diff = ~0UL - dev_priv->last_count1;
  1156. diff += total_count;
  1157. } else {
  1158. diff = total_count - dev_priv->last_count1;
  1159. }
  1160. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1161. if (cparams[i].i == dev_priv->c_m &&
  1162. cparams[i].t == dev_priv->r_t) {
  1163. m = cparams[i].m;
  1164. c = cparams[i].c;
  1165. break;
  1166. }
  1167. }
  1168. diff = div_u64(diff, diff1);
  1169. ret = ((m * diff) + c);
  1170. ret = div_u64(ret, 10);
  1171. dev_priv->last_count1 = total_count;
  1172. dev_priv->last_time1 = now;
  1173. dev_priv->chipset_power = ret;
  1174. return ret;
  1175. }
  1176. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1177. {
  1178. unsigned long m, x, b;
  1179. u32 tsfs;
  1180. tsfs = I915_READ(TSFS);
  1181. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1182. x = I915_READ8(TR1);
  1183. b = tsfs & TSFS_INTR_MASK;
  1184. return ((m * x) / 127) - b;
  1185. }
  1186. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1187. {
  1188. static const struct v_table {
  1189. u16 vd; /* in .1 mil */
  1190. u16 vm; /* in .1 mil */
  1191. } v_table[] = {
  1192. { 0, 0, },
  1193. { 375, 0, },
  1194. { 500, 0, },
  1195. { 625, 0, },
  1196. { 750, 0, },
  1197. { 875, 0, },
  1198. { 1000, 0, },
  1199. { 1125, 0, },
  1200. { 4125, 3000, },
  1201. { 4125, 3000, },
  1202. { 4125, 3000, },
  1203. { 4125, 3000, },
  1204. { 4125, 3000, },
  1205. { 4125, 3000, },
  1206. { 4125, 3000, },
  1207. { 4125, 3000, },
  1208. { 4125, 3000, },
  1209. { 4125, 3000, },
  1210. { 4125, 3000, },
  1211. { 4125, 3000, },
  1212. { 4125, 3000, },
  1213. { 4125, 3000, },
  1214. { 4125, 3000, },
  1215. { 4125, 3000, },
  1216. { 4125, 3000, },
  1217. { 4125, 3000, },
  1218. { 4125, 3000, },
  1219. { 4125, 3000, },
  1220. { 4125, 3000, },
  1221. { 4125, 3000, },
  1222. { 4125, 3000, },
  1223. { 4125, 3000, },
  1224. { 4250, 3125, },
  1225. { 4375, 3250, },
  1226. { 4500, 3375, },
  1227. { 4625, 3500, },
  1228. { 4750, 3625, },
  1229. { 4875, 3750, },
  1230. { 5000, 3875, },
  1231. { 5125, 4000, },
  1232. { 5250, 4125, },
  1233. { 5375, 4250, },
  1234. { 5500, 4375, },
  1235. { 5625, 4500, },
  1236. { 5750, 4625, },
  1237. { 5875, 4750, },
  1238. { 6000, 4875, },
  1239. { 6125, 5000, },
  1240. { 6250, 5125, },
  1241. { 6375, 5250, },
  1242. { 6500, 5375, },
  1243. { 6625, 5500, },
  1244. { 6750, 5625, },
  1245. { 6875, 5750, },
  1246. { 7000, 5875, },
  1247. { 7125, 6000, },
  1248. { 7250, 6125, },
  1249. { 7375, 6250, },
  1250. { 7500, 6375, },
  1251. { 7625, 6500, },
  1252. { 7750, 6625, },
  1253. { 7875, 6750, },
  1254. { 8000, 6875, },
  1255. { 8125, 7000, },
  1256. { 8250, 7125, },
  1257. { 8375, 7250, },
  1258. { 8500, 7375, },
  1259. { 8625, 7500, },
  1260. { 8750, 7625, },
  1261. { 8875, 7750, },
  1262. { 9000, 7875, },
  1263. { 9125, 8000, },
  1264. { 9250, 8125, },
  1265. { 9375, 8250, },
  1266. { 9500, 8375, },
  1267. { 9625, 8500, },
  1268. { 9750, 8625, },
  1269. { 9875, 8750, },
  1270. { 10000, 8875, },
  1271. { 10125, 9000, },
  1272. { 10250, 9125, },
  1273. { 10375, 9250, },
  1274. { 10500, 9375, },
  1275. { 10625, 9500, },
  1276. { 10750, 9625, },
  1277. { 10875, 9750, },
  1278. { 11000, 9875, },
  1279. { 11125, 10000, },
  1280. { 11250, 10125, },
  1281. { 11375, 10250, },
  1282. { 11500, 10375, },
  1283. { 11625, 10500, },
  1284. { 11750, 10625, },
  1285. { 11875, 10750, },
  1286. { 12000, 10875, },
  1287. { 12125, 11000, },
  1288. { 12250, 11125, },
  1289. { 12375, 11250, },
  1290. { 12500, 11375, },
  1291. { 12625, 11500, },
  1292. { 12750, 11625, },
  1293. { 12875, 11750, },
  1294. { 13000, 11875, },
  1295. { 13125, 12000, },
  1296. { 13250, 12125, },
  1297. { 13375, 12250, },
  1298. { 13500, 12375, },
  1299. { 13625, 12500, },
  1300. { 13750, 12625, },
  1301. { 13875, 12750, },
  1302. { 14000, 12875, },
  1303. { 14125, 13000, },
  1304. { 14250, 13125, },
  1305. { 14375, 13250, },
  1306. { 14500, 13375, },
  1307. { 14625, 13500, },
  1308. { 14750, 13625, },
  1309. { 14875, 13750, },
  1310. { 15000, 13875, },
  1311. { 15125, 14000, },
  1312. { 15250, 14125, },
  1313. { 15375, 14250, },
  1314. { 15500, 14375, },
  1315. { 15625, 14500, },
  1316. { 15750, 14625, },
  1317. { 15875, 14750, },
  1318. { 16000, 14875, },
  1319. { 16125, 15000, },
  1320. };
  1321. if (dev_priv->info->is_mobile)
  1322. return v_table[pxvid].vm;
  1323. else
  1324. return v_table[pxvid].vd;
  1325. }
  1326. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1327. {
  1328. struct timespec now, diff1;
  1329. u64 diff;
  1330. unsigned long diffms;
  1331. u32 count;
  1332. if (dev_priv->info->gen != 5)
  1333. return;
  1334. getrawmonotonic(&now);
  1335. diff1 = timespec_sub(now, dev_priv->last_time2);
  1336. /* Don't divide by 0 */
  1337. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1338. if (!diffms)
  1339. return;
  1340. count = I915_READ(GFXEC);
  1341. if (count < dev_priv->last_count2) {
  1342. diff = ~0UL - dev_priv->last_count2;
  1343. diff += count;
  1344. } else {
  1345. diff = count - dev_priv->last_count2;
  1346. }
  1347. dev_priv->last_count2 = count;
  1348. dev_priv->last_time2 = now;
  1349. /* More magic constants... */
  1350. diff = diff * 1181;
  1351. diff = div_u64(diff, diffms * 10);
  1352. dev_priv->gfx_power = diff;
  1353. }
  1354. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1355. {
  1356. unsigned long t, corr, state1, corr2, state2;
  1357. u32 pxvid, ext_v;
  1358. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1359. pxvid = (pxvid >> 24) & 0x7f;
  1360. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1361. state1 = ext_v;
  1362. t = i915_mch_val(dev_priv);
  1363. /* Revel in the empirically derived constants */
  1364. /* Correction factor in 1/100000 units */
  1365. if (t > 80)
  1366. corr = ((t * 2349) + 135940);
  1367. else if (t >= 50)
  1368. corr = ((t * 964) + 29317);
  1369. else /* < 50 */
  1370. corr = ((t * 301) + 1004);
  1371. corr = corr * ((150142 * state1) / 10000 - 78642);
  1372. corr /= 100000;
  1373. corr2 = (corr * dev_priv->corr);
  1374. state2 = (corr2 * state1) / 10000;
  1375. state2 /= 100; /* convert to mW */
  1376. i915_update_gfx_val(dev_priv);
  1377. return dev_priv->gfx_power + state2;
  1378. }
  1379. /* Global for IPS driver to get at the current i915 device */
  1380. static struct drm_i915_private *i915_mch_dev;
  1381. /*
  1382. * Lock protecting IPS related data structures
  1383. * - i915_mch_dev
  1384. * - dev_priv->max_delay
  1385. * - dev_priv->min_delay
  1386. * - dev_priv->fmax
  1387. * - dev_priv->gpu_busy
  1388. */
  1389. static DEFINE_SPINLOCK(mchdev_lock);
  1390. /**
  1391. * i915_read_mch_val - return value for IPS use
  1392. *
  1393. * Calculate and return a value for the IPS driver to use when deciding whether
  1394. * we have thermal and power headroom to increase CPU or GPU power budget.
  1395. */
  1396. unsigned long i915_read_mch_val(void)
  1397. {
  1398. struct drm_i915_private *dev_priv;
  1399. unsigned long chipset_val, graphics_val, ret = 0;
  1400. spin_lock(&mchdev_lock);
  1401. if (!i915_mch_dev)
  1402. goto out_unlock;
  1403. dev_priv = i915_mch_dev;
  1404. chipset_val = i915_chipset_val(dev_priv);
  1405. graphics_val = i915_gfx_val(dev_priv);
  1406. ret = chipset_val + graphics_val;
  1407. out_unlock:
  1408. spin_unlock(&mchdev_lock);
  1409. return ret;
  1410. }
  1411. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1412. /**
  1413. * i915_gpu_raise - raise GPU frequency limit
  1414. *
  1415. * Raise the limit; IPS indicates we have thermal headroom.
  1416. */
  1417. bool i915_gpu_raise(void)
  1418. {
  1419. struct drm_i915_private *dev_priv;
  1420. bool ret = true;
  1421. spin_lock(&mchdev_lock);
  1422. if (!i915_mch_dev) {
  1423. ret = false;
  1424. goto out_unlock;
  1425. }
  1426. dev_priv = i915_mch_dev;
  1427. if (dev_priv->max_delay > dev_priv->fmax)
  1428. dev_priv->max_delay--;
  1429. out_unlock:
  1430. spin_unlock(&mchdev_lock);
  1431. return ret;
  1432. }
  1433. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1434. /**
  1435. * i915_gpu_lower - lower GPU frequency limit
  1436. *
  1437. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1438. * frequency maximum.
  1439. */
  1440. bool i915_gpu_lower(void)
  1441. {
  1442. struct drm_i915_private *dev_priv;
  1443. bool ret = true;
  1444. spin_lock(&mchdev_lock);
  1445. if (!i915_mch_dev) {
  1446. ret = false;
  1447. goto out_unlock;
  1448. }
  1449. dev_priv = i915_mch_dev;
  1450. if (dev_priv->max_delay < dev_priv->min_delay)
  1451. dev_priv->max_delay++;
  1452. out_unlock:
  1453. spin_unlock(&mchdev_lock);
  1454. return ret;
  1455. }
  1456. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1457. /**
  1458. * i915_gpu_busy - indicate GPU business to IPS
  1459. *
  1460. * Tell the IPS driver whether or not the GPU is busy.
  1461. */
  1462. bool i915_gpu_busy(void)
  1463. {
  1464. struct drm_i915_private *dev_priv;
  1465. bool ret = false;
  1466. spin_lock(&mchdev_lock);
  1467. if (!i915_mch_dev)
  1468. goto out_unlock;
  1469. dev_priv = i915_mch_dev;
  1470. ret = dev_priv->busy;
  1471. out_unlock:
  1472. spin_unlock(&mchdev_lock);
  1473. return ret;
  1474. }
  1475. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1476. /**
  1477. * i915_gpu_turbo_disable - disable graphics turbo
  1478. *
  1479. * Disable graphics turbo by resetting the max frequency and setting the
  1480. * current frequency to the default.
  1481. */
  1482. bool i915_gpu_turbo_disable(void)
  1483. {
  1484. struct drm_i915_private *dev_priv;
  1485. bool ret = true;
  1486. spin_lock(&mchdev_lock);
  1487. if (!i915_mch_dev) {
  1488. ret = false;
  1489. goto out_unlock;
  1490. }
  1491. dev_priv = i915_mch_dev;
  1492. dev_priv->max_delay = dev_priv->fstart;
  1493. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1494. ret = false;
  1495. out_unlock:
  1496. spin_unlock(&mchdev_lock);
  1497. return ret;
  1498. }
  1499. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1500. /**
  1501. * Tells the intel_ips driver that the i915 driver is now loaded, if
  1502. * IPS got loaded first.
  1503. *
  1504. * This awkward dance is so that neither module has to depend on the
  1505. * other in order for IPS to do the appropriate communication of
  1506. * GPU turbo limits to i915.
  1507. */
  1508. static void
  1509. ips_ping_for_i915_load(void)
  1510. {
  1511. void (*link)(void);
  1512. link = symbol_get(ips_link_to_i915_driver);
  1513. if (link) {
  1514. link();
  1515. symbol_put(ips_link_to_i915_driver);
  1516. }
  1517. }
  1518. static void
  1519. i915_mtrr_setup(struct drm_i915_private *dev_priv, unsigned long base,
  1520. unsigned long size)
  1521. {
  1522. dev_priv->mm.gtt_mtrr = -1;
  1523. #if defined(CONFIG_X86_PAT)
  1524. if (cpu_has_pat)
  1525. return;
  1526. #endif
  1527. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1528. * one would think, because the kernel disables PAT on first
  1529. * generation Core chips because WC PAT gets overridden by a UC
  1530. * MTRR if present. Even if a UC MTRR isn't present.
  1531. */
  1532. dev_priv->mm.gtt_mtrr = mtrr_add(base, size, MTRR_TYPE_WRCOMB, 1);
  1533. if (dev_priv->mm.gtt_mtrr < 0) {
  1534. DRM_INFO("MTRR allocation failed. Graphics "
  1535. "performance may suffer.\n");
  1536. }
  1537. }
  1538. /**
  1539. * i915_driver_load - setup chip and create an initial config
  1540. * @dev: DRM device
  1541. * @flags: startup flags
  1542. *
  1543. * The driver load routine has to do several things:
  1544. * - drive output discovery via intel_modeset_init()
  1545. * - initialize the memory manager
  1546. * - allocate initial config memory
  1547. * - setup the DRM framebuffer with the allocated memory
  1548. */
  1549. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1550. {
  1551. struct drm_i915_private *dev_priv;
  1552. struct intel_device_info *info;
  1553. int ret = 0, mmio_bar;
  1554. uint32_t aperture_size;
  1555. info = (struct intel_device_info *) flags;
  1556. /* Refuse to load on gen6+ without kms enabled. */
  1557. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
  1558. return -ENODEV;
  1559. /* i915 has 4 more counters */
  1560. dev->counters += 4;
  1561. dev->types[6] = _DRM_STAT_IRQ;
  1562. dev->types[7] = _DRM_STAT_PRIMARY;
  1563. dev->types[8] = _DRM_STAT_SECONDARY;
  1564. dev->types[9] = _DRM_STAT_DMA;
  1565. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1566. if (dev_priv == NULL)
  1567. return -ENOMEM;
  1568. dev->dev_private = (void *)dev_priv;
  1569. dev_priv->dev = dev;
  1570. dev_priv->info = info;
  1571. if (i915_get_bridge_dev(dev)) {
  1572. ret = -EIO;
  1573. goto free_priv;
  1574. }
  1575. pci_set_master(dev->pdev);
  1576. /* overlay on gen2 is broken and can't address above 1G */
  1577. if (IS_GEN2(dev))
  1578. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1579. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1580. * using 32bit addressing, overwriting memory if HWS is located
  1581. * above 4GB.
  1582. *
  1583. * The documentation also mentions an issue with undefined
  1584. * behaviour if any general state is accessed within a page above 4GB,
  1585. * which also needs to be handled carefully.
  1586. */
  1587. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1588. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1589. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1590. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1591. if (!dev_priv->regs) {
  1592. DRM_ERROR("failed to map registers\n");
  1593. ret = -EIO;
  1594. goto put_bridge;
  1595. }
  1596. dev_priv->mm.gtt = intel_gtt_get();
  1597. if (!dev_priv->mm.gtt) {
  1598. DRM_ERROR("Failed to initialize GTT\n");
  1599. ret = -ENODEV;
  1600. goto out_rmmap;
  1601. }
  1602. aperture_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1603. dev_priv->mm.gtt_mapping =
  1604. io_mapping_create_wc(dev->agp->base, aperture_size);
  1605. if (dev_priv->mm.gtt_mapping == NULL) {
  1606. ret = -EIO;
  1607. goto out_rmmap;
  1608. }
  1609. i915_mtrr_setup(dev_priv, dev->agp->base, aperture_size);
  1610. /* The i915 workqueue is primarily used for batched retirement of
  1611. * requests (and thus managing bo) once the task has been completed
  1612. * by the GPU. i915_gem_retire_requests() is called directly when we
  1613. * need high-priority retirement, such as waiting for an explicit
  1614. * bo.
  1615. *
  1616. * It is also used for periodic low-priority events, such as
  1617. * idle-timers and recording error state.
  1618. *
  1619. * All tasks on the workqueue are expected to acquire the dev mutex
  1620. * so there is no point in running more than one instance of the
  1621. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1622. */
  1623. dev_priv->wq = alloc_workqueue("i915",
  1624. WQ_UNBOUND | WQ_NON_REENTRANT,
  1625. 1);
  1626. if (dev_priv->wq == NULL) {
  1627. DRM_ERROR("Failed to create our workqueue.\n");
  1628. ret = -ENOMEM;
  1629. goto out_mtrrfree;
  1630. }
  1631. intel_irq_init(dev);
  1632. /* Try to make sure MCHBAR is enabled before poking at it */
  1633. intel_setup_mchbar(dev);
  1634. intel_setup_gmbus(dev);
  1635. intel_opregion_setup(dev);
  1636. /* Make sure the bios did its job and set up vital registers */
  1637. intel_setup_bios(dev);
  1638. i915_gem_load(dev);
  1639. /* Init HWS */
  1640. if (!I915_NEED_GFX_HWS(dev)) {
  1641. ret = i915_init_phys_hws(dev);
  1642. if (ret)
  1643. goto out_gem_unload;
  1644. }
  1645. if (IS_PINEVIEW(dev))
  1646. i915_pineview_get_mem_freq(dev);
  1647. else if (IS_GEN5(dev))
  1648. i915_ironlake_get_mem_freq(dev);
  1649. /* On the 945G/GM, the chipset reports the MSI capability on the
  1650. * integrated graphics even though the support isn't actually there
  1651. * according to the published specs. It doesn't appear to function
  1652. * correctly in testing on 945G.
  1653. * This may be a side effect of MSI having been made available for PEG
  1654. * and the registers being closely associated.
  1655. *
  1656. * According to chipset errata, on the 965GM, MSI interrupts may
  1657. * be lost or delayed, but we use them anyways to avoid
  1658. * stuck interrupts on some machines.
  1659. */
  1660. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1661. pci_enable_msi(dev->pdev);
  1662. spin_lock_init(&dev_priv->gt_lock);
  1663. spin_lock_init(&dev_priv->irq_lock);
  1664. spin_lock_init(&dev_priv->error_lock);
  1665. spin_lock_init(&dev_priv->rps_lock);
  1666. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1667. dev_priv->num_pipe = 3;
  1668. else if (IS_MOBILE(dev) || !IS_GEN2(dev))
  1669. dev_priv->num_pipe = 2;
  1670. else
  1671. dev_priv->num_pipe = 1;
  1672. ret = drm_vblank_init(dev, dev_priv->num_pipe);
  1673. if (ret)
  1674. goto out_gem_unload;
  1675. /* Start out suspended */
  1676. dev_priv->mm.suspended = 1;
  1677. intel_detect_pch(dev);
  1678. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1679. ret = i915_load_modeset_init(dev);
  1680. if (ret < 0) {
  1681. DRM_ERROR("failed to init modeset\n");
  1682. goto out_gem_unload;
  1683. }
  1684. }
  1685. i915_setup_sysfs(dev);
  1686. /* Must be done after probing outputs */
  1687. intel_opregion_init(dev);
  1688. acpi_video_register();
  1689. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1690. (unsigned long) dev);
  1691. if (IS_GEN5(dev)) {
  1692. spin_lock(&mchdev_lock);
  1693. i915_mch_dev = dev_priv;
  1694. dev_priv->mchdev_lock = &mchdev_lock;
  1695. spin_unlock(&mchdev_lock);
  1696. ips_ping_for_i915_load();
  1697. }
  1698. return 0;
  1699. out_gem_unload:
  1700. if (dev_priv->mm.inactive_shrinker.shrink)
  1701. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1702. if (dev->pdev->msi_enabled)
  1703. pci_disable_msi(dev->pdev);
  1704. intel_teardown_gmbus(dev);
  1705. intel_teardown_mchbar(dev);
  1706. destroy_workqueue(dev_priv->wq);
  1707. out_mtrrfree:
  1708. if (dev_priv->mm.gtt_mtrr >= 0) {
  1709. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1710. dev->agp->agp_info.aper_size * 1024 * 1024);
  1711. dev_priv->mm.gtt_mtrr = -1;
  1712. }
  1713. io_mapping_free(dev_priv->mm.gtt_mapping);
  1714. out_rmmap:
  1715. pci_iounmap(dev->pdev, dev_priv->regs);
  1716. put_bridge:
  1717. pci_dev_put(dev_priv->bridge_dev);
  1718. free_priv:
  1719. kfree(dev_priv);
  1720. return ret;
  1721. }
  1722. int i915_driver_unload(struct drm_device *dev)
  1723. {
  1724. struct drm_i915_private *dev_priv = dev->dev_private;
  1725. int ret;
  1726. spin_lock(&mchdev_lock);
  1727. i915_mch_dev = NULL;
  1728. spin_unlock(&mchdev_lock);
  1729. i915_teardown_sysfs(dev);
  1730. if (dev_priv->mm.inactive_shrinker.shrink)
  1731. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1732. mutex_lock(&dev->struct_mutex);
  1733. ret = i915_gpu_idle(dev);
  1734. if (ret)
  1735. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1736. i915_gem_retire_requests(dev);
  1737. mutex_unlock(&dev->struct_mutex);
  1738. /* Cancel the retire work handler, which should be idle now. */
  1739. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1740. io_mapping_free(dev_priv->mm.gtt_mapping);
  1741. if (dev_priv->mm.gtt_mtrr >= 0) {
  1742. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1743. dev->agp->agp_info.aper_size * 1024 * 1024);
  1744. dev_priv->mm.gtt_mtrr = -1;
  1745. }
  1746. acpi_video_unregister();
  1747. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1748. intel_fbdev_fini(dev);
  1749. intel_modeset_cleanup(dev);
  1750. /*
  1751. * free the memory space allocated for the child device
  1752. * config parsed from VBT
  1753. */
  1754. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1755. kfree(dev_priv->child_dev);
  1756. dev_priv->child_dev = NULL;
  1757. dev_priv->child_dev_num = 0;
  1758. }
  1759. vga_switcheroo_unregister_client(dev->pdev);
  1760. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1761. }
  1762. /* Free error state after interrupts are fully disabled. */
  1763. del_timer_sync(&dev_priv->hangcheck_timer);
  1764. cancel_work_sync(&dev_priv->error_work);
  1765. i915_destroy_error_state(dev);
  1766. if (dev->pdev->msi_enabled)
  1767. pci_disable_msi(dev->pdev);
  1768. intel_opregion_fini(dev);
  1769. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1770. /* Flush any outstanding unpin_work. */
  1771. flush_workqueue(dev_priv->wq);
  1772. mutex_lock(&dev->struct_mutex);
  1773. i915_gem_free_all_phys_object(dev);
  1774. i915_gem_cleanup_ringbuffer(dev);
  1775. mutex_unlock(&dev->struct_mutex);
  1776. i915_gem_cleanup_aliasing_ppgtt(dev);
  1777. i915_gem_cleanup_stolen(dev);
  1778. drm_mm_takedown(&dev_priv->mm.stolen);
  1779. intel_cleanup_overlay(dev);
  1780. if (!I915_NEED_GFX_HWS(dev))
  1781. i915_free_hws(dev);
  1782. }
  1783. if (dev_priv->regs != NULL)
  1784. pci_iounmap(dev->pdev, dev_priv->regs);
  1785. intel_teardown_gmbus(dev);
  1786. intel_teardown_mchbar(dev);
  1787. destroy_workqueue(dev_priv->wq);
  1788. pci_dev_put(dev_priv->bridge_dev);
  1789. kfree(dev->dev_private);
  1790. return 0;
  1791. }
  1792. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1793. {
  1794. struct drm_i915_file_private *file_priv;
  1795. DRM_DEBUG_DRIVER("\n");
  1796. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1797. if (!file_priv)
  1798. return -ENOMEM;
  1799. file->driver_priv = file_priv;
  1800. spin_lock_init(&file_priv->mm.lock);
  1801. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1802. return 0;
  1803. }
  1804. /**
  1805. * i915_driver_lastclose - clean up after all DRM clients have exited
  1806. * @dev: DRM device
  1807. *
  1808. * Take care of cleaning up after all DRM clients have exited. In the
  1809. * mode setting case, we want to restore the kernel's initial mode (just
  1810. * in case the last client left us in a bad state).
  1811. *
  1812. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1813. * and DMA structures, since the kernel won't be using them, and clea
  1814. * up any GEM state.
  1815. */
  1816. void i915_driver_lastclose(struct drm_device * dev)
  1817. {
  1818. drm_i915_private_t *dev_priv = dev->dev_private;
  1819. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1820. intel_fb_restore_mode(dev);
  1821. vga_switcheroo_process_delayed_switch();
  1822. return;
  1823. }
  1824. i915_gem_lastclose(dev);
  1825. i915_dma_cleanup(dev);
  1826. }
  1827. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1828. {
  1829. i915_gem_release(dev, file_priv);
  1830. }
  1831. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1832. {
  1833. struct drm_i915_file_private *file_priv = file->driver_priv;
  1834. kfree(file_priv);
  1835. }
  1836. struct drm_ioctl_desc i915_ioctls[] = {
  1837. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1838. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1839. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1840. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1841. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1842. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1843. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1844. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1845. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1846. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1847. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1848. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1849. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1850. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1851. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1852. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1853. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1854. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1855. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1856. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1857. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1858. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1859. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1860. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1861. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1862. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1863. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1864. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1865. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1866. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1867. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1868. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1869. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1870. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1871. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1872. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1873. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1874. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1875. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1876. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1877. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1878. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1879. };
  1880. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1881. /*
  1882. * This is really ugly: Because old userspace abused the linux agp interface to
  1883. * manage the gtt, we need to claim that all intel devices are agp. For
  1884. * otherwise the drm core refuses to initialize the agp support code.
  1885. */
  1886. int i915_driver_device_is_agp(struct drm_device * dev)
  1887. {
  1888. return 1;
  1889. }