ide-iops.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132
  1. /*
  2. * Copyright (C) 2000-2002 Andre Hedrick <andre@linux-ide.org>
  3. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  4. *
  5. */
  6. #include <linux/module.h>
  7. #include <linux/types.h>
  8. #include <linux/string.h>
  9. #include <linux/kernel.h>
  10. #include <linux/timer.h>
  11. #include <linux/mm.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/major.h>
  14. #include <linux/errno.h>
  15. #include <linux/genhd.h>
  16. #include <linux/blkpg.h>
  17. #include <linux/slab.h>
  18. #include <linux/pci.h>
  19. #include <linux/delay.h>
  20. #include <linux/hdreg.h>
  21. #include <linux/ide.h>
  22. #include <linux/bitops.h>
  23. #include <linux/nmi.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/irq.h>
  26. #include <asm/uaccess.h>
  27. #include <asm/io.h>
  28. /*
  29. * Conventional PIO operations for ATA devices
  30. */
  31. static u8 ide_inb (unsigned long port)
  32. {
  33. return (u8) inb(port);
  34. }
  35. static u16 ide_inw (unsigned long port)
  36. {
  37. return (u16) inw(port);
  38. }
  39. static void ide_insw (unsigned long port, void *addr, u32 count)
  40. {
  41. insw(port, addr, count);
  42. }
  43. static void ide_insl (unsigned long port, void *addr, u32 count)
  44. {
  45. insl(port, addr, count);
  46. }
  47. static void ide_outb (u8 val, unsigned long port)
  48. {
  49. outb(val, port);
  50. }
  51. static void ide_outbsync (ide_drive_t *drive, u8 addr, unsigned long port)
  52. {
  53. outb(addr, port);
  54. }
  55. static void ide_outw (u16 val, unsigned long port)
  56. {
  57. outw(val, port);
  58. }
  59. static void ide_outsw (unsigned long port, void *addr, u32 count)
  60. {
  61. outsw(port, addr, count);
  62. }
  63. static void ide_outsl (unsigned long port, void *addr, u32 count)
  64. {
  65. outsl(port, addr, count);
  66. }
  67. void default_hwif_iops (ide_hwif_t *hwif)
  68. {
  69. hwif->OUTB = ide_outb;
  70. hwif->OUTBSYNC = ide_outbsync;
  71. hwif->OUTW = ide_outw;
  72. hwif->OUTSW = ide_outsw;
  73. hwif->OUTSL = ide_outsl;
  74. hwif->INB = ide_inb;
  75. hwif->INW = ide_inw;
  76. hwif->INSW = ide_insw;
  77. hwif->INSL = ide_insl;
  78. }
  79. /*
  80. * MMIO operations, typically used for SATA controllers
  81. */
  82. static u8 ide_mm_inb (unsigned long port)
  83. {
  84. return (u8) readb((void __iomem *) port);
  85. }
  86. static u16 ide_mm_inw (unsigned long port)
  87. {
  88. return (u16) readw((void __iomem *) port);
  89. }
  90. static void ide_mm_insw (unsigned long port, void *addr, u32 count)
  91. {
  92. __ide_mm_insw((void __iomem *) port, addr, count);
  93. }
  94. static void ide_mm_insl (unsigned long port, void *addr, u32 count)
  95. {
  96. __ide_mm_insl((void __iomem *) port, addr, count);
  97. }
  98. static void ide_mm_outb (u8 value, unsigned long port)
  99. {
  100. writeb(value, (void __iomem *) port);
  101. }
  102. static void ide_mm_outbsync (ide_drive_t *drive, u8 value, unsigned long port)
  103. {
  104. writeb(value, (void __iomem *) port);
  105. }
  106. static void ide_mm_outw (u16 value, unsigned long port)
  107. {
  108. writew(value, (void __iomem *) port);
  109. }
  110. static void ide_mm_outsw (unsigned long port, void *addr, u32 count)
  111. {
  112. __ide_mm_outsw((void __iomem *) port, addr, count);
  113. }
  114. static void ide_mm_outsl (unsigned long port, void *addr, u32 count)
  115. {
  116. __ide_mm_outsl((void __iomem *) port, addr, count);
  117. }
  118. void default_hwif_mmiops (ide_hwif_t *hwif)
  119. {
  120. hwif->OUTB = ide_mm_outb;
  121. /* Most systems will need to override OUTBSYNC, alas however
  122. this one is controller specific! */
  123. hwif->OUTBSYNC = ide_mm_outbsync;
  124. hwif->OUTW = ide_mm_outw;
  125. hwif->OUTSW = ide_mm_outsw;
  126. hwif->OUTSL = ide_mm_outsl;
  127. hwif->INB = ide_mm_inb;
  128. hwif->INW = ide_mm_inw;
  129. hwif->INSW = ide_mm_insw;
  130. hwif->INSL = ide_mm_insl;
  131. }
  132. EXPORT_SYMBOL(default_hwif_mmiops);
  133. void SELECT_DRIVE (ide_drive_t *drive)
  134. {
  135. if (HWIF(drive)->selectproc)
  136. HWIF(drive)->selectproc(drive);
  137. HWIF(drive)->OUTB(drive->select.all, IDE_SELECT_REG);
  138. }
  139. void SELECT_MASK (ide_drive_t *drive, int mask)
  140. {
  141. if (HWIF(drive)->maskproc)
  142. HWIF(drive)->maskproc(drive, mask);
  143. }
  144. /*
  145. * Some localbus EIDE interfaces require a special access sequence
  146. * when using 32-bit I/O instructions to transfer data. We call this
  147. * the "vlb_sync" sequence, which consists of three successive reads
  148. * of the sector count register location, with interrupts disabled
  149. * to ensure that the reads all happen together.
  150. */
  151. static void ata_vlb_sync(ide_drive_t *drive, unsigned long port)
  152. {
  153. (void) HWIF(drive)->INB(port);
  154. (void) HWIF(drive)->INB(port);
  155. (void) HWIF(drive)->INB(port);
  156. }
  157. /*
  158. * This is used for most PIO data transfers *from* the IDE interface
  159. */
  160. static void ata_input_data(ide_drive_t *drive, void *buffer, u32 wcount)
  161. {
  162. ide_hwif_t *hwif = HWIF(drive);
  163. u8 io_32bit = drive->io_32bit;
  164. if (io_32bit) {
  165. if (io_32bit & 2) {
  166. unsigned long flags;
  167. local_irq_save(flags);
  168. ata_vlb_sync(drive, IDE_NSECTOR_REG);
  169. hwif->INSL(IDE_DATA_REG, buffer, wcount);
  170. local_irq_restore(flags);
  171. } else
  172. hwif->INSL(IDE_DATA_REG, buffer, wcount);
  173. } else {
  174. hwif->INSW(IDE_DATA_REG, buffer, wcount<<1);
  175. }
  176. }
  177. /*
  178. * This is used for most PIO data transfers *to* the IDE interface
  179. */
  180. static void ata_output_data(ide_drive_t *drive, void *buffer, u32 wcount)
  181. {
  182. ide_hwif_t *hwif = HWIF(drive);
  183. u8 io_32bit = drive->io_32bit;
  184. if (io_32bit) {
  185. if (io_32bit & 2) {
  186. unsigned long flags;
  187. local_irq_save(flags);
  188. ata_vlb_sync(drive, IDE_NSECTOR_REG);
  189. hwif->OUTSL(IDE_DATA_REG, buffer, wcount);
  190. local_irq_restore(flags);
  191. } else
  192. hwif->OUTSL(IDE_DATA_REG, buffer, wcount);
  193. } else {
  194. hwif->OUTSW(IDE_DATA_REG, buffer, wcount<<1);
  195. }
  196. }
  197. /*
  198. * The following routines are mainly used by the ATAPI drivers.
  199. *
  200. * These routines will round up any request for an odd number of bytes,
  201. * so if an odd bytecount is specified, be sure that there's at least one
  202. * extra byte allocated for the buffer.
  203. */
  204. static void atapi_input_bytes(ide_drive_t *drive, void *buffer, u32 bytecount)
  205. {
  206. ide_hwif_t *hwif = HWIF(drive);
  207. ++bytecount;
  208. #if defined(CONFIG_ATARI) || defined(CONFIG_Q40)
  209. if (MACH_IS_ATARI || MACH_IS_Q40) {
  210. /* Atari has a byte-swapped IDE interface */
  211. insw_swapw(IDE_DATA_REG, buffer, bytecount / 2);
  212. return;
  213. }
  214. #endif /* CONFIG_ATARI || CONFIG_Q40 */
  215. hwif->ata_input_data(drive, buffer, bytecount / 4);
  216. if ((bytecount & 0x03) >= 2)
  217. hwif->INSW(IDE_DATA_REG, ((u8 *)buffer)+(bytecount & ~0x03), 1);
  218. }
  219. static void atapi_output_bytes(ide_drive_t *drive, void *buffer, u32 bytecount)
  220. {
  221. ide_hwif_t *hwif = HWIF(drive);
  222. ++bytecount;
  223. #if defined(CONFIG_ATARI) || defined(CONFIG_Q40)
  224. if (MACH_IS_ATARI || MACH_IS_Q40) {
  225. /* Atari has a byte-swapped IDE interface */
  226. outsw_swapw(IDE_DATA_REG, buffer, bytecount / 2);
  227. return;
  228. }
  229. #endif /* CONFIG_ATARI || CONFIG_Q40 */
  230. hwif->ata_output_data(drive, buffer, bytecount / 4);
  231. if ((bytecount & 0x03) >= 2)
  232. hwif->OUTSW(IDE_DATA_REG, ((u8*)buffer)+(bytecount & ~0x03), 1);
  233. }
  234. void default_hwif_transport(ide_hwif_t *hwif)
  235. {
  236. hwif->ata_input_data = ata_input_data;
  237. hwif->ata_output_data = ata_output_data;
  238. hwif->atapi_input_bytes = atapi_input_bytes;
  239. hwif->atapi_output_bytes = atapi_output_bytes;
  240. }
  241. void ide_fix_driveid (struct hd_driveid *id)
  242. {
  243. #ifndef __LITTLE_ENDIAN
  244. # ifdef __BIG_ENDIAN
  245. int i;
  246. u16 *stringcast;
  247. id->config = __le16_to_cpu(id->config);
  248. id->cyls = __le16_to_cpu(id->cyls);
  249. id->reserved2 = __le16_to_cpu(id->reserved2);
  250. id->heads = __le16_to_cpu(id->heads);
  251. id->track_bytes = __le16_to_cpu(id->track_bytes);
  252. id->sector_bytes = __le16_to_cpu(id->sector_bytes);
  253. id->sectors = __le16_to_cpu(id->sectors);
  254. id->vendor0 = __le16_to_cpu(id->vendor0);
  255. id->vendor1 = __le16_to_cpu(id->vendor1);
  256. id->vendor2 = __le16_to_cpu(id->vendor2);
  257. stringcast = (u16 *)&id->serial_no[0];
  258. for (i = 0; i < (20/2); i++)
  259. stringcast[i] = __le16_to_cpu(stringcast[i]);
  260. id->buf_type = __le16_to_cpu(id->buf_type);
  261. id->buf_size = __le16_to_cpu(id->buf_size);
  262. id->ecc_bytes = __le16_to_cpu(id->ecc_bytes);
  263. stringcast = (u16 *)&id->fw_rev[0];
  264. for (i = 0; i < (8/2); i++)
  265. stringcast[i] = __le16_to_cpu(stringcast[i]);
  266. stringcast = (u16 *)&id->model[0];
  267. for (i = 0; i < (40/2); i++)
  268. stringcast[i] = __le16_to_cpu(stringcast[i]);
  269. id->dword_io = __le16_to_cpu(id->dword_io);
  270. id->reserved50 = __le16_to_cpu(id->reserved50);
  271. id->field_valid = __le16_to_cpu(id->field_valid);
  272. id->cur_cyls = __le16_to_cpu(id->cur_cyls);
  273. id->cur_heads = __le16_to_cpu(id->cur_heads);
  274. id->cur_sectors = __le16_to_cpu(id->cur_sectors);
  275. id->cur_capacity0 = __le16_to_cpu(id->cur_capacity0);
  276. id->cur_capacity1 = __le16_to_cpu(id->cur_capacity1);
  277. id->lba_capacity = __le32_to_cpu(id->lba_capacity);
  278. id->dma_1word = __le16_to_cpu(id->dma_1word);
  279. id->dma_mword = __le16_to_cpu(id->dma_mword);
  280. id->eide_pio_modes = __le16_to_cpu(id->eide_pio_modes);
  281. id->eide_dma_min = __le16_to_cpu(id->eide_dma_min);
  282. id->eide_dma_time = __le16_to_cpu(id->eide_dma_time);
  283. id->eide_pio = __le16_to_cpu(id->eide_pio);
  284. id->eide_pio_iordy = __le16_to_cpu(id->eide_pio_iordy);
  285. for (i = 0; i < 2; ++i)
  286. id->words69_70[i] = __le16_to_cpu(id->words69_70[i]);
  287. for (i = 0; i < 4; ++i)
  288. id->words71_74[i] = __le16_to_cpu(id->words71_74[i]);
  289. id->queue_depth = __le16_to_cpu(id->queue_depth);
  290. for (i = 0; i < 4; ++i)
  291. id->words76_79[i] = __le16_to_cpu(id->words76_79[i]);
  292. id->major_rev_num = __le16_to_cpu(id->major_rev_num);
  293. id->minor_rev_num = __le16_to_cpu(id->minor_rev_num);
  294. id->command_set_1 = __le16_to_cpu(id->command_set_1);
  295. id->command_set_2 = __le16_to_cpu(id->command_set_2);
  296. id->cfsse = __le16_to_cpu(id->cfsse);
  297. id->cfs_enable_1 = __le16_to_cpu(id->cfs_enable_1);
  298. id->cfs_enable_2 = __le16_to_cpu(id->cfs_enable_2);
  299. id->csf_default = __le16_to_cpu(id->csf_default);
  300. id->dma_ultra = __le16_to_cpu(id->dma_ultra);
  301. id->trseuc = __le16_to_cpu(id->trseuc);
  302. id->trsEuc = __le16_to_cpu(id->trsEuc);
  303. id->CurAPMvalues = __le16_to_cpu(id->CurAPMvalues);
  304. id->mprc = __le16_to_cpu(id->mprc);
  305. id->hw_config = __le16_to_cpu(id->hw_config);
  306. id->acoustic = __le16_to_cpu(id->acoustic);
  307. id->msrqs = __le16_to_cpu(id->msrqs);
  308. id->sxfert = __le16_to_cpu(id->sxfert);
  309. id->sal = __le16_to_cpu(id->sal);
  310. id->spg = __le32_to_cpu(id->spg);
  311. id->lba_capacity_2 = __le64_to_cpu(id->lba_capacity_2);
  312. for (i = 0; i < 22; i++)
  313. id->words104_125[i] = __le16_to_cpu(id->words104_125[i]);
  314. id->last_lun = __le16_to_cpu(id->last_lun);
  315. id->word127 = __le16_to_cpu(id->word127);
  316. id->dlf = __le16_to_cpu(id->dlf);
  317. id->csfo = __le16_to_cpu(id->csfo);
  318. for (i = 0; i < 26; i++)
  319. id->words130_155[i] = __le16_to_cpu(id->words130_155[i]);
  320. id->word156 = __le16_to_cpu(id->word156);
  321. for (i = 0; i < 3; i++)
  322. id->words157_159[i] = __le16_to_cpu(id->words157_159[i]);
  323. id->cfa_power = __le16_to_cpu(id->cfa_power);
  324. for (i = 0; i < 14; i++)
  325. id->words161_175[i] = __le16_to_cpu(id->words161_175[i]);
  326. for (i = 0; i < 31; i++)
  327. id->words176_205[i] = __le16_to_cpu(id->words176_205[i]);
  328. for (i = 0; i < 48; i++)
  329. id->words206_254[i] = __le16_to_cpu(id->words206_254[i]);
  330. id->integrity_word = __le16_to_cpu(id->integrity_word);
  331. # else
  332. # error "Please fix <asm/byteorder.h>"
  333. # endif
  334. #endif
  335. }
  336. /*
  337. * ide_fixstring() cleans up and (optionally) byte-swaps a text string,
  338. * removing leading/trailing blanks and compressing internal blanks.
  339. * It is primarily used to tidy up the model name/number fields as
  340. * returned by the WIN_[P]IDENTIFY commands.
  341. */
  342. void ide_fixstring (u8 *s, const int bytecount, const int byteswap)
  343. {
  344. u8 *p = s, *end = &s[bytecount & ~1]; /* bytecount must be even */
  345. if (byteswap) {
  346. /* convert from big-endian to host byte order */
  347. for (p = end ; p != s;) {
  348. unsigned short *pp = (unsigned short *) (p -= 2);
  349. *pp = ntohs(*pp);
  350. }
  351. }
  352. /* strip leading blanks */
  353. while (s != end && *s == ' ')
  354. ++s;
  355. /* compress internal blanks and strip trailing blanks */
  356. while (s != end && *s) {
  357. if (*s++ != ' ' || (s != end && *s && *s != ' '))
  358. *p++ = *(s-1);
  359. }
  360. /* wipe out trailing garbage */
  361. while (p != end)
  362. *p++ = '\0';
  363. }
  364. EXPORT_SYMBOL(ide_fixstring);
  365. /*
  366. * Needed for PCI irq sharing
  367. */
  368. int drive_is_ready (ide_drive_t *drive)
  369. {
  370. ide_hwif_t *hwif = HWIF(drive);
  371. u8 stat = 0;
  372. if (drive->waiting_for_dma)
  373. return hwif->ide_dma_test_irq(drive);
  374. #if 0
  375. /* need to guarantee 400ns since last command was issued */
  376. udelay(1);
  377. #endif
  378. /*
  379. * We do a passive status test under shared PCI interrupts on
  380. * cards that truly share the ATA side interrupt, but may also share
  381. * an interrupt with another pci card/device. We make no assumptions
  382. * about possible isa-pnp and pci-pnp issues yet.
  383. */
  384. if (IDE_CONTROL_REG)
  385. stat = ide_read_altstatus(drive);
  386. else
  387. /* Note: this may clear a pending IRQ!! */
  388. stat = ide_read_status(drive);
  389. if (stat & BUSY_STAT)
  390. /* drive busy: definitely not interrupting */
  391. return 0;
  392. /* drive ready: *might* be interrupting */
  393. return 1;
  394. }
  395. EXPORT_SYMBOL(drive_is_ready);
  396. /*
  397. * This routine busy-waits for the drive status to be not "busy".
  398. * It then checks the status for all of the "good" bits and none
  399. * of the "bad" bits, and if all is okay it returns 0. All other
  400. * cases return error -- caller may then invoke ide_error().
  401. *
  402. * This routine should get fixed to not hog the cpu during extra long waits..
  403. * That could be done by busy-waiting for the first jiffy or two, and then
  404. * setting a timer to wake up at half second intervals thereafter,
  405. * until timeout is achieved, before timing out.
  406. */
  407. static int __ide_wait_stat(ide_drive_t *drive, u8 good, u8 bad, unsigned long timeout, u8 *rstat)
  408. {
  409. unsigned long flags;
  410. int i;
  411. u8 stat;
  412. udelay(1); /* spec allows drive 400ns to assert "BUSY" */
  413. stat = ide_read_status(drive);
  414. if (stat & BUSY_STAT) {
  415. local_irq_set(flags);
  416. timeout += jiffies;
  417. while ((stat = ide_read_status(drive)) & BUSY_STAT) {
  418. if (time_after(jiffies, timeout)) {
  419. /*
  420. * One last read after the timeout in case
  421. * heavy interrupt load made us not make any
  422. * progress during the timeout..
  423. */
  424. stat = ide_read_status(drive);
  425. if (!(stat & BUSY_STAT))
  426. break;
  427. local_irq_restore(flags);
  428. *rstat = stat;
  429. return -EBUSY;
  430. }
  431. }
  432. local_irq_restore(flags);
  433. }
  434. /*
  435. * Allow status to settle, then read it again.
  436. * A few rare drives vastly violate the 400ns spec here,
  437. * so we'll wait up to 10usec for a "good" status
  438. * rather than expensively fail things immediately.
  439. * This fix courtesy of Matthew Faupel & Niccolo Rigacci.
  440. */
  441. for (i = 0; i < 10; i++) {
  442. udelay(1);
  443. stat = ide_read_status(drive);
  444. if (OK_STAT(stat, good, bad)) {
  445. *rstat = stat;
  446. return 0;
  447. }
  448. }
  449. *rstat = stat;
  450. return -EFAULT;
  451. }
  452. /*
  453. * In case of error returns error value after doing "*startstop = ide_error()".
  454. * The caller should return the updated value of "startstop" in this case,
  455. * "startstop" is unchanged when the function returns 0.
  456. */
  457. int ide_wait_stat(ide_startstop_t *startstop, ide_drive_t *drive, u8 good, u8 bad, unsigned long timeout)
  458. {
  459. int err;
  460. u8 stat;
  461. /* bail early if we've exceeded max_failures */
  462. if (drive->max_failures && (drive->failures > drive->max_failures)) {
  463. *startstop = ide_stopped;
  464. return 1;
  465. }
  466. err = __ide_wait_stat(drive, good, bad, timeout, &stat);
  467. if (err) {
  468. char *s = (err == -EBUSY) ? "status timeout" : "status error";
  469. *startstop = ide_error(drive, s, stat);
  470. }
  471. return err;
  472. }
  473. EXPORT_SYMBOL(ide_wait_stat);
  474. /**
  475. * ide_in_drive_list - look for drive in black/white list
  476. * @id: drive identifier
  477. * @drive_table: list to inspect
  478. *
  479. * Look for a drive in the blacklist and the whitelist tables
  480. * Returns 1 if the drive is found in the table.
  481. */
  482. int ide_in_drive_list(struct hd_driveid *id, const struct drive_list_entry *drive_table)
  483. {
  484. for ( ; drive_table->id_model; drive_table++)
  485. if ((!strcmp(drive_table->id_model, id->model)) &&
  486. (!drive_table->id_firmware ||
  487. strstr(id->fw_rev, drive_table->id_firmware)))
  488. return 1;
  489. return 0;
  490. }
  491. EXPORT_SYMBOL_GPL(ide_in_drive_list);
  492. /*
  493. * Early UDMA66 devices don't set bit14 to 1, only bit13 is valid.
  494. * We list them here and depend on the device side cable detection for them.
  495. *
  496. * Some optical devices with the buggy firmwares have the same problem.
  497. */
  498. static const struct drive_list_entry ivb_list[] = {
  499. { "QUANTUM FIREBALLlct10 05" , "A03.0900" },
  500. { "TSSTcorp CDDVDW SH-S202J" , "SB00" },
  501. { "TSSTcorp CDDVDW SH-S202J" , "SB01" },
  502. { "TSSTcorp CDDVDW SH-S202N" , "SB00" },
  503. { "TSSTcorp CDDVDW SH-S202N" , "SB01" },
  504. { NULL , NULL }
  505. };
  506. /*
  507. * All hosts that use the 80c ribbon must use!
  508. * The name is derived from upper byte of word 93 and the 80c ribbon.
  509. */
  510. u8 eighty_ninty_three (ide_drive_t *drive)
  511. {
  512. ide_hwif_t *hwif = drive->hwif;
  513. struct hd_driveid *id = drive->id;
  514. int ivb = ide_in_drive_list(id, ivb_list);
  515. if (hwif->cbl == ATA_CBL_PATA40_SHORT)
  516. return 1;
  517. if (ivb)
  518. printk(KERN_DEBUG "%s: skipping word 93 validity check\n",
  519. drive->name);
  520. if (ide_dev_is_sata(id) && !ivb)
  521. return 1;
  522. if (hwif->cbl != ATA_CBL_PATA80 && !ivb)
  523. goto no_80w;
  524. /*
  525. * FIXME:
  526. * - force bit13 (80c cable present) check also for !ivb devices
  527. * (unless the slave device is pre-ATA3)
  528. */
  529. if ((id->hw_config & 0x4000) || (ivb && (id->hw_config & 0x2000)))
  530. return 1;
  531. no_80w:
  532. if (drive->udma33_warned == 1)
  533. return 0;
  534. printk(KERN_WARNING "%s: %s side 80-wire cable detection failed, "
  535. "limiting max speed to UDMA33\n",
  536. drive->name,
  537. hwif->cbl == ATA_CBL_PATA80 ? "drive" : "host");
  538. drive->udma33_warned = 1;
  539. return 0;
  540. }
  541. int ide_driveid_update(ide_drive_t *drive)
  542. {
  543. ide_hwif_t *hwif = drive->hwif;
  544. struct hd_driveid *id;
  545. unsigned long timeout, flags;
  546. u8 stat;
  547. /*
  548. * Re-read drive->id for possible DMA mode
  549. * change (copied from ide-probe.c)
  550. */
  551. SELECT_MASK(drive, 1);
  552. ide_set_irq(drive, 1);
  553. msleep(50);
  554. hwif->OUTB(WIN_IDENTIFY, IDE_COMMAND_REG);
  555. timeout = jiffies + WAIT_WORSTCASE;
  556. do {
  557. if (time_after(jiffies, timeout)) {
  558. SELECT_MASK(drive, 0);
  559. return 0; /* drive timed-out */
  560. }
  561. msleep(50); /* give drive a breather */
  562. stat = ide_read_altstatus(drive);
  563. } while (stat & BUSY_STAT);
  564. msleep(50); /* wait for IRQ and DRQ_STAT */
  565. stat = ide_read_status(drive);
  566. if (!OK_STAT(stat, DRQ_STAT, BAD_R_STAT)) {
  567. SELECT_MASK(drive, 0);
  568. printk("%s: CHECK for good STATUS\n", drive->name);
  569. return 0;
  570. }
  571. local_irq_save(flags);
  572. SELECT_MASK(drive, 0);
  573. id = kmalloc(SECTOR_WORDS*4, GFP_ATOMIC);
  574. if (!id) {
  575. local_irq_restore(flags);
  576. return 0;
  577. }
  578. ata_input_data(drive, id, SECTOR_WORDS);
  579. (void)ide_read_status(drive); /* clear drive IRQ */
  580. local_irq_enable();
  581. local_irq_restore(flags);
  582. ide_fix_driveid(id);
  583. if (id) {
  584. drive->id->dma_ultra = id->dma_ultra;
  585. drive->id->dma_mword = id->dma_mword;
  586. drive->id->dma_1word = id->dma_1word;
  587. /* anything more ? */
  588. kfree(id);
  589. if (drive->using_dma && ide_id_dma_bug(drive))
  590. ide_dma_off(drive);
  591. }
  592. return 1;
  593. }
  594. int ide_config_drive_speed(ide_drive_t *drive, u8 speed)
  595. {
  596. ide_hwif_t *hwif = drive->hwif;
  597. int error = 0;
  598. u8 stat;
  599. // while (HWGROUP(drive)->busy)
  600. // msleep(50);
  601. #ifdef CONFIG_BLK_DEV_IDEDMA
  602. if (hwif->dma_host_set) /* check if host supports DMA */
  603. hwif->dma_host_set(drive, 0);
  604. #endif
  605. /* Skip setting PIO flow-control modes on pre-EIDE drives */
  606. if ((speed & 0xf8) == XFER_PIO_0 && !(drive->id->capability & 0x08))
  607. goto skip;
  608. /*
  609. * Don't use ide_wait_cmd here - it will
  610. * attempt to set_geometry and recalibrate,
  611. * but for some reason these don't work at
  612. * this point (lost interrupt).
  613. */
  614. /*
  615. * Select the drive, and issue the SETFEATURES command
  616. */
  617. disable_irq_nosync(hwif->irq);
  618. /*
  619. * FIXME: we race against the running IRQ here if
  620. * this is called from non IRQ context. If we use
  621. * disable_irq() we hang on the error path. Work
  622. * is needed.
  623. */
  624. udelay(1);
  625. SELECT_DRIVE(drive);
  626. SELECT_MASK(drive, 0);
  627. udelay(1);
  628. ide_set_irq(drive, 0);
  629. hwif->OUTB(speed, IDE_NSECTOR_REG);
  630. hwif->OUTB(SETFEATURES_XFER, IDE_FEATURE_REG);
  631. hwif->OUTBSYNC(drive, WIN_SETFEATURES, IDE_COMMAND_REG);
  632. if (drive->quirk_list == 2)
  633. ide_set_irq(drive, 1);
  634. error = __ide_wait_stat(drive, drive->ready_stat,
  635. BUSY_STAT|DRQ_STAT|ERR_STAT,
  636. WAIT_CMD, &stat);
  637. SELECT_MASK(drive, 0);
  638. enable_irq(hwif->irq);
  639. if (error) {
  640. (void) ide_dump_status(drive, "set_drive_speed_status", stat);
  641. return error;
  642. }
  643. drive->id->dma_ultra &= ~0xFF00;
  644. drive->id->dma_mword &= ~0x0F00;
  645. drive->id->dma_1word &= ~0x0F00;
  646. skip:
  647. #ifdef CONFIG_BLK_DEV_IDEDMA
  648. if ((speed >= XFER_SW_DMA_0 || (hwif->host_flags & IDE_HFLAG_VDMA)) &&
  649. drive->using_dma)
  650. hwif->dma_host_set(drive, 1);
  651. else if (hwif->dma_host_set) /* check if host supports DMA */
  652. ide_dma_off_quietly(drive);
  653. #endif
  654. switch(speed) {
  655. case XFER_UDMA_7: drive->id->dma_ultra |= 0x8080; break;
  656. case XFER_UDMA_6: drive->id->dma_ultra |= 0x4040; break;
  657. case XFER_UDMA_5: drive->id->dma_ultra |= 0x2020; break;
  658. case XFER_UDMA_4: drive->id->dma_ultra |= 0x1010; break;
  659. case XFER_UDMA_3: drive->id->dma_ultra |= 0x0808; break;
  660. case XFER_UDMA_2: drive->id->dma_ultra |= 0x0404; break;
  661. case XFER_UDMA_1: drive->id->dma_ultra |= 0x0202; break;
  662. case XFER_UDMA_0: drive->id->dma_ultra |= 0x0101; break;
  663. case XFER_MW_DMA_2: drive->id->dma_mword |= 0x0404; break;
  664. case XFER_MW_DMA_1: drive->id->dma_mword |= 0x0202; break;
  665. case XFER_MW_DMA_0: drive->id->dma_mword |= 0x0101; break;
  666. case XFER_SW_DMA_2: drive->id->dma_1word |= 0x0404; break;
  667. case XFER_SW_DMA_1: drive->id->dma_1word |= 0x0202; break;
  668. case XFER_SW_DMA_0: drive->id->dma_1word |= 0x0101; break;
  669. default: break;
  670. }
  671. if (!drive->init_speed)
  672. drive->init_speed = speed;
  673. drive->current_speed = speed;
  674. return error;
  675. }
  676. /*
  677. * This should get invoked any time we exit the driver to
  678. * wait for an interrupt response from a drive. handler() points
  679. * at the appropriate code to handle the next interrupt, and a
  680. * timer is started to prevent us from waiting forever in case
  681. * something goes wrong (see the ide_timer_expiry() handler later on).
  682. *
  683. * See also ide_execute_command
  684. */
  685. static void __ide_set_handler (ide_drive_t *drive, ide_handler_t *handler,
  686. unsigned int timeout, ide_expiry_t *expiry)
  687. {
  688. ide_hwgroup_t *hwgroup = HWGROUP(drive);
  689. if (hwgroup->handler != NULL) {
  690. printk(KERN_CRIT "%s: ide_set_handler: handler not null; "
  691. "old=%p, new=%p\n",
  692. drive->name, hwgroup->handler, handler);
  693. }
  694. hwgroup->handler = handler;
  695. hwgroup->expiry = expiry;
  696. hwgroup->timer.expires = jiffies + timeout;
  697. hwgroup->req_gen_timer = hwgroup->req_gen;
  698. add_timer(&hwgroup->timer);
  699. }
  700. void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler,
  701. unsigned int timeout, ide_expiry_t *expiry)
  702. {
  703. unsigned long flags;
  704. spin_lock_irqsave(&ide_lock, flags);
  705. __ide_set_handler(drive, handler, timeout, expiry);
  706. spin_unlock_irqrestore(&ide_lock, flags);
  707. }
  708. EXPORT_SYMBOL(ide_set_handler);
  709. /**
  710. * ide_execute_command - execute an IDE command
  711. * @drive: IDE drive to issue the command against
  712. * @command: command byte to write
  713. * @handler: handler for next phase
  714. * @timeout: timeout for command
  715. * @expiry: handler to run on timeout
  716. *
  717. * Helper function to issue an IDE command. This handles the
  718. * atomicity requirements, command timing and ensures that the
  719. * handler and IRQ setup do not race. All IDE command kick off
  720. * should go via this function or do equivalent locking.
  721. */
  722. void ide_execute_command(ide_drive_t *drive, u8 cmd, ide_handler_t *handler,
  723. unsigned timeout, ide_expiry_t *expiry)
  724. {
  725. unsigned long flags;
  726. ide_hwgroup_t *hwgroup = HWGROUP(drive);
  727. ide_hwif_t *hwif = HWIF(drive);
  728. spin_lock_irqsave(&ide_lock, flags);
  729. BUG_ON(hwgroup->handler);
  730. __ide_set_handler(drive, handler, timeout, expiry);
  731. hwif->OUTBSYNC(drive, cmd, IDE_COMMAND_REG);
  732. /*
  733. * Drive takes 400nS to respond, we must avoid the IRQ being
  734. * serviced before that.
  735. *
  736. * FIXME: we could skip this delay with care on non shared devices
  737. */
  738. ndelay(400);
  739. spin_unlock_irqrestore(&ide_lock, flags);
  740. }
  741. EXPORT_SYMBOL(ide_execute_command);
  742. /* needed below */
  743. static ide_startstop_t do_reset1 (ide_drive_t *, int);
  744. /*
  745. * atapi_reset_pollfunc() gets invoked to poll the interface for completion every 50ms
  746. * during an atapi drive reset operation. If the drive has not yet responded,
  747. * and we have not yet hit our maximum waiting time, then the timer is restarted
  748. * for another 50ms.
  749. */
  750. static ide_startstop_t atapi_reset_pollfunc (ide_drive_t *drive)
  751. {
  752. ide_hwgroup_t *hwgroup = HWGROUP(drive);
  753. u8 stat;
  754. SELECT_DRIVE(drive);
  755. udelay (10);
  756. stat = ide_read_status(drive);
  757. if (OK_STAT(stat, 0, BUSY_STAT))
  758. printk("%s: ATAPI reset complete\n", drive->name);
  759. else {
  760. if (time_before(jiffies, hwgroup->poll_timeout)) {
  761. ide_set_handler(drive, &atapi_reset_pollfunc, HZ/20, NULL);
  762. /* continue polling */
  763. return ide_started;
  764. }
  765. /* end of polling */
  766. hwgroup->polling = 0;
  767. printk("%s: ATAPI reset timed-out, status=0x%02x\n",
  768. drive->name, stat);
  769. /* do it the old fashioned way */
  770. return do_reset1(drive, 1);
  771. }
  772. /* done polling */
  773. hwgroup->polling = 0;
  774. hwgroup->resetting = 0;
  775. return ide_stopped;
  776. }
  777. /*
  778. * reset_pollfunc() gets invoked to poll the interface for completion every 50ms
  779. * during an ide reset operation. If the drives have not yet responded,
  780. * and we have not yet hit our maximum waiting time, then the timer is restarted
  781. * for another 50ms.
  782. */
  783. static ide_startstop_t reset_pollfunc (ide_drive_t *drive)
  784. {
  785. ide_hwgroup_t *hwgroup = HWGROUP(drive);
  786. ide_hwif_t *hwif = HWIF(drive);
  787. u8 tmp;
  788. if (hwif->reset_poll != NULL) {
  789. if (hwif->reset_poll(drive)) {
  790. printk(KERN_ERR "%s: host reset_poll failure for %s.\n",
  791. hwif->name, drive->name);
  792. return ide_stopped;
  793. }
  794. }
  795. tmp = ide_read_status(drive);
  796. if (!OK_STAT(tmp, 0, BUSY_STAT)) {
  797. if (time_before(jiffies, hwgroup->poll_timeout)) {
  798. ide_set_handler(drive, &reset_pollfunc, HZ/20, NULL);
  799. /* continue polling */
  800. return ide_started;
  801. }
  802. printk("%s: reset timed-out, status=0x%02x\n", hwif->name, tmp);
  803. drive->failures++;
  804. } else {
  805. printk("%s: reset: ", hwif->name);
  806. tmp = ide_read_error(drive);
  807. if (tmp == 1) {
  808. printk("success\n");
  809. drive->failures = 0;
  810. } else {
  811. drive->failures++;
  812. printk("master: ");
  813. switch (tmp & 0x7f) {
  814. case 1: printk("passed");
  815. break;
  816. case 2: printk("formatter device error");
  817. break;
  818. case 3: printk("sector buffer error");
  819. break;
  820. case 4: printk("ECC circuitry error");
  821. break;
  822. case 5: printk("controlling MPU error");
  823. break;
  824. default:printk("error (0x%02x?)", tmp);
  825. }
  826. if (tmp & 0x80)
  827. printk("; slave: failed");
  828. printk("\n");
  829. }
  830. }
  831. hwgroup->polling = 0; /* done polling */
  832. hwgroup->resetting = 0; /* done reset attempt */
  833. return ide_stopped;
  834. }
  835. static void ide_disk_pre_reset(ide_drive_t *drive)
  836. {
  837. int legacy = (drive->id->cfs_enable_2 & 0x0400) ? 0 : 1;
  838. drive->special.all = 0;
  839. drive->special.b.set_geometry = legacy;
  840. drive->special.b.recalibrate = legacy;
  841. drive->mult_count = 0;
  842. if (!drive->keep_settings && !drive->using_dma)
  843. drive->mult_req = 0;
  844. if (drive->mult_req != drive->mult_count)
  845. drive->special.b.set_multmode = 1;
  846. }
  847. static void pre_reset(ide_drive_t *drive)
  848. {
  849. if (drive->media == ide_disk)
  850. ide_disk_pre_reset(drive);
  851. else
  852. drive->post_reset = 1;
  853. if (drive->using_dma) {
  854. if (drive->crc_count)
  855. ide_check_dma_crc(drive);
  856. else
  857. ide_dma_off(drive);
  858. }
  859. if (!drive->keep_settings) {
  860. if (!drive->using_dma) {
  861. drive->unmask = 0;
  862. drive->io_32bit = 0;
  863. }
  864. return;
  865. }
  866. if (HWIF(drive)->pre_reset != NULL)
  867. HWIF(drive)->pre_reset(drive);
  868. if (drive->current_speed != 0xff)
  869. drive->desired_speed = drive->current_speed;
  870. drive->current_speed = 0xff;
  871. }
  872. /*
  873. * do_reset1() attempts to recover a confused drive by resetting it.
  874. * Unfortunately, resetting a disk drive actually resets all devices on
  875. * the same interface, so it can really be thought of as resetting the
  876. * interface rather than resetting the drive.
  877. *
  878. * ATAPI devices have their own reset mechanism which allows them to be
  879. * individually reset without clobbering other devices on the same interface.
  880. *
  881. * Unfortunately, the IDE interface does not generate an interrupt to let
  882. * us know when the reset operation has finished, so we must poll for this.
  883. * Equally poor, though, is the fact that this may a very long time to complete,
  884. * (up to 30 seconds worstcase). So, instead of busy-waiting here for it,
  885. * we set a timer to poll at 50ms intervals.
  886. */
  887. static ide_startstop_t do_reset1 (ide_drive_t *drive, int do_not_try_atapi)
  888. {
  889. unsigned int unit;
  890. unsigned long flags;
  891. ide_hwif_t *hwif;
  892. ide_hwgroup_t *hwgroup;
  893. spin_lock_irqsave(&ide_lock, flags);
  894. hwif = HWIF(drive);
  895. hwgroup = HWGROUP(drive);
  896. /* We must not reset with running handlers */
  897. BUG_ON(hwgroup->handler != NULL);
  898. /* For an ATAPI device, first try an ATAPI SRST. */
  899. if (drive->media != ide_disk && !do_not_try_atapi) {
  900. hwgroup->resetting = 1;
  901. pre_reset(drive);
  902. SELECT_DRIVE(drive);
  903. udelay (20);
  904. hwif->OUTBSYNC(drive, WIN_SRST, IDE_COMMAND_REG);
  905. ndelay(400);
  906. hwgroup->poll_timeout = jiffies + WAIT_WORSTCASE;
  907. hwgroup->polling = 1;
  908. __ide_set_handler(drive, &atapi_reset_pollfunc, HZ/20, NULL);
  909. spin_unlock_irqrestore(&ide_lock, flags);
  910. return ide_started;
  911. }
  912. /*
  913. * First, reset any device state data we were maintaining
  914. * for any of the drives on this interface.
  915. */
  916. for (unit = 0; unit < MAX_DRIVES; ++unit)
  917. pre_reset(&hwif->drives[unit]);
  918. if (!IDE_CONTROL_REG) {
  919. spin_unlock_irqrestore(&ide_lock, flags);
  920. return ide_stopped;
  921. }
  922. hwgroup->resetting = 1;
  923. /*
  924. * Note that we also set nIEN while resetting the device,
  925. * to mask unwanted interrupts from the interface during the reset.
  926. * However, due to the design of PC hardware, this will cause an
  927. * immediate interrupt due to the edge transition it produces.
  928. * This single interrupt gives us a "fast poll" for drives that
  929. * recover from reset very quickly, saving us the first 50ms wait time.
  930. */
  931. /* set SRST and nIEN */
  932. hwif->OUTBSYNC(drive, drive->ctl|6,IDE_CONTROL_REG);
  933. /* more than enough time */
  934. udelay(10);
  935. if (drive->quirk_list == 2) {
  936. /* clear SRST and nIEN */
  937. hwif->OUTBSYNC(drive, drive->ctl, IDE_CONTROL_REG);
  938. } else {
  939. /* clear SRST, leave nIEN */
  940. hwif->OUTBSYNC(drive, drive->ctl|2, IDE_CONTROL_REG);
  941. }
  942. /* more than enough time */
  943. udelay(10);
  944. hwgroup->poll_timeout = jiffies + WAIT_WORSTCASE;
  945. hwgroup->polling = 1;
  946. __ide_set_handler(drive, &reset_pollfunc, HZ/20, NULL);
  947. /*
  948. * Some weird controller like resetting themselves to a strange
  949. * state when the disks are reset this way. At least, the Winbond
  950. * 553 documentation says that
  951. */
  952. if (hwif->resetproc)
  953. hwif->resetproc(drive);
  954. spin_unlock_irqrestore(&ide_lock, flags);
  955. return ide_started;
  956. }
  957. /*
  958. * ide_do_reset() is the entry point to the drive/interface reset code.
  959. */
  960. ide_startstop_t ide_do_reset (ide_drive_t *drive)
  961. {
  962. return do_reset1(drive, 0);
  963. }
  964. EXPORT_SYMBOL(ide_do_reset);
  965. /*
  966. * ide_wait_not_busy() waits for the currently selected device on the hwif
  967. * to report a non-busy status, see comments in ide_probe_port().
  968. */
  969. int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout)
  970. {
  971. u8 stat = 0;
  972. while(timeout--) {
  973. /*
  974. * Turn this into a schedule() sleep once I'm sure
  975. * about locking issues (2.5 work ?).
  976. */
  977. mdelay(1);
  978. stat = hwif->INB(hwif->io_ports[IDE_STATUS_OFFSET]);
  979. if ((stat & BUSY_STAT) == 0)
  980. return 0;
  981. /*
  982. * Assume a value of 0xff means nothing is connected to
  983. * the interface and it doesn't implement the pull-down
  984. * resistor on D7.
  985. */
  986. if (stat == 0xff)
  987. return -ENODEV;
  988. touch_softlockup_watchdog();
  989. touch_nmi_watchdog();
  990. }
  991. return -EBUSY;
  992. }
  993. EXPORT_SYMBOL_GPL(ide_wait_not_busy);