r600.c 114 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. #define CAYMAN_RLC_UCODE_SIZE 1024
  50. /* Firmware Names */
  51. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  52. MODULE_FIRMWARE("radeon/R600_me.bin");
  53. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV610_me.bin");
  55. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV630_me.bin");
  57. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV620_me.bin");
  59. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV635_me.bin");
  61. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV670_me.bin");
  63. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RS780_me.bin");
  65. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RV770_me.bin");
  67. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV730_me.bin");
  69. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV710_me.bin");
  71. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  72. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  85. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  86. MODULE_FIRMWARE("radeon/PALM_me.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  92. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  93. /* r600,rv610,rv630,rv620,rv635,rv670 */
  94. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  95. void r600_gpu_init(struct radeon_device *rdev);
  96. void r600_fini(struct radeon_device *rdev);
  97. void r600_irq_disable(struct radeon_device *rdev);
  98. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  99. /* get temperature in millidegrees */
  100. int rv6xx_get_temp(struct radeon_device *rdev)
  101. {
  102. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  103. ASIC_T_SHIFT;
  104. int actual_temp = temp & 0xff;
  105. if (temp & 0x100)
  106. actual_temp -= 256;
  107. return actual_temp * 1000;
  108. }
  109. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  110. {
  111. int i;
  112. rdev->pm.dynpm_can_upclock = true;
  113. rdev->pm.dynpm_can_downclock = true;
  114. /* power state array is low to high, default is first */
  115. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  116. int min_power_state_index = 0;
  117. if (rdev->pm.num_power_states > 2)
  118. min_power_state_index = 1;
  119. switch (rdev->pm.dynpm_planned_action) {
  120. case DYNPM_ACTION_MINIMUM:
  121. rdev->pm.requested_power_state_index = min_power_state_index;
  122. rdev->pm.requested_clock_mode_index = 0;
  123. rdev->pm.dynpm_can_downclock = false;
  124. break;
  125. case DYNPM_ACTION_DOWNCLOCK:
  126. if (rdev->pm.current_power_state_index == min_power_state_index) {
  127. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  128. rdev->pm.dynpm_can_downclock = false;
  129. } else {
  130. if (rdev->pm.active_crtc_count > 1) {
  131. for (i = 0; i < rdev->pm.num_power_states; i++) {
  132. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  133. continue;
  134. else if (i >= rdev->pm.current_power_state_index) {
  135. rdev->pm.requested_power_state_index =
  136. rdev->pm.current_power_state_index;
  137. break;
  138. } else {
  139. rdev->pm.requested_power_state_index = i;
  140. break;
  141. }
  142. }
  143. } else {
  144. if (rdev->pm.current_power_state_index == 0)
  145. rdev->pm.requested_power_state_index =
  146. rdev->pm.num_power_states - 1;
  147. else
  148. rdev->pm.requested_power_state_index =
  149. rdev->pm.current_power_state_index - 1;
  150. }
  151. }
  152. rdev->pm.requested_clock_mode_index = 0;
  153. /* don't use the power state if crtcs are active and no display flag is set */
  154. if ((rdev->pm.active_crtc_count > 0) &&
  155. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  156. clock_info[rdev->pm.requested_clock_mode_index].flags &
  157. RADEON_PM_MODE_NO_DISPLAY)) {
  158. rdev->pm.requested_power_state_index++;
  159. }
  160. break;
  161. case DYNPM_ACTION_UPCLOCK:
  162. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  163. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  164. rdev->pm.dynpm_can_upclock = false;
  165. } else {
  166. if (rdev->pm.active_crtc_count > 1) {
  167. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  168. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  169. continue;
  170. else if (i <= rdev->pm.current_power_state_index) {
  171. rdev->pm.requested_power_state_index =
  172. rdev->pm.current_power_state_index;
  173. break;
  174. } else {
  175. rdev->pm.requested_power_state_index = i;
  176. break;
  177. }
  178. }
  179. } else
  180. rdev->pm.requested_power_state_index =
  181. rdev->pm.current_power_state_index + 1;
  182. }
  183. rdev->pm.requested_clock_mode_index = 0;
  184. break;
  185. case DYNPM_ACTION_DEFAULT:
  186. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  187. rdev->pm.requested_clock_mode_index = 0;
  188. rdev->pm.dynpm_can_upclock = false;
  189. break;
  190. case DYNPM_ACTION_NONE:
  191. default:
  192. DRM_ERROR("Requested mode for not defined action\n");
  193. return;
  194. }
  195. } else {
  196. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  197. /* for now just select the first power state and switch between clock modes */
  198. /* power state array is low to high, default is first (0) */
  199. if (rdev->pm.active_crtc_count > 1) {
  200. rdev->pm.requested_power_state_index = -1;
  201. /* start at 1 as we don't want the default mode */
  202. for (i = 1; i < rdev->pm.num_power_states; i++) {
  203. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  204. continue;
  205. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  206. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  207. rdev->pm.requested_power_state_index = i;
  208. break;
  209. }
  210. }
  211. /* if nothing selected, grab the default state. */
  212. if (rdev->pm.requested_power_state_index == -1)
  213. rdev->pm.requested_power_state_index = 0;
  214. } else
  215. rdev->pm.requested_power_state_index = 1;
  216. switch (rdev->pm.dynpm_planned_action) {
  217. case DYNPM_ACTION_MINIMUM:
  218. rdev->pm.requested_clock_mode_index = 0;
  219. rdev->pm.dynpm_can_downclock = false;
  220. break;
  221. case DYNPM_ACTION_DOWNCLOCK:
  222. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  223. if (rdev->pm.current_clock_mode_index == 0) {
  224. rdev->pm.requested_clock_mode_index = 0;
  225. rdev->pm.dynpm_can_downclock = false;
  226. } else
  227. rdev->pm.requested_clock_mode_index =
  228. rdev->pm.current_clock_mode_index - 1;
  229. } else {
  230. rdev->pm.requested_clock_mode_index = 0;
  231. rdev->pm.dynpm_can_downclock = false;
  232. }
  233. /* don't use the power state if crtcs are active and no display flag is set */
  234. if ((rdev->pm.active_crtc_count > 0) &&
  235. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  236. clock_info[rdev->pm.requested_clock_mode_index].flags &
  237. RADEON_PM_MODE_NO_DISPLAY)) {
  238. rdev->pm.requested_clock_mode_index++;
  239. }
  240. break;
  241. case DYNPM_ACTION_UPCLOCK:
  242. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  243. if (rdev->pm.current_clock_mode_index ==
  244. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  245. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  246. rdev->pm.dynpm_can_upclock = false;
  247. } else
  248. rdev->pm.requested_clock_mode_index =
  249. rdev->pm.current_clock_mode_index + 1;
  250. } else {
  251. rdev->pm.requested_clock_mode_index =
  252. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  253. rdev->pm.dynpm_can_upclock = false;
  254. }
  255. break;
  256. case DYNPM_ACTION_DEFAULT:
  257. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  258. rdev->pm.requested_clock_mode_index = 0;
  259. rdev->pm.dynpm_can_upclock = false;
  260. break;
  261. case DYNPM_ACTION_NONE:
  262. default:
  263. DRM_ERROR("Requested mode for not defined action\n");
  264. return;
  265. }
  266. }
  267. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  268. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  269. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  270. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  271. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  272. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  273. pcie_lanes);
  274. }
  275. static int r600_pm_get_type_index(struct radeon_device *rdev,
  276. enum radeon_pm_state_type ps_type,
  277. int instance)
  278. {
  279. int i;
  280. int found_instance = -1;
  281. for (i = 0; i < rdev->pm.num_power_states; i++) {
  282. if (rdev->pm.power_state[i].type == ps_type) {
  283. found_instance++;
  284. if (found_instance == instance)
  285. return i;
  286. }
  287. }
  288. /* return default if no match */
  289. return rdev->pm.default_power_state_index;
  290. }
  291. void rs780_pm_init_profile(struct radeon_device *rdev)
  292. {
  293. if (rdev->pm.num_power_states == 2) {
  294. /* default */
  295. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  296. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  299. /* low sh */
  300. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  304. /* mid sh */
  305. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  309. /* high sh */
  310. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  314. /* low mh */
  315. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  319. /* mid mh */
  320. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  321. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  324. /* high mh */
  325. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  326. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  327. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  328. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  329. } else if (rdev->pm.num_power_states == 3) {
  330. /* default */
  331. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  332. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  333. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  334. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  335. /* low sh */
  336. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  337. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  339. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  340. /* mid sh */
  341. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  342. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  344. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  345. /* high sh */
  346. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  347. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  350. /* low mh */
  351. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  352. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  354. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  355. /* mid mh */
  356. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  357. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  358. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  359. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  360. /* high mh */
  361. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  362. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  363. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  365. } else {
  366. /* default */
  367. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  368. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  369. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  370. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  371. /* low sh */
  372. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  373. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  376. /* mid sh */
  377. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  378. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  381. /* high sh */
  382. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  383. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  386. /* low mh */
  387. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  388. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  389. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  391. /* mid mh */
  392. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  393. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  394. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  395. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  396. /* high mh */
  397. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  398. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  399. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  401. }
  402. }
  403. void r600_pm_init_profile(struct radeon_device *rdev)
  404. {
  405. if (rdev->family == CHIP_R600) {
  406. /* XXX */
  407. /* default */
  408. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  409. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  411. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  412. /* low sh */
  413. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  414. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  416. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  417. /* mid sh */
  418. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  419. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  421. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  422. /* high sh */
  423. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  424. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  425. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  427. /* low mh */
  428. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  429. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  430. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  431. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  432. /* mid mh */
  433. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  436. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  437. /* high mh */
  438. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  439. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  440. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  442. } else {
  443. if (rdev->pm.num_power_states < 4) {
  444. /* default */
  445. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  446. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  447. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  448. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  449. /* low sh */
  450. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  451. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  452. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  453. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  454. /* mid sh */
  455. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  456. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  457. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  458. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  459. /* high sh */
  460. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  461. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  462. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  464. /* low mh */
  465. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  466. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  467. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  468. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  469. /* low mh */
  470. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  471. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  472. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  473. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  474. /* high mh */
  475. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  476. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  477. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  478. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  479. } else {
  480. /* default */
  481. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  482. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  483. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  484. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  485. /* low sh */
  486. if (rdev->flags & RADEON_IS_MOBILITY) {
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  488. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  489. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  490. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  491. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  493. } else {
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  495. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  496. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  497. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  498. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  499. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  500. }
  501. /* mid sh */
  502. if (rdev->flags & RADEON_IS_MOBILITY) {
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  504. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  505. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  506. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  507. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  508. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  509. } else {
  510. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  511. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  512. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  513. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  514. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  515. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  516. }
  517. /* high sh */
  518. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  519. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  520. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  521. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  522. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  523. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  524. /* low mh */
  525. if (rdev->flags & RADEON_IS_MOBILITY) {
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  527. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  528. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  529. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  530. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  531. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  532. } else {
  533. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  534. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  535. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  536. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  537. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  538. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  539. }
  540. /* mid mh */
  541. if (rdev->flags & RADEON_IS_MOBILITY) {
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  543. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  544. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  545. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  546. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  547. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  548. } else {
  549. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  550. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  551. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  552. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  553. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  554. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  555. }
  556. /* high mh */
  557. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  558. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  559. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  560. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  561. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  562. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  563. }
  564. }
  565. }
  566. void r600_pm_misc(struct radeon_device *rdev)
  567. {
  568. int req_ps_idx = rdev->pm.requested_power_state_index;
  569. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  570. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  571. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  572. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  573. /* 0xff01 is a flag rather then an actual voltage */
  574. if (voltage->voltage == 0xff01)
  575. return;
  576. if (voltage->voltage != rdev->pm.current_vddc) {
  577. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  578. rdev->pm.current_vddc = voltage->voltage;
  579. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  580. }
  581. }
  582. }
  583. bool r600_gui_idle(struct radeon_device *rdev)
  584. {
  585. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  586. return false;
  587. else
  588. return true;
  589. }
  590. /* hpd for digital panel detect/disconnect */
  591. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  592. {
  593. bool connected = false;
  594. if (ASIC_IS_DCE3(rdev)) {
  595. switch (hpd) {
  596. case RADEON_HPD_1:
  597. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  598. connected = true;
  599. break;
  600. case RADEON_HPD_2:
  601. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  602. connected = true;
  603. break;
  604. case RADEON_HPD_3:
  605. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  606. connected = true;
  607. break;
  608. case RADEON_HPD_4:
  609. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  610. connected = true;
  611. break;
  612. /* DCE 3.2 */
  613. case RADEON_HPD_5:
  614. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  615. connected = true;
  616. break;
  617. case RADEON_HPD_6:
  618. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  619. connected = true;
  620. break;
  621. default:
  622. break;
  623. }
  624. } else {
  625. switch (hpd) {
  626. case RADEON_HPD_1:
  627. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  628. connected = true;
  629. break;
  630. case RADEON_HPD_2:
  631. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  632. connected = true;
  633. break;
  634. case RADEON_HPD_3:
  635. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  636. connected = true;
  637. break;
  638. default:
  639. break;
  640. }
  641. }
  642. return connected;
  643. }
  644. void r600_hpd_set_polarity(struct radeon_device *rdev,
  645. enum radeon_hpd_id hpd)
  646. {
  647. u32 tmp;
  648. bool connected = r600_hpd_sense(rdev, hpd);
  649. if (ASIC_IS_DCE3(rdev)) {
  650. switch (hpd) {
  651. case RADEON_HPD_1:
  652. tmp = RREG32(DC_HPD1_INT_CONTROL);
  653. if (connected)
  654. tmp &= ~DC_HPDx_INT_POLARITY;
  655. else
  656. tmp |= DC_HPDx_INT_POLARITY;
  657. WREG32(DC_HPD1_INT_CONTROL, tmp);
  658. break;
  659. case RADEON_HPD_2:
  660. tmp = RREG32(DC_HPD2_INT_CONTROL);
  661. if (connected)
  662. tmp &= ~DC_HPDx_INT_POLARITY;
  663. else
  664. tmp |= DC_HPDx_INT_POLARITY;
  665. WREG32(DC_HPD2_INT_CONTROL, tmp);
  666. break;
  667. case RADEON_HPD_3:
  668. tmp = RREG32(DC_HPD3_INT_CONTROL);
  669. if (connected)
  670. tmp &= ~DC_HPDx_INT_POLARITY;
  671. else
  672. tmp |= DC_HPDx_INT_POLARITY;
  673. WREG32(DC_HPD3_INT_CONTROL, tmp);
  674. break;
  675. case RADEON_HPD_4:
  676. tmp = RREG32(DC_HPD4_INT_CONTROL);
  677. if (connected)
  678. tmp &= ~DC_HPDx_INT_POLARITY;
  679. else
  680. tmp |= DC_HPDx_INT_POLARITY;
  681. WREG32(DC_HPD4_INT_CONTROL, tmp);
  682. break;
  683. case RADEON_HPD_5:
  684. tmp = RREG32(DC_HPD5_INT_CONTROL);
  685. if (connected)
  686. tmp &= ~DC_HPDx_INT_POLARITY;
  687. else
  688. tmp |= DC_HPDx_INT_POLARITY;
  689. WREG32(DC_HPD5_INT_CONTROL, tmp);
  690. break;
  691. /* DCE 3.2 */
  692. case RADEON_HPD_6:
  693. tmp = RREG32(DC_HPD6_INT_CONTROL);
  694. if (connected)
  695. tmp &= ~DC_HPDx_INT_POLARITY;
  696. else
  697. tmp |= DC_HPDx_INT_POLARITY;
  698. WREG32(DC_HPD6_INT_CONTROL, tmp);
  699. break;
  700. default:
  701. break;
  702. }
  703. } else {
  704. switch (hpd) {
  705. case RADEON_HPD_1:
  706. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  707. if (connected)
  708. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  709. else
  710. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  711. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  712. break;
  713. case RADEON_HPD_2:
  714. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  715. if (connected)
  716. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  717. else
  718. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  719. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  720. break;
  721. case RADEON_HPD_3:
  722. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  723. if (connected)
  724. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  725. else
  726. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  727. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  728. break;
  729. default:
  730. break;
  731. }
  732. }
  733. }
  734. void r600_hpd_init(struct radeon_device *rdev)
  735. {
  736. struct drm_device *dev = rdev->ddev;
  737. struct drm_connector *connector;
  738. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  739. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  740. if (ASIC_IS_DCE3(rdev)) {
  741. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  742. if (ASIC_IS_DCE32(rdev))
  743. tmp |= DC_HPDx_EN;
  744. switch (radeon_connector->hpd.hpd) {
  745. case RADEON_HPD_1:
  746. WREG32(DC_HPD1_CONTROL, tmp);
  747. rdev->irq.hpd[0] = true;
  748. break;
  749. case RADEON_HPD_2:
  750. WREG32(DC_HPD2_CONTROL, tmp);
  751. rdev->irq.hpd[1] = true;
  752. break;
  753. case RADEON_HPD_3:
  754. WREG32(DC_HPD3_CONTROL, tmp);
  755. rdev->irq.hpd[2] = true;
  756. break;
  757. case RADEON_HPD_4:
  758. WREG32(DC_HPD4_CONTROL, tmp);
  759. rdev->irq.hpd[3] = true;
  760. break;
  761. /* DCE 3.2 */
  762. case RADEON_HPD_5:
  763. WREG32(DC_HPD5_CONTROL, tmp);
  764. rdev->irq.hpd[4] = true;
  765. break;
  766. case RADEON_HPD_6:
  767. WREG32(DC_HPD6_CONTROL, tmp);
  768. rdev->irq.hpd[5] = true;
  769. break;
  770. default:
  771. break;
  772. }
  773. } else {
  774. switch (radeon_connector->hpd.hpd) {
  775. case RADEON_HPD_1:
  776. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  777. rdev->irq.hpd[0] = true;
  778. break;
  779. case RADEON_HPD_2:
  780. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  781. rdev->irq.hpd[1] = true;
  782. break;
  783. case RADEON_HPD_3:
  784. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  785. rdev->irq.hpd[2] = true;
  786. break;
  787. default:
  788. break;
  789. }
  790. }
  791. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  792. }
  793. if (rdev->irq.installed)
  794. r600_irq_set(rdev);
  795. }
  796. void r600_hpd_fini(struct radeon_device *rdev)
  797. {
  798. struct drm_device *dev = rdev->ddev;
  799. struct drm_connector *connector;
  800. if (ASIC_IS_DCE3(rdev)) {
  801. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  802. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  803. switch (radeon_connector->hpd.hpd) {
  804. case RADEON_HPD_1:
  805. WREG32(DC_HPD1_CONTROL, 0);
  806. rdev->irq.hpd[0] = false;
  807. break;
  808. case RADEON_HPD_2:
  809. WREG32(DC_HPD2_CONTROL, 0);
  810. rdev->irq.hpd[1] = false;
  811. break;
  812. case RADEON_HPD_3:
  813. WREG32(DC_HPD3_CONTROL, 0);
  814. rdev->irq.hpd[2] = false;
  815. break;
  816. case RADEON_HPD_4:
  817. WREG32(DC_HPD4_CONTROL, 0);
  818. rdev->irq.hpd[3] = false;
  819. break;
  820. /* DCE 3.2 */
  821. case RADEON_HPD_5:
  822. WREG32(DC_HPD5_CONTROL, 0);
  823. rdev->irq.hpd[4] = false;
  824. break;
  825. case RADEON_HPD_6:
  826. WREG32(DC_HPD6_CONTROL, 0);
  827. rdev->irq.hpd[5] = false;
  828. break;
  829. default:
  830. break;
  831. }
  832. }
  833. } else {
  834. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  835. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  836. switch (radeon_connector->hpd.hpd) {
  837. case RADEON_HPD_1:
  838. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  839. rdev->irq.hpd[0] = false;
  840. break;
  841. case RADEON_HPD_2:
  842. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  843. rdev->irq.hpd[1] = false;
  844. break;
  845. case RADEON_HPD_3:
  846. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  847. rdev->irq.hpd[2] = false;
  848. break;
  849. default:
  850. break;
  851. }
  852. }
  853. }
  854. }
  855. /*
  856. * R600 PCIE GART
  857. */
  858. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  859. {
  860. unsigned i;
  861. u32 tmp;
  862. /* flush hdp cache so updates hit vram */
  863. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  864. !(rdev->flags & RADEON_IS_AGP)) {
  865. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  866. u32 tmp;
  867. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  868. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  869. * This seems to cause problems on some AGP cards. Just use the old
  870. * method for them.
  871. */
  872. WREG32(HDP_DEBUG1, 0);
  873. tmp = readl((void __iomem *)ptr);
  874. } else
  875. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  876. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  877. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  878. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  879. for (i = 0; i < rdev->usec_timeout; i++) {
  880. /* read MC_STATUS */
  881. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  882. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  883. if (tmp == 2) {
  884. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  885. return;
  886. }
  887. if (tmp) {
  888. return;
  889. }
  890. udelay(1);
  891. }
  892. }
  893. int r600_pcie_gart_init(struct radeon_device *rdev)
  894. {
  895. int r;
  896. if (rdev->gart.table.vram.robj) {
  897. WARN(1, "R600 PCIE GART already initialized\n");
  898. return 0;
  899. }
  900. /* Initialize common gart structure */
  901. r = radeon_gart_init(rdev);
  902. if (r)
  903. return r;
  904. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  905. return radeon_gart_table_vram_alloc(rdev);
  906. }
  907. int r600_pcie_gart_enable(struct radeon_device *rdev)
  908. {
  909. u32 tmp;
  910. int r, i;
  911. if (rdev->gart.table.vram.robj == NULL) {
  912. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  913. return -EINVAL;
  914. }
  915. r = radeon_gart_table_vram_pin(rdev);
  916. if (r)
  917. return r;
  918. radeon_gart_restore(rdev);
  919. /* Setup L2 cache */
  920. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  921. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  922. EFFECTIVE_L2_QUEUE_SIZE(7));
  923. WREG32(VM_L2_CNTL2, 0);
  924. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  925. /* Setup TLB control */
  926. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  927. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  928. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  929. ENABLE_WAIT_L2_QUERY;
  930. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  933. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  943. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  944. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  945. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  946. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  947. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  948. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  949. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  950. (u32)(rdev->dummy_page.addr >> 12));
  951. for (i = 1; i < 7; i++)
  952. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  953. r600_pcie_gart_tlb_flush(rdev);
  954. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  955. (unsigned)(rdev->mc.gtt_size >> 20),
  956. (unsigned long long)rdev->gart.table_addr);
  957. rdev->gart.ready = true;
  958. return 0;
  959. }
  960. void r600_pcie_gart_disable(struct radeon_device *rdev)
  961. {
  962. u32 tmp;
  963. int i, r;
  964. /* Disable all tables */
  965. for (i = 0; i < 7; i++)
  966. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  967. /* Disable L2 cache */
  968. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  969. EFFECTIVE_L2_QUEUE_SIZE(7));
  970. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  971. /* Setup L1 TLB control */
  972. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  973. ENABLE_WAIT_L2_QUERY;
  974. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  981. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  982. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  983. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  984. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  985. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  986. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  987. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  988. if (rdev->gart.table.vram.robj) {
  989. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  990. if (likely(r == 0)) {
  991. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  992. radeon_bo_unpin(rdev->gart.table.vram.robj);
  993. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  994. }
  995. }
  996. }
  997. void r600_pcie_gart_fini(struct radeon_device *rdev)
  998. {
  999. radeon_gart_fini(rdev);
  1000. r600_pcie_gart_disable(rdev);
  1001. radeon_gart_table_vram_free(rdev);
  1002. }
  1003. void r600_agp_enable(struct radeon_device *rdev)
  1004. {
  1005. u32 tmp;
  1006. int i;
  1007. /* Setup L2 cache */
  1008. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1009. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1010. EFFECTIVE_L2_QUEUE_SIZE(7));
  1011. WREG32(VM_L2_CNTL2, 0);
  1012. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1013. /* Setup TLB control */
  1014. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1015. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1016. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1017. ENABLE_WAIT_L2_QUERY;
  1018. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1019. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1020. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1021. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1022. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1023. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1024. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1025. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1026. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1027. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1028. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1029. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1030. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1031. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1032. for (i = 0; i < 7; i++)
  1033. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1034. }
  1035. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1036. {
  1037. unsigned i;
  1038. u32 tmp;
  1039. for (i = 0; i < rdev->usec_timeout; i++) {
  1040. /* read MC_STATUS */
  1041. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1042. if (!tmp)
  1043. return 0;
  1044. udelay(1);
  1045. }
  1046. return -1;
  1047. }
  1048. static void r600_mc_program(struct radeon_device *rdev)
  1049. {
  1050. struct rv515_mc_save save;
  1051. u32 tmp;
  1052. int i, j;
  1053. /* Initialize HDP */
  1054. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1055. WREG32((0x2c14 + j), 0x00000000);
  1056. WREG32((0x2c18 + j), 0x00000000);
  1057. WREG32((0x2c1c + j), 0x00000000);
  1058. WREG32((0x2c20 + j), 0x00000000);
  1059. WREG32((0x2c24 + j), 0x00000000);
  1060. }
  1061. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1062. rv515_mc_stop(rdev, &save);
  1063. if (r600_mc_wait_for_idle(rdev)) {
  1064. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1065. }
  1066. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1067. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1068. /* Update configuration */
  1069. if (rdev->flags & RADEON_IS_AGP) {
  1070. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1071. /* VRAM before AGP */
  1072. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1073. rdev->mc.vram_start >> 12);
  1074. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1075. rdev->mc.gtt_end >> 12);
  1076. } else {
  1077. /* VRAM after AGP */
  1078. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1079. rdev->mc.gtt_start >> 12);
  1080. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1081. rdev->mc.vram_end >> 12);
  1082. }
  1083. } else {
  1084. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1085. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1086. }
  1087. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1088. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1089. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1090. WREG32(MC_VM_FB_LOCATION, tmp);
  1091. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1092. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1093. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1094. if (rdev->flags & RADEON_IS_AGP) {
  1095. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1096. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1097. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1098. } else {
  1099. WREG32(MC_VM_AGP_BASE, 0);
  1100. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1101. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1102. }
  1103. if (r600_mc_wait_for_idle(rdev)) {
  1104. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1105. }
  1106. rv515_mc_resume(rdev, &save);
  1107. /* we need to own VRAM, so turn off the VGA renderer here
  1108. * to stop it overwriting our objects */
  1109. rv515_vga_render_disable(rdev);
  1110. }
  1111. /**
  1112. * r600_vram_gtt_location - try to find VRAM & GTT location
  1113. * @rdev: radeon device structure holding all necessary informations
  1114. * @mc: memory controller structure holding memory informations
  1115. *
  1116. * Function will place try to place VRAM at same place as in CPU (PCI)
  1117. * address space as some GPU seems to have issue when we reprogram at
  1118. * different address space.
  1119. *
  1120. * If there is not enough space to fit the unvisible VRAM after the
  1121. * aperture then we limit the VRAM size to the aperture.
  1122. *
  1123. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1124. * them to be in one from GPU point of view so that we can program GPU to
  1125. * catch access outside them (weird GPU policy see ??).
  1126. *
  1127. * This function will never fails, worst case are limiting VRAM or GTT.
  1128. *
  1129. * Note: GTT start, end, size should be initialized before calling this
  1130. * function on AGP platform.
  1131. */
  1132. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1133. {
  1134. u64 size_bf, size_af;
  1135. if (mc->mc_vram_size > 0xE0000000) {
  1136. /* leave room for at least 512M GTT */
  1137. dev_warn(rdev->dev, "limiting VRAM\n");
  1138. mc->real_vram_size = 0xE0000000;
  1139. mc->mc_vram_size = 0xE0000000;
  1140. }
  1141. if (rdev->flags & RADEON_IS_AGP) {
  1142. size_bf = mc->gtt_start;
  1143. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1144. if (size_bf > size_af) {
  1145. if (mc->mc_vram_size > size_bf) {
  1146. dev_warn(rdev->dev, "limiting VRAM\n");
  1147. mc->real_vram_size = size_bf;
  1148. mc->mc_vram_size = size_bf;
  1149. }
  1150. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1151. } else {
  1152. if (mc->mc_vram_size > size_af) {
  1153. dev_warn(rdev->dev, "limiting VRAM\n");
  1154. mc->real_vram_size = size_af;
  1155. mc->mc_vram_size = size_af;
  1156. }
  1157. mc->vram_start = mc->gtt_end;
  1158. }
  1159. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1160. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1161. mc->mc_vram_size >> 20, mc->vram_start,
  1162. mc->vram_end, mc->real_vram_size >> 20);
  1163. } else {
  1164. u64 base = 0;
  1165. if (rdev->flags & RADEON_IS_IGP) {
  1166. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1167. base <<= 24;
  1168. }
  1169. radeon_vram_location(rdev, &rdev->mc, base);
  1170. rdev->mc.gtt_base_align = 0;
  1171. radeon_gtt_location(rdev, mc);
  1172. }
  1173. }
  1174. int r600_mc_init(struct radeon_device *rdev)
  1175. {
  1176. u32 tmp;
  1177. int chansize, numchan;
  1178. /* Get VRAM informations */
  1179. rdev->mc.vram_is_ddr = true;
  1180. tmp = RREG32(RAMCFG);
  1181. if (tmp & CHANSIZE_OVERRIDE) {
  1182. chansize = 16;
  1183. } else if (tmp & CHANSIZE_MASK) {
  1184. chansize = 64;
  1185. } else {
  1186. chansize = 32;
  1187. }
  1188. tmp = RREG32(CHMAP);
  1189. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1190. case 0:
  1191. default:
  1192. numchan = 1;
  1193. break;
  1194. case 1:
  1195. numchan = 2;
  1196. break;
  1197. case 2:
  1198. numchan = 4;
  1199. break;
  1200. case 3:
  1201. numchan = 8;
  1202. break;
  1203. }
  1204. rdev->mc.vram_width = numchan * chansize;
  1205. /* Could aper size report 0 ? */
  1206. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1207. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1208. /* Setup GPU memory space */
  1209. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1210. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1211. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1212. r600_vram_gtt_location(rdev, &rdev->mc);
  1213. if (rdev->flags & RADEON_IS_IGP) {
  1214. rs690_pm_info(rdev);
  1215. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1216. }
  1217. radeon_update_bandwidth_info(rdev);
  1218. return 0;
  1219. }
  1220. int r600_vram_scratch_init(struct radeon_device *rdev)
  1221. {
  1222. int r;
  1223. if (rdev->vram_scratch.robj == NULL) {
  1224. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1225. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1226. &rdev->vram_scratch.robj);
  1227. if (r) {
  1228. return r;
  1229. }
  1230. }
  1231. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1232. if (unlikely(r != 0))
  1233. return r;
  1234. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1235. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1236. if (r) {
  1237. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1238. return r;
  1239. }
  1240. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1241. (void **)&rdev->vram_scratch.ptr);
  1242. if (r)
  1243. radeon_bo_unpin(rdev->vram_scratch.robj);
  1244. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1245. return r;
  1246. }
  1247. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1248. {
  1249. int r;
  1250. if (rdev->vram_scratch.robj == NULL) {
  1251. return;
  1252. }
  1253. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1254. if (likely(r == 0)) {
  1255. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1256. radeon_bo_unpin(rdev->vram_scratch.robj);
  1257. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1258. }
  1259. radeon_bo_unref(&rdev->vram_scratch.robj);
  1260. }
  1261. /* We doesn't check that the GPU really needs a reset we simply do the
  1262. * reset, it's up to the caller to determine if the GPU needs one. We
  1263. * might add an helper function to check that.
  1264. */
  1265. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1266. {
  1267. struct rv515_mc_save save;
  1268. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1269. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1270. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1271. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1272. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1273. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1274. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1275. S_008010_GUI_ACTIVE(1);
  1276. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1277. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1278. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1279. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1280. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1281. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1282. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1283. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1284. u32 tmp;
  1285. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1286. return 0;
  1287. dev_info(rdev->dev, "GPU softreset \n");
  1288. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1289. RREG32(R_008010_GRBM_STATUS));
  1290. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1291. RREG32(R_008014_GRBM_STATUS2));
  1292. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1293. RREG32(R_000E50_SRBM_STATUS));
  1294. rv515_mc_stop(rdev, &save);
  1295. if (r600_mc_wait_for_idle(rdev)) {
  1296. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1297. }
  1298. /* Disable CP parsing/prefetching */
  1299. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1300. /* Check if any of the rendering block is busy and reset it */
  1301. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1302. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1303. tmp = S_008020_SOFT_RESET_CR(1) |
  1304. S_008020_SOFT_RESET_DB(1) |
  1305. S_008020_SOFT_RESET_CB(1) |
  1306. S_008020_SOFT_RESET_PA(1) |
  1307. S_008020_SOFT_RESET_SC(1) |
  1308. S_008020_SOFT_RESET_SMX(1) |
  1309. S_008020_SOFT_RESET_SPI(1) |
  1310. S_008020_SOFT_RESET_SX(1) |
  1311. S_008020_SOFT_RESET_SH(1) |
  1312. S_008020_SOFT_RESET_TC(1) |
  1313. S_008020_SOFT_RESET_TA(1) |
  1314. S_008020_SOFT_RESET_VC(1) |
  1315. S_008020_SOFT_RESET_VGT(1);
  1316. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1317. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1318. RREG32(R_008020_GRBM_SOFT_RESET);
  1319. mdelay(15);
  1320. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1321. }
  1322. /* Reset CP (we always reset CP) */
  1323. tmp = S_008020_SOFT_RESET_CP(1);
  1324. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1325. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1326. RREG32(R_008020_GRBM_SOFT_RESET);
  1327. mdelay(15);
  1328. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1329. /* Wait a little for things to settle down */
  1330. mdelay(1);
  1331. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1332. RREG32(R_008010_GRBM_STATUS));
  1333. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1334. RREG32(R_008014_GRBM_STATUS2));
  1335. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1336. RREG32(R_000E50_SRBM_STATUS));
  1337. rv515_mc_resume(rdev, &save);
  1338. return 0;
  1339. }
  1340. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1341. {
  1342. u32 srbm_status;
  1343. u32 grbm_status;
  1344. u32 grbm_status2;
  1345. struct r100_gpu_lockup *lockup;
  1346. int r;
  1347. if (rdev->family >= CHIP_RV770)
  1348. lockup = &rdev->config.rv770.lockup;
  1349. else
  1350. lockup = &rdev->config.r600.lockup;
  1351. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1352. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1353. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1354. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1355. r100_gpu_lockup_update(lockup, &rdev->cp);
  1356. return false;
  1357. }
  1358. /* force CP activities */
  1359. r = radeon_ring_lock(rdev, 2);
  1360. if (!r) {
  1361. /* PACKET2 NOP */
  1362. radeon_ring_write(rdev, 0x80000000);
  1363. radeon_ring_write(rdev, 0x80000000);
  1364. radeon_ring_unlock_commit(rdev);
  1365. }
  1366. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1367. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1368. }
  1369. int r600_asic_reset(struct radeon_device *rdev)
  1370. {
  1371. return r600_gpu_soft_reset(rdev);
  1372. }
  1373. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1374. u32 num_backends,
  1375. u32 backend_disable_mask)
  1376. {
  1377. u32 backend_map = 0;
  1378. u32 enabled_backends_mask;
  1379. u32 enabled_backends_count;
  1380. u32 cur_pipe;
  1381. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1382. u32 cur_backend;
  1383. u32 i;
  1384. if (num_tile_pipes > R6XX_MAX_PIPES)
  1385. num_tile_pipes = R6XX_MAX_PIPES;
  1386. if (num_tile_pipes < 1)
  1387. num_tile_pipes = 1;
  1388. if (num_backends > R6XX_MAX_BACKENDS)
  1389. num_backends = R6XX_MAX_BACKENDS;
  1390. if (num_backends < 1)
  1391. num_backends = 1;
  1392. enabled_backends_mask = 0;
  1393. enabled_backends_count = 0;
  1394. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1395. if (((backend_disable_mask >> i) & 1) == 0) {
  1396. enabled_backends_mask |= (1 << i);
  1397. ++enabled_backends_count;
  1398. }
  1399. if (enabled_backends_count == num_backends)
  1400. break;
  1401. }
  1402. if (enabled_backends_count == 0) {
  1403. enabled_backends_mask = 1;
  1404. enabled_backends_count = 1;
  1405. }
  1406. if (enabled_backends_count != num_backends)
  1407. num_backends = enabled_backends_count;
  1408. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1409. switch (num_tile_pipes) {
  1410. case 1:
  1411. swizzle_pipe[0] = 0;
  1412. break;
  1413. case 2:
  1414. swizzle_pipe[0] = 0;
  1415. swizzle_pipe[1] = 1;
  1416. break;
  1417. case 3:
  1418. swizzle_pipe[0] = 0;
  1419. swizzle_pipe[1] = 1;
  1420. swizzle_pipe[2] = 2;
  1421. break;
  1422. case 4:
  1423. swizzle_pipe[0] = 0;
  1424. swizzle_pipe[1] = 1;
  1425. swizzle_pipe[2] = 2;
  1426. swizzle_pipe[3] = 3;
  1427. break;
  1428. case 5:
  1429. swizzle_pipe[0] = 0;
  1430. swizzle_pipe[1] = 1;
  1431. swizzle_pipe[2] = 2;
  1432. swizzle_pipe[3] = 3;
  1433. swizzle_pipe[4] = 4;
  1434. break;
  1435. case 6:
  1436. swizzle_pipe[0] = 0;
  1437. swizzle_pipe[1] = 2;
  1438. swizzle_pipe[2] = 4;
  1439. swizzle_pipe[3] = 5;
  1440. swizzle_pipe[4] = 1;
  1441. swizzle_pipe[5] = 3;
  1442. break;
  1443. case 7:
  1444. swizzle_pipe[0] = 0;
  1445. swizzle_pipe[1] = 2;
  1446. swizzle_pipe[2] = 4;
  1447. swizzle_pipe[3] = 6;
  1448. swizzle_pipe[4] = 1;
  1449. swizzle_pipe[5] = 3;
  1450. swizzle_pipe[6] = 5;
  1451. break;
  1452. case 8:
  1453. swizzle_pipe[0] = 0;
  1454. swizzle_pipe[1] = 2;
  1455. swizzle_pipe[2] = 4;
  1456. swizzle_pipe[3] = 6;
  1457. swizzle_pipe[4] = 1;
  1458. swizzle_pipe[5] = 3;
  1459. swizzle_pipe[6] = 5;
  1460. swizzle_pipe[7] = 7;
  1461. break;
  1462. }
  1463. cur_backend = 0;
  1464. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1465. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1466. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1467. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1468. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1469. }
  1470. return backend_map;
  1471. }
  1472. int r600_count_pipe_bits(uint32_t val)
  1473. {
  1474. int i, ret = 0;
  1475. for (i = 0; i < 32; i++) {
  1476. ret += val & 1;
  1477. val >>= 1;
  1478. }
  1479. return ret;
  1480. }
  1481. void r600_gpu_init(struct radeon_device *rdev)
  1482. {
  1483. u32 tiling_config;
  1484. u32 ramcfg;
  1485. u32 backend_map;
  1486. u32 cc_rb_backend_disable;
  1487. u32 cc_gc_shader_pipe_config;
  1488. u32 tmp;
  1489. int i, j;
  1490. u32 sq_config;
  1491. u32 sq_gpr_resource_mgmt_1 = 0;
  1492. u32 sq_gpr_resource_mgmt_2 = 0;
  1493. u32 sq_thread_resource_mgmt = 0;
  1494. u32 sq_stack_resource_mgmt_1 = 0;
  1495. u32 sq_stack_resource_mgmt_2 = 0;
  1496. /* FIXME: implement */
  1497. switch (rdev->family) {
  1498. case CHIP_R600:
  1499. rdev->config.r600.max_pipes = 4;
  1500. rdev->config.r600.max_tile_pipes = 8;
  1501. rdev->config.r600.max_simds = 4;
  1502. rdev->config.r600.max_backends = 4;
  1503. rdev->config.r600.max_gprs = 256;
  1504. rdev->config.r600.max_threads = 192;
  1505. rdev->config.r600.max_stack_entries = 256;
  1506. rdev->config.r600.max_hw_contexts = 8;
  1507. rdev->config.r600.max_gs_threads = 16;
  1508. rdev->config.r600.sx_max_export_size = 128;
  1509. rdev->config.r600.sx_max_export_pos_size = 16;
  1510. rdev->config.r600.sx_max_export_smx_size = 128;
  1511. rdev->config.r600.sq_num_cf_insts = 2;
  1512. break;
  1513. case CHIP_RV630:
  1514. case CHIP_RV635:
  1515. rdev->config.r600.max_pipes = 2;
  1516. rdev->config.r600.max_tile_pipes = 2;
  1517. rdev->config.r600.max_simds = 3;
  1518. rdev->config.r600.max_backends = 1;
  1519. rdev->config.r600.max_gprs = 128;
  1520. rdev->config.r600.max_threads = 192;
  1521. rdev->config.r600.max_stack_entries = 128;
  1522. rdev->config.r600.max_hw_contexts = 8;
  1523. rdev->config.r600.max_gs_threads = 4;
  1524. rdev->config.r600.sx_max_export_size = 128;
  1525. rdev->config.r600.sx_max_export_pos_size = 16;
  1526. rdev->config.r600.sx_max_export_smx_size = 128;
  1527. rdev->config.r600.sq_num_cf_insts = 2;
  1528. break;
  1529. case CHIP_RV610:
  1530. case CHIP_RV620:
  1531. case CHIP_RS780:
  1532. case CHIP_RS880:
  1533. rdev->config.r600.max_pipes = 1;
  1534. rdev->config.r600.max_tile_pipes = 1;
  1535. rdev->config.r600.max_simds = 2;
  1536. rdev->config.r600.max_backends = 1;
  1537. rdev->config.r600.max_gprs = 128;
  1538. rdev->config.r600.max_threads = 192;
  1539. rdev->config.r600.max_stack_entries = 128;
  1540. rdev->config.r600.max_hw_contexts = 4;
  1541. rdev->config.r600.max_gs_threads = 4;
  1542. rdev->config.r600.sx_max_export_size = 128;
  1543. rdev->config.r600.sx_max_export_pos_size = 16;
  1544. rdev->config.r600.sx_max_export_smx_size = 128;
  1545. rdev->config.r600.sq_num_cf_insts = 1;
  1546. break;
  1547. case CHIP_RV670:
  1548. rdev->config.r600.max_pipes = 4;
  1549. rdev->config.r600.max_tile_pipes = 4;
  1550. rdev->config.r600.max_simds = 4;
  1551. rdev->config.r600.max_backends = 4;
  1552. rdev->config.r600.max_gprs = 192;
  1553. rdev->config.r600.max_threads = 192;
  1554. rdev->config.r600.max_stack_entries = 256;
  1555. rdev->config.r600.max_hw_contexts = 8;
  1556. rdev->config.r600.max_gs_threads = 16;
  1557. rdev->config.r600.sx_max_export_size = 128;
  1558. rdev->config.r600.sx_max_export_pos_size = 16;
  1559. rdev->config.r600.sx_max_export_smx_size = 128;
  1560. rdev->config.r600.sq_num_cf_insts = 2;
  1561. break;
  1562. default:
  1563. break;
  1564. }
  1565. /* Initialize HDP */
  1566. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1567. WREG32((0x2c14 + j), 0x00000000);
  1568. WREG32((0x2c18 + j), 0x00000000);
  1569. WREG32((0x2c1c + j), 0x00000000);
  1570. WREG32((0x2c20 + j), 0x00000000);
  1571. WREG32((0x2c24 + j), 0x00000000);
  1572. }
  1573. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1574. /* Setup tiling */
  1575. tiling_config = 0;
  1576. ramcfg = RREG32(RAMCFG);
  1577. switch (rdev->config.r600.max_tile_pipes) {
  1578. case 1:
  1579. tiling_config |= PIPE_TILING(0);
  1580. break;
  1581. case 2:
  1582. tiling_config |= PIPE_TILING(1);
  1583. break;
  1584. case 4:
  1585. tiling_config |= PIPE_TILING(2);
  1586. break;
  1587. case 8:
  1588. tiling_config |= PIPE_TILING(3);
  1589. break;
  1590. default:
  1591. break;
  1592. }
  1593. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1594. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1595. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1596. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1597. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1598. rdev->config.r600.tiling_group_size = 512;
  1599. else
  1600. rdev->config.r600.tiling_group_size = 256;
  1601. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1602. if (tmp > 3) {
  1603. tiling_config |= ROW_TILING(3);
  1604. tiling_config |= SAMPLE_SPLIT(3);
  1605. } else {
  1606. tiling_config |= ROW_TILING(tmp);
  1607. tiling_config |= SAMPLE_SPLIT(tmp);
  1608. }
  1609. tiling_config |= BANK_SWAPS(1);
  1610. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1611. cc_rb_backend_disable |=
  1612. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1613. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1614. cc_gc_shader_pipe_config |=
  1615. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1616. cc_gc_shader_pipe_config |=
  1617. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1618. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1619. (R6XX_MAX_BACKENDS -
  1620. r600_count_pipe_bits((cc_rb_backend_disable &
  1621. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1622. (cc_rb_backend_disable >> 16));
  1623. rdev->config.r600.tile_config = tiling_config;
  1624. rdev->config.r600.backend_map = backend_map;
  1625. tiling_config |= BACKEND_MAP(backend_map);
  1626. WREG32(GB_TILING_CONFIG, tiling_config);
  1627. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1628. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1629. /* Setup pipes */
  1630. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1631. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1632. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1633. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1634. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1635. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1636. /* Setup some CP states */
  1637. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1638. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1639. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1640. SYNC_WALKER | SYNC_ALIGNER));
  1641. /* Setup various GPU states */
  1642. if (rdev->family == CHIP_RV670)
  1643. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1644. tmp = RREG32(SX_DEBUG_1);
  1645. tmp |= SMX_EVENT_RELEASE;
  1646. if ((rdev->family > CHIP_R600))
  1647. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1648. WREG32(SX_DEBUG_1, tmp);
  1649. if (((rdev->family) == CHIP_R600) ||
  1650. ((rdev->family) == CHIP_RV630) ||
  1651. ((rdev->family) == CHIP_RV610) ||
  1652. ((rdev->family) == CHIP_RV620) ||
  1653. ((rdev->family) == CHIP_RS780) ||
  1654. ((rdev->family) == CHIP_RS880)) {
  1655. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1656. } else {
  1657. WREG32(DB_DEBUG, 0);
  1658. }
  1659. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1660. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1661. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1662. WREG32(VGT_NUM_INSTANCES, 0);
  1663. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1664. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1665. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1666. if (((rdev->family) == CHIP_RV610) ||
  1667. ((rdev->family) == CHIP_RV620) ||
  1668. ((rdev->family) == CHIP_RS780) ||
  1669. ((rdev->family) == CHIP_RS880)) {
  1670. tmp = (CACHE_FIFO_SIZE(0xa) |
  1671. FETCH_FIFO_HIWATER(0xa) |
  1672. DONE_FIFO_HIWATER(0xe0) |
  1673. ALU_UPDATE_FIFO_HIWATER(0x8));
  1674. } else if (((rdev->family) == CHIP_R600) ||
  1675. ((rdev->family) == CHIP_RV630)) {
  1676. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1677. tmp |= DONE_FIFO_HIWATER(0x4);
  1678. }
  1679. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1680. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1681. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1682. */
  1683. sq_config = RREG32(SQ_CONFIG);
  1684. sq_config &= ~(PS_PRIO(3) |
  1685. VS_PRIO(3) |
  1686. GS_PRIO(3) |
  1687. ES_PRIO(3));
  1688. sq_config |= (DX9_CONSTS |
  1689. VC_ENABLE |
  1690. PS_PRIO(0) |
  1691. VS_PRIO(1) |
  1692. GS_PRIO(2) |
  1693. ES_PRIO(3));
  1694. if ((rdev->family) == CHIP_R600) {
  1695. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1696. NUM_VS_GPRS(124) |
  1697. NUM_CLAUSE_TEMP_GPRS(4));
  1698. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1699. NUM_ES_GPRS(0));
  1700. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1701. NUM_VS_THREADS(48) |
  1702. NUM_GS_THREADS(4) |
  1703. NUM_ES_THREADS(4));
  1704. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1705. NUM_VS_STACK_ENTRIES(128));
  1706. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1707. NUM_ES_STACK_ENTRIES(0));
  1708. } else if (((rdev->family) == CHIP_RV610) ||
  1709. ((rdev->family) == CHIP_RV620) ||
  1710. ((rdev->family) == CHIP_RS780) ||
  1711. ((rdev->family) == CHIP_RS880)) {
  1712. /* no vertex cache */
  1713. sq_config &= ~VC_ENABLE;
  1714. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1715. NUM_VS_GPRS(44) |
  1716. NUM_CLAUSE_TEMP_GPRS(2));
  1717. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1718. NUM_ES_GPRS(17));
  1719. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1720. NUM_VS_THREADS(78) |
  1721. NUM_GS_THREADS(4) |
  1722. NUM_ES_THREADS(31));
  1723. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1724. NUM_VS_STACK_ENTRIES(40));
  1725. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1726. NUM_ES_STACK_ENTRIES(16));
  1727. } else if (((rdev->family) == CHIP_RV630) ||
  1728. ((rdev->family) == CHIP_RV635)) {
  1729. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1730. NUM_VS_GPRS(44) |
  1731. NUM_CLAUSE_TEMP_GPRS(2));
  1732. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1733. NUM_ES_GPRS(18));
  1734. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1735. NUM_VS_THREADS(78) |
  1736. NUM_GS_THREADS(4) |
  1737. NUM_ES_THREADS(31));
  1738. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1739. NUM_VS_STACK_ENTRIES(40));
  1740. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1741. NUM_ES_STACK_ENTRIES(16));
  1742. } else if ((rdev->family) == CHIP_RV670) {
  1743. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1744. NUM_VS_GPRS(44) |
  1745. NUM_CLAUSE_TEMP_GPRS(2));
  1746. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1747. NUM_ES_GPRS(17));
  1748. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1749. NUM_VS_THREADS(78) |
  1750. NUM_GS_THREADS(4) |
  1751. NUM_ES_THREADS(31));
  1752. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1753. NUM_VS_STACK_ENTRIES(64));
  1754. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1755. NUM_ES_STACK_ENTRIES(64));
  1756. }
  1757. WREG32(SQ_CONFIG, sq_config);
  1758. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1759. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1760. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1761. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1762. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1763. if (((rdev->family) == CHIP_RV610) ||
  1764. ((rdev->family) == CHIP_RV620) ||
  1765. ((rdev->family) == CHIP_RS780) ||
  1766. ((rdev->family) == CHIP_RS880)) {
  1767. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1768. } else {
  1769. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1770. }
  1771. /* More default values. 2D/3D driver should adjust as needed */
  1772. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1773. S1_X(0x4) | S1_Y(0xc)));
  1774. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1775. S1_X(0x2) | S1_Y(0x2) |
  1776. S2_X(0xa) | S2_Y(0x6) |
  1777. S3_X(0x6) | S3_Y(0xa)));
  1778. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1779. S1_X(0x4) | S1_Y(0xc) |
  1780. S2_X(0x1) | S2_Y(0x6) |
  1781. S3_X(0xa) | S3_Y(0xe)));
  1782. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1783. S5_X(0x0) | S5_Y(0x0) |
  1784. S6_X(0xb) | S6_Y(0x4) |
  1785. S7_X(0x7) | S7_Y(0x8)));
  1786. WREG32(VGT_STRMOUT_EN, 0);
  1787. tmp = rdev->config.r600.max_pipes * 16;
  1788. switch (rdev->family) {
  1789. case CHIP_RV610:
  1790. case CHIP_RV620:
  1791. case CHIP_RS780:
  1792. case CHIP_RS880:
  1793. tmp += 32;
  1794. break;
  1795. case CHIP_RV670:
  1796. tmp += 128;
  1797. break;
  1798. default:
  1799. break;
  1800. }
  1801. if (tmp > 256) {
  1802. tmp = 256;
  1803. }
  1804. WREG32(VGT_ES_PER_GS, 128);
  1805. WREG32(VGT_GS_PER_ES, tmp);
  1806. WREG32(VGT_GS_PER_VS, 2);
  1807. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1808. /* more default values. 2D/3D driver should adjust as needed */
  1809. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1810. WREG32(VGT_STRMOUT_EN, 0);
  1811. WREG32(SX_MISC, 0);
  1812. WREG32(PA_SC_MODE_CNTL, 0);
  1813. WREG32(PA_SC_AA_CONFIG, 0);
  1814. WREG32(PA_SC_LINE_STIPPLE, 0);
  1815. WREG32(SPI_INPUT_Z, 0);
  1816. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1817. WREG32(CB_COLOR7_FRAG, 0);
  1818. /* Clear render buffer base addresses */
  1819. WREG32(CB_COLOR0_BASE, 0);
  1820. WREG32(CB_COLOR1_BASE, 0);
  1821. WREG32(CB_COLOR2_BASE, 0);
  1822. WREG32(CB_COLOR3_BASE, 0);
  1823. WREG32(CB_COLOR4_BASE, 0);
  1824. WREG32(CB_COLOR5_BASE, 0);
  1825. WREG32(CB_COLOR6_BASE, 0);
  1826. WREG32(CB_COLOR7_BASE, 0);
  1827. WREG32(CB_COLOR7_FRAG, 0);
  1828. switch (rdev->family) {
  1829. case CHIP_RV610:
  1830. case CHIP_RV620:
  1831. case CHIP_RS780:
  1832. case CHIP_RS880:
  1833. tmp = TC_L2_SIZE(8);
  1834. break;
  1835. case CHIP_RV630:
  1836. case CHIP_RV635:
  1837. tmp = TC_L2_SIZE(4);
  1838. break;
  1839. case CHIP_R600:
  1840. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1841. break;
  1842. default:
  1843. tmp = TC_L2_SIZE(0);
  1844. break;
  1845. }
  1846. WREG32(TC_CNTL, tmp);
  1847. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1848. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1849. tmp = RREG32(ARB_POP);
  1850. tmp |= ENABLE_TC128;
  1851. WREG32(ARB_POP, tmp);
  1852. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1853. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1854. NUM_CLIP_SEQ(3)));
  1855. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1856. }
  1857. /*
  1858. * Indirect registers accessor
  1859. */
  1860. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1861. {
  1862. u32 r;
  1863. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1864. (void)RREG32(PCIE_PORT_INDEX);
  1865. r = RREG32(PCIE_PORT_DATA);
  1866. return r;
  1867. }
  1868. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1869. {
  1870. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1871. (void)RREG32(PCIE_PORT_INDEX);
  1872. WREG32(PCIE_PORT_DATA, (v));
  1873. (void)RREG32(PCIE_PORT_DATA);
  1874. }
  1875. /*
  1876. * CP & Ring
  1877. */
  1878. void r600_cp_stop(struct radeon_device *rdev)
  1879. {
  1880. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1881. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1882. WREG32(SCRATCH_UMSK, 0);
  1883. }
  1884. int r600_init_microcode(struct radeon_device *rdev)
  1885. {
  1886. struct platform_device *pdev;
  1887. const char *chip_name;
  1888. const char *rlc_chip_name;
  1889. size_t pfp_req_size, me_req_size, rlc_req_size;
  1890. char fw_name[30];
  1891. int err;
  1892. DRM_DEBUG("\n");
  1893. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1894. err = IS_ERR(pdev);
  1895. if (err) {
  1896. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1897. return -EINVAL;
  1898. }
  1899. switch (rdev->family) {
  1900. case CHIP_R600:
  1901. chip_name = "R600";
  1902. rlc_chip_name = "R600";
  1903. break;
  1904. case CHIP_RV610:
  1905. chip_name = "RV610";
  1906. rlc_chip_name = "R600";
  1907. break;
  1908. case CHIP_RV630:
  1909. chip_name = "RV630";
  1910. rlc_chip_name = "R600";
  1911. break;
  1912. case CHIP_RV620:
  1913. chip_name = "RV620";
  1914. rlc_chip_name = "R600";
  1915. break;
  1916. case CHIP_RV635:
  1917. chip_name = "RV635";
  1918. rlc_chip_name = "R600";
  1919. break;
  1920. case CHIP_RV670:
  1921. chip_name = "RV670";
  1922. rlc_chip_name = "R600";
  1923. break;
  1924. case CHIP_RS780:
  1925. case CHIP_RS880:
  1926. chip_name = "RS780";
  1927. rlc_chip_name = "R600";
  1928. break;
  1929. case CHIP_RV770:
  1930. chip_name = "RV770";
  1931. rlc_chip_name = "R700";
  1932. break;
  1933. case CHIP_RV730:
  1934. case CHIP_RV740:
  1935. chip_name = "RV730";
  1936. rlc_chip_name = "R700";
  1937. break;
  1938. case CHIP_RV710:
  1939. chip_name = "RV710";
  1940. rlc_chip_name = "R700";
  1941. break;
  1942. case CHIP_CEDAR:
  1943. chip_name = "CEDAR";
  1944. rlc_chip_name = "CEDAR";
  1945. break;
  1946. case CHIP_REDWOOD:
  1947. chip_name = "REDWOOD";
  1948. rlc_chip_name = "REDWOOD";
  1949. break;
  1950. case CHIP_JUNIPER:
  1951. chip_name = "JUNIPER";
  1952. rlc_chip_name = "JUNIPER";
  1953. break;
  1954. case CHIP_CYPRESS:
  1955. case CHIP_HEMLOCK:
  1956. chip_name = "CYPRESS";
  1957. rlc_chip_name = "CYPRESS";
  1958. break;
  1959. case CHIP_PALM:
  1960. chip_name = "PALM";
  1961. rlc_chip_name = "SUMO";
  1962. break;
  1963. case CHIP_SUMO:
  1964. chip_name = "SUMO";
  1965. rlc_chip_name = "SUMO";
  1966. break;
  1967. case CHIP_SUMO2:
  1968. chip_name = "SUMO2";
  1969. rlc_chip_name = "SUMO";
  1970. break;
  1971. default: BUG();
  1972. }
  1973. if (rdev->family >= CHIP_CEDAR) {
  1974. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1975. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1976. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1977. } else if (rdev->family >= CHIP_RV770) {
  1978. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1979. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1980. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1981. } else {
  1982. pfp_req_size = PFP_UCODE_SIZE * 4;
  1983. me_req_size = PM4_UCODE_SIZE * 12;
  1984. rlc_req_size = RLC_UCODE_SIZE * 4;
  1985. }
  1986. DRM_INFO("Loading %s Microcode\n", chip_name);
  1987. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1988. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1989. if (err)
  1990. goto out;
  1991. if (rdev->pfp_fw->size != pfp_req_size) {
  1992. printk(KERN_ERR
  1993. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1994. rdev->pfp_fw->size, fw_name);
  1995. err = -EINVAL;
  1996. goto out;
  1997. }
  1998. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1999. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  2000. if (err)
  2001. goto out;
  2002. if (rdev->me_fw->size != me_req_size) {
  2003. printk(KERN_ERR
  2004. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2005. rdev->me_fw->size, fw_name);
  2006. err = -EINVAL;
  2007. }
  2008. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2009. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  2010. if (err)
  2011. goto out;
  2012. if (rdev->rlc_fw->size != rlc_req_size) {
  2013. printk(KERN_ERR
  2014. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2015. rdev->rlc_fw->size, fw_name);
  2016. err = -EINVAL;
  2017. }
  2018. out:
  2019. platform_device_unregister(pdev);
  2020. if (err) {
  2021. if (err != -EINVAL)
  2022. printk(KERN_ERR
  2023. "r600_cp: Failed to load firmware \"%s\"\n",
  2024. fw_name);
  2025. release_firmware(rdev->pfp_fw);
  2026. rdev->pfp_fw = NULL;
  2027. release_firmware(rdev->me_fw);
  2028. rdev->me_fw = NULL;
  2029. release_firmware(rdev->rlc_fw);
  2030. rdev->rlc_fw = NULL;
  2031. }
  2032. return err;
  2033. }
  2034. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2035. {
  2036. const __be32 *fw_data;
  2037. int i;
  2038. if (!rdev->me_fw || !rdev->pfp_fw)
  2039. return -EINVAL;
  2040. r600_cp_stop(rdev);
  2041. WREG32(CP_RB_CNTL,
  2042. #ifdef __BIG_ENDIAN
  2043. BUF_SWAP_32BIT |
  2044. #endif
  2045. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2046. /* Reset cp */
  2047. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2048. RREG32(GRBM_SOFT_RESET);
  2049. mdelay(15);
  2050. WREG32(GRBM_SOFT_RESET, 0);
  2051. WREG32(CP_ME_RAM_WADDR, 0);
  2052. fw_data = (const __be32 *)rdev->me_fw->data;
  2053. WREG32(CP_ME_RAM_WADDR, 0);
  2054. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  2055. WREG32(CP_ME_RAM_DATA,
  2056. be32_to_cpup(fw_data++));
  2057. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2058. WREG32(CP_PFP_UCODE_ADDR, 0);
  2059. for (i = 0; i < PFP_UCODE_SIZE; i++)
  2060. WREG32(CP_PFP_UCODE_DATA,
  2061. be32_to_cpup(fw_data++));
  2062. WREG32(CP_PFP_UCODE_ADDR, 0);
  2063. WREG32(CP_ME_RAM_WADDR, 0);
  2064. WREG32(CP_ME_RAM_RADDR, 0);
  2065. return 0;
  2066. }
  2067. int r600_cp_start(struct radeon_device *rdev)
  2068. {
  2069. int r;
  2070. uint32_t cp_me;
  2071. r = radeon_ring_lock(rdev, 7);
  2072. if (r) {
  2073. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2074. return r;
  2075. }
  2076. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2077. radeon_ring_write(rdev, 0x1);
  2078. if (rdev->family >= CHIP_RV770) {
  2079. radeon_ring_write(rdev, 0x0);
  2080. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  2081. } else {
  2082. radeon_ring_write(rdev, 0x3);
  2083. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2084. }
  2085. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2086. radeon_ring_write(rdev, 0);
  2087. radeon_ring_write(rdev, 0);
  2088. radeon_ring_unlock_commit(rdev);
  2089. cp_me = 0xff;
  2090. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2091. return 0;
  2092. }
  2093. int r600_cp_resume(struct radeon_device *rdev)
  2094. {
  2095. u32 tmp;
  2096. u32 rb_bufsz;
  2097. int r;
  2098. /* Reset cp */
  2099. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2100. RREG32(GRBM_SOFT_RESET);
  2101. mdelay(15);
  2102. WREG32(GRBM_SOFT_RESET, 0);
  2103. /* Set ring buffer size */
  2104. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2105. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2106. #ifdef __BIG_ENDIAN
  2107. tmp |= BUF_SWAP_32BIT;
  2108. #endif
  2109. WREG32(CP_RB_CNTL, tmp);
  2110. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2111. /* Set the write pointer delay */
  2112. WREG32(CP_RB_WPTR_DELAY, 0);
  2113. /* Initialize the ring buffer's read and write pointers */
  2114. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2115. WREG32(CP_RB_RPTR_WR, 0);
  2116. rdev->cp.wptr = 0;
  2117. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2118. /* set the wb address whether it's enabled or not */
  2119. WREG32(CP_RB_RPTR_ADDR,
  2120. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2121. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2122. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2123. if (rdev->wb.enabled)
  2124. WREG32(SCRATCH_UMSK, 0xff);
  2125. else {
  2126. tmp |= RB_NO_UPDATE;
  2127. WREG32(SCRATCH_UMSK, 0);
  2128. }
  2129. mdelay(1);
  2130. WREG32(CP_RB_CNTL, tmp);
  2131. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2132. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2133. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2134. r600_cp_start(rdev);
  2135. rdev->cp.ready = true;
  2136. r = radeon_ring_test(rdev);
  2137. if (r) {
  2138. rdev->cp.ready = false;
  2139. return r;
  2140. }
  2141. return 0;
  2142. }
  2143. void r600_cp_commit(struct radeon_device *rdev)
  2144. {
  2145. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2146. (void)RREG32(CP_RB_WPTR);
  2147. }
  2148. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2149. {
  2150. u32 rb_bufsz;
  2151. /* Align ring size */
  2152. rb_bufsz = drm_order(ring_size / 8);
  2153. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2154. rdev->cp.ring_size = ring_size;
  2155. rdev->cp.align_mask = 16 - 1;
  2156. }
  2157. void r600_cp_fini(struct radeon_device *rdev)
  2158. {
  2159. r600_cp_stop(rdev);
  2160. radeon_ring_fini(rdev);
  2161. }
  2162. /*
  2163. * GPU scratch registers helpers function.
  2164. */
  2165. void r600_scratch_init(struct radeon_device *rdev)
  2166. {
  2167. int i;
  2168. rdev->scratch.num_reg = 7;
  2169. rdev->scratch.reg_base = SCRATCH_REG0;
  2170. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2171. rdev->scratch.free[i] = true;
  2172. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2173. }
  2174. }
  2175. int r600_ring_test(struct radeon_device *rdev)
  2176. {
  2177. uint32_t scratch;
  2178. uint32_t tmp = 0;
  2179. unsigned i;
  2180. int r;
  2181. r = radeon_scratch_get(rdev, &scratch);
  2182. if (r) {
  2183. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2184. return r;
  2185. }
  2186. WREG32(scratch, 0xCAFEDEAD);
  2187. r = radeon_ring_lock(rdev, 3);
  2188. if (r) {
  2189. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2190. radeon_scratch_free(rdev, scratch);
  2191. return r;
  2192. }
  2193. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2194. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2195. radeon_ring_write(rdev, 0xDEADBEEF);
  2196. radeon_ring_unlock_commit(rdev);
  2197. for (i = 0; i < rdev->usec_timeout; i++) {
  2198. tmp = RREG32(scratch);
  2199. if (tmp == 0xDEADBEEF)
  2200. break;
  2201. DRM_UDELAY(1);
  2202. }
  2203. if (i < rdev->usec_timeout) {
  2204. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2205. } else {
  2206. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2207. scratch, tmp);
  2208. r = -EINVAL;
  2209. }
  2210. radeon_scratch_free(rdev, scratch);
  2211. return r;
  2212. }
  2213. void r600_fence_ring_emit(struct radeon_device *rdev,
  2214. struct radeon_fence *fence)
  2215. {
  2216. if (rdev->wb.use_event) {
  2217. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2218. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2219. /* flush read cache over gart */
  2220. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2221. radeon_ring_write(rdev, PACKET3_TC_ACTION_ENA |
  2222. PACKET3_VC_ACTION_ENA |
  2223. PACKET3_SH_ACTION_ENA);
  2224. radeon_ring_write(rdev, 0xFFFFFFFF);
  2225. radeon_ring_write(rdev, 0);
  2226. radeon_ring_write(rdev, 10); /* poll interval */
  2227. /* EVENT_WRITE_EOP - flush caches, send int */
  2228. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2229. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2230. radeon_ring_write(rdev, addr & 0xffffffff);
  2231. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2232. radeon_ring_write(rdev, fence->seq);
  2233. radeon_ring_write(rdev, 0);
  2234. } else {
  2235. /* flush read cache over gart */
  2236. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2237. radeon_ring_write(rdev, PACKET3_TC_ACTION_ENA |
  2238. PACKET3_VC_ACTION_ENA |
  2239. PACKET3_SH_ACTION_ENA);
  2240. radeon_ring_write(rdev, 0xFFFFFFFF);
  2241. radeon_ring_write(rdev, 0);
  2242. radeon_ring_write(rdev, 10); /* poll interval */
  2243. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2244. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2245. /* wait for 3D idle clean */
  2246. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2247. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2248. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2249. /* Emit fence sequence & fire IRQ */
  2250. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2251. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2252. radeon_ring_write(rdev, fence->seq);
  2253. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2254. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2255. radeon_ring_write(rdev, RB_INT_STAT);
  2256. }
  2257. }
  2258. int r600_copy_blit(struct radeon_device *rdev,
  2259. uint64_t src_offset,
  2260. uint64_t dst_offset,
  2261. unsigned num_gpu_pages,
  2262. struct radeon_fence *fence)
  2263. {
  2264. int r;
  2265. mutex_lock(&rdev->r600_blit.mutex);
  2266. rdev->r600_blit.vb_ib = NULL;
  2267. r = r600_blit_prepare_copy(rdev, num_gpu_pages);
  2268. if (r) {
  2269. if (rdev->r600_blit.vb_ib)
  2270. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2271. mutex_unlock(&rdev->r600_blit.mutex);
  2272. return r;
  2273. }
  2274. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages);
  2275. r600_blit_done_copy(rdev, fence);
  2276. mutex_unlock(&rdev->r600_blit.mutex);
  2277. return 0;
  2278. }
  2279. void r600_blit_suspend(struct radeon_device *rdev)
  2280. {
  2281. int r;
  2282. /* unpin shaders bo */
  2283. if (rdev->r600_blit.shader_obj) {
  2284. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2285. if (!r) {
  2286. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2287. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2288. }
  2289. }
  2290. }
  2291. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2292. uint32_t tiling_flags, uint32_t pitch,
  2293. uint32_t offset, uint32_t obj_size)
  2294. {
  2295. /* FIXME: implement */
  2296. return 0;
  2297. }
  2298. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2299. {
  2300. /* FIXME: implement */
  2301. }
  2302. int r600_startup(struct radeon_device *rdev)
  2303. {
  2304. int r;
  2305. /* enable pcie gen2 link */
  2306. r600_pcie_gen2_enable(rdev);
  2307. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2308. r = r600_init_microcode(rdev);
  2309. if (r) {
  2310. DRM_ERROR("Failed to load firmware!\n");
  2311. return r;
  2312. }
  2313. }
  2314. r = r600_vram_scratch_init(rdev);
  2315. if (r)
  2316. return r;
  2317. r600_mc_program(rdev);
  2318. if (rdev->flags & RADEON_IS_AGP) {
  2319. r600_agp_enable(rdev);
  2320. } else {
  2321. r = r600_pcie_gart_enable(rdev);
  2322. if (r)
  2323. return r;
  2324. }
  2325. r600_gpu_init(rdev);
  2326. r = r600_blit_init(rdev);
  2327. if (r) {
  2328. r600_blit_fini(rdev);
  2329. rdev->asic->copy = NULL;
  2330. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2331. }
  2332. /* allocate wb buffer */
  2333. r = radeon_wb_init(rdev);
  2334. if (r)
  2335. return r;
  2336. /* Enable IRQ */
  2337. r = r600_irq_init(rdev);
  2338. if (r) {
  2339. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2340. radeon_irq_kms_fini(rdev);
  2341. return r;
  2342. }
  2343. r600_irq_set(rdev);
  2344. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2345. if (r)
  2346. return r;
  2347. r = r600_cp_load_microcode(rdev);
  2348. if (r)
  2349. return r;
  2350. r = r600_cp_resume(rdev);
  2351. if (r)
  2352. return r;
  2353. return 0;
  2354. }
  2355. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2356. {
  2357. uint32_t temp;
  2358. temp = RREG32(CONFIG_CNTL);
  2359. if (state == false) {
  2360. temp &= ~(1<<0);
  2361. temp |= (1<<1);
  2362. } else {
  2363. temp &= ~(1<<1);
  2364. }
  2365. WREG32(CONFIG_CNTL, temp);
  2366. }
  2367. int r600_resume(struct radeon_device *rdev)
  2368. {
  2369. int r;
  2370. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2371. * posting will perform necessary task to bring back GPU into good
  2372. * shape.
  2373. */
  2374. /* post card */
  2375. atom_asic_init(rdev->mode_info.atom_context);
  2376. r = r600_startup(rdev);
  2377. if (r) {
  2378. DRM_ERROR("r600 startup failed on resume\n");
  2379. return r;
  2380. }
  2381. r = r600_ib_test(rdev);
  2382. if (r) {
  2383. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2384. return r;
  2385. }
  2386. r = r600_audio_init(rdev);
  2387. if (r) {
  2388. DRM_ERROR("radeon: audio resume failed\n");
  2389. return r;
  2390. }
  2391. return r;
  2392. }
  2393. int r600_suspend(struct radeon_device *rdev)
  2394. {
  2395. r600_audio_fini(rdev);
  2396. /* FIXME: we should wait for ring to be empty */
  2397. r600_cp_stop(rdev);
  2398. rdev->cp.ready = false;
  2399. r600_irq_suspend(rdev);
  2400. radeon_wb_disable(rdev);
  2401. r600_pcie_gart_disable(rdev);
  2402. r600_blit_suspend(rdev);
  2403. return 0;
  2404. }
  2405. /* Plan is to move initialization in that function and use
  2406. * helper function so that radeon_device_init pretty much
  2407. * do nothing more than calling asic specific function. This
  2408. * should also allow to remove a bunch of callback function
  2409. * like vram_info.
  2410. */
  2411. int r600_init(struct radeon_device *rdev)
  2412. {
  2413. int r;
  2414. if (r600_debugfs_mc_info_init(rdev)) {
  2415. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2416. }
  2417. /* This don't do much */
  2418. r = radeon_gem_init(rdev);
  2419. if (r)
  2420. return r;
  2421. /* Read BIOS */
  2422. if (!radeon_get_bios(rdev)) {
  2423. if (ASIC_IS_AVIVO(rdev))
  2424. return -EINVAL;
  2425. }
  2426. /* Must be an ATOMBIOS */
  2427. if (!rdev->is_atom_bios) {
  2428. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2429. return -EINVAL;
  2430. }
  2431. r = radeon_atombios_init(rdev);
  2432. if (r)
  2433. return r;
  2434. /* Post card if necessary */
  2435. if (!radeon_card_posted(rdev)) {
  2436. if (!rdev->bios) {
  2437. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2438. return -EINVAL;
  2439. }
  2440. DRM_INFO("GPU not posted. posting now...\n");
  2441. atom_asic_init(rdev->mode_info.atom_context);
  2442. }
  2443. /* Initialize scratch registers */
  2444. r600_scratch_init(rdev);
  2445. /* Initialize surface registers */
  2446. radeon_surface_init(rdev);
  2447. /* Initialize clocks */
  2448. radeon_get_clock_info(rdev->ddev);
  2449. /* Fence driver */
  2450. r = radeon_fence_driver_init(rdev);
  2451. if (r)
  2452. return r;
  2453. if (rdev->flags & RADEON_IS_AGP) {
  2454. r = radeon_agp_init(rdev);
  2455. if (r)
  2456. radeon_agp_disable(rdev);
  2457. }
  2458. r = r600_mc_init(rdev);
  2459. if (r)
  2460. return r;
  2461. /* Memory manager */
  2462. r = radeon_bo_init(rdev);
  2463. if (r)
  2464. return r;
  2465. r = radeon_irq_kms_init(rdev);
  2466. if (r)
  2467. return r;
  2468. rdev->cp.ring_obj = NULL;
  2469. r600_ring_init(rdev, 1024 * 1024);
  2470. rdev->ih.ring_obj = NULL;
  2471. r600_ih_ring_init(rdev, 64 * 1024);
  2472. r = r600_pcie_gart_init(rdev);
  2473. if (r)
  2474. return r;
  2475. rdev->accel_working = true;
  2476. r = r600_startup(rdev);
  2477. if (r) {
  2478. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2479. r600_cp_fini(rdev);
  2480. r600_irq_fini(rdev);
  2481. radeon_wb_fini(rdev);
  2482. radeon_irq_kms_fini(rdev);
  2483. r600_pcie_gart_fini(rdev);
  2484. rdev->accel_working = false;
  2485. }
  2486. if (rdev->accel_working) {
  2487. r = radeon_ib_pool_init(rdev);
  2488. if (r) {
  2489. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2490. rdev->accel_working = false;
  2491. } else {
  2492. r = r600_ib_test(rdev);
  2493. if (r) {
  2494. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2495. rdev->accel_working = false;
  2496. }
  2497. }
  2498. }
  2499. r = r600_audio_init(rdev);
  2500. if (r)
  2501. return r; /* TODO error handling */
  2502. return 0;
  2503. }
  2504. void r600_fini(struct radeon_device *rdev)
  2505. {
  2506. r600_audio_fini(rdev);
  2507. r600_blit_fini(rdev);
  2508. r600_cp_fini(rdev);
  2509. r600_irq_fini(rdev);
  2510. radeon_wb_fini(rdev);
  2511. radeon_ib_pool_fini(rdev);
  2512. radeon_irq_kms_fini(rdev);
  2513. r600_pcie_gart_fini(rdev);
  2514. r600_vram_scratch_fini(rdev);
  2515. radeon_agp_fini(rdev);
  2516. radeon_gem_fini(rdev);
  2517. radeon_fence_driver_fini(rdev);
  2518. radeon_bo_fini(rdev);
  2519. radeon_atombios_fini(rdev);
  2520. kfree(rdev->bios);
  2521. rdev->bios = NULL;
  2522. }
  2523. /*
  2524. * CS stuff
  2525. */
  2526. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2527. {
  2528. /* FIXME: implement */
  2529. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2530. radeon_ring_write(rdev,
  2531. #ifdef __BIG_ENDIAN
  2532. (2 << 0) |
  2533. #endif
  2534. (ib->gpu_addr & 0xFFFFFFFC));
  2535. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2536. radeon_ring_write(rdev, ib->length_dw);
  2537. }
  2538. int r600_ib_test(struct radeon_device *rdev)
  2539. {
  2540. struct radeon_ib *ib;
  2541. uint32_t scratch;
  2542. uint32_t tmp = 0;
  2543. unsigned i;
  2544. int r;
  2545. r = radeon_scratch_get(rdev, &scratch);
  2546. if (r) {
  2547. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2548. return r;
  2549. }
  2550. WREG32(scratch, 0xCAFEDEAD);
  2551. r = radeon_ib_get(rdev, &ib);
  2552. if (r) {
  2553. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2554. return r;
  2555. }
  2556. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2557. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2558. ib->ptr[2] = 0xDEADBEEF;
  2559. ib->ptr[3] = PACKET2(0);
  2560. ib->ptr[4] = PACKET2(0);
  2561. ib->ptr[5] = PACKET2(0);
  2562. ib->ptr[6] = PACKET2(0);
  2563. ib->ptr[7] = PACKET2(0);
  2564. ib->ptr[8] = PACKET2(0);
  2565. ib->ptr[9] = PACKET2(0);
  2566. ib->ptr[10] = PACKET2(0);
  2567. ib->ptr[11] = PACKET2(0);
  2568. ib->ptr[12] = PACKET2(0);
  2569. ib->ptr[13] = PACKET2(0);
  2570. ib->ptr[14] = PACKET2(0);
  2571. ib->ptr[15] = PACKET2(0);
  2572. ib->length_dw = 16;
  2573. r = radeon_ib_schedule(rdev, ib);
  2574. if (r) {
  2575. radeon_scratch_free(rdev, scratch);
  2576. radeon_ib_free(rdev, &ib);
  2577. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2578. return r;
  2579. }
  2580. r = radeon_fence_wait(ib->fence, false);
  2581. if (r) {
  2582. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2583. return r;
  2584. }
  2585. for (i = 0; i < rdev->usec_timeout; i++) {
  2586. tmp = RREG32(scratch);
  2587. if (tmp == 0xDEADBEEF)
  2588. break;
  2589. DRM_UDELAY(1);
  2590. }
  2591. if (i < rdev->usec_timeout) {
  2592. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2593. } else {
  2594. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2595. scratch, tmp);
  2596. r = -EINVAL;
  2597. }
  2598. radeon_scratch_free(rdev, scratch);
  2599. radeon_ib_free(rdev, &ib);
  2600. return r;
  2601. }
  2602. /*
  2603. * Interrupts
  2604. *
  2605. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2606. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2607. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2608. * and host consumes. As the host irq handler processes interrupts, it
  2609. * increments the rptr. When the rptr catches up with the wptr, all the
  2610. * current interrupts have been processed.
  2611. */
  2612. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2613. {
  2614. u32 rb_bufsz;
  2615. /* Align ring size */
  2616. rb_bufsz = drm_order(ring_size / 4);
  2617. ring_size = (1 << rb_bufsz) * 4;
  2618. rdev->ih.ring_size = ring_size;
  2619. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2620. rdev->ih.rptr = 0;
  2621. }
  2622. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2623. {
  2624. int r;
  2625. /* Allocate ring buffer */
  2626. if (rdev->ih.ring_obj == NULL) {
  2627. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2628. PAGE_SIZE, true,
  2629. RADEON_GEM_DOMAIN_GTT,
  2630. &rdev->ih.ring_obj);
  2631. if (r) {
  2632. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2633. return r;
  2634. }
  2635. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2636. if (unlikely(r != 0))
  2637. return r;
  2638. r = radeon_bo_pin(rdev->ih.ring_obj,
  2639. RADEON_GEM_DOMAIN_GTT,
  2640. &rdev->ih.gpu_addr);
  2641. if (r) {
  2642. radeon_bo_unreserve(rdev->ih.ring_obj);
  2643. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2644. return r;
  2645. }
  2646. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2647. (void **)&rdev->ih.ring);
  2648. radeon_bo_unreserve(rdev->ih.ring_obj);
  2649. if (r) {
  2650. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2651. return r;
  2652. }
  2653. }
  2654. return 0;
  2655. }
  2656. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2657. {
  2658. int r;
  2659. if (rdev->ih.ring_obj) {
  2660. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2661. if (likely(r == 0)) {
  2662. radeon_bo_kunmap(rdev->ih.ring_obj);
  2663. radeon_bo_unpin(rdev->ih.ring_obj);
  2664. radeon_bo_unreserve(rdev->ih.ring_obj);
  2665. }
  2666. radeon_bo_unref(&rdev->ih.ring_obj);
  2667. rdev->ih.ring = NULL;
  2668. rdev->ih.ring_obj = NULL;
  2669. }
  2670. }
  2671. void r600_rlc_stop(struct radeon_device *rdev)
  2672. {
  2673. if ((rdev->family >= CHIP_RV770) &&
  2674. (rdev->family <= CHIP_RV740)) {
  2675. /* r7xx asics need to soft reset RLC before halting */
  2676. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2677. RREG32(SRBM_SOFT_RESET);
  2678. udelay(15000);
  2679. WREG32(SRBM_SOFT_RESET, 0);
  2680. RREG32(SRBM_SOFT_RESET);
  2681. }
  2682. WREG32(RLC_CNTL, 0);
  2683. }
  2684. static void r600_rlc_start(struct radeon_device *rdev)
  2685. {
  2686. WREG32(RLC_CNTL, RLC_ENABLE);
  2687. }
  2688. static int r600_rlc_init(struct radeon_device *rdev)
  2689. {
  2690. u32 i;
  2691. const __be32 *fw_data;
  2692. if (!rdev->rlc_fw)
  2693. return -EINVAL;
  2694. r600_rlc_stop(rdev);
  2695. WREG32(RLC_HB_BASE, 0);
  2696. WREG32(RLC_HB_CNTL, 0);
  2697. WREG32(RLC_HB_RPTR, 0);
  2698. WREG32(RLC_HB_WPTR, 0);
  2699. if (rdev->family <= CHIP_CAICOS) {
  2700. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2701. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2702. }
  2703. WREG32(RLC_MC_CNTL, 0);
  2704. WREG32(RLC_UCODE_CNTL, 0);
  2705. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2706. if (rdev->family >= CHIP_CAYMAN) {
  2707. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  2708. WREG32(RLC_UCODE_ADDR, i);
  2709. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2710. }
  2711. } else if (rdev->family >= CHIP_CEDAR) {
  2712. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2713. WREG32(RLC_UCODE_ADDR, i);
  2714. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2715. }
  2716. } else if (rdev->family >= CHIP_RV770) {
  2717. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2718. WREG32(RLC_UCODE_ADDR, i);
  2719. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2720. }
  2721. } else {
  2722. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2723. WREG32(RLC_UCODE_ADDR, i);
  2724. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2725. }
  2726. }
  2727. WREG32(RLC_UCODE_ADDR, 0);
  2728. r600_rlc_start(rdev);
  2729. return 0;
  2730. }
  2731. static void r600_enable_interrupts(struct radeon_device *rdev)
  2732. {
  2733. u32 ih_cntl = RREG32(IH_CNTL);
  2734. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2735. ih_cntl |= ENABLE_INTR;
  2736. ih_rb_cntl |= IH_RB_ENABLE;
  2737. WREG32(IH_CNTL, ih_cntl);
  2738. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2739. rdev->ih.enabled = true;
  2740. }
  2741. void r600_disable_interrupts(struct radeon_device *rdev)
  2742. {
  2743. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2744. u32 ih_cntl = RREG32(IH_CNTL);
  2745. ih_rb_cntl &= ~IH_RB_ENABLE;
  2746. ih_cntl &= ~ENABLE_INTR;
  2747. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2748. WREG32(IH_CNTL, ih_cntl);
  2749. /* set rptr, wptr to 0 */
  2750. WREG32(IH_RB_RPTR, 0);
  2751. WREG32(IH_RB_WPTR, 0);
  2752. rdev->ih.enabled = false;
  2753. rdev->ih.wptr = 0;
  2754. rdev->ih.rptr = 0;
  2755. }
  2756. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2757. {
  2758. u32 tmp;
  2759. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2760. WREG32(GRBM_INT_CNTL, 0);
  2761. WREG32(DxMODE_INT_MASK, 0);
  2762. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2763. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2764. if (ASIC_IS_DCE3(rdev)) {
  2765. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2766. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2767. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2768. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2769. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2770. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2771. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2772. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2773. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2774. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2775. if (ASIC_IS_DCE32(rdev)) {
  2776. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2777. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2778. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2779. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2780. }
  2781. } else {
  2782. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2783. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2784. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2785. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2786. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2787. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2788. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2789. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2790. }
  2791. }
  2792. int r600_irq_init(struct radeon_device *rdev)
  2793. {
  2794. int ret = 0;
  2795. int rb_bufsz;
  2796. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2797. /* allocate ring */
  2798. ret = r600_ih_ring_alloc(rdev);
  2799. if (ret)
  2800. return ret;
  2801. /* disable irqs */
  2802. r600_disable_interrupts(rdev);
  2803. /* init rlc */
  2804. ret = r600_rlc_init(rdev);
  2805. if (ret) {
  2806. r600_ih_ring_fini(rdev);
  2807. return ret;
  2808. }
  2809. /* setup interrupt control */
  2810. /* set dummy read address to ring address */
  2811. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2812. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2813. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2814. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2815. */
  2816. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2817. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2818. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2819. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2820. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2821. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2822. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2823. IH_WPTR_OVERFLOW_CLEAR |
  2824. (rb_bufsz << 1));
  2825. if (rdev->wb.enabled)
  2826. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2827. /* set the writeback address whether it's enabled or not */
  2828. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2829. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2830. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2831. /* set rptr, wptr to 0 */
  2832. WREG32(IH_RB_RPTR, 0);
  2833. WREG32(IH_RB_WPTR, 0);
  2834. /* Default settings for IH_CNTL (disabled at first) */
  2835. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2836. /* RPTR_REARM only works if msi's are enabled */
  2837. if (rdev->msi_enabled)
  2838. ih_cntl |= RPTR_REARM;
  2839. WREG32(IH_CNTL, ih_cntl);
  2840. /* force the active interrupt state to all disabled */
  2841. if (rdev->family >= CHIP_CEDAR)
  2842. evergreen_disable_interrupt_state(rdev);
  2843. else
  2844. r600_disable_interrupt_state(rdev);
  2845. /* enable irqs */
  2846. r600_enable_interrupts(rdev);
  2847. return ret;
  2848. }
  2849. void r600_irq_suspend(struct radeon_device *rdev)
  2850. {
  2851. r600_irq_disable(rdev);
  2852. r600_rlc_stop(rdev);
  2853. }
  2854. void r600_irq_fini(struct radeon_device *rdev)
  2855. {
  2856. r600_irq_suspend(rdev);
  2857. r600_ih_ring_fini(rdev);
  2858. }
  2859. int r600_irq_set(struct radeon_device *rdev)
  2860. {
  2861. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2862. u32 mode_int = 0;
  2863. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2864. u32 grbm_int_cntl = 0;
  2865. u32 hdmi1, hdmi2;
  2866. u32 d1grph = 0, d2grph = 0;
  2867. if (!rdev->irq.installed) {
  2868. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2869. return -EINVAL;
  2870. }
  2871. /* don't enable anything if the ih is disabled */
  2872. if (!rdev->ih.enabled) {
  2873. r600_disable_interrupts(rdev);
  2874. /* force the active interrupt state to all disabled */
  2875. r600_disable_interrupt_state(rdev);
  2876. return 0;
  2877. }
  2878. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2879. if (ASIC_IS_DCE3(rdev)) {
  2880. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2881. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2882. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2883. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2884. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2885. if (ASIC_IS_DCE32(rdev)) {
  2886. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2887. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2888. }
  2889. } else {
  2890. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2891. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2892. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2893. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2894. }
  2895. if (rdev->irq.sw_int) {
  2896. DRM_DEBUG("r600_irq_set: sw int\n");
  2897. cp_int_cntl |= RB_INT_ENABLE;
  2898. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2899. }
  2900. if (rdev->irq.crtc_vblank_int[0] ||
  2901. rdev->irq.pflip[0]) {
  2902. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2903. mode_int |= D1MODE_VBLANK_INT_MASK;
  2904. }
  2905. if (rdev->irq.crtc_vblank_int[1] ||
  2906. rdev->irq.pflip[1]) {
  2907. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2908. mode_int |= D2MODE_VBLANK_INT_MASK;
  2909. }
  2910. if (rdev->irq.hpd[0]) {
  2911. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2912. hpd1 |= DC_HPDx_INT_EN;
  2913. }
  2914. if (rdev->irq.hpd[1]) {
  2915. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2916. hpd2 |= DC_HPDx_INT_EN;
  2917. }
  2918. if (rdev->irq.hpd[2]) {
  2919. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2920. hpd3 |= DC_HPDx_INT_EN;
  2921. }
  2922. if (rdev->irq.hpd[3]) {
  2923. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2924. hpd4 |= DC_HPDx_INT_EN;
  2925. }
  2926. if (rdev->irq.hpd[4]) {
  2927. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2928. hpd5 |= DC_HPDx_INT_EN;
  2929. }
  2930. if (rdev->irq.hpd[5]) {
  2931. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2932. hpd6 |= DC_HPDx_INT_EN;
  2933. }
  2934. if (rdev->irq.hdmi[0]) {
  2935. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2936. hdmi1 |= R600_HDMI_INT_EN;
  2937. }
  2938. if (rdev->irq.hdmi[1]) {
  2939. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2940. hdmi2 |= R600_HDMI_INT_EN;
  2941. }
  2942. if (rdev->irq.gui_idle) {
  2943. DRM_DEBUG("gui idle\n");
  2944. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2945. }
  2946. WREG32(CP_INT_CNTL, cp_int_cntl);
  2947. WREG32(DxMODE_INT_MASK, mode_int);
  2948. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2949. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2950. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2951. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2952. if (ASIC_IS_DCE3(rdev)) {
  2953. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2954. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2955. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2956. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2957. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2958. if (ASIC_IS_DCE32(rdev)) {
  2959. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2960. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2961. }
  2962. } else {
  2963. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2964. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2965. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2966. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2967. }
  2968. return 0;
  2969. }
  2970. static void r600_irq_ack(struct radeon_device *rdev)
  2971. {
  2972. u32 tmp;
  2973. if (ASIC_IS_DCE3(rdev)) {
  2974. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2975. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2976. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2977. } else {
  2978. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2979. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2980. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2981. }
  2982. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2983. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2984. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2985. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2986. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2987. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2988. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2989. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2990. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2991. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2992. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2993. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2994. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2995. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2996. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2997. if (ASIC_IS_DCE3(rdev)) {
  2998. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2999. tmp |= DC_HPDx_INT_ACK;
  3000. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3001. } else {
  3002. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3003. tmp |= DC_HPDx_INT_ACK;
  3004. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3005. }
  3006. }
  3007. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3008. if (ASIC_IS_DCE3(rdev)) {
  3009. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3010. tmp |= DC_HPDx_INT_ACK;
  3011. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3012. } else {
  3013. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3014. tmp |= DC_HPDx_INT_ACK;
  3015. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3016. }
  3017. }
  3018. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3019. if (ASIC_IS_DCE3(rdev)) {
  3020. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3021. tmp |= DC_HPDx_INT_ACK;
  3022. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3023. } else {
  3024. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3025. tmp |= DC_HPDx_INT_ACK;
  3026. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3027. }
  3028. }
  3029. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3030. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3031. tmp |= DC_HPDx_INT_ACK;
  3032. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3033. }
  3034. if (ASIC_IS_DCE32(rdev)) {
  3035. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3036. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3037. tmp |= DC_HPDx_INT_ACK;
  3038. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3039. }
  3040. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3041. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3042. tmp |= DC_HPDx_INT_ACK;
  3043. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3044. }
  3045. }
  3046. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  3047. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  3048. }
  3049. if (ASIC_IS_DCE3(rdev)) {
  3050. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  3051. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  3052. }
  3053. } else {
  3054. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  3055. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  3056. }
  3057. }
  3058. }
  3059. void r600_irq_disable(struct radeon_device *rdev)
  3060. {
  3061. r600_disable_interrupts(rdev);
  3062. /* Wait and acknowledge irq */
  3063. mdelay(1);
  3064. r600_irq_ack(rdev);
  3065. r600_disable_interrupt_state(rdev);
  3066. }
  3067. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3068. {
  3069. u32 wptr, tmp;
  3070. if (rdev->wb.enabled)
  3071. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3072. else
  3073. wptr = RREG32(IH_RB_WPTR);
  3074. if (wptr & RB_OVERFLOW) {
  3075. /* When a ring buffer overflow happen start parsing interrupt
  3076. * from the last not overwritten vector (wptr + 16). Hopefully
  3077. * this should allow us to catchup.
  3078. */
  3079. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3080. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3081. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3082. tmp = RREG32(IH_RB_CNTL);
  3083. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3084. WREG32(IH_RB_CNTL, tmp);
  3085. }
  3086. return (wptr & rdev->ih.ptr_mask);
  3087. }
  3088. /* r600 IV Ring
  3089. * Each IV ring entry is 128 bits:
  3090. * [7:0] - interrupt source id
  3091. * [31:8] - reserved
  3092. * [59:32] - interrupt source data
  3093. * [127:60] - reserved
  3094. *
  3095. * The basic interrupt vector entries
  3096. * are decoded as follows:
  3097. * src_id src_data description
  3098. * 1 0 D1 Vblank
  3099. * 1 1 D1 Vline
  3100. * 5 0 D2 Vblank
  3101. * 5 1 D2 Vline
  3102. * 19 0 FP Hot plug detection A
  3103. * 19 1 FP Hot plug detection B
  3104. * 19 2 DAC A auto-detection
  3105. * 19 3 DAC B auto-detection
  3106. * 21 4 HDMI block A
  3107. * 21 5 HDMI block B
  3108. * 176 - CP_INT RB
  3109. * 177 - CP_INT IB1
  3110. * 178 - CP_INT IB2
  3111. * 181 - EOP Interrupt
  3112. * 233 - GUI Idle
  3113. *
  3114. * Note, these are based on r600 and may need to be
  3115. * adjusted or added to on newer asics
  3116. */
  3117. int r600_irq_process(struct radeon_device *rdev)
  3118. {
  3119. u32 wptr;
  3120. u32 rptr;
  3121. u32 src_id, src_data;
  3122. u32 ring_index;
  3123. unsigned long flags;
  3124. bool queue_hotplug = false;
  3125. if (!rdev->ih.enabled || rdev->shutdown)
  3126. return IRQ_NONE;
  3127. /* No MSIs, need a dummy read to flush PCI DMAs */
  3128. if (!rdev->msi_enabled)
  3129. RREG32(IH_RB_WPTR);
  3130. wptr = r600_get_ih_wptr(rdev);
  3131. rptr = rdev->ih.rptr;
  3132. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3133. spin_lock_irqsave(&rdev->ih.lock, flags);
  3134. if (rptr == wptr) {
  3135. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3136. return IRQ_NONE;
  3137. }
  3138. restart_ih:
  3139. /* Order reading of wptr vs. reading of IH ring data */
  3140. rmb();
  3141. /* display interrupts */
  3142. r600_irq_ack(rdev);
  3143. rdev->ih.wptr = wptr;
  3144. while (rptr != wptr) {
  3145. /* wptr/rptr are in bytes! */
  3146. ring_index = rptr / 4;
  3147. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3148. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3149. switch (src_id) {
  3150. case 1: /* D1 vblank/vline */
  3151. switch (src_data) {
  3152. case 0: /* D1 vblank */
  3153. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3154. if (rdev->irq.crtc_vblank_int[0]) {
  3155. drm_handle_vblank(rdev->ddev, 0);
  3156. rdev->pm.vblank_sync = true;
  3157. wake_up(&rdev->irq.vblank_queue);
  3158. }
  3159. if (rdev->irq.pflip[0])
  3160. radeon_crtc_handle_flip(rdev, 0);
  3161. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3162. DRM_DEBUG("IH: D1 vblank\n");
  3163. }
  3164. break;
  3165. case 1: /* D1 vline */
  3166. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3167. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3168. DRM_DEBUG("IH: D1 vline\n");
  3169. }
  3170. break;
  3171. default:
  3172. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3173. break;
  3174. }
  3175. break;
  3176. case 5: /* D2 vblank/vline */
  3177. switch (src_data) {
  3178. case 0: /* D2 vblank */
  3179. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3180. if (rdev->irq.crtc_vblank_int[1]) {
  3181. drm_handle_vblank(rdev->ddev, 1);
  3182. rdev->pm.vblank_sync = true;
  3183. wake_up(&rdev->irq.vblank_queue);
  3184. }
  3185. if (rdev->irq.pflip[1])
  3186. radeon_crtc_handle_flip(rdev, 1);
  3187. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3188. DRM_DEBUG("IH: D2 vblank\n");
  3189. }
  3190. break;
  3191. case 1: /* D1 vline */
  3192. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3193. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3194. DRM_DEBUG("IH: D2 vline\n");
  3195. }
  3196. break;
  3197. default:
  3198. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3199. break;
  3200. }
  3201. break;
  3202. case 19: /* HPD/DAC hotplug */
  3203. switch (src_data) {
  3204. case 0:
  3205. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3206. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3207. queue_hotplug = true;
  3208. DRM_DEBUG("IH: HPD1\n");
  3209. }
  3210. break;
  3211. case 1:
  3212. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3213. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3214. queue_hotplug = true;
  3215. DRM_DEBUG("IH: HPD2\n");
  3216. }
  3217. break;
  3218. case 4:
  3219. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3220. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3221. queue_hotplug = true;
  3222. DRM_DEBUG("IH: HPD3\n");
  3223. }
  3224. break;
  3225. case 5:
  3226. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3227. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3228. queue_hotplug = true;
  3229. DRM_DEBUG("IH: HPD4\n");
  3230. }
  3231. break;
  3232. case 10:
  3233. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3234. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3235. queue_hotplug = true;
  3236. DRM_DEBUG("IH: HPD5\n");
  3237. }
  3238. break;
  3239. case 12:
  3240. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3241. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3242. queue_hotplug = true;
  3243. DRM_DEBUG("IH: HPD6\n");
  3244. }
  3245. break;
  3246. default:
  3247. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3248. break;
  3249. }
  3250. break;
  3251. case 21: /* HDMI */
  3252. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3253. r600_audio_schedule_polling(rdev);
  3254. break;
  3255. case 176: /* CP_INT in ring buffer */
  3256. case 177: /* CP_INT in IB1 */
  3257. case 178: /* CP_INT in IB2 */
  3258. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3259. radeon_fence_process(rdev);
  3260. break;
  3261. case 181: /* CP EOP event */
  3262. DRM_DEBUG("IH: CP EOP\n");
  3263. radeon_fence_process(rdev);
  3264. break;
  3265. case 233: /* GUI IDLE */
  3266. DRM_DEBUG("IH: GUI idle\n");
  3267. rdev->pm.gui_idle = true;
  3268. wake_up(&rdev->irq.idle_queue);
  3269. break;
  3270. default:
  3271. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3272. break;
  3273. }
  3274. /* wptr/rptr are in bytes! */
  3275. rptr += 16;
  3276. rptr &= rdev->ih.ptr_mask;
  3277. }
  3278. /* make sure wptr hasn't changed while processing */
  3279. wptr = r600_get_ih_wptr(rdev);
  3280. if (wptr != rdev->ih.wptr)
  3281. goto restart_ih;
  3282. if (queue_hotplug)
  3283. schedule_work(&rdev->hotplug_work);
  3284. rdev->ih.rptr = rptr;
  3285. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3286. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3287. return IRQ_HANDLED;
  3288. }
  3289. /*
  3290. * Debugfs info
  3291. */
  3292. #if defined(CONFIG_DEBUG_FS)
  3293. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3294. {
  3295. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3296. struct drm_device *dev = node->minor->dev;
  3297. struct radeon_device *rdev = dev->dev_private;
  3298. unsigned count, i, j;
  3299. radeon_ring_free_size(rdev);
  3300. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3301. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3302. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3303. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3304. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3305. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3306. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3307. seq_printf(m, "%u dwords in ring\n", count);
  3308. i = rdev->cp.rptr;
  3309. for (j = 0; j <= count; j++) {
  3310. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3311. i = (i + 1) & rdev->cp.ptr_mask;
  3312. }
  3313. return 0;
  3314. }
  3315. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3316. {
  3317. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3318. struct drm_device *dev = node->minor->dev;
  3319. struct radeon_device *rdev = dev->dev_private;
  3320. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3321. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3322. return 0;
  3323. }
  3324. static struct drm_info_list r600_mc_info_list[] = {
  3325. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3326. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3327. };
  3328. #endif
  3329. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3330. {
  3331. #if defined(CONFIG_DEBUG_FS)
  3332. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3333. #else
  3334. return 0;
  3335. #endif
  3336. }
  3337. /**
  3338. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3339. * rdev: radeon device structure
  3340. * bo: buffer object struct which userspace is waiting for idle
  3341. *
  3342. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3343. * through ring buffer, this leads to corruption in rendering, see
  3344. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3345. * directly perform HDP flush by writing register through MMIO.
  3346. */
  3347. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3348. {
  3349. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3350. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3351. * This seems to cause problems on some AGP cards. Just use the old
  3352. * method for them.
  3353. */
  3354. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3355. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3356. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3357. u32 tmp;
  3358. WREG32(HDP_DEBUG1, 0);
  3359. tmp = readl((void __iomem *)ptr);
  3360. } else
  3361. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3362. }
  3363. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3364. {
  3365. u32 link_width_cntl, mask, target_reg;
  3366. if (rdev->flags & RADEON_IS_IGP)
  3367. return;
  3368. if (!(rdev->flags & RADEON_IS_PCIE))
  3369. return;
  3370. /* x2 cards have a special sequence */
  3371. if (ASIC_IS_X2(rdev))
  3372. return;
  3373. /* FIXME wait for idle */
  3374. switch (lanes) {
  3375. case 0:
  3376. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3377. break;
  3378. case 1:
  3379. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3380. break;
  3381. case 2:
  3382. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3383. break;
  3384. case 4:
  3385. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3386. break;
  3387. case 8:
  3388. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3389. break;
  3390. case 12:
  3391. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3392. break;
  3393. case 16:
  3394. default:
  3395. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3396. break;
  3397. }
  3398. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3399. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3400. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3401. return;
  3402. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3403. return;
  3404. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3405. RADEON_PCIE_LC_RECONFIG_NOW |
  3406. R600_PCIE_LC_RENEGOTIATE_EN |
  3407. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3408. link_width_cntl |= mask;
  3409. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3410. /* some northbridges can renegotiate the link rather than requiring
  3411. * a complete re-config.
  3412. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3413. */
  3414. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3415. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3416. else
  3417. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3418. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3419. RADEON_PCIE_LC_RECONFIG_NOW));
  3420. if (rdev->family >= CHIP_RV770)
  3421. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3422. else
  3423. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3424. /* wait for lane set to complete */
  3425. link_width_cntl = RREG32(target_reg);
  3426. while (link_width_cntl == 0xffffffff)
  3427. link_width_cntl = RREG32(target_reg);
  3428. }
  3429. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3430. {
  3431. u32 link_width_cntl;
  3432. if (rdev->flags & RADEON_IS_IGP)
  3433. return 0;
  3434. if (!(rdev->flags & RADEON_IS_PCIE))
  3435. return 0;
  3436. /* x2 cards have a special sequence */
  3437. if (ASIC_IS_X2(rdev))
  3438. return 0;
  3439. /* FIXME wait for idle */
  3440. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3441. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3442. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3443. return 0;
  3444. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3445. return 1;
  3446. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3447. return 2;
  3448. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3449. return 4;
  3450. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3451. return 8;
  3452. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3453. default:
  3454. return 16;
  3455. }
  3456. }
  3457. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3458. {
  3459. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3460. u16 link_cntl2;
  3461. if (radeon_pcie_gen2 == 0)
  3462. return;
  3463. if (rdev->flags & RADEON_IS_IGP)
  3464. return;
  3465. if (!(rdev->flags & RADEON_IS_PCIE))
  3466. return;
  3467. /* x2 cards have a special sequence */
  3468. if (ASIC_IS_X2(rdev))
  3469. return;
  3470. /* only RV6xx+ chips are supported */
  3471. if (rdev->family <= CHIP_R600)
  3472. return;
  3473. /* 55 nm r6xx asics */
  3474. if ((rdev->family == CHIP_RV670) ||
  3475. (rdev->family == CHIP_RV620) ||
  3476. (rdev->family == CHIP_RV635)) {
  3477. /* advertise upconfig capability */
  3478. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3479. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3480. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3481. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3482. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3483. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3484. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3485. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3486. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3487. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3488. } else {
  3489. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3490. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3491. }
  3492. }
  3493. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3494. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3495. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3496. /* 55 nm r6xx asics */
  3497. if ((rdev->family == CHIP_RV670) ||
  3498. (rdev->family == CHIP_RV620) ||
  3499. (rdev->family == CHIP_RV635)) {
  3500. WREG32(MM_CFGREGS_CNTL, 0x8);
  3501. link_cntl2 = RREG32(0x4088);
  3502. WREG32(MM_CFGREGS_CNTL, 0);
  3503. /* not supported yet */
  3504. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3505. return;
  3506. }
  3507. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3508. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3509. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3510. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3511. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3512. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3513. tmp = RREG32(0x541c);
  3514. WREG32(0x541c, tmp | 0x8);
  3515. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3516. link_cntl2 = RREG16(0x4088);
  3517. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3518. link_cntl2 |= 0x2;
  3519. WREG16(0x4088, link_cntl2);
  3520. WREG32(MM_CFGREGS_CNTL, 0);
  3521. if ((rdev->family == CHIP_RV670) ||
  3522. (rdev->family == CHIP_RV620) ||
  3523. (rdev->family == CHIP_RV635)) {
  3524. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3525. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3526. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3527. } else {
  3528. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3529. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3530. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3531. }
  3532. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3533. speed_cntl |= LC_GEN2_EN_STRAP;
  3534. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3535. } else {
  3536. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3537. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3538. if (1)
  3539. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3540. else
  3541. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3542. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3543. }
  3544. }