intel_crt.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc.h"
  32. #include "drm_crtc_helper.h"
  33. #include "drm_edid.h"
  34. #include "intel_drv.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. /* Here's the desired hotplug mode */
  38. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  39. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  40. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  41. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  42. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  43. ADPA_CRT_HOTPLUG_ENABLE)
  44. struct intel_crt {
  45. struct intel_encoder base;
  46. bool force_hotplug_required;
  47. u32 adpa_reg;
  48. };
  49. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  50. {
  51. return container_of(intel_attached_encoder(connector),
  52. struct intel_crt, base);
  53. }
  54. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  55. {
  56. return container_of(encoder, struct intel_crt, base);
  57. }
  58. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  59. enum pipe *pipe)
  60. {
  61. struct drm_device *dev = encoder->base.dev;
  62. struct drm_i915_private *dev_priv = dev->dev_private;
  63. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  64. u32 tmp;
  65. tmp = I915_READ(crt->adpa_reg);
  66. if (!(tmp & ADPA_DAC_ENABLE))
  67. return false;
  68. if (HAS_PCH_CPT(dev))
  69. *pipe = PORT_TO_PIPE_CPT(tmp);
  70. else
  71. *pipe = PORT_TO_PIPE(tmp);
  72. return true;
  73. }
  74. static void intel_disable_crt(struct intel_encoder *encoder)
  75. {
  76. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  77. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  78. u32 temp;
  79. temp = I915_READ(crt->adpa_reg);
  80. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  81. temp &= ~ADPA_DAC_ENABLE;
  82. I915_WRITE(crt->adpa_reg, temp);
  83. }
  84. static void intel_enable_crt(struct intel_encoder *encoder)
  85. {
  86. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  87. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  88. u32 temp;
  89. temp = I915_READ(crt->adpa_reg);
  90. temp |= ADPA_DAC_ENABLE;
  91. I915_WRITE(crt->adpa_reg, temp);
  92. }
  93. /* Note: The caller is required to filter out dpms modes not supported by the
  94. * platform. */
  95. static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
  96. {
  97. struct drm_device *dev = encoder->base.dev;
  98. struct drm_i915_private *dev_priv = dev->dev_private;
  99. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  100. u32 temp;
  101. temp = I915_READ(crt->adpa_reg);
  102. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  103. temp &= ~ADPA_DAC_ENABLE;
  104. switch (mode) {
  105. case DRM_MODE_DPMS_ON:
  106. temp |= ADPA_DAC_ENABLE;
  107. break;
  108. case DRM_MODE_DPMS_STANDBY:
  109. temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  110. break;
  111. case DRM_MODE_DPMS_SUSPEND:
  112. temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  113. break;
  114. case DRM_MODE_DPMS_OFF:
  115. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  116. break;
  117. }
  118. I915_WRITE(crt->adpa_reg, temp);
  119. }
  120. static void intel_crt_dpms(struct drm_connector *connector, int mode)
  121. {
  122. struct drm_device *dev = connector->dev;
  123. struct intel_encoder *encoder = intel_attached_encoder(connector);
  124. struct drm_crtc *crtc;
  125. int old_dpms;
  126. /* PCH platforms and VLV only support on/off. */
  127. if (INTEL_INFO(dev)->gen < 5 && mode != DRM_MODE_DPMS_ON)
  128. mode = DRM_MODE_DPMS_OFF;
  129. if (mode == connector->dpms)
  130. return;
  131. old_dpms = connector->dpms;
  132. connector->dpms = mode;
  133. /* Only need to change hw state when actually enabled */
  134. crtc = encoder->base.crtc;
  135. if (!crtc) {
  136. encoder->connectors_active = false;
  137. return;
  138. }
  139. /* We need the pipe to run for anything but OFF. */
  140. if (mode == DRM_MODE_DPMS_OFF)
  141. encoder->connectors_active = false;
  142. else
  143. encoder->connectors_active = true;
  144. if (mode < old_dpms) {
  145. /* From off to on, enable the pipe first. */
  146. intel_crtc_update_dpms(crtc);
  147. intel_crt_set_dpms(encoder, mode);
  148. } else {
  149. intel_crt_set_dpms(encoder, mode);
  150. intel_crtc_update_dpms(crtc);
  151. }
  152. intel_modeset_check_state(connector->dev);
  153. }
  154. static int intel_crt_mode_valid(struct drm_connector *connector,
  155. struct drm_display_mode *mode)
  156. {
  157. struct drm_device *dev = connector->dev;
  158. int max_clock = 0;
  159. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  160. return MODE_NO_DBLESCAN;
  161. if (mode->clock < 25000)
  162. return MODE_CLOCK_LOW;
  163. if (IS_GEN2(dev))
  164. max_clock = 350000;
  165. else
  166. max_clock = 400000;
  167. if (mode->clock > max_clock)
  168. return MODE_CLOCK_HIGH;
  169. return MODE_OK;
  170. }
  171. static bool intel_crt_mode_fixup(struct drm_encoder *encoder,
  172. const struct drm_display_mode *mode,
  173. struct drm_display_mode *adjusted_mode)
  174. {
  175. return true;
  176. }
  177. static void intel_crt_mode_set(struct drm_encoder *encoder,
  178. struct drm_display_mode *mode,
  179. struct drm_display_mode *adjusted_mode)
  180. {
  181. struct drm_device *dev = encoder->dev;
  182. struct drm_crtc *crtc = encoder->crtc;
  183. struct intel_crt *crt =
  184. intel_encoder_to_crt(to_intel_encoder(encoder));
  185. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  186. struct drm_i915_private *dev_priv = dev->dev_private;
  187. u32 adpa;
  188. adpa = ADPA_HOTPLUG_BITS;
  189. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  190. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  191. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  192. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  193. /* For CPT allow 3 pipe config, for others just use A or B */
  194. if (HAS_PCH_CPT(dev))
  195. adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  196. else if (intel_crtc->pipe == 0)
  197. adpa |= ADPA_PIPE_A_SELECT;
  198. else
  199. adpa |= ADPA_PIPE_B_SELECT;
  200. if (!HAS_PCH_SPLIT(dev))
  201. I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
  202. I915_WRITE(crt->adpa_reg, adpa);
  203. }
  204. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  205. {
  206. struct drm_device *dev = connector->dev;
  207. struct intel_crt *crt = intel_attached_crt(connector);
  208. struct drm_i915_private *dev_priv = dev->dev_private;
  209. u32 adpa;
  210. bool ret;
  211. /* The first time through, trigger an explicit detection cycle */
  212. if (crt->force_hotplug_required) {
  213. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  214. u32 save_adpa;
  215. crt->force_hotplug_required = 0;
  216. save_adpa = adpa = I915_READ(PCH_ADPA);
  217. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  218. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  219. if (turn_off_dac)
  220. adpa &= ~ADPA_DAC_ENABLE;
  221. I915_WRITE(PCH_ADPA, adpa);
  222. if (wait_for((I915_READ(PCH_ADPA) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  223. 1000))
  224. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  225. if (turn_off_dac) {
  226. I915_WRITE(PCH_ADPA, save_adpa);
  227. POSTING_READ(PCH_ADPA);
  228. }
  229. }
  230. /* Check the status to see if both blue and green are on now */
  231. adpa = I915_READ(PCH_ADPA);
  232. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  233. ret = true;
  234. else
  235. ret = false;
  236. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  237. return ret;
  238. }
  239. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  240. {
  241. struct drm_device *dev = connector->dev;
  242. struct drm_i915_private *dev_priv = dev->dev_private;
  243. u32 adpa;
  244. bool ret;
  245. u32 save_adpa;
  246. save_adpa = adpa = I915_READ(ADPA);
  247. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  248. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  249. I915_WRITE(ADPA, adpa);
  250. if (wait_for((I915_READ(ADPA) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  251. 1000)) {
  252. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  253. I915_WRITE(ADPA, save_adpa);
  254. }
  255. /* Check the status to see if both blue and green are on now */
  256. adpa = I915_READ(ADPA);
  257. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  258. ret = true;
  259. else
  260. ret = false;
  261. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  262. /* FIXME: debug force function and remove */
  263. ret = true;
  264. return ret;
  265. }
  266. /**
  267. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  268. *
  269. * Not for i915G/i915GM
  270. *
  271. * \return true if CRT is connected.
  272. * \return false if CRT is disconnected.
  273. */
  274. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  275. {
  276. struct drm_device *dev = connector->dev;
  277. struct drm_i915_private *dev_priv = dev->dev_private;
  278. u32 hotplug_en, orig, stat;
  279. bool ret = false;
  280. int i, tries = 0;
  281. if (HAS_PCH_SPLIT(dev))
  282. return intel_ironlake_crt_detect_hotplug(connector);
  283. if (IS_VALLEYVIEW(dev))
  284. return valleyview_crt_detect_hotplug(connector);
  285. /*
  286. * On 4 series desktop, CRT detect sequence need to be done twice
  287. * to get a reliable result.
  288. */
  289. if (IS_G4X(dev) && !IS_GM45(dev))
  290. tries = 2;
  291. else
  292. tries = 1;
  293. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  294. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  295. for (i = 0; i < tries ; i++) {
  296. /* turn on the FORCE_DETECT */
  297. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  298. /* wait for FORCE_DETECT to go off */
  299. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  300. CRT_HOTPLUG_FORCE_DETECT) == 0,
  301. 1000))
  302. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  303. }
  304. stat = I915_READ(PORT_HOTPLUG_STAT);
  305. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  306. ret = true;
  307. /* clear the interrupt we just generated, if any */
  308. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  309. /* and put the bits back */
  310. I915_WRITE(PORT_HOTPLUG_EN, orig);
  311. return ret;
  312. }
  313. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  314. struct i2c_adapter *i2c)
  315. {
  316. struct edid *edid;
  317. edid = drm_get_edid(connector, i2c);
  318. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  319. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  320. intel_gmbus_force_bit(i2c, true);
  321. edid = drm_get_edid(connector, i2c);
  322. intel_gmbus_force_bit(i2c, false);
  323. }
  324. return edid;
  325. }
  326. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  327. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  328. struct i2c_adapter *adapter)
  329. {
  330. struct edid *edid;
  331. edid = intel_crt_get_edid(connector, adapter);
  332. if (!edid)
  333. return 0;
  334. return intel_connector_update_modes(connector, edid);
  335. }
  336. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  337. {
  338. struct intel_crt *crt = intel_attached_crt(connector);
  339. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  340. struct edid *edid;
  341. struct i2c_adapter *i2c;
  342. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  343. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  344. edid = intel_crt_get_edid(connector, i2c);
  345. if (edid) {
  346. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  347. /*
  348. * This may be a DVI-I connector with a shared DDC
  349. * link between analog and digital outputs, so we
  350. * have to check the EDID input spec of the attached device.
  351. */
  352. if (!is_digital) {
  353. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  354. return true;
  355. }
  356. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  357. } else {
  358. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  359. }
  360. kfree(edid);
  361. return false;
  362. }
  363. static enum drm_connector_status
  364. intel_crt_load_detect(struct intel_crt *crt)
  365. {
  366. struct drm_device *dev = crt->base.base.dev;
  367. struct drm_i915_private *dev_priv = dev->dev_private;
  368. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  369. uint32_t save_bclrpat;
  370. uint32_t save_vtotal;
  371. uint32_t vtotal, vactive;
  372. uint32_t vsample;
  373. uint32_t vblank, vblank_start, vblank_end;
  374. uint32_t dsl;
  375. uint32_t bclrpat_reg;
  376. uint32_t vtotal_reg;
  377. uint32_t vblank_reg;
  378. uint32_t vsync_reg;
  379. uint32_t pipeconf_reg;
  380. uint32_t pipe_dsl_reg;
  381. uint8_t st00;
  382. enum drm_connector_status status;
  383. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  384. bclrpat_reg = BCLRPAT(pipe);
  385. vtotal_reg = VTOTAL(pipe);
  386. vblank_reg = VBLANK(pipe);
  387. vsync_reg = VSYNC(pipe);
  388. pipeconf_reg = PIPECONF(pipe);
  389. pipe_dsl_reg = PIPEDSL(pipe);
  390. save_bclrpat = I915_READ(bclrpat_reg);
  391. save_vtotal = I915_READ(vtotal_reg);
  392. vblank = I915_READ(vblank_reg);
  393. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  394. vactive = (save_vtotal & 0x7ff) + 1;
  395. vblank_start = (vblank & 0xfff) + 1;
  396. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  397. /* Set the border color to purple. */
  398. I915_WRITE(bclrpat_reg, 0x500050);
  399. if (!IS_GEN2(dev)) {
  400. uint32_t pipeconf = I915_READ(pipeconf_reg);
  401. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  402. POSTING_READ(pipeconf_reg);
  403. /* Wait for next Vblank to substitue
  404. * border color for Color info */
  405. intel_wait_for_vblank(dev, pipe);
  406. st00 = I915_READ8(VGA_MSR_WRITE);
  407. status = ((st00 & (1 << 4)) != 0) ?
  408. connector_status_connected :
  409. connector_status_disconnected;
  410. I915_WRITE(pipeconf_reg, pipeconf);
  411. } else {
  412. bool restore_vblank = false;
  413. int count, detect;
  414. /*
  415. * If there isn't any border, add some.
  416. * Yes, this will flicker
  417. */
  418. if (vblank_start <= vactive && vblank_end >= vtotal) {
  419. uint32_t vsync = I915_READ(vsync_reg);
  420. uint32_t vsync_start = (vsync & 0xffff) + 1;
  421. vblank_start = vsync_start;
  422. I915_WRITE(vblank_reg,
  423. (vblank_start - 1) |
  424. ((vblank_end - 1) << 16));
  425. restore_vblank = true;
  426. }
  427. /* sample in the vertical border, selecting the larger one */
  428. if (vblank_start - vactive >= vtotal - vblank_end)
  429. vsample = (vblank_start + vactive) >> 1;
  430. else
  431. vsample = (vtotal + vblank_end) >> 1;
  432. /*
  433. * Wait for the border to be displayed
  434. */
  435. while (I915_READ(pipe_dsl_reg) >= vactive)
  436. ;
  437. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  438. ;
  439. /*
  440. * Watch ST00 for an entire scanline
  441. */
  442. detect = 0;
  443. count = 0;
  444. do {
  445. count++;
  446. /* Read the ST00 VGA status register */
  447. st00 = I915_READ8(VGA_MSR_WRITE);
  448. if (st00 & (1 << 4))
  449. detect++;
  450. } while ((I915_READ(pipe_dsl_reg) == dsl));
  451. /* restore vblank if necessary */
  452. if (restore_vblank)
  453. I915_WRITE(vblank_reg, vblank);
  454. /*
  455. * If more than 3/4 of the scanline detected a monitor,
  456. * then it is assumed to be present. This works even on i830,
  457. * where there isn't any way to force the border color across
  458. * the screen
  459. */
  460. status = detect * 4 > count * 3 ?
  461. connector_status_connected :
  462. connector_status_disconnected;
  463. }
  464. /* Restore previous settings */
  465. I915_WRITE(bclrpat_reg, save_bclrpat);
  466. return status;
  467. }
  468. static enum drm_connector_status
  469. intel_crt_detect(struct drm_connector *connector, bool force)
  470. {
  471. struct drm_device *dev = connector->dev;
  472. struct intel_crt *crt = intel_attached_crt(connector);
  473. enum drm_connector_status status;
  474. struct intel_load_detect_pipe tmp;
  475. if (I915_HAS_HOTPLUG(dev)) {
  476. /* We can not rely on the HPD pin always being correctly wired
  477. * up, for example many KVM do not pass it through, and so
  478. * only trust an assertion that the monitor is connected.
  479. */
  480. if (intel_crt_detect_hotplug(connector)) {
  481. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  482. return connector_status_connected;
  483. } else
  484. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  485. }
  486. if (intel_crt_detect_ddc(connector))
  487. return connector_status_connected;
  488. /* Load detection is broken on HPD capable machines. Whoever wants a
  489. * broken monitor (without edid) to work behind a broken kvm (that fails
  490. * to have the right resistors for HP detection) needs to fix this up.
  491. * For now just bail out. */
  492. if (I915_HAS_HOTPLUG(dev))
  493. return connector_status_disconnected;
  494. if (!force)
  495. return connector->status;
  496. /* for pre-945g platforms use load detect */
  497. if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
  498. if (intel_crt_detect_ddc(connector))
  499. status = connector_status_connected;
  500. else
  501. status = intel_crt_load_detect(crt);
  502. intel_release_load_detect_pipe(connector, &tmp);
  503. } else
  504. status = connector_status_unknown;
  505. return status;
  506. }
  507. static void intel_crt_destroy(struct drm_connector *connector)
  508. {
  509. drm_sysfs_connector_remove(connector);
  510. drm_connector_cleanup(connector);
  511. kfree(connector);
  512. }
  513. static int intel_crt_get_modes(struct drm_connector *connector)
  514. {
  515. struct drm_device *dev = connector->dev;
  516. struct drm_i915_private *dev_priv = dev->dev_private;
  517. int ret;
  518. struct i2c_adapter *i2c;
  519. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  520. ret = intel_crt_ddc_get_modes(connector, i2c);
  521. if (ret || !IS_G4X(dev))
  522. return ret;
  523. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  524. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
  525. return intel_crt_ddc_get_modes(connector, i2c);
  526. }
  527. static int intel_crt_set_property(struct drm_connector *connector,
  528. struct drm_property *property,
  529. uint64_t value)
  530. {
  531. return 0;
  532. }
  533. static void intel_crt_reset(struct drm_connector *connector)
  534. {
  535. struct drm_device *dev = connector->dev;
  536. struct intel_crt *crt = intel_attached_crt(connector);
  537. if (HAS_PCH_SPLIT(dev))
  538. crt->force_hotplug_required = 1;
  539. }
  540. /*
  541. * Routines for controlling stuff on the analog port
  542. */
  543. static const struct drm_encoder_helper_funcs crt_encoder_funcs = {
  544. .mode_fixup = intel_crt_mode_fixup,
  545. .mode_set = intel_crt_mode_set,
  546. .disable = intel_encoder_noop,
  547. };
  548. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  549. .reset = intel_crt_reset,
  550. .dpms = intel_crt_dpms,
  551. .detect = intel_crt_detect,
  552. .fill_modes = drm_helper_probe_single_connector_modes,
  553. .destroy = intel_crt_destroy,
  554. .set_property = intel_crt_set_property,
  555. };
  556. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  557. .mode_valid = intel_crt_mode_valid,
  558. .get_modes = intel_crt_get_modes,
  559. .best_encoder = intel_best_encoder,
  560. };
  561. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  562. .destroy = intel_encoder_destroy,
  563. };
  564. static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  565. {
  566. DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
  567. return 1;
  568. }
  569. static const struct dmi_system_id intel_no_crt[] = {
  570. {
  571. .callback = intel_no_crt_dmi_callback,
  572. .ident = "ACER ZGB",
  573. .matches = {
  574. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  575. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  576. },
  577. },
  578. { }
  579. };
  580. void intel_crt_init(struct drm_device *dev)
  581. {
  582. struct drm_connector *connector;
  583. struct intel_crt *crt;
  584. struct intel_connector *intel_connector;
  585. struct drm_i915_private *dev_priv = dev->dev_private;
  586. /* Skip machines without VGA that falsely report hotplug events */
  587. if (dmi_check_system(intel_no_crt))
  588. return;
  589. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  590. if (!crt)
  591. return;
  592. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  593. if (!intel_connector) {
  594. kfree(crt);
  595. return;
  596. }
  597. connector = &intel_connector->base;
  598. drm_connector_init(dev, &intel_connector->base,
  599. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  600. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  601. DRM_MODE_ENCODER_DAC);
  602. intel_connector_attach_encoder(intel_connector, &crt->base);
  603. crt->base.type = INTEL_OUTPUT_ANALOG;
  604. crt->base.cloneable = true;
  605. if (IS_HASWELL(dev))
  606. crt->base.crtc_mask = (1 << 0);
  607. else
  608. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  609. if (IS_GEN2(dev))
  610. connector->interlace_allowed = 0;
  611. else
  612. connector->interlace_allowed = 1;
  613. connector->doublescan_allowed = 0;
  614. if (HAS_PCH_SPLIT(dev))
  615. crt->adpa_reg = PCH_ADPA;
  616. else if (IS_VALLEYVIEW(dev))
  617. crt->adpa_reg = VLV_ADPA;
  618. else
  619. crt->adpa_reg = ADPA;
  620. crt->base.disable = intel_disable_crt;
  621. crt->base.enable = intel_enable_crt;
  622. crt->base.get_hw_state = intel_crt_get_hw_state;
  623. intel_connector->get_hw_state = intel_connector_get_hw_state;
  624. drm_encoder_helper_add(&crt->base.base, &crt_encoder_funcs);
  625. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  626. drm_sysfs_connector_add(connector);
  627. if (I915_HAS_HOTPLUG(dev))
  628. connector->polled = DRM_CONNECTOR_POLL_HPD;
  629. else
  630. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  631. /*
  632. * Configure the automatic hotplug detection stuff
  633. */
  634. crt->force_hotplug_required = 0;
  635. if (HAS_PCH_SPLIT(dev)) {
  636. u32 adpa;
  637. adpa = I915_READ(PCH_ADPA);
  638. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  639. adpa |= ADPA_HOTPLUG_BITS;
  640. I915_WRITE(PCH_ADPA, adpa);
  641. POSTING_READ(PCH_ADPA);
  642. DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
  643. crt->force_hotplug_required = 1;
  644. }
  645. dev_priv->hotplug_supported_mask |= CRT_HOTPLUG_INT_STATUS;
  646. }