smpboot.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  42. #include <linux/init.h>
  43. #include <linux/smp.h>
  44. #include <linux/module.h>
  45. #include <linux/sched.h>
  46. #include <linux/percpu.h>
  47. #include <linux/bootmem.h>
  48. #include <linux/err.h>
  49. #include <linux/nmi.h>
  50. #include <linux/tboot.h>
  51. #include <linux/stackprotector.h>
  52. #include <linux/gfp.h>
  53. #include <linux/cpuidle.h>
  54. #include <asm/acpi.h>
  55. #include <asm/desc.h>
  56. #include <asm/nmi.h>
  57. #include <asm/irq.h>
  58. #include <asm/idle.h>
  59. #include <asm/realmode.h>
  60. #include <asm/cpu.h>
  61. #include <asm/numa.h>
  62. #include <asm/pgtable.h>
  63. #include <asm/tlbflush.h>
  64. #include <asm/mtrr.h>
  65. #include <asm/mwait.h>
  66. #include <asm/apic.h>
  67. #include <asm/io_apic.h>
  68. #include <asm/i387.h>
  69. #include <asm/fpu-internal.h>
  70. #include <asm/setup.h>
  71. #include <asm/uv/uv.h>
  72. #include <linux/mc146818rtc.h>
  73. #include <asm/smpboot_hooks.h>
  74. #include <asm/i8259.h>
  75. #include <asm/realmode.h>
  76. #include <asm/misc.h>
  77. /* State of each CPU */
  78. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  79. #ifdef CONFIG_HOTPLUG_CPU
  80. /*
  81. * We need this for trampoline_base protection from concurrent accesses when
  82. * off- and onlining cores wildly.
  83. */
  84. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  85. void cpu_hotplug_driver_lock(void)
  86. {
  87. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  88. }
  89. void cpu_hotplug_driver_unlock(void)
  90. {
  91. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  92. }
  93. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  94. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  95. #endif
  96. /* Number of siblings per CPU package */
  97. int smp_num_siblings = 1;
  98. EXPORT_SYMBOL(smp_num_siblings);
  99. /* Last level cache ID of each logical CPU */
  100. DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
  101. /* representing HT siblings of each logical CPU */
  102. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
  103. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  104. /* representing HT and core siblings of each logical CPU */
  105. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
  106. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  107. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
  108. /* Per CPU bogomips and other parameters */
  109. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  110. EXPORT_PER_CPU_SYMBOL(cpu_info);
  111. atomic_t init_deasserted;
  112. /*
  113. * Report back to the Boot Processor during boot time or to the caller processor
  114. * during CPU online.
  115. */
  116. static void smp_callin(void)
  117. {
  118. int cpuid, phys_id;
  119. unsigned long timeout;
  120. /*
  121. * If waken up by an INIT in an 82489DX configuration
  122. * we may get here before an INIT-deassert IPI reaches
  123. * our local APIC. We have to wait for the IPI or we'll
  124. * lock up on an APIC access.
  125. *
  126. * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
  127. */
  128. cpuid = smp_processor_id();
  129. if (apic->wait_for_init_deassert && cpuid != 0)
  130. apic->wait_for_init_deassert(&init_deasserted);
  131. /*
  132. * (This works even if the APIC is not enabled.)
  133. */
  134. phys_id = read_apic_id();
  135. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  136. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  137. phys_id, cpuid);
  138. }
  139. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  140. /*
  141. * STARTUP IPIs are fragile beasts as they might sometimes
  142. * trigger some glue motherboard logic. Complete APIC bus
  143. * silence for 1 second, this overestimates the time the
  144. * boot CPU is spending to send the up to 2 STARTUP IPIs
  145. * by a factor of two. This should be enough.
  146. */
  147. /*
  148. * Waiting 2s total for startup (udelay is not yet working)
  149. */
  150. timeout = jiffies + 2*HZ;
  151. while (time_before(jiffies, timeout)) {
  152. /*
  153. * Has the boot CPU finished it's STARTUP sequence?
  154. */
  155. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  156. break;
  157. cpu_relax();
  158. }
  159. if (!time_before(jiffies, timeout)) {
  160. panic("%s: CPU%d started up but did not get a callout!\n",
  161. __func__, cpuid);
  162. }
  163. /*
  164. * the boot CPU has finished the init stage and is spinning
  165. * on callin_map until we finish. We are free to set up this
  166. * CPU, first the APIC. (this is probably redundant on most
  167. * boards)
  168. */
  169. pr_debug("CALLIN, before setup_local_APIC()\n");
  170. if (apic->smp_callin_clear_local_apic)
  171. apic->smp_callin_clear_local_apic();
  172. setup_local_APIC();
  173. end_local_APIC_setup();
  174. /*
  175. * Need to setup vector mappings before we enable interrupts.
  176. */
  177. setup_vector_irq(smp_processor_id());
  178. /*
  179. * Save our processor parameters. Note: this information
  180. * is needed for clock calibration.
  181. */
  182. smp_store_cpu_info(cpuid);
  183. /*
  184. * Get our bogomips.
  185. * Update loops_per_jiffy in cpu_data. Previous call to
  186. * smp_store_cpu_info() stored a value that is close but not as
  187. * accurate as the value just calculated.
  188. */
  189. calibrate_delay();
  190. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  191. pr_debug("Stack at about %p\n", &cpuid);
  192. /*
  193. * This must be done before setting cpu_online_mask
  194. * or calling notify_cpu_starting.
  195. */
  196. set_cpu_sibling_map(raw_smp_processor_id());
  197. wmb();
  198. notify_cpu_starting(cpuid);
  199. /*
  200. * Allow the master to continue.
  201. */
  202. cpumask_set_cpu(cpuid, cpu_callin_mask);
  203. }
  204. static int cpu0_logical_apicid;
  205. static int enable_start_cpu0;
  206. /*
  207. * Activate a secondary processor.
  208. */
  209. static void notrace start_secondary(void *unused)
  210. {
  211. /*
  212. * Don't put *anything* before cpu_init(), SMP booting is too
  213. * fragile that we want to limit the things done here to the
  214. * most necessary things.
  215. */
  216. cpu_init();
  217. x86_cpuinit.early_percpu_clock_init();
  218. preempt_disable();
  219. smp_callin();
  220. enable_start_cpu0 = 0;
  221. #ifdef CONFIG_X86_32
  222. /* switch away from the initial page table */
  223. load_cr3(swapper_pg_dir);
  224. __flush_tlb_all();
  225. #endif
  226. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  227. barrier();
  228. /*
  229. * Check TSC synchronization with the BP:
  230. */
  231. check_tsc_sync_target();
  232. /*
  233. * We need to hold vector_lock so there the set of online cpus
  234. * does not change while we are assigning vectors to cpus. Holding
  235. * this lock ensures we don't half assign or remove an irq from a cpu.
  236. */
  237. lock_vector_lock();
  238. set_cpu_online(smp_processor_id(), true);
  239. unlock_vector_lock();
  240. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  241. x86_platform.nmi_init();
  242. /* enable local interrupts */
  243. local_irq_enable();
  244. /* to prevent fake stack check failure in clock setup */
  245. boot_init_stack_canary();
  246. x86_cpuinit.setup_percpu_clockev();
  247. wmb();
  248. cpu_startup_entry(CPUHP_ONLINE);
  249. }
  250. void __init smp_store_boot_cpu_info(void)
  251. {
  252. int id = 0; /* CPU 0 */
  253. struct cpuinfo_x86 *c = &cpu_data(id);
  254. *c = boot_cpu_data;
  255. c->cpu_index = id;
  256. }
  257. /*
  258. * The bootstrap kernel entry code has set these up. Save them for
  259. * a given CPU
  260. */
  261. void smp_store_cpu_info(int id)
  262. {
  263. struct cpuinfo_x86 *c = &cpu_data(id);
  264. *c = boot_cpu_data;
  265. c->cpu_index = id;
  266. /*
  267. * During boot time, CPU0 has this setup already. Save the info when
  268. * bringing up AP or offlined CPU0.
  269. */
  270. identify_secondary_cpu(c);
  271. }
  272. static bool
  273. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  274. {
  275. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  276. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  277. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  278. "[node: %d != %d]. Ignoring dependency.\n",
  279. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  280. }
  281. #define link_mask(_m, c1, c2) \
  282. do { \
  283. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  284. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  285. } while (0)
  286. static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  287. {
  288. if (cpu_has_topoext) {
  289. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  290. if (c->phys_proc_id == o->phys_proc_id &&
  291. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  292. c->compute_unit_id == o->compute_unit_id)
  293. return topology_sane(c, o, "smt");
  294. } else if (c->phys_proc_id == o->phys_proc_id &&
  295. c->cpu_core_id == o->cpu_core_id) {
  296. return topology_sane(c, o, "smt");
  297. }
  298. return false;
  299. }
  300. static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  301. {
  302. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  303. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  304. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  305. return topology_sane(c, o, "llc");
  306. return false;
  307. }
  308. static bool match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  309. {
  310. if (c->phys_proc_id == o->phys_proc_id) {
  311. if (cpu_has(c, X86_FEATURE_AMD_DCM))
  312. return true;
  313. return topology_sane(c, o, "mc");
  314. }
  315. return false;
  316. }
  317. void set_cpu_sibling_map(int cpu)
  318. {
  319. bool has_smt = smp_num_siblings > 1;
  320. bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
  321. struct cpuinfo_x86 *c = &cpu_data(cpu);
  322. struct cpuinfo_x86 *o;
  323. int i;
  324. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  325. if (!has_mp) {
  326. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  327. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  328. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  329. c->booted_cores = 1;
  330. return;
  331. }
  332. for_each_cpu(i, cpu_sibling_setup_mask) {
  333. o = &cpu_data(i);
  334. if ((i == cpu) || (has_smt && match_smt(c, o)))
  335. link_mask(sibling, cpu, i);
  336. if ((i == cpu) || (has_mp && match_llc(c, o)))
  337. link_mask(llc_shared, cpu, i);
  338. }
  339. /*
  340. * This needs a separate iteration over the cpus because we rely on all
  341. * cpu_sibling_mask links to be set-up.
  342. */
  343. for_each_cpu(i, cpu_sibling_setup_mask) {
  344. o = &cpu_data(i);
  345. if ((i == cpu) || (has_mp && match_mc(c, o))) {
  346. link_mask(core, cpu, i);
  347. /*
  348. * Does this new cpu bringup a new core?
  349. */
  350. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  351. /*
  352. * for each core in package, increment
  353. * the booted_cores for this new cpu
  354. */
  355. if (cpumask_first(cpu_sibling_mask(i)) == i)
  356. c->booted_cores++;
  357. /*
  358. * increment the core count for all
  359. * the other cpus in this package
  360. */
  361. if (i != cpu)
  362. cpu_data(i).booted_cores++;
  363. } else if (i != cpu && !c->booted_cores)
  364. c->booted_cores = cpu_data(i).booted_cores;
  365. }
  366. }
  367. }
  368. /* maps the cpu to the sched domain representing multi-core */
  369. const struct cpumask *cpu_coregroup_mask(int cpu)
  370. {
  371. return cpu_llc_shared_mask(cpu);
  372. }
  373. static void impress_friends(void)
  374. {
  375. int cpu;
  376. unsigned long bogosum = 0;
  377. /*
  378. * Allow the user to impress friends.
  379. */
  380. pr_debug("Before bogomips\n");
  381. for_each_possible_cpu(cpu)
  382. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  383. bogosum += cpu_data(cpu).loops_per_jiffy;
  384. pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
  385. num_online_cpus(),
  386. bogosum/(500000/HZ),
  387. (bogosum/(5000/HZ))%100);
  388. pr_debug("Before bogocount - setting activated=1\n");
  389. }
  390. void __inquire_remote_apic(int apicid)
  391. {
  392. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  393. const char * const names[] = { "ID", "VERSION", "SPIV" };
  394. int timeout;
  395. u32 status;
  396. pr_info("Inquiring remote APIC 0x%x...\n", apicid);
  397. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  398. pr_info("... APIC 0x%x %s: ", apicid, names[i]);
  399. /*
  400. * Wait for idle.
  401. */
  402. status = safe_apic_wait_icr_idle();
  403. if (status)
  404. pr_cont("a previous APIC delivery may have failed\n");
  405. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  406. timeout = 0;
  407. do {
  408. udelay(100);
  409. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  410. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  411. switch (status) {
  412. case APIC_ICR_RR_VALID:
  413. status = apic_read(APIC_RRR);
  414. pr_cont("%08x\n", status);
  415. break;
  416. default:
  417. pr_cont("failed\n");
  418. }
  419. }
  420. }
  421. /*
  422. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  423. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  424. * won't ... remember to clear down the APIC, etc later.
  425. */
  426. int
  427. wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
  428. {
  429. unsigned long send_status, accept_status = 0;
  430. int maxlvt;
  431. /* Target chip */
  432. /* Boot on the stack */
  433. /* Kick the second */
  434. apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
  435. pr_debug("Waiting for send to finish...\n");
  436. send_status = safe_apic_wait_icr_idle();
  437. /*
  438. * Give the other CPU some time to accept the IPI.
  439. */
  440. udelay(200);
  441. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  442. maxlvt = lapic_get_maxlvt();
  443. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  444. apic_write(APIC_ESR, 0);
  445. accept_status = (apic_read(APIC_ESR) & 0xEF);
  446. }
  447. pr_debug("NMI sent\n");
  448. if (send_status)
  449. pr_err("APIC never delivered???\n");
  450. if (accept_status)
  451. pr_err("APIC delivery error (%lx)\n", accept_status);
  452. return (send_status | accept_status);
  453. }
  454. static int
  455. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  456. {
  457. unsigned long send_status, accept_status = 0;
  458. int maxlvt, num_starts, j;
  459. maxlvt = lapic_get_maxlvt();
  460. /*
  461. * Be paranoid about clearing APIC errors.
  462. */
  463. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  464. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  465. apic_write(APIC_ESR, 0);
  466. apic_read(APIC_ESR);
  467. }
  468. pr_debug("Asserting INIT\n");
  469. /*
  470. * Turn INIT on target chip
  471. */
  472. /*
  473. * Send IPI
  474. */
  475. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  476. phys_apicid);
  477. pr_debug("Waiting for send to finish...\n");
  478. send_status = safe_apic_wait_icr_idle();
  479. mdelay(10);
  480. pr_debug("Deasserting INIT\n");
  481. /* Target chip */
  482. /* Send IPI */
  483. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  484. pr_debug("Waiting for send to finish...\n");
  485. send_status = safe_apic_wait_icr_idle();
  486. mb();
  487. atomic_set(&init_deasserted, 1);
  488. /*
  489. * Should we send STARTUP IPIs ?
  490. *
  491. * Determine this based on the APIC version.
  492. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  493. */
  494. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  495. num_starts = 2;
  496. else
  497. num_starts = 0;
  498. /*
  499. * Paravirt / VMI wants a startup IPI hook here to set up the
  500. * target processor state.
  501. */
  502. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  503. stack_start);
  504. /*
  505. * Run STARTUP IPI loop.
  506. */
  507. pr_debug("#startup loops: %d\n", num_starts);
  508. for (j = 1; j <= num_starts; j++) {
  509. pr_debug("Sending STARTUP #%d\n", j);
  510. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  511. apic_write(APIC_ESR, 0);
  512. apic_read(APIC_ESR);
  513. pr_debug("After apic_write\n");
  514. /*
  515. * STARTUP IPI
  516. */
  517. /* Target chip */
  518. /* Boot on the stack */
  519. /* Kick the second */
  520. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  521. phys_apicid);
  522. /*
  523. * Give the other CPU some time to accept the IPI.
  524. */
  525. udelay(300);
  526. pr_debug("Startup point 1\n");
  527. pr_debug("Waiting for send to finish...\n");
  528. send_status = safe_apic_wait_icr_idle();
  529. /*
  530. * Give the other CPU some time to accept the IPI.
  531. */
  532. udelay(200);
  533. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  534. apic_write(APIC_ESR, 0);
  535. accept_status = (apic_read(APIC_ESR) & 0xEF);
  536. if (send_status || accept_status)
  537. break;
  538. }
  539. pr_debug("After Startup\n");
  540. if (send_status)
  541. pr_err("APIC never delivered???\n");
  542. if (accept_status)
  543. pr_err("APIC delivery error (%lx)\n", accept_status);
  544. return (send_status | accept_status);
  545. }
  546. /* reduce the number of lines printed when booting a large cpu count system */
  547. static void announce_cpu(int cpu, int apicid)
  548. {
  549. static int current_node = -1;
  550. int node = early_cpu_to_node(cpu);
  551. static int width;
  552. if (!width)
  553. width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
  554. if (system_state == SYSTEM_BOOTING) {
  555. if (node != current_node) {
  556. if (current_node > (-1))
  557. pr_cont(" OK\n");
  558. current_node = node;
  559. pr_info("Booting Node %3d, Processors:", node);
  560. }
  561. /* Add padding for the BSP */
  562. if (cpu == 1)
  563. pr_cont("%*s", width + 1, " ");
  564. pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);
  565. if (cpu == num_present_cpus() - 1)
  566. pr_cont(" OK\n");
  567. } else
  568. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  569. node, cpu, apicid);
  570. }
  571. static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
  572. {
  573. int cpu;
  574. cpu = smp_processor_id();
  575. if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
  576. return NMI_HANDLED;
  577. return NMI_DONE;
  578. }
  579. /*
  580. * Wake up AP by INIT, INIT, STARTUP sequence.
  581. *
  582. * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
  583. * boot-strap code which is not a desired behavior for waking up BSP. To
  584. * void the boot-strap code, wake up CPU0 by NMI instead.
  585. *
  586. * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
  587. * (i.e. physically hot removed and then hot added), NMI won't wake it up.
  588. * We'll change this code in the future to wake up hard offlined CPU0 if
  589. * real platform and request are available.
  590. */
  591. static int
  592. wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
  593. int *cpu0_nmi_registered)
  594. {
  595. int id;
  596. int boot_error;
  597. /*
  598. * Wake up AP by INIT, INIT, STARTUP sequence.
  599. */
  600. if (cpu)
  601. return wakeup_secondary_cpu_via_init(apicid, start_ip);
  602. /*
  603. * Wake up BSP by nmi.
  604. *
  605. * Register a NMI handler to help wake up CPU0.
  606. */
  607. boot_error = register_nmi_handler(NMI_LOCAL,
  608. wakeup_cpu0_nmi, 0, "wake_cpu0");
  609. if (!boot_error) {
  610. enable_start_cpu0 = 1;
  611. *cpu0_nmi_registered = 1;
  612. if (apic->dest_logical == APIC_DEST_LOGICAL)
  613. id = cpu0_logical_apicid;
  614. else
  615. id = apicid;
  616. boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
  617. }
  618. return boot_error;
  619. }
  620. /*
  621. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  622. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  623. * Returns zero if CPU booted OK, else error code from
  624. * ->wakeup_secondary_cpu.
  625. */
  626. static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  627. {
  628. volatile u32 *trampoline_status =
  629. (volatile u32 *) __va(real_mode_header->trampoline_status);
  630. /* start_ip had better be page-aligned! */
  631. unsigned long start_ip = real_mode_header->trampoline_start;
  632. unsigned long boot_error = 0;
  633. int timeout;
  634. int cpu0_nmi_registered = 0;
  635. /* Just in case we booted with a single CPU. */
  636. alternatives_enable_smp();
  637. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  638. (THREAD_SIZE + task_stack_page(idle))) - 1);
  639. per_cpu(current_task, cpu) = idle;
  640. #ifdef CONFIG_X86_32
  641. /* Stack for startup_32 can be just as for start_secondary onwards */
  642. irq_ctx_init(cpu);
  643. #else
  644. clear_tsk_thread_flag(idle, TIF_FORK);
  645. initial_gs = per_cpu_offset(cpu);
  646. per_cpu(kernel_stack, cpu) =
  647. (unsigned long)task_stack_page(idle) -
  648. KERNEL_STACK_OFFSET + THREAD_SIZE;
  649. #endif
  650. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  651. initial_code = (unsigned long)start_secondary;
  652. stack_start = idle->thread.sp;
  653. /* So we see what's up */
  654. announce_cpu(cpu, apicid);
  655. /*
  656. * This grunge runs the startup process for
  657. * the targeted processor.
  658. */
  659. atomic_set(&init_deasserted, 0);
  660. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  661. pr_debug("Setting warm reset code and vector.\n");
  662. smpboot_setup_warm_reset_vector(start_ip);
  663. /*
  664. * Be paranoid about clearing APIC errors.
  665. */
  666. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  667. apic_write(APIC_ESR, 0);
  668. apic_read(APIC_ESR);
  669. }
  670. }
  671. /*
  672. * Wake up a CPU in difference cases:
  673. * - Use the method in the APIC driver if it's defined
  674. * Otherwise,
  675. * - Use an INIT boot APIC message for APs or NMI for BSP.
  676. */
  677. if (apic->wakeup_secondary_cpu)
  678. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  679. else
  680. boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
  681. &cpu0_nmi_registered);
  682. if (!boot_error) {
  683. /*
  684. * allow APs to start initializing.
  685. */
  686. pr_debug("Before Callout %d\n", cpu);
  687. cpumask_set_cpu(cpu, cpu_callout_mask);
  688. pr_debug("After Callout %d\n", cpu);
  689. /*
  690. * Wait 5s total for a response
  691. */
  692. for (timeout = 0; timeout < 50000; timeout++) {
  693. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  694. break; /* It has booted */
  695. udelay(100);
  696. /*
  697. * Allow other tasks to run while we wait for the
  698. * AP to come online. This also gives a chance
  699. * for the MTRR work(triggered by the AP coming online)
  700. * to be completed in the stop machine context.
  701. */
  702. schedule();
  703. }
  704. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  705. print_cpu_msr(&cpu_data(cpu));
  706. pr_debug("CPU%d: has booted.\n", cpu);
  707. } else {
  708. boot_error = 1;
  709. if (*trampoline_status == 0xA5A5A5A5)
  710. /* trampoline started but...? */
  711. pr_err("CPU%d: Stuck ??\n", cpu);
  712. else
  713. /* trampoline code not run */
  714. pr_err("CPU%d: Not responding\n", cpu);
  715. if (apic->inquire_remote_apic)
  716. apic->inquire_remote_apic(apicid);
  717. }
  718. }
  719. if (boot_error) {
  720. /* Try to put things back the way they were before ... */
  721. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  722. /* was set by do_boot_cpu() */
  723. cpumask_clear_cpu(cpu, cpu_callout_mask);
  724. /* was set by cpu_init() */
  725. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  726. set_cpu_present(cpu, false);
  727. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  728. }
  729. /* mark "stuck" area as not stuck */
  730. *trampoline_status = 0;
  731. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  732. /*
  733. * Cleanup possible dangling ends...
  734. */
  735. smpboot_restore_warm_reset_vector();
  736. }
  737. /*
  738. * Clean up the nmi handler. Do this after the callin and callout sync
  739. * to avoid impact of possible long unregister time.
  740. */
  741. if (cpu0_nmi_registered)
  742. unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
  743. return boot_error;
  744. }
  745. int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  746. {
  747. int apicid = apic->cpu_present_to_apicid(cpu);
  748. unsigned long flags;
  749. int err;
  750. WARN_ON(irqs_disabled());
  751. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  752. if (apicid == BAD_APICID ||
  753. !physid_isset(apicid, phys_cpu_present_map) ||
  754. !apic->apic_id_valid(apicid)) {
  755. pr_err("%s: bad cpu %d\n", __func__, cpu);
  756. return -EINVAL;
  757. }
  758. /*
  759. * Already booted CPU?
  760. */
  761. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  762. pr_debug("do_boot_cpu %d Already started\n", cpu);
  763. return -ENOSYS;
  764. }
  765. /*
  766. * Save current MTRR state in case it was changed since early boot
  767. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  768. */
  769. mtrr_save_state();
  770. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  771. /* the FPU context is blank, nobody can own it */
  772. __cpu_disable_lazy_restore(cpu);
  773. err = do_boot_cpu(apicid, cpu, tidle);
  774. if (err) {
  775. pr_debug("do_boot_cpu failed %d\n", err);
  776. return -EIO;
  777. }
  778. /*
  779. * Check TSC synchronization with the AP (keep irqs disabled
  780. * while doing so):
  781. */
  782. local_irq_save(flags);
  783. check_tsc_sync_source(cpu);
  784. local_irq_restore(flags);
  785. while (!cpu_online(cpu)) {
  786. cpu_relax();
  787. touch_nmi_watchdog();
  788. }
  789. return 0;
  790. }
  791. /**
  792. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  793. */
  794. void arch_disable_smp_support(void)
  795. {
  796. disable_ioapic_support();
  797. }
  798. /*
  799. * Fall back to non SMP mode after errors.
  800. *
  801. * RED-PEN audit/test this more. I bet there is more state messed up here.
  802. */
  803. static __init void disable_smp(void)
  804. {
  805. init_cpu_present(cpumask_of(0));
  806. init_cpu_possible(cpumask_of(0));
  807. smpboot_clear_io_apic_irqs();
  808. if (smp_found_config)
  809. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  810. else
  811. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  812. cpumask_set_cpu(0, cpu_sibling_mask(0));
  813. cpumask_set_cpu(0, cpu_core_mask(0));
  814. }
  815. /*
  816. * Various sanity checks.
  817. */
  818. static int __init smp_sanity_check(unsigned max_cpus)
  819. {
  820. preempt_disable();
  821. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  822. if (def_to_bigsmp && nr_cpu_ids > 8) {
  823. unsigned int cpu;
  824. unsigned nr;
  825. pr_warn("More than 8 CPUs detected - skipping them\n"
  826. "Use CONFIG_X86_BIGSMP\n");
  827. nr = 0;
  828. for_each_present_cpu(cpu) {
  829. if (nr >= 8)
  830. set_cpu_present(cpu, false);
  831. nr++;
  832. }
  833. nr = 0;
  834. for_each_possible_cpu(cpu) {
  835. if (nr >= 8)
  836. set_cpu_possible(cpu, false);
  837. nr++;
  838. }
  839. nr_cpu_ids = 8;
  840. }
  841. #endif
  842. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  843. pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
  844. hard_smp_processor_id());
  845. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  846. }
  847. /*
  848. * If we couldn't find an SMP configuration at boot time,
  849. * get out of here now!
  850. */
  851. if (!smp_found_config && !acpi_lapic) {
  852. preempt_enable();
  853. pr_notice("SMP motherboard not detected\n");
  854. disable_smp();
  855. if (APIC_init_uniprocessor())
  856. pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
  857. return -1;
  858. }
  859. /*
  860. * Should not be necessary because the MP table should list the boot
  861. * CPU too, but we do it for the sake of robustness anyway.
  862. */
  863. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  864. pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
  865. boot_cpu_physical_apicid);
  866. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  867. }
  868. preempt_enable();
  869. /*
  870. * If we couldn't find a local APIC, then get out of here now!
  871. */
  872. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  873. !cpu_has_apic) {
  874. if (!disable_apic) {
  875. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  876. boot_cpu_physical_apicid);
  877. pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
  878. }
  879. smpboot_clear_io_apic();
  880. disable_ioapic_support();
  881. return -1;
  882. }
  883. verify_local_APIC();
  884. /*
  885. * If SMP should be disabled, then really disable it!
  886. */
  887. if (!max_cpus) {
  888. pr_info("SMP mode deactivated\n");
  889. smpboot_clear_io_apic();
  890. connect_bsp_APIC();
  891. setup_local_APIC();
  892. bsp_end_local_APIC_setup();
  893. return -1;
  894. }
  895. return 0;
  896. }
  897. static void __init smp_cpu_index_default(void)
  898. {
  899. int i;
  900. struct cpuinfo_x86 *c;
  901. for_each_possible_cpu(i) {
  902. c = &cpu_data(i);
  903. /* mark all to hotplug */
  904. c->cpu_index = nr_cpu_ids;
  905. }
  906. }
  907. /*
  908. * Prepare for SMP bootup. The MP table or ACPI has been read
  909. * earlier. Just do some sanity checking here and enable APIC mode.
  910. */
  911. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  912. {
  913. unsigned int i;
  914. preempt_disable();
  915. smp_cpu_index_default();
  916. /*
  917. * Setup boot CPU information
  918. */
  919. smp_store_boot_cpu_info(); /* Final full version of the data */
  920. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  921. mb();
  922. current_thread_info()->cpu = 0; /* needed? */
  923. for_each_possible_cpu(i) {
  924. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  925. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  926. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  927. }
  928. set_cpu_sibling_map(0);
  929. if (smp_sanity_check(max_cpus) < 0) {
  930. pr_info("SMP disabled\n");
  931. disable_smp();
  932. goto out;
  933. }
  934. default_setup_apic_routing();
  935. preempt_disable();
  936. if (read_apic_id() != boot_cpu_physical_apicid) {
  937. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  938. read_apic_id(), boot_cpu_physical_apicid);
  939. /* Or can we switch back to PIC here? */
  940. }
  941. preempt_enable();
  942. connect_bsp_APIC();
  943. /*
  944. * Switch from PIC to APIC mode.
  945. */
  946. setup_local_APIC();
  947. if (x2apic_mode)
  948. cpu0_logical_apicid = apic_read(APIC_LDR);
  949. else
  950. cpu0_logical_apicid = GET_APIC_LOGICAL_ID(apic_read(APIC_LDR));
  951. /*
  952. * Enable IO APIC before setting up error vector
  953. */
  954. if (!skip_ioapic_setup && nr_ioapics)
  955. enable_IO_APIC();
  956. bsp_end_local_APIC_setup();
  957. if (apic->setup_portio_remap)
  958. apic->setup_portio_remap();
  959. smpboot_setup_io_apic();
  960. /*
  961. * Set up local APIC timer on boot CPU.
  962. */
  963. pr_info("CPU%d: ", 0);
  964. print_cpu_info(&cpu_data(0));
  965. x86_init.timers.setup_percpu_clockev();
  966. if (is_uv_system())
  967. uv_system_init();
  968. set_mtrr_aps_delayed_init();
  969. out:
  970. preempt_enable();
  971. }
  972. void arch_enable_nonboot_cpus_begin(void)
  973. {
  974. set_mtrr_aps_delayed_init();
  975. }
  976. void arch_enable_nonboot_cpus_end(void)
  977. {
  978. mtrr_aps_init();
  979. }
  980. /*
  981. * Early setup to make printk work.
  982. */
  983. void __init native_smp_prepare_boot_cpu(void)
  984. {
  985. int me = smp_processor_id();
  986. switch_to_new_gdt(me);
  987. /* already set me in cpu_online_mask in boot_cpu_init() */
  988. cpumask_set_cpu(me, cpu_callout_mask);
  989. per_cpu(cpu_state, me) = CPU_ONLINE;
  990. }
  991. void __init native_smp_cpus_done(unsigned int max_cpus)
  992. {
  993. pr_debug("Boot done\n");
  994. nmi_selftest();
  995. impress_friends();
  996. #ifdef CONFIG_X86_IO_APIC
  997. setup_ioapic_dest();
  998. #endif
  999. mtrr_aps_init();
  1000. }
  1001. static int __initdata setup_possible_cpus = -1;
  1002. static int __init _setup_possible_cpus(char *str)
  1003. {
  1004. get_option(&str, &setup_possible_cpus);
  1005. return 0;
  1006. }
  1007. early_param("possible_cpus", _setup_possible_cpus);
  1008. /*
  1009. * cpu_possible_mask should be static, it cannot change as cpu's
  1010. * are onlined, or offlined. The reason is per-cpu data-structures
  1011. * are allocated by some modules at init time, and dont expect to
  1012. * do this dynamically on cpu arrival/departure.
  1013. * cpu_present_mask on the other hand can change dynamically.
  1014. * In case when cpu_hotplug is not compiled, then we resort to current
  1015. * behaviour, which is cpu_possible == cpu_present.
  1016. * - Ashok Raj
  1017. *
  1018. * Three ways to find out the number of additional hotplug CPUs:
  1019. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1020. * - The user can overwrite it with possible_cpus=NUM
  1021. * - Otherwise don't reserve additional CPUs.
  1022. * We do this because additional CPUs waste a lot of memory.
  1023. * -AK
  1024. */
  1025. __init void prefill_possible_map(void)
  1026. {
  1027. int i, possible;
  1028. /* no processor from mptable or madt */
  1029. if (!num_processors)
  1030. num_processors = 1;
  1031. i = setup_max_cpus ?: 1;
  1032. if (setup_possible_cpus == -1) {
  1033. possible = num_processors;
  1034. #ifdef CONFIG_HOTPLUG_CPU
  1035. if (setup_max_cpus)
  1036. possible += disabled_cpus;
  1037. #else
  1038. if (possible > i)
  1039. possible = i;
  1040. #endif
  1041. } else
  1042. possible = setup_possible_cpus;
  1043. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1044. /* nr_cpu_ids could be reduced via nr_cpus= */
  1045. if (possible > nr_cpu_ids) {
  1046. pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
  1047. possible, nr_cpu_ids);
  1048. possible = nr_cpu_ids;
  1049. }
  1050. #ifdef CONFIG_HOTPLUG_CPU
  1051. if (!setup_max_cpus)
  1052. #endif
  1053. if (possible > i) {
  1054. pr_warn("%d Processors exceeds max_cpus limit of %u\n",
  1055. possible, setup_max_cpus);
  1056. possible = i;
  1057. }
  1058. pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
  1059. possible, max_t(int, possible - num_processors, 0));
  1060. for (i = 0; i < possible; i++)
  1061. set_cpu_possible(i, true);
  1062. for (; i < NR_CPUS; i++)
  1063. set_cpu_possible(i, false);
  1064. nr_cpu_ids = possible;
  1065. }
  1066. #ifdef CONFIG_HOTPLUG_CPU
  1067. static void remove_siblinginfo(int cpu)
  1068. {
  1069. int sibling;
  1070. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1071. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1072. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1073. /*/
  1074. * last thread sibling in this cpu core going down
  1075. */
  1076. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1077. cpu_data(sibling).booted_cores--;
  1078. }
  1079. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1080. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1081. cpumask_clear(cpu_sibling_mask(cpu));
  1082. cpumask_clear(cpu_core_mask(cpu));
  1083. c->phys_proc_id = 0;
  1084. c->cpu_core_id = 0;
  1085. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1086. }
  1087. static void __ref remove_cpu_from_maps(int cpu)
  1088. {
  1089. set_cpu_online(cpu, false);
  1090. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1091. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1092. /* was set by cpu_init() */
  1093. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1094. numa_remove_cpu(cpu);
  1095. }
  1096. void cpu_disable_common(void)
  1097. {
  1098. int cpu = smp_processor_id();
  1099. remove_siblinginfo(cpu);
  1100. /* It's now safe to remove this processor from the online map */
  1101. lock_vector_lock();
  1102. remove_cpu_from_maps(cpu);
  1103. unlock_vector_lock();
  1104. fixup_irqs();
  1105. }
  1106. int native_cpu_disable(void)
  1107. {
  1108. clear_local_APIC();
  1109. cpu_disable_common();
  1110. return 0;
  1111. }
  1112. void native_cpu_die(unsigned int cpu)
  1113. {
  1114. /* We don't do anything here: idle task is faking death itself. */
  1115. unsigned int i;
  1116. for (i = 0; i < 10; i++) {
  1117. /* They ack this in play_dead by setting CPU_DEAD */
  1118. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1119. if (system_state == SYSTEM_RUNNING)
  1120. pr_info("CPU %u is now offline\n", cpu);
  1121. return;
  1122. }
  1123. msleep(100);
  1124. }
  1125. pr_err("CPU %u didn't die...\n", cpu);
  1126. }
  1127. void play_dead_common(void)
  1128. {
  1129. idle_task_exit();
  1130. reset_lazy_tlbstate();
  1131. amd_e400_remove_cpu(raw_smp_processor_id());
  1132. mb();
  1133. /* Ack it */
  1134. __this_cpu_write(cpu_state, CPU_DEAD);
  1135. /*
  1136. * With physical CPU hotplug, we should halt the cpu
  1137. */
  1138. local_irq_disable();
  1139. }
  1140. static bool wakeup_cpu0(void)
  1141. {
  1142. if (smp_processor_id() == 0 && enable_start_cpu0)
  1143. return true;
  1144. return false;
  1145. }
  1146. /*
  1147. * We need to flush the caches before going to sleep, lest we have
  1148. * dirty data in our caches when we come back up.
  1149. */
  1150. static inline void mwait_play_dead(void)
  1151. {
  1152. unsigned int eax, ebx, ecx, edx;
  1153. unsigned int highest_cstate = 0;
  1154. unsigned int highest_subcstate = 0;
  1155. void *mwait_ptr;
  1156. int i;
  1157. if (!this_cpu_has(X86_FEATURE_MWAIT))
  1158. return;
  1159. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1160. return;
  1161. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1162. return;
  1163. eax = CPUID_MWAIT_LEAF;
  1164. ecx = 0;
  1165. native_cpuid(&eax, &ebx, &ecx, &edx);
  1166. /*
  1167. * eax will be 0 if EDX enumeration is not valid.
  1168. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1169. */
  1170. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1171. eax = 0;
  1172. } else {
  1173. edx >>= MWAIT_SUBSTATE_SIZE;
  1174. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1175. if (edx & MWAIT_SUBSTATE_MASK) {
  1176. highest_cstate = i;
  1177. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1178. }
  1179. }
  1180. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1181. (highest_subcstate - 1);
  1182. }
  1183. /*
  1184. * This should be a memory location in a cache line which is
  1185. * unlikely to be touched by other processors. The actual
  1186. * content is immaterial as it is not actually modified in any way.
  1187. */
  1188. mwait_ptr = &current_thread_info()->flags;
  1189. wbinvd();
  1190. while (1) {
  1191. /*
  1192. * The CLFLUSH is a workaround for erratum AAI65 for
  1193. * the Xeon 7400 series. It's not clear it is actually
  1194. * needed, but it should be harmless in either case.
  1195. * The WBINVD is insufficient due to the spurious-wakeup
  1196. * case where we return around the loop.
  1197. */
  1198. clflush(mwait_ptr);
  1199. __monitor(mwait_ptr, 0, 0);
  1200. mb();
  1201. __mwait(eax, 0);
  1202. /*
  1203. * If NMI wants to wake up CPU0, start CPU0.
  1204. */
  1205. if (wakeup_cpu0())
  1206. start_cpu0();
  1207. }
  1208. }
  1209. static inline void hlt_play_dead(void)
  1210. {
  1211. if (__this_cpu_read(cpu_info.x86) >= 4)
  1212. wbinvd();
  1213. while (1) {
  1214. native_halt();
  1215. /*
  1216. * If NMI wants to wake up CPU0, start CPU0.
  1217. */
  1218. if (wakeup_cpu0())
  1219. start_cpu0();
  1220. }
  1221. }
  1222. void native_play_dead(void)
  1223. {
  1224. play_dead_common();
  1225. tboot_shutdown(TB_SHUTDOWN_WFS);
  1226. mwait_play_dead(); /* Only returns on failure */
  1227. if (cpuidle_play_dead())
  1228. hlt_play_dead();
  1229. }
  1230. #else /* ... !CONFIG_HOTPLUG_CPU */
  1231. int native_cpu_disable(void)
  1232. {
  1233. return -ENOSYS;
  1234. }
  1235. void native_cpu_die(unsigned int cpu)
  1236. {
  1237. /* We said "no" in __cpu_disable */
  1238. BUG();
  1239. }
  1240. void native_play_dead(void)
  1241. {
  1242. BUG();
  1243. }
  1244. #endif