tg3.c 370 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.101"
  63. #define DRV_MODULE_RELDATE "August 28, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define TG3_DMA_BYTE_ENAB 64
  112. #define TG3_RX_STD_DMA_SZ 1536
  113. #define TG3_RX_JMB_DMA_SZ 9046
  114. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  115. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  116. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  119. #define TG3_RAW_IP_ALIGN 2
  120. /* number of ETHTOOL_GSTATS u64's */
  121. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  122. #define TG3_NUM_TEST 6
  123. #define FIRMWARE_TG3 "tigon/tg3.bin"
  124. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  125. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  126. static char version[] __devinitdata =
  127. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  128. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  129. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  130. MODULE_LICENSE("GPL");
  131. MODULE_VERSION(DRV_MODULE_VERSION);
  132. MODULE_FIRMWARE(FIRMWARE_TG3);
  133. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  134. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  135. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  136. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  137. module_param(tg3_debug, int, 0);
  138. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  139. static struct pci_device_id tg3_pci_tbl[] = {
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  213. {}
  214. };
  215. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  216. static const struct {
  217. const char string[ETH_GSTRING_LEN];
  218. } ethtool_stats_keys[TG3_NUM_STATS] = {
  219. { "rx_octets" },
  220. { "rx_fragments" },
  221. { "rx_ucast_packets" },
  222. { "rx_mcast_packets" },
  223. { "rx_bcast_packets" },
  224. { "rx_fcs_errors" },
  225. { "rx_align_errors" },
  226. { "rx_xon_pause_rcvd" },
  227. { "rx_xoff_pause_rcvd" },
  228. { "rx_mac_ctrl_rcvd" },
  229. { "rx_xoff_entered" },
  230. { "rx_frame_too_long_errors" },
  231. { "rx_jabbers" },
  232. { "rx_undersize_packets" },
  233. { "rx_in_length_errors" },
  234. { "rx_out_length_errors" },
  235. { "rx_64_or_less_octet_packets" },
  236. { "rx_65_to_127_octet_packets" },
  237. { "rx_128_to_255_octet_packets" },
  238. { "rx_256_to_511_octet_packets" },
  239. { "rx_512_to_1023_octet_packets" },
  240. { "rx_1024_to_1522_octet_packets" },
  241. { "rx_1523_to_2047_octet_packets" },
  242. { "rx_2048_to_4095_octet_packets" },
  243. { "rx_4096_to_8191_octet_packets" },
  244. { "rx_8192_to_9022_octet_packets" },
  245. { "tx_octets" },
  246. { "tx_collisions" },
  247. { "tx_xon_sent" },
  248. { "tx_xoff_sent" },
  249. { "tx_flow_control" },
  250. { "tx_mac_errors" },
  251. { "tx_single_collisions" },
  252. { "tx_mult_collisions" },
  253. { "tx_deferred" },
  254. { "tx_excessive_collisions" },
  255. { "tx_late_collisions" },
  256. { "tx_collide_2times" },
  257. { "tx_collide_3times" },
  258. { "tx_collide_4times" },
  259. { "tx_collide_5times" },
  260. { "tx_collide_6times" },
  261. { "tx_collide_7times" },
  262. { "tx_collide_8times" },
  263. { "tx_collide_9times" },
  264. { "tx_collide_10times" },
  265. { "tx_collide_11times" },
  266. { "tx_collide_12times" },
  267. { "tx_collide_13times" },
  268. { "tx_collide_14times" },
  269. { "tx_collide_15times" },
  270. { "tx_ucast_packets" },
  271. { "tx_mcast_packets" },
  272. { "tx_bcast_packets" },
  273. { "tx_carrier_sense_errors" },
  274. { "tx_discards" },
  275. { "tx_errors" },
  276. { "dma_writeq_full" },
  277. { "dma_write_prioq_full" },
  278. { "rxbds_empty" },
  279. { "rx_discards" },
  280. { "rx_errors" },
  281. { "rx_threshold_hit" },
  282. { "dma_readq_full" },
  283. { "dma_read_prioq_full" },
  284. { "tx_comp_queue_full" },
  285. { "ring_set_send_prod_index" },
  286. { "ring_status_update" },
  287. { "nic_irqs" },
  288. { "nic_avoided_irqs" },
  289. { "nic_tx_threshold_hit" }
  290. };
  291. static const struct {
  292. const char string[ETH_GSTRING_LEN];
  293. } ethtool_test_keys[TG3_NUM_TEST] = {
  294. { "nvram test (online) " },
  295. { "link test (online) " },
  296. { "register test (offline)" },
  297. { "memory test (offline)" },
  298. { "loopback test (offline)" },
  299. { "interrupt test (offline)" },
  300. };
  301. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  302. {
  303. writel(val, tp->regs + off);
  304. }
  305. static u32 tg3_read32(struct tg3 *tp, u32 off)
  306. {
  307. return (readl(tp->regs + off));
  308. }
  309. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  310. {
  311. writel(val, tp->aperegs + off);
  312. }
  313. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  314. {
  315. return (readl(tp->aperegs + off));
  316. }
  317. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  318. {
  319. unsigned long flags;
  320. spin_lock_irqsave(&tp->indirect_lock, flags);
  321. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  322. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  323. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  324. }
  325. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  326. {
  327. writel(val, tp->regs + off);
  328. readl(tp->regs + off);
  329. }
  330. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  331. {
  332. unsigned long flags;
  333. u32 val;
  334. spin_lock_irqsave(&tp->indirect_lock, flags);
  335. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  336. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  337. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  338. return val;
  339. }
  340. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. unsigned long flags;
  343. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  344. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  345. TG3_64BIT_REG_LOW, val);
  346. return;
  347. }
  348. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  349. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  350. TG3_64BIT_REG_LOW, val);
  351. return;
  352. }
  353. spin_lock_irqsave(&tp->indirect_lock, flags);
  354. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  355. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  356. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  357. /* In indirect mode when disabling interrupts, we also need
  358. * to clear the interrupt bit in the GRC local ctrl register.
  359. */
  360. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  361. (val == 0x1)) {
  362. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  363. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  364. }
  365. }
  366. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  367. {
  368. unsigned long flags;
  369. u32 val;
  370. spin_lock_irqsave(&tp->indirect_lock, flags);
  371. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  372. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  373. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  374. return val;
  375. }
  376. /* usec_wait specifies the wait time in usec when writing to certain registers
  377. * where it is unsafe to read back the register without some delay.
  378. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  379. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  380. */
  381. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  382. {
  383. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  384. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  385. /* Non-posted methods */
  386. tp->write32(tp, off, val);
  387. else {
  388. /* Posted method */
  389. tg3_write32(tp, off, val);
  390. if (usec_wait)
  391. udelay(usec_wait);
  392. tp->read32(tp, off);
  393. }
  394. /* Wait again after the read for the posted method to guarantee that
  395. * the wait time is met.
  396. */
  397. if (usec_wait)
  398. udelay(usec_wait);
  399. }
  400. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  401. {
  402. tp->write32_mbox(tp, off, val);
  403. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  404. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  405. tp->read32_mbox(tp, off);
  406. }
  407. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  408. {
  409. void __iomem *mbox = tp->regs + off;
  410. writel(val, mbox);
  411. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  412. writel(val, mbox);
  413. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  414. readl(mbox);
  415. }
  416. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  417. {
  418. return (readl(tp->regs + off + GRCMBOX_BASE));
  419. }
  420. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  421. {
  422. writel(val, tp->regs + off + GRCMBOX_BASE);
  423. }
  424. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  425. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  426. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  427. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  428. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  429. #define tw32(reg,val) tp->write32(tp, reg, val)
  430. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  431. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  432. #define tr32(reg) tp->read32(tp, reg)
  433. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  434. {
  435. unsigned long flags;
  436. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  437. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  438. return;
  439. spin_lock_irqsave(&tp->indirect_lock, flags);
  440. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  441. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  443. /* Always leave this as zero. */
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  445. } else {
  446. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  447. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  448. /* Always leave this as zero. */
  449. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  450. }
  451. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  452. }
  453. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  454. {
  455. unsigned long flags;
  456. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  457. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  458. *val = 0;
  459. return;
  460. }
  461. spin_lock_irqsave(&tp->indirect_lock, flags);
  462. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  463. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  464. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  465. /* Always leave this as zero. */
  466. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  467. } else {
  468. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  469. *val = tr32(TG3PCI_MEM_WIN_DATA);
  470. /* Always leave this as zero. */
  471. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  472. }
  473. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  474. }
  475. static void tg3_ape_lock_init(struct tg3 *tp)
  476. {
  477. int i;
  478. /* Make sure the driver hasn't any stale locks. */
  479. for (i = 0; i < 8; i++)
  480. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  481. APE_LOCK_GRANT_DRIVER);
  482. }
  483. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  484. {
  485. int i, off;
  486. int ret = 0;
  487. u32 status;
  488. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  489. return 0;
  490. switch (locknum) {
  491. case TG3_APE_LOCK_GRC:
  492. case TG3_APE_LOCK_MEM:
  493. break;
  494. default:
  495. return -EINVAL;
  496. }
  497. off = 4 * locknum;
  498. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  499. /* Wait for up to 1 millisecond to acquire lock. */
  500. for (i = 0; i < 100; i++) {
  501. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  502. if (status == APE_LOCK_GRANT_DRIVER)
  503. break;
  504. udelay(10);
  505. }
  506. if (status != APE_LOCK_GRANT_DRIVER) {
  507. /* Revoke the lock request. */
  508. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  509. APE_LOCK_GRANT_DRIVER);
  510. ret = -EBUSY;
  511. }
  512. return ret;
  513. }
  514. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  515. {
  516. int off;
  517. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  518. return;
  519. switch (locknum) {
  520. case TG3_APE_LOCK_GRC:
  521. case TG3_APE_LOCK_MEM:
  522. break;
  523. default:
  524. return;
  525. }
  526. off = 4 * locknum;
  527. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  528. }
  529. static void tg3_disable_ints(struct tg3 *tp)
  530. {
  531. tw32(TG3PCI_MISC_HOST_CTRL,
  532. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  533. tw32_mailbox_f(tp->napi[0].int_mbox, 0x00000001);
  534. }
  535. static void tg3_enable_ints(struct tg3 *tp)
  536. {
  537. u32 coal_now;
  538. struct tg3_napi *tnapi = &tp->napi[0];
  539. tp->irq_sync = 0;
  540. wmb();
  541. tw32(TG3PCI_MISC_HOST_CTRL,
  542. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  543. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  544. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  545. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  546. coal_now = tnapi->coal_now;
  547. /* Force an initial interrupt */
  548. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  549. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  550. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  551. else
  552. tw32(HOSTCC_MODE, tp->coalesce_mode |
  553. HOSTCC_MODE_ENABLE | coal_now);
  554. }
  555. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  556. {
  557. struct tg3 *tp = tnapi->tp;
  558. struct tg3_hw_status *sblk = tnapi->hw_status;
  559. unsigned int work_exists = 0;
  560. /* check for phy events */
  561. if (!(tp->tg3_flags &
  562. (TG3_FLAG_USE_LINKCHG_REG |
  563. TG3_FLAG_POLL_SERDES))) {
  564. if (sblk->status & SD_STATUS_LINK_CHG)
  565. work_exists = 1;
  566. }
  567. /* check for RX/TX work to do */
  568. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  569. sblk->idx[0].rx_producer != tnapi->rx_rcb_ptr)
  570. work_exists = 1;
  571. return work_exists;
  572. }
  573. /* tg3_int_reenable
  574. * similar to tg3_enable_ints, but it accurately determines whether there
  575. * is new work pending and can return without flushing the PIO write
  576. * which reenables interrupts
  577. */
  578. static void tg3_int_reenable(struct tg3_napi *tnapi)
  579. {
  580. struct tg3 *tp = tnapi->tp;
  581. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  582. mmiowb();
  583. /* When doing tagged status, this work check is unnecessary.
  584. * The last_tag we write above tells the chip which piece of
  585. * work we've completed.
  586. */
  587. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  588. tg3_has_work(tnapi))
  589. tw32(HOSTCC_MODE, tp->coalesce_mode |
  590. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  591. }
  592. static inline void tg3_netif_stop(struct tg3 *tp)
  593. {
  594. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  595. napi_disable(&tp->napi[0].napi);
  596. netif_tx_disable(tp->dev);
  597. }
  598. static inline void tg3_netif_start(struct tg3 *tp)
  599. {
  600. struct tg3_napi *tnapi = &tp->napi[0];
  601. netif_wake_queue(tp->dev);
  602. /* NOTE: unconditional netif_wake_queue is only appropriate
  603. * so long as all callers are assured to have free tx slots
  604. * (such as after tg3_init_hw)
  605. */
  606. napi_enable(&tnapi->napi);
  607. tnapi->hw_status->status |= SD_STATUS_UPDATED;
  608. tg3_enable_ints(tp);
  609. }
  610. static void tg3_switch_clocks(struct tg3 *tp)
  611. {
  612. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  613. u32 orig_clock_ctrl;
  614. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  615. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  616. return;
  617. orig_clock_ctrl = clock_ctrl;
  618. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  619. CLOCK_CTRL_CLKRUN_OENABLE |
  620. 0x1f);
  621. tp->pci_clock_ctrl = clock_ctrl;
  622. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  623. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  624. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  625. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  626. }
  627. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  628. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  629. clock_ctrl |
  630. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  631. 40);
  632. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  633. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  634. 40);
  635. }
  636. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  637. }
  638. #define PHY_BUSY_LOOPS 5000
  639. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  640. {
  641. u32 frame_val;
  642. unsigned int loops;
  643. int ret;
  644. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  645. tw32_f(MAC_MI_MODE,
  646. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  647. udelay(80);
  648. }
  649. *val = 0x0;
  650. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  651. MI_COM_PHY_ADDR_MASK);
  652. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  653. MI_COM_REG_ADDR_MASK);
  654. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  655. tw32_f(MAC_MI_COM, frame_val);
  656. loops = PHY_BUSY_LOOPS;
  657. while (loops != 0) {
  658. udelay(10);
  659. frame_val = tr32(MAC_MI_COM);
  660. if ((frame_val & MI_COM_BUSY) == 0) {
  661. udelay(5);
  662. frame_val = tr32(MAC_MI_COM);
  663. break;
  664. }
  665. loops -= 1;
  666. }
  667. ret = -EBUSY;
  668. if (loops != 0) {
  669. *val = frame_val & MI_COM_DATA_MASK;
  670. ret = 0;
  671. }
  672. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  673. tw32_f(MAC_MI_MODE, tp->mi_mode);
  674. udelay(80);
  675. }
  676. return ret;
  677. }
  678. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  679. {
  680. u32 frame_val;
  681. unsigned int loops;
  682. int ret;
  683. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  684. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  685. return 0;
  686. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  687. tw32_f(MAC_MI_MODE,
  688. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  689. udelay(80);
  690. }
  691. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  692. MI_COM_PHY_ADDR_MASK);
  693. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  694. MI_COM_REG_ADDR_MASK);
  695. frame_val |= (val & MI_COM_DATA_MASK);
  696. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  697. tw32_f(MAC_MI_COM, frame_val);
  698. loops = PHY_BUSY_LOOPS;
  699. while (loops != 0) {
  700. udelay(10);
  701. frame_val = tr32(MAC_MI_COM);
  702. if ((frame_val & MI_COM_BUSY) == 0) {
  703. udelay(5);
  704. frame_val = tr32(MAC_MI_COM);
  705. break;
  706. }
  707. loops -= 1;
  708. }
  709. ret = -EBUSY;
  710. if (loops != 0)
  711. ret = 0;
  712. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  713. tw32_f(MAC_MI_MODE, tp->mi_mode);
  714. udelay(80);
  715. }
  716. return ret;
  717. }
  718. static int tg3_bmcr_reset(struct tg3 *tp)
  719. {
  720. u32 phy_control;
  721. int limit, err;
  722. /* OK, reset it, and poll the BMCR_RESET bit until it
  723. * clears or we time out.
  724. */
  725. phy_control = BMCR_RESET;
  726. err = tg3_writephy(tp, MII_BMCR, phy_control);
  727. if (err != 0)
  728. return -EBUSY;
  729. limit = 5000;
  730. while (limit--) {
  731. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  732. if (err != 0)
  733. return -EBUSY;
  734. if ((phy_control & BMCR_RESET) == 0) {
  735. udelay(40);
  736. break;
  737. }
  738. udelay(10);
  739. }
  740. if (limit < 0)
  741. return -EBUSY;
  742. return 0;
  743. }
  744. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  745. {
  746. struct tg3 *tp = bp->priv;
  747. u32 val;
  748. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  749. return -EAGAIN;
  750. if (tg3_readphy(tp, reg, &val))
  751. return -EIO;
  752. return val;
  753. }
  754. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  755. {
  756. struct tg3 *tp = bp->priv;
  757. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  758. return -EAGAIN;
  759. if (tg3_writephy(tp, reg, val))
  760. return -EIO;
  761. return 0;
  762. }
  763. static int tg3_mdio_reset(struct mii_bus *bp)
  764. {
  765. return 0;
  766. }
  767. static void tg3_mdio_config_5785(struct tg3 *tp)
  768. {
  769. u32 val;
  770. struct phy_device *phydev;
  771. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  772. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  773. case TG3_PHY_ID_BCM50610:
  774. val = MAC_PHYCFG2_50610_LED_MODES;
  775. break;
  776. case TG3_PHY_ID_BCMAC131:
  777. val = MAC_PHYCFG2_AC131_LED_MODES;
  778. break;
  779. case TG3_PHY_ID_RTL8211C:
  780. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  781. break;
  782. case TG3_PHY_ID_RTL8201E:
  783. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  784. break;
  785. default:
  786. return;
  787. }
  788. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  789. tw32(MAC_PHYCFG2, val);
  790. val = tr32(MAC_PHYCFG1);
  791. val &= ~(MAC_PHYCFG1_RGMII_INT |
  792. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  793. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  794. tw32(MAC_PHYCFG1, val);
  795. return;
  796. }
  797. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  798. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  799. MAC_PHYCFG2_FMODE_MASK_MASK |
  800. MAC_PHYCFG2_GMODE_MASK_MASK |
  801. MAC_PHYCFG2_ACT_MASK_MASK |
  802. MAC_PHYCFG2_QUAL_MASK_MASK |
  803. MAC_PHYCFG2_INBAND_ENABLE;
  804. tw32(MAC_PHYCFG2, val);
  805. val = tr32(MAC_PHYCFG1);
  806. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  807. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  808. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  809. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  810. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  811. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  812. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  813. }
  814. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  815. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  816. tw32(MAC_PHYCFG1, val);
  817. val = tr32(MAC_EXT_RGMII_MODE);
  818. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  819. MAC_RGMII_MODE_RX_QUALITY |
  820. MAC_RGMII_MODE_RX_ACTIVITY |
  821. MAC_RGMII_MODE_RX_ENG_DET |
  822. MAC_RGMII_MODE_TX_ENABLE |
  823. MAC_RGMII_MODE_TX_LOWPWR |
  824. MAC_RGMII_MODE_TX_RESET);
  825. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  826. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  827. val |= MAC_RGMII_MODE_RX_INT_B |
  828. MAC_RGMII_MODE_RX_QUALITY |
  829. MAC_RGMII_MODE_RX_ACTIVITY |
  830. MAC_RGMII_MODE_RX_ENG_DET;
  831. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  832. val |= MAC_RGMII_MODE_TX_ENABLE |
  833. MAC_RGMII_MODE_TX_LOWPWR |
  834. MAC_RGMII_MODE_TX_RESET;
  835. }
  836. tw32(MAC_EXT_RGMII_MODE, val);
  837. }
  838. static void tg3_mdio_start(struct tg3 *tp)
  839. {
  840. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  841. mutex_lock(&tp->mdio_bus->mdio_lock);
  842. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  843. mutex_unlock(&tp->mdio_bus->mdio_lock);
  844. }
  845. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  846. tw32_f(MAC_MI_MODE, tp->mi_mode);
  847. udelay(80);
  848. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  850. tg3_mdio_config_5785(tp);
  851. }
  852. static void tg3_mdio_stop(struct tg3 *tp)
  853. {
  854. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  855. mutex_lock(&tp->mdio_bus->mdio_lock);
  856. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  857. mutex_unlock(&tp->mdio_bus->mdio_lock);
  858. }
  859. }
  860. static int tg3_mdio_init(struct tg3 *tp)
  861. {
  862. int i;
  863. u32 reg;
  864. struct phy_device *phydev;
  865. tg3_mdio_start(tp);
  866. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  867. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  868. return 0;
  869. tp->mdio_bus = mdiobus_alloc();
  870. if (tp->mdio_bus == NULL)
  871. return -ENOMEM;
  872. tp->mdio_bus->name = "tg3 mdio bus";
  873. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  874. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  875. tp->mdio_bus->priv = tp;
  876. tp->mdio_bus->parent = &tp->pdev->dev;
  877. tp->mdio_bus->read = &tg3_mdio_read;
  878. tp->mdio_bus->write = &tg3_mdio_write;
  879. tp->mdio_bus->reset = &tg3_mdio_reset;
  880. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  881. tp->mdio_bus->irq = &tp->mdio_irq[0];
  882. for (i = 0; i < PHY_MAX_ADDR; i++)
  883. tp->mdio_bus->irq[i] = PHY_POLL;
  884. /* The bus registration will look for all the PHYs on the mdio bus.
  885. * Unfortunately, it does not ensure the PHY is powered up before
  886. * accessing the PHY ID registers. A chip reset is the
  887. * quickest way to bring the device back to an operational state..
  888. */
  889. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  890. tg3_bmcr_reset(tp);
  891. i = mdiobus_register(tp->mdio_bus);
  892. if (i) {
  893. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  894. tp->dev->name, i);
  895. mdiobus_free(tp->mdio_bus);
  896. return i;
  897. }
  898. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  899. if (!phydev || !phydev->drv) {
  900. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  901. mdiobus_unregister(tp->mdio_bus);
  902. mdiobus_free(tp->mdio_bus);
  903. return -ENODEV;
  904. }
  905. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  906. case TG3_PHY_ID_BCM57780:
  907. phydev->interface = PHY_INTERFACE_MODE_GMII;
  908. break;
  909. case TG3_PHY_ID_BCM50610:
  910. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  911. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  912. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  913. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  914. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  915. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  916. /* fallthru */
  917. case TG3_PHY_ID_RTL8211C:
  918. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  919. break;
  920. case TG3_PHY_ID_RTL8201E:
  921. case TG3_PHY_ID_BCMAC131:
  922. phydev->interface = PHY_INTERFACE_MODE_MII;
  923. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  924. break;
  925. }
  926. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  928. tg3_mdio_config_5785(tp);
  929. return 0;
  930. }
  931. static void tg3_mdio_fini(struct tg3 *tp)
  932. {
  933. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  934. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  935. mdiobus_unregister(tp->mdio_bus);
  936. mdiobus_free(tp->mdio_bus);
  937. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  938. }
  939. }
  940. /* tp->lock is held. */
  941. static inline void tg3_generate_fw_event(struct tg3 *tp)
  942. {
  943. u32 val;
  944. val = tr32(GRC_RX_CPU_EVENT);
  945. val |= GRC_RX_CPU_DRIVER_EVENT;
  946. tw32_f(GRC_RX_CPU_EVENT, val);
  947. tp->last_event_jiffies = jiffies;
  948. }
  949. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  950. /* tp->lock is held. */
  951. static void tg3_wait_for_event_ack(struct tg3 *tp)
  952. {
  953. int i;
  954. unsigned int delay_cnt;
  955. long time_remain;
  956. /* If enough time has passed, no wait is necessary. */
  957. time_remain = (long)(tp->last_event_jiffies + 1 +
  958. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  959. (long)jiffies;
  960. if (time_remain < 0)
  961. return;
  962. /* Check if we can shorten the wait time. */
  963. delay_cnt = jiffies_to_usecs(time_remain);
  964. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  965. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  966. delay_cnt = (delay_cnt >> 3) + 1;
  967. for (i = 0; i < delay_cnt; i++) {
  968. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  969. break;
  970. udelay(8);
  971. }
  972. }
  973. /* tp->lock is held. */
  974. static void tg3_ump_link_report(struct tg3 *tp)
  975. {
  976. u32 reg;
  977. u32 val;
  978. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  979. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  980. return;
  981. tg3_wait_for_event_ack(tp);
  982. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  983. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  984. val = 0;
  985. if (!tg3_readphy(tp, MII_BMCR, &reg))
  986. val = reg << 16;
  987. if (!tg3_readphy(tp, MII_BMSR, &reg))
  988. val |= (reg & 0xffff);
  989. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  990. val = 0;
  991. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  992. val = reg << 16;
  993. if (!tg3_readphy(tp, MII_LPA, &reg))
  994. val |= (reg & 0xffff);
  995. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  996. val = 0;
  997. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  998. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  999. val = reg << 16;
  1000. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1001. val |= (reg & 0xffff);
  1002. }
  1003. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1004. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1005. val = reg << 16;
  1006. else
  1007. val = 0;
  1008. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1009. tg3_generate_fw_event(tp);
  1010. }
  1011. static void tg3_link_report(struct tg3 *tp)
  1012. {
  1013. if (!netif_carrier_ok(tp->dev)) {
  1014. if (netif_msg_link(tp))
  1015. printk(KERN_INFO PFX "%s: Link is down.\n",
  1016. tp->dev->name);
  1017. tg3_ump_link_report(tp);
  1018. } else if (netif_msg_link(tp)) {
  1019. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1020. tp->dev->name,
  1021. (tp->link_config.active_speed == SPEED_1000 ?
  1022. 1000 :
  1023. (tp->link_config.active_speed == SPEED_100 ?
  1024. 100 : 10)),
  1025. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1026. "full" : "half"));
  1027. printk(KERN_INFO PFX
  1028. "%s: Flow control is %s for TX and %s for RX.\n",
  1029. tp->dev->name,
  1030. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1031. "on" : "off",
  1032. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1033. "on" : "off");
  1034. tg3_ump_link_report(tp);
  1035. }
  1036. }
  1037. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1038. {
  1039. u16 miireg;
  1040. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1041. miireg = ADVERTISE_PAUSE_CAP;
  1042. else if (flow_ctrl & FLOW_CTRL_TX)
  1043. miireg = ADVERTISE_PAUSE_ASYM;
  1044. else if (flow_ctrl & FLOW_CTRL_RX)
  1045. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1046. else
  1047. miireg = 0;
  1048. return miireg;
  1049. }
  1050. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1051. {
  1052. u16 miireg;
  1053. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1054. miireg = ADVERTISE_1000XPAUSE;
  1055. else if (flow_ctrl & FLOW_CTRL_TX)
  1056. miireg = ADVERTISE_1000XPSE_ASYM;
  1057. else if (flow_ctrl & FLOW_CTRL_RX)
  1058. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1059. else
  1060. miireg = 0;
  1061. return miireg;
  1062. }
  1063. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1064. {
  1065. u8 cap = 0;
  1066. if (lcladv & ADVERTISE_1000XPAUSE) {
  1067. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1068. if (rmtadv & LPA_1000XPAUSE)
  1069. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1070. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1071. cap = FLOW_CTRL_RX;
  1072. } else {
  1073. if (rmtadv & LPA_1000XPAUSE)
  1074. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1075. }
  1076. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1077. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1078. cap = FLOW_CTRL_TX;
  1079. }
  1080. return cap;
  1081. }
  1082. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1083. {
  1084. u8 autoneg;
  1085. u8 flowctrl = 0;
  1086. u32 old_rx_mode = tp->rx_mode;
  1087. u32 old_tx_mode = tp->tx_mode;
  1088. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1089. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1090. else
  1091. autoneg = tp->link_config.autoneg;
  1092. if (autoneg == AUTONEG_ENABLE &&
  1093. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1094. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1095. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1096. else
  1097. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1098. } else
  1099. flowctrl = tp->link_config.flowctrl;
  1100. tp->link_config.active_flowctrl = flowctrl;
  1101. if (flowctrl & FLOW_CTRL_RX)
  1102. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1103. else
  1104. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1105. if (old_rx_mode != tp->rx_mode)
  1106. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1107. if (flowctrl & FLOW_CTRL_TX)
  1108. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1109. else
  1110. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1111. if (old_tx_mode != tp->tx_mode)
  1112. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1113. }
  1114. static void tg3_adjust_link(struct net_device *dev)
  1115. {
  1116. u8 oldflowctrl, linkmesg = 0;
  1117. u32 mac_mode, lcl_adv, rmt_adv;
  1118. struct tg3 *tp = netdev_priv(dev);
  1119. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1120. spin_lock(&tp->lock);
  1121. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1122. MAC_MODE_HALF_DUPLEX);
  1123. oldflowctrl = tp->link_config.active_flowctrl;
  1124. if (phydev->link) {
  1125. lcl_adv = 0;
  1126. rmt_adv = 0;
  1127. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1128. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1129. else
  1130. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1131. if (phydev->duplex == DUPLEX_HALF)
  1132. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1133. else {
  1134. lcl_adv = tg3_advert_flowctrl_1000T(
  1135. tp->link_config.flowctrl);
  1136. if (phydev->pause)
  1137. rmt_adv = LPA_PAUSE_CAP;
  1138. if (phydev->asym_pause)
  1139. rmt_adv |= LPA_PAUSE_ASYM;
  1140. }
  1141. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1142. } else
  1143. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1144. if (mac_mode != tp->mac_mode) {
  1145. tp->mac_mode = mac_mode;
  1146. tw32_f(MAC_MODE, tp->mac_mode);
  1147. udelay(40);
  1148. }
  1149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1150. if (phydev->speed == SPEED_10)
  1151. tw32(MAC_MI_STAT,
  1152. MAC_MI_STAT_10MBPS_MODE |
  1153. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1154. else
  1155. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1156. }
  1157. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1158. tw32(MAC_TX_LENGTHS,
  1159. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1160. (6 << TX_LENGTHS_IPG_SHIFT) |
  1161. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1162. else
  1163. tw32(MAC_TX_LENGTHS,
  1164. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1165. (6 << TX_LENGTHS_IPG_SHIFT) |
  1166. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1167. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1168. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1169. phydev->speed != tp->link_config.active_speed ||
  1170. phydev->duplex != tp->link_config.active_duplex ||
  1171. oldflowctrl != tp->link_config.active_flowctrl)
  1172. linkmesg = 1;
  1173. tp->link_config.active_speed = phydev->speed;
  1174. tp->link_config.active_duplex = phydev->duplex;
  1175. spin_unlock(&tp->lock);
  1176. if (linkmesg)
  1177. tg3_link_report(tp);
  1178. }
  1179. static int tg3_phy_init(struct tg3 *tp)
  1180. {
  1181. struct phy_device *phydev;
  1182. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1183. return 0;
  1184. /* Bring the PHY back to a known state. */
  1185. tg3_bmcr_reset(tp);
  1186. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1187. /* Attach the MAC to the PHY. */
  1188. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1189. phydev->dev_flags, phydev->interface);
  1190. if (IS_ERR(phydev)) {
  1191. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1192. return PTR_ERR(phydev);
  1193. }
  1194. /* Mask with MAC supported features. */
  1195. switch (phydev->interface) {
  1196. case PHY_INTERFACE_MODE_GMII:
  1197. case PHY_INTERFACE_MODE_RGMII:
  1198. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1199. phydev->supported &= (PHY_GBIT_FEATURES |
  1200. SUPPORTED_Pause |
  1201. SUPPORTED_Asym_Pause);
  1202. break;
  1203. }
  1204. /* fallthru */
  1205. case PHY_INTERFACE_MODE_MII:
  1206. phydev->supported &= (PHY_BASIC_FEATURES |
  1207. SUPPORTED_Pause |
  1208. SUPPORTED_Asym_Pause);
  1209. break;
  1210. default:
  1211. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1212. return -EINVAL;
  1213. }
  1214. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1215. phydev->advertising = phydev->supported;
  1216. return 0;
  1217. }
  1218. static void tg3_phy_start(struct tg3 *tp)
  1219. {
  1220. struct phy_device *phydev;
  1221. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1222. return;
  1223. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1224. if (tp->link_config.phy_is_low_power) {
  1225. tp->link_config.phy_is_low_power = 0;
  1226. phydev->speed = tp->link_config.orig_speed;
  1227. phydev->duplex = tp->link_config.orig_duplex;
  1228. phydev->autoneg = tp->link_config.orig_autoneg;
  1229. phydev->advertising = tp->link_config.orig_advertising;
  1230. }
  1231. phy_start(phydev);
  1232. phy_start_aneg(phydev);
  1233. }
  1234. static void tg3_phy_stop(struct tg3 *tp)
  1235. {
  1236. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1237. return;
  1238. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1239. }
  1240. static void tg3_phy_fini(struct tg3 *tp)
  1241. {
  1242. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1243. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1244. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1245. }
  1246. }
  1247. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1248. {
  1249. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1250. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1251. }
  1252. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1253. {
  1254. u32 phytest;
  1255. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1256. u32 phy;
  1257. tg3_writephy(tp, MII_TG3_FET_TEST,
  1258. phytest | MII_TG3_FET_SHADOW_EN);
  1259. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1260. if (enable)
  1261. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1262. else
  1263. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1264. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1265. }
  1266. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1267. }
  1268. }
  1269. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1270. {
  1271. u32 reg;
  1272. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1273. return;
  1274. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1275. tg3_phy_fet_toggle_apd(tp, enable);
  1276. return;
  1277. }
  1278. reg = MII_TG3_MISC_SHDW_WREN |
  1279. MII_TG3_MISC_SHDW_SCR5_SEL |
  1280. MII_TG3_MISC_SHDW_SCR5_LPED |
  1281. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1282. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1283. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1284. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1285. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1286. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1287. reg = MII_TG3_MISC_SHDW_WREN |
  1288. MII_TG3_MISC_SHDW_APD_SEL |
  1289. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1290. if (enable)
  1291. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1292. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1293. }
  1294. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1295. {
  1296. u32 phy;
  1297. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1298. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1299. return;
  1300. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1301. u32 ephy;
  1302. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1303. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1304. tg3_writephy(tp, MII_TG3_FET_TEST,
  1305. ephy | MII_TG3_FET_SHADOW_EN);
  1306. if (!tg3_readphy(tp, reg, &phy)) {
  1307. if (enable)
  1308. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1309. else
  1310. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1311. tg3_writephy(tp, reg, phy);
  1312. }
  1313. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1314. }
  1315. } else {
  1316. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1317. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1318. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1319. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1320. if (enable)
  1321. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1322. else
  1323. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1324. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1325. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1326. }
  1327. }
  1328. }
  1329. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1330. {
  1331. u32 val;
  1332. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1333. return;
  1334. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1335. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1336. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1337. (val | (1 << 15) | (1 << 4)));
  1338. }
  1339. static void tg3_phy_apply_otp(struct tg3 *tp)
  1340. {
  1341. u32 otp, phy;
  1342. if (!tp->phy_otp)
  1343. return;
  1344. otp = tp->phy_otp;
  1345. /* Enable SM_DSP clock and tx 6dB coding. */
  1346. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1347. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1348. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1349. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1350. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1351. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1352. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1353. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1354. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1355. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1356. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1357. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1358. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1359. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1360. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1361. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1362. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1363. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1364. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1365. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1366. /* Turn off SM_DSP clock. */
  1367. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1368. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1369. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1370. }
  1371. static int tg3_wait_macro_done(struct tg3 *tp)
  1372. {
  1373. int limit = 100;
  1374. while (limit--) {
  1375. u32 tmp32;
  1376. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1377. if ((tmp32 & 0x1000) == 0)
  1378. break;
  1379. }
  1380. }
  1381. if (limit < 0)
  1382. return -EBUSY;
  1383. return 0;
  1384. }
  1385. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1386. {
  1387. static const u32 test_pat[4][6] = {
  1388. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1389. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1390. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1391. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1392. };
  1393. int chan;
  1394. for (chan = 0; chan < 4; chan++) {
  1395. int i;
  1396. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1397. (chan * 0x2000) | 0x0200);
  1398. tg3_writephy(tp, 0x16, 0x0002);
  1399. for (i = 0; i < 6; i++)
  1400. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1401. test_pat[chan][i]);
  1402. tg3_writephy(tp, 0x16, 0x0202);
  1403. if (tg3_wait_macro_done(tp)) {
  1404. *resetp = 1;
  1405. return -EBUSY;
  1406. }
  1407. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1408. (chan * 0x2000) | 0x0200);
  1409. tg3_writephy(tp, 0x16, 0x0082);
  1410. if (tg3_wait_macro_done(tp)) {
  1411. *resetp = 1;
  1412. return -EBUSY;
  1413. }
  1414. tg3_writephy(tp, 0x16, 0x0802);
  1415. if (tg3_wait_macro_done(tp)) {
  1416. *resetp = 1;
  1417. return -EBUSY;
  1418. }
  1419. for (i = 0; i < 6; i += 2) {
  1420. u32 low, high;
  1421. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1422. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1423. tg3_wait_macro_done(tp)) {
  1424. *resetp = 1;
  1425. return -EBUSY;
  1426. }
  1427. low &= 0x7fff;
  1428. high &= 0x000f;
  1429. if (low != test_pat[chan][i] ||
  1430. high != test_pat[chan][i+1]) {
  1431. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1432. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1433. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1434. return -EBUSY;
  1435. }
  1436. }
  1437. }
  1438. return 0;
  1439. }
  1440. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1441. {
  1442. int chan;
  1443. for (chan = 0; chan < 4; chan++) {
  1444. int i;
  1445. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1446. (chan * 0x2000) | 0x0200);
  1447. tg3_writephy(tp, 0x16, 0x0002);
  1448. for (i = 0; i < 6; i++)
  1449. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1450. tg3_writephy(tp, 0x16, 0x0202);
  1451. if (tg3_wait_macro_done(tp))
  1452. return -EBUSY;
  1453. }
  1454. return 0;
  1455. }
  1456. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1457. {
  1458. u32 reg32, phy9_orig;
  1459. int retries, do_phy_reset, err;
  1460. retries = 10;
  1461. do_phy_reset = 1;
  1462. do {
  1463. if (do_phy_reset) {
  1464. err = tg3_bmcr_reset(tp);
  1465. if (err)
  1466. return err;
  1467. do_phy_reset = 0;
  1468. }
  1469. /* Disable transmitter and interrupt. */
  1470. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1471. continue;
  1472. reg32 |= 0x3000;
  1473. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1474. /* Set full-duplex, 1000 mbps. */
  1475. tg3_writephy(tp, MII_BMCR,
  1476. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1477. /* Set to master mode. */
  1478. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1479. continue;
  1480. tg3_writephy(tp, MII_TG3_CTRL,
  1481. (MII_TG3_CTRL_AS_MASTER |
  1482. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1483. /* Enable SM_DSP_CLOCK and 6dB. */
  1484. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1485. /* Block the PHY control access. */
  1486. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1487. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1488. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1489. if (!err)
  1490. break;
  1491. } while (--retries);
  1492. err = tg3_phy_reset_chanpat(tp);
  1493. if (err)
  1494. return err;
  1495. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1496. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1497. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1498. tg3_writephy(tp, 0x16, 0x0000);
  1499. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1500. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1501. /* Set Extended packet length bit for jumbo frames */
  1502. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1503. }
  1504. else {
  1505. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1506. }
  1507. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1508. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1509. reg32 &= ~0x3000;
  1510. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1511. } else if (!err)
  1512. err = -EBUSY;
  1513. return err;
  1514. }
  1515. /* This will reset the tigon3 PHY if there is no valid
  1516. * link unless the FORCE argument is non-zero.
  1517. */
  1518. static int tg3_phy_reset(struct tg3 *tp)
  1519. {
  1520. u32 cpmuctrl;
  1521. u32 phy_status;
  1522. int err;
  1523. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1524. u32 val;
  1525. val = tr32(GRC_MISC_CFG);
  1526. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1527. udelay(40);
  1528. }
  1529. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1530. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1531. if (err != 0)
  1532. return -EBUSY;
  1533. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1534. netif_carrier_off(tp->dev);
  1535. tg3_link_report(tp);
  1536. }
  1537. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1539. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1540. err = tg3_phy_reset_5703_4_5(tp);
  1541. if (err)
  1542. return err;
  1543. goto out;
  1544. }
  1545. cpmuctrl = 0;
  1546. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1547. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1548. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1549. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1550. tw32(TG3_CPMU_CTRL,
  1551. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1552. }
  1553. err = tg3_bmcr_reset(tp);
  1554. if (err)
  1555. return err;
  1556. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1557. u32 phy;
  1558. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1559. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1560. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1561. }
  1562. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1563. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1564. u32 val;
  1565. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1566. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1567. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1568. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1569. udelay(40);
  1570. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1571. }
  1572. }
  1573. tg3_phy_apply_otp(tp);
  1574. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1575. tg3_phy_toggle_apd(tp, true);
  1576. else
  1577. tg3_phy_toggle_apd(tp, false);
  1578. out:
  1579. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1580. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1581. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1582. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1583. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1584. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1585. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1586. }
  1587. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1588. tg3_writephy(tp, 0x1c, 0x8d68);
  1589. tg3_writephy(tp, 0x1c, 0x8d68);
  1590. }
  1591. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1592. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1593. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1594. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1595. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1596. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1597. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1598. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1599. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1600. }
  1601. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1602. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1603. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1604. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1605. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1606. tg3_writephy(tp, MII_TG3_TEST1,
  1607. MII_TG3_TEST1_TRIM_EN | 0x4);
  1608. } else
  1609. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1610. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1611. }
  1612. /* Set Extended packet length bit (bit 14) on all chips that */
  1613. /* support jumbo frames */
  1614. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1615. /* Cannot do read-modify-write on 5401 */
  1616. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1617. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1618. u32 phy_reg;
  1619. /* Set bit 14 with read-modify-write to preserve other bits */
  1620. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1621. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1622. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1623. }
  1624. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1625. * jumbo frames transmission.
  1626. */
  1627. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1628. u32 phy_reg;
  1629. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1630. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1631. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1632. }
  1633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1634. /* adjust output voltage */
  1635. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1636. }
  1637. tg3_phy_toggle_automdix(tp, 1);
  1638. tg3_phy_set_wirespeed(tp);
  1639. return 0;
  1640. }
  1641. static void tg3_frob_aux_power(struct tg3 *tp)
  1642. {
  1643. struct tg3 *tp_peer = tp;
  1644. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1645. return;
  1646. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1647. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1648. struct net_device *dev_peer;
  1649. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1650. /* remove_one() may have been run on the peer. */
  1651. if (!dev_peer)
  1652. tp_peer = tp;
  1653. else
  1654. tp_peer = netdev_priv(dev_peer);
  1655. }
  1656. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1657. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1658. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1659. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1661. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1662. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1663. (GRC_LCLCTRL_GPIO_OE0 |
  1664. GRC_LCLCTRL_GPIO_OE1 |
  1665. GRC_LCLCTRL_GPIO_OE2 |
  1666. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1667. GRC_LCLCTRL_GPIO_OUTPUT1),
  1668. 100);
  1669. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1670. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1671. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1672. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1673. GRC_LCLCTRL_GPIO_OE1 |
  1674. GRC_LCLCTRL_GPIO_OE2 |
  1675. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1676. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1677. tp->grc_local_ctrl;
  1678. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1679. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1680. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1681. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1682. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1683. } else {
  1684. u32 no_gpio2;
  1685. u32 grc_local_ctrl = 0;
  1686. if (tp_peer != tp &&
  1687. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1688. return;
  1689. /* Workaround to prevent overdrawing Amps. */
  1690. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1691. ASIC_REV_5714) {
  1692. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1693. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1694. grc_local_ctrl, 100);
  1695. }
  1696. /* On 5753 and variants, GPIO2 cannot be used. */
  1697. no_gpio2 = tp->nic_sram_data_cfg &
  1698. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1699. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1700. GRC_LCLCTRL_GPIO_OE1 |
  1701. GRC_LCLCTRL_GPIO_OE2 |
  1702. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1703. GRC_LCLCTRL_GPIO_OUTPUT2;
  1704. if (no_gpio2) {
  1705. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1706. GRC_LCLCTRL_GPIO_OUTPUT2);
  1707. }
  1708. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1709. grc_local_ctrl, 100);
  1710. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1711. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1712. grc_local_ctrl, 100);
  1713. if (!no_gpio2) {
  1714. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1715. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1716. grc_local_ctrl, 100);
  1717. }
  1718. }
  1719. } else {
  1720. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1721. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1722. if (tp_peer != tp &&
  1723. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1724. return;
  1725. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1726. (GRC_LCLCTRL_GPIO_OE1 |
  1727. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1728. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1729. GRC_LCLCTRL_GPIO_OE1, 100);
  1730. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1731. (GRC_LCLCTRL_GPIO_OE1 |
  1732. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1733. }
  1734. }
  1735. }
  1736. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1737. {
  1738. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1739. return 1;
  1740. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1741. if (speed != SPEED_10)
  1742. return 1;
  1743. } else if (speed == SPEED_10)
  1744. return 1;
  1745. return 0;
  1746. }
  1747. static int tg3_setup_phy(struct tg3 *, int);
  1748. #define RESET_KIND_SHUTDOWN 0
  1749. #define RESET_KIND_INIT 1
  1750. #define RESET_KIND_SUSPEND 2
  1751. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1752. static int tg3_halt_cpu(struct tg3 *, u32);
  1753. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1754. {
  1755. u32 val;
  1756. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1757. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1758. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1759. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1760. sg_dig_ctrl |=
  1761. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1762. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1763. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1764. }
  1765. return;
  1766. }
  1767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1768. tg3_bmcr_reset(tp);
  1769. val = tr32(GRC_MISC_CFG);
  1770. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1771. udelay(40);
  1772. return;
  1773. } else if (do_low_power) {
  1774. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1775. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1776. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1777. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1778. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1779. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1780. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1781. }
  1782. /* The PHY should not be powered down on some chips because
  1783. * of bugs.
  1784. */
  1785. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1786. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1787. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1788. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1789. return;
  1790. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1791. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1792. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1793. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1794. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1795. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1796. }
  1797. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1798. }
  1799. /* tp->lock is held. */
  1800. static int tg3_nvram_lock(struct tg3 *tp)
  1801. {
  1802. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1803. int i;
  1804. if (tp->nvram_lock_cnt == 0) {
  1805. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1806. for (i = 0; i < 8000; i++) {
  1807. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1808. break;
  1809. udelay(20);
  1810. }
  1811. if (i == 8000) {
  1812. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1813. return -ENODEV;
  1814. }
  1815. }
  1816. tp->nvram_lock_cnt++;
  1817. }
  1818. return 0;
  1819. }
  1820. /* tp->lock is held. */
  1821. static void tg3_nvram_unlock(struct tg3 *tp)
  1822. {
  1823. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1824. if (tp->nvram_lock_cnt > 0)
  1825. tp->nvram_lock_cnt--;
  1826. if (tp->nvram_lock_cnt == 0)
  1827. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1828. }
  1829. }
  1830. /* tp->lock is held. */
  1831. static void tg3_enable_nvram_access(struct tg3 *tp)
  1832. {
  1833. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1834. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1835. u32 nvaccess = tr32(NVRAM_ACCESS);
  1836. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1837. }
  1838. }
  1839. /* tp->lock is held. */
  1840. static void tg3_disable_nvram_access(struct tg3 *tp)
  1841. {
  1842. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1843. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1844. u32 nvaccess = tr32(NVRAM_ACCESS);
  1845. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1846. }
  1847. }
  1848. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1849. u32 offset, u32 *val)
  1850. {
  1851. u32 tmp;
  1852. int i;
  1853. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1854. return -EINVAL;
  1855. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1856. EEPROM_ADDR_DEVID_MASK |
  1857. EEPROM_ADDR_READ);
  1858. tw32(GRC_EEPROM_ADDR,
  1859. tmp |
  1860. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1861. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1862. EEPROM_ADDR_ADDR_MASK) |
  1863. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1864. for (i = 0; i < 1000; i++) {
  1865. tmp = tr32(GRC_EEPROM_ADDR);
  1866. if (tmp & EEPROM_ADDR_COMPLETE)
  1867. break;
  1868. msleep(1);
  1869. }
  1870. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1871. return -EBUSY;
  1872. tmp = tr32(GRC_EEPROM_DATA);
  1873. /*
  1874. * The data will always be opposite the native endian
  1875. * format. Perform a blind byteswap to compensate.
  1876. */
  1877. *val = swab32(tmp);
  1878. return 0;
  1879. }
  1880. #define NVRAM_CMD_TIMEOUT 10000
  1881. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1882. {
  1883. int i;
  1884. tw32(NVRAM_CMD, nvram_cmd);
  1885. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1886. udelay(10);
  1887. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1888. udelay(10);
  1889. break;
  1890. }
  1891. }
  1892. if (i == NVRAM_CMD_TIMEOUT)
  1893. return -EBUSY;
  1894. return 0;
  1895. }
  1896. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1897. {
  1898. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1899. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1900. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1901. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1902. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1903. addr = ((addr / tp->nvram_pagesize) <<
  1904. ATMEL_AT45DB0X1B_PAGE_POS) +
  1905. (addr % tp->nvram_pagesize);
  1906. return addr;
  1907. }
  1908. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1909. {
  1910. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1911. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1912. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1913. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1914. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1915. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1916. tp->nvram_pagesize) +
  1917. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1918. return addr;
  1919. }
  1920. /* NOTE: Data read in from NVRAM is byteswapped according to
  1921. * the byteswapping settings for all other register accesses.
  1922. * tg3 devices are BE devices, so on a BE machine, the data
  1923. * returned will be exactly as it is seen in NVRAM. On a LE
  1924. * machine, the 32-bit value will be byteswapped.
  1925. */
  1926. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1927. {
  1928. int ret;
  1929. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1930. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1931. offset = tg3_nvram_phys_addr(tp, offset);
  1932. if (offset > NVRAM_ADDR_MSK)
  1933. return -EINVAL;
  1934. ret = tg3_nvram_lock(tp);
  1935. if (ret)
  1936. return ret;
  1937. tg3_enable_nvram_access(tp);
  1938. tw32(NVRAM_ADDR, offset);
  1939. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1940. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1941. if (ret == 0)
  1942. *val = tr32(NVRAM_RDDATA);
  1943. tg3_disable_nvram_access(tp);
  1944. tg3_nvram_unlock(tp);
  1945. return ret;
  1946. }
  1947. /* Ensures NVRAM data is in bytestream format. */
  1948. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1949. {
  1950. u32 v;
  1951. int res = tg3_nvram_read(tp, offset, &v);
  1952. if (!res)
  1953. *val = cpu_to_be32(v);
  1954. return res;
  1955. }
  1956. /* tp->lock is held. */
  1957. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1958. {
  1959. u32 addr_high, addr_low;
  1960. int i;
  1961. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1962. tp->dev->dev_addr[1]);
  1963. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1964. (tp->dev->dev_addr[3] << 16) |
  1965. (tp->dev->dev_addr[4] << 8) |
  1966. (tp->dev->dev_addr[5] << 0));
  1967. for (i = 0; i < 4; i++) {
  1968. if (i == 1 && skip_mac_1)
  1969. continue;
  1970. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1971. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1972. }
  1973. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1974. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1975. for (i = 0; i < 12; i++) {
  1976. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1977. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1978. }
  1979. }
  1980. addr_high = (tp->dev->dev_addr[0] +
  1981. tp->dev->dev_addr[1] +
  1982. tp->dev->dev_addr[2] +
  1983. tp->dev->dev_addr[3] +
  1984. tp->dev->dev_addr[4] +
  1985. tp->dev->dev_addr[5]) &
  1986. TX_BACKOFF_SEED_MASK;
  1987. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1988. }
  1989. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1990. {
  1991. u32 misc_host_ctrl;
  1992. bool device_should_wake, do_low_power;
  1993. /* Make sure register accesses (indirect or otherwise)
  1994. * will function correctly.
  1995. */
  1996. pci_write_config_dword(tp->pdev,
  1997. TG3PCI_MISC_HOST_CTRL,
  1998. tp->misc_host_ctrl);
  1999. switch (state) {
  2000. case PCI_D0:
  2001. pci_enable_wake(tp->pdev, state, false);
  2002. pci_set_power_state(tp->pdev, PCI_D0);
  2003. /* Switch out of Vaux if it is a NIC */
  2004. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2005. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2006. return 0;
  2007. case PCI_D1:
  2008. case PCI_D2:
  2009. case PCI_D3hot:
  2010. break;
  2011. default:
  2012. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2013. tp->dev->name, state);
  2014. return -EINVAL;
  2015. }
  2016. /* Restore the CLKREQ setting. */
  2017. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2018. u16 lnkctl;
  2019. pci_read_config_word(tp->pdev,
  2020. tp->pcie_cap + PCI_EXP_LNKCTL,
  2021. &lnkctl);
  2022. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2023. pci_write_config_word(tp->pdev,
  2024. tp->pcie_cap + PCI_EXP_LNKCTL,
  2025. lnkctl);
  2026. }
  2027. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2028. tw32(TG3PCI_MISC_HOST_CTRL,
  2029. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2030. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2031. device_may_wakeup(&tp->pdev->dev) &&
  2032. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2033. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2034. do_low_power = false;
  2035. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2036. !tp->link_config.phy_is_low_power) {
  2037. struct phy_device *phydev;
  2038. u32 phyid, advertising;
  2039. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2040. tp->link_config.phy_is_low_power = 1;
  2041. tp->link_config.orig_speed = phydev->speed;
  2042. tp->link_config.orig_duplex = phydev->duplex;
  2043. tp->link_config.orig_autoneg = phydev->autoneg;
  2044. tp->link_config.orig_advertising = phydev->advertising;
  2045. advertising = ADVERTISED_TP |
  2046. ADVERTISED_Pause |
  2047. ADVERTISED_Autoneg |
  2048. ADVERTISED_10baseT_Half;
  2049. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2050. device_should_wake) {
  2051. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2052. advertising |=
  2053. ADVERTISED_100baseT_Half |
  2054. ADVERTISED_100baseT_Full |
  2055. ADVERTISED_10baseT_Full;
  2056. else
  2057. advertising |= ADVERTISED_10baseT_Full;
  2058. }
  2059. phydev->advertising = advertising;
  2060. phy_start_aneg(phydev);
  2061. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2062. if (phyid != TG3_PHY_ID_BCMAC131) {
  2063. phyid &= TG3_PHY_OUI_MASK;
  2064. if (phyid == TG3_PHY_OUI_1 ||
  2065. phyid == TG3_PHY_OUI_2 ||
  2066. phyid == TG3_PHY_OUI_3)
  2067. do_low_power = true;
  2068. }
  2069. }
  2070. } else {
  2071. do_low_power = true;
  2072. if (tp->link_config.phy_is_low_power == 0) {
  2073. tp->link_config.phy_is_low_power = 1;
  2074. tp->link_config.orig_speed = tp->link_config.speed;
  2075. tp->link_config.orig_duplex = tp->link_config.duplex;
  2076. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2077. }
  2078. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2079. tp->link_config.speed = SPEED_10;
  2080. tp->link_config.duplex = DUPLEX_HALF;
  2081. tp->link_config.autoneg = AUTONEG_ENABLE;
  2082. tg3_setup_phy(tp, 0);
  2083. }
  2084. }
  2085. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2086. u32 val;
  2087. val = tr32(GRC_VCPU_EXT_CTRL);
  2088. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2089. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2090. int i;
  2091. u32 val;
  2092. for (i = 0; i < 200; i++) {
  2093. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2094. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2095. break;
  2096. msleep(1);
  2097. }
  2098. }
  2099. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2100. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2101. WOL_DRV_STATE_SHUTDOWN |
  2102. WOL_DRV_WOL |
  2103. WOL_SET_MAGIC_PKT);
  2104. if (device_should_wake) {
  2105. u32 mac_mode;
  2106. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2107. if (do_low_power) {
  2108. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2109. udelay(40);
  2110. }
  2111. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2112. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2113. else
  2114. mac_mode = MAC_MODE_PORT_MODE_MII;
  2115. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2116. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2117. ASIC_REV_5700) {
  2118. u32 speed = (tp->tg3_flags &
  2119. TG3_FLAG_WOL_SPEED_100MB) ?
  2120. SPEED_100 : SPEED_10;
  2121. if (tg3_5700_link_polarity(tp, speed))
  2122. mac_mode |= MAC_MODE_LINK_POLARITY;
  2123. else
  2124. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2125. }
  2126. } else {
  2127. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2128. }
  2129. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2130. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2131. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2132. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2133. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2134. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2135. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2136. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2137. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2138. mac_mode |= tp->mac_mode &
  2139. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2140. if (mac_mode & MAC_MODE_APE_TX_EN)
  2141. mac_mode |= MAC_MODE_TDE_ENABLE;
  2142. }
  2143. tw32_f(MAC_MODE, mac_mode);
  2144. udelay(100);
  2145. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2146. udelay(10);
  2147. }
  2148. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2149. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2150. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2151. u32 base_val;
  2152. base_val = tp->pci_clock_ctrl;
  2153. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2154. CLOCK_CTRL_TXCLK_DISABLE);
  2155. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2156. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2157. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2158. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2159. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2160. /* do nothing */
  2161. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2162. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2163. u32 newbits1, newbits2;
  2164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2166. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2167. CLOCK_CTRL_TXCLK_DISABLE |
  2168. CLOCK_CTRL_ALTCLK);
  2169. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2170. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2171. newbits1 = CLOCK_CTRL_625_CORE;
  2172. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2173. } else {
  2174. newbits1 = CLOCK_CTRL_ALTCLK;
  2175. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2176. }
  2177. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2178. 40);
  2179. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2180. 40);
  2181. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2182. u32 newbits3;
  2183. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2184. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2185. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2186. CLOCK_CTRL_TXCLK_DISABLE |
  2187. CLOCK_CTRL_44MHZ_CORE);
  2188. } else {
  2189. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2190. }
  2191. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2192. tp->pci_clock_ctrl | newbits3, 40);
  2193. }
  2194. }
  2195. if (!(device_should_wake) &&
  2196. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2197. tg3_power_down_phy(tp, do_low_power);
  2198. tg3_frob_aux_power(tp);
  2199. /* Workaround for unstable PLL clock */
  2200. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2201. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2202. u32 val = tr32(0x7d00);
  2203. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2204. tw32(0x7d00, val);
  2205. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2206. int err;
  2207. err = tg3_nvram_lock(tp);
  2208. tg3_halt_cpu(tp, RX_CPU_BASE);
  2209. if (!err)
  2210. tg3_nvram_unlock(tp);
  2211. }
  2212. }
  2213. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2214. if (device_should_wake)
  2215. pci_enable_wake(tp->pdev, state, true);
  2216. /* Finally, set the new power state. */
  2217. pci_set_power_state(tp->pdev, state);
  2218. return 0;
  2219. }
  2220. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2221. {
  2222. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2223. case MII_TG3_AUX_STAT_10HALF:
  2224. *speed = SPEED_10;
  2225. *duplex = DUPLEX_HALF;
  2226. break;
  2227. case MII_TG3_AUX_STAT_10FULL:
  2228. *speed = SPEED_10;
  2229. *duplex = DUPLEX_FULL;
  2230. break;
  2231. case MII_TG3_AUX_STAT_100HALF:
  2232. *speed = SPEED_100;
  2233. *duplex = DUPLEX_HALF;
  2234. break;
  2235. case MII_TG3_AUX_STAT_100FULL:
  2236. *speed = SPEED_100;
  2237. *duplex = DUPLEX_FULL;
  2238. break;
  2239. case MII_TG3_AUX_STAT_1000HALF:
  2240. *speed = SPEED_1000;
  2241. *duplex = DUPLEX_HALF;
  2242. break;
  2243. case MII_TG3_AUX_STAT_1000FULL:
  2244. *speed = SPEED_1000;
  2245. *duplex = DUPLEX_FULL;
  2246. break;
  2247. default:
  2248. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2249. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2250. SPEED_10;
  2251. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2252. DUPLEX_HALF;
  2253. break;
  2254. }
  2255. *speed = SPEED_INVALID;
  2256. *duplex = DUPLEX_INVALID;
  2257. break;
  2258. }
  2259. }
  2260. static void tg3_phy_copper_begin(struct tg3 *tp)
  2261. {
  2262. u32 new_adv;
  2263. int i;
  2264. if (tp->link_config.phy_is_low_power) {
  2265. /* Entering low power mode. Disable gigabit and
  2266. * 100baseT advertisements.
  2267. */
  2268. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2269. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2270. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2271. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2272. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2273. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2274. } else if (tp->link_config.speed == SPEED_INVALID) {
  2275. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2276. tp->link_config.advertising &=
  2277. ~(ADVERTISED_1000baseT_Half |
  2278. ADVERTISED_1000baseT_Full);
  2279. new_adv = ADVERTISE_CSMA;
  2280. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2281. new_adv |= ADVERTISE_10HALF;
  2282. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2283. new_adv |= ADVERTISE_10FULL;
  2284. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2285. new_adv |= ADVERTISE_100HALF;
  2286. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2287. new_adv |= ADVERTISE_100FULL;
  2288. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2289. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2290. if (tp->link_config.advertising &
  2291. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2292. new_adv = 0;
  2293. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2294. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2295. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2296. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2297. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2298. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2299. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2300. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2301. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2302. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2303. } else {
  2304. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2305. }
  2306. } else {
  2307. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2308. new_adv |= ADVERTISE_CSMA;
  2309. /* Asking for a specific link mode. */
  2310. if (tp->link_config.speed == SPEED_1000) {
  2311. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2312. if (tp->link_config.duplex == DUPLEX_FULL)
  2313. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2314. else
  2315. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2316. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2317. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2318. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2319. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2320. } else {
  2321. if (tp->link_config.speed == SPEED_100) {
  2322. if (tp->link_config.duplex == DUPLEX_FULL)
  2323. new_adv |= ADVERTISE_100FULL;
  2324. else
  2325. new_adv |= ADVERTISE_100HALF;
  2326. } else {
  2327. if (tp->link_config.duplex == DUPLEX_FULL)
  2328. new_adv |= ADVERTISE_10FULL;
  2329. else
  2330. new_adv |= ADVERTISE_10HALF;
  2331. }
  2332. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2333. new_adv = 0;
  2334. }
  2335. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2336. }
  2337. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2338. tp->link_config.speed != SPEED_INVALID) {
  2339. u32 bmcr, orig_bmcr;
  2340. tp->link_config.active_speed = tp->link_config.speed;
  2341. tp->link_config.active_duplex = tp->link_config.duplex;
  2342. bmcr = 0;
  2343. switch (tp->link_config.speed) {
  2344. default:
  2345. case SPEED_10:
  2346. break;
  2347. case SPEED_100:
  2348. bmcr |= BMCR_SPEED100;
  2349. break;
  2350. case SPEED_1000:
  2351. bmcr |= TG3_BMCR_SPEED1000;
  2352. break;
  2353. }
  2354. if (tp->link_config.duplex == DUPLEX_FULL)
  2355. bmcr |= BMCR_FULLDPLX;
  2356. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2357. (bmcr != orig_bmcr)) {
  2358. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2359. for (i = 0; i < 1500; i++) {
  2360. u32 tmp;
  2361. udelay(10);
  2362. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2363. tg3_readphy(tp, MII_BMSR, &tmp))
  2364. continue;
  2365. if (!(tmp & BMSR_LSTATUS)) {
  2366. udelay(40);
  2367. break;
  2368. }
  2369. }
  2370. tg3_writephy(tp, MII_BMCR, bmcr);
  2371. udelay(40);
  2372. }
  2373. } else {
  2374. tg3_writephy(tp, MII_BMCR,
  2375. BMCR_ANENABLE | BMCR_ANRESTART);
  2376. }
  2377. }
  2378. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2379. {
  2380. int err;
  2381. /* Turn off tap power management. */
  2382. /* Set Extended packet length bit */
  2383. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2384. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2385. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2386. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2387. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2388. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2389. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2390. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2391. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2392. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2393. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2394. udelay(40);
  2395. return err;
  2396. }
  2397. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2398. {
  2399. u32 adv_reg, all_mask = 0;
  2400. if (mask & ADVERTISED_10baseT_Half)
  2401. all_mask |= ADVERTISE_10HALF;
  2402. if (mask & ADVERTISED_10baseT_Full)
  2403. all_mask |= ADVERTISE_10FULL;
  2404. if (mask & ADVERTISED_100baseT_Half)
  2405. all_mask |= ADVERTISE_100HALF;
  2406. if (mask & ADVERTISED_100baseT_Full)
  2407. all_mask |= ADVERTISE_100FULL;
  2408. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2409. return 0;
  2410. if ((adv_reg & all_mask) != all_mask)
  2411. return 0;
  2412. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2413. u32 tg3_ctrl;
  2414. all_mask = 0;
  2415. if (mask & ADVERTISED_1000baseT_Half)
  2416. all_mask |= ADVERTISE_1000HALF;
  2417. if (mask & ADVERTISED_1000baseT_Full)
  2418. all_mask |= ADVERTISE_1000FULL;
  2419. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2420. return 0;
  2421. if ((tg3_ctrl & all_mask) != all_mask)
  2422. return 0;
  2423. }
  2424. return 1;
  2425. }
  2426. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2427. {
  2428. u32 curadv, reqadv;
  2429. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2430. return 1;
  2431. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2432. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2433. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2434. if (curadv != reqadv)
  2435. return 0;
  2436. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2437. tg3_readphy(tp, MII_LPA, rmtadv);
  2438. } else {
  2439. /* Reprogram the advertisement register, even if it
  2440. * does not affect the current link. If the link
  2441. * gets renegotiated in the future, we can save an
  2442. * additional renegotiation cycle by advertising
  2443. * it correctly in the first place.
  2444. */
  2445. if (curadv != reqadv) {
  2446. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2447. ADVERTISE_PAUSE_ASYM);
  2448. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2449. }
  2450. }
  2451. return 1;
  2452. }
  2453. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2454. {
  2455. int current_link_up;
  2456. u32 bmsr, dummy;
  2457. u32 lcl_adv, rmt_adv;
  2458. u16 current_speed;
  2459. u8 current_duplex;
  2460. int i, err;
  2461. tw32(MAC_EVENT, 0);
  2462. tw32_f(MAC_STATUS,
  2463. (MAC_STATUS_SYNC_CHANGED |
  2464. MAC_STATUS_CFG_CHANGED |
  2465. MAC_STATUS_MI_COMPLETION |
  2466. MAC_STATUS_LNKSTATE_CHANGED));
  2467. udelay(40);
  2468. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2469. tw32_f(MAC_MI_MODE,
  2470. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2471. udelay(80);
  2472. }
  2473. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2474. /* Some third-party PHYs need to be reset on link going
  2475. * down.
  2476. */
  2477. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2478. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2479. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2480. netif_carrier_ok(tp->dev)) {
  2481. tg3_readphy(tp, MII_BMSR, &bmsr);
  2482. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2483. !(bmsr & BMSR_LSTATUS))
  2484. force_reset = 1;
  2485. }
  2486. if (force_reset)
  2487. tg3_phy_reset(tp);
  2488. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2489. tg3_readphy(tp, MII_BMSR, &bmsr);
  2490. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2491. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2492. bmsr = 0;
  2493. if (!(bmsr & BMSR_LSTATUS)) {
  2494. err = tg3_init_5401phy_dsp(tp);
  2495. if (err)
  2496. return err;
  2497. tg3_readphy(tp, MII_BMSR, &bmsr);
  2498. for (i = 0; i < 1000; i++) {
  2499. udelay(10);
  2500. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2501. (bmsr & BMSR_LSTATUS)) {
  2502. udelay(40);
  2503. break;
  2504. }
  2505. }
  2506. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2507. !(bmsr & BMSR_LSTATUS) &&
  2508. tp->link_config.active_speed == SPEED_1000) {
  2509. err = tg3_phy_reset(tp);
  2510. if (!err)
  2511. err = tg3_init_5401phy_dsp(tp);
  2512. if (err)
  2513. return err;
  2514. }
  2515. }
  2516. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2517. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2518. /* 5701 {A0,B0} CRC bug workaround */
  2519. tg3_writephy(tp, 0x15, 0x0a75);
  2520. tg3_writephy(tp, 0x1c, 0x8c68);
  2521. tg3_writephy(tp, 0x1c, 0x8d68);
  2522. tg3_writephy(tp, 0x1c, 0x8c68);
  2523. }
  2524. /* Clear pending interrupts... */
  2525. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2526. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2527. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2528. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2529. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2530. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2532. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2533. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2534. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2535. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2536. else
  2537. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2538. }
  2539. current_link_up = 0;
  2540. current_speed = SPEED_INVALID;
  2541. current_duplex = DUPLEX_INVALID;
  2542. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2543. u32 val;
  2544. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2545. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2546. if (!(val & (1 << 10))) {
  2547. val |= (1 << 10);
  2548. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2549. goto relink;
  2550. }
  2551. }
  2552. bmsr = 0;
  2553. for (i = 0; i < 100; i++) {
  2554. tg3_readphy(tp, MII_BMSR, &bmsr);
  2555. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2556. (bmsr & BMSR_LSTATUS))
  2557. break;
  2558. udelay(40);
  2559. }
  2560. if (bmsr & BMSR_LSTATUS) {
  2561. u32 aux_stat, bmcr;
  2562. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2563. for (i = 0; i < 2000; i++) {
  2564. udelay(10);
  2565. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2566. aux_stat)
  2567. break;
  2568. }
  2569. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2570. &current_speed,
  2571. &current_duplex);
  2572. bmcr = 0;
  2573. for (i = 0; i < 200; i++) {
  2574. tg3_readphy(tp, MII_BMCR, &bmcr);
  2575. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2576. continue;
  2577. if (bmcr && bmcr != 0x7fff)
  2578. break;
  2579. udelay(10);
  2580. }
  2581. lcl_adv = 0;
  2582. rmt_adv = 0;
  2583. tp->link_config.active_speed = current_speed;
  2584. tp->link_config.active_duplex = current_duplex;
  2585. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2586. if ((bmcr & BMCR_ANENABLE) &&
  2587. tg3_copper_is_advertising_all(tp,
  2588. tp->link_config.advertising)) {
  2589. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2590. &rmt_adv))
  2591. current_link_up = 1;
  2592. }
  2593. } else {
  2594. if (!(bmcr & BMCR_ANENABLE) &&
  2595. tp->link_config.speed == current_speed &&
  2596. tp->link_config.duplex == current_duplex &&
  2597. tp->link_config.flowctrl ==
  2598. tp->link_config.active_flowctrl) {
  2599. current_link_up = 1;
  2600. }
  2601. }
  2602. if (current_link_up == 1 &&
  2603. tp->link_config.active_duplex == DUPLEX_FULL)
  2604. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2605. }
  2606. relink:
  2607. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2608. u32 tmp;
  2609. tg3_phy_copper_begin(tp);
  2610. tg3_readphy(tp, MII_BMSR, &tmp);
  2611. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2612. (tmp & BMSR_LSTATUS))
  2613. current_link_up = 1;
  2614. }
  2615. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2616. if (current_link_up == 1) {
  2617. if (tp->link_config.active_speed == SPEED_100 ||
  2618. tp->link_config.active_speed == SPEED_10)
  2619. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2620. else
  2621. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2622. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2623. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2624. else
  2625. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2626. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2627. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2628. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2630. if (current_link_up == 1 &&
  2631. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2632. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2633. else
  2634. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2635. }
  2636. /* ??? Without this setting Netgear GA302T PHY does not
  2637. * ??? send/receive packets...
  2638. */
  2639. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2640. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2641. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2642. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2643. udelay(80);
  2644. }
  2645. tw32_f(MAC_MODE, tp->mac_mode);
  2646. udelay(40);
  2647. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2648. /* Polled via timer. */
  2649. tw32_f(MAC_EVENT, 0);
  2650. } else {
  2651. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2652. }
  2653. udelay(40);
  2654. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2655. current_link_up == 1 &&
  2656. tp->link_config.active_speed == SPEED_1000 &&
  2657. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2658. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2659. udelay(120);
  2660. tw32_f(MAC_STATUS,
  2661. (MAC_STATUS_SYNC_CHANGED |
  2662. MAC_STATUS_CFG_CHANGED));
  2663. udelay(40);
  2664. tg3_write_mem(tp,
  2665. NIC_SRAM_FIRMWARE_MBOX,
  2666. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2667. }
  2668. /* Prevent send BD corruption. */
  2669. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2670. u16 oldlnkctl, newlnkctl;
  2671. pci_read_config_word(tp->pdev,
  2672. tp->pcie_cap + PCI_EXP_LNKCTL,
  2673. &oldlnkctl);
  2674. if (tp->link_config.active_speed == SPEED_100 ||
  2675. tp->link_config.active_speed == SPEED_10)
  2676. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2677. else
  2678. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2679. if (newlnkctl != oldlnkctl)
  2680. pci_write_config_word(tp->pdev,
  2681. tp->pcie_cap + PCI_EXP_LNKCTL,
  2682. newlnkctl);
  2683. } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  2684. u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
  2685. if (tp->link_config.active_speed == SPEED_100 ||
  2686. tp->link_config.active_speed == SPEED_10)
  2687. newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2688. else
  2689. newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2690. if (newreg != oldreg)
  2691. tw32(TG3_PCIE_LNKCTL, newreg);
  2692. }
  2693. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2694. if (current_link_up)
  2695. netif_carrier_on(tp->dev);
  2696. else
  2697. netif_carrier_off(tp->dev);
  2698. tg3_link_report(tp);
  2699. }
  2700. return 0;
  2701. }
  2702. struct tg3_fiber_aneginfo {
  2703. int state;
  2704. #define ANEG_STATE_UNKNOWN 0
  2705. #define ANEG_STATE_AN_ENABLE 1
  2706. #define ANEG_STATE_RESTART_INIT 2
  2707. #define ANEG_STATE_RESTART 3
  2708. #define ANEG_STATE_DISABLE_LINK_OK 4
  2709. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2710. #define ANEG_STATE_ABILITY_DETECT 6
  2711. #define ANEG_STATE_ACK_DETECT_INIT 7
  2712. #define ANEG_STATE_ACK_DETECT 8
  2713. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2714. #define ANEG_STATE_COMPLETE_ACK 10
  2715. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2716. #define ANEG_STATE_IDLE_DETECT 12
  2717. #define ANEG_STATE_LINK_OK 13
  2718. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2719. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2720. u32 flags;
  2721. #define MR_AN_ENABLE 0x00000001
  2722. #define MR_RESTART_AN 0x00000002
  2723. #define MR_AN_COMPLETE 0x00000004
  2724. #define MR_PAGE_RX 0x00000008
  2725. #define MR_NP_LOADED 0x00000010
  2726. #define MR_TOGGLE_TX 0x00000020
  2727. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2728. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2729. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2730. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2731. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2732. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2733. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2734. #define MR_TOGGLE_RX 0x00002000
  2735. #define MR_NP_RX 0x00004000
  2736. #define MR_LINK_OK 0x80000000
  2737. unsigned long link_time, cur_time;
  2738. u32 ability_match_cfg;
  2739. int ability_match_count;
  2740. char ability_match, idle_match, ack_match;
  2741. u32 txconfig, rxconfig;
  2742. #define ANEG_CFG_NP 0x00000080
  2743. #define ANEG_CFG_ACK 0x00000040
  2744. #define ANEG_CFG_RF2 0x00000020
  2745. #define ANEG_CFG_RF1 0x00000010
  2746. #define ANEG_CFG_PS2 0x00000001
  2747. #define ANEG_CFG_PS1 0x00008000
  2748. #define ANEG_CFG_HD 0x00004000
  2749. #define ANEG_CFG_FD 0x00002000
  2750. #define ANEG_CFG_INVAL 0x00001f06
  2751. };
  2752. #define ANEG_OK 0
  2753. #define ANEG_DONE 1
  2754. #define ANEG_TIMER_ENAB 2
  2755. #define ANEG_FAILED -1
  2756. #define ANEG_STATE_SETTLE_TIME 10000
  2757. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2758. struct tg3_fiber_aneginfo *ap)
  2759. {
  2760. u16 flowctrl;
  2761. unsigned long delta;
  2762. u32 rx_cfg_reg;
  2763. int ret;
  2764. if (ap->state == ANEG_STATE_UNKNOWN) {
  2765. ap->rxconfig = 0;
  2766. ap->link_time = 0;
  2767. ap->cur_time = 0;
  2768. ap->ability_match_cfg = 0;
  2769. ap->ability_match_count = 0;
  2770. ap->ability_match = 0;
  2771. ap->idle_match = 0;
  2772. ap->ack_match = 0;
  2773. }
  2774. ap->cur_time++;
  2775. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2776. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2777. if (rx_cfg_reg != ap->ability_match_cfg) {
  2778. ap->ability_match_cfg = rx_cfg_reg;
  2779. ap->ability_match = 0;
  2780. ap->ability_match_count = 0;
  2781. } else {
  2782. if (++ap->ability_match_count > 1) {
  2783. ap->ability_match = 1;
  2784. ap->ability_match_cfg = rx_cfg_reg;
  2785. }
  2786. }
  2787. if (rx_cfg_reg & ANEG_CFG_ACK)
  2788. ap->ack_match = 1;
  2789. else
  2790. ap->ack_match = 0;
  2791. ap->idle_match = 0;
  2792. } else {
  2793. ap->idle_match = 1;
  2794. ap->ability_match_cfg = 0;
  2795. ap->ability_match_count = 0;
  2796. ap->ability_match = 0;
  2797. ap->ack_match = 0;
  2798. rx_cfg_reg = 0;
  2799. }
  2800. ap->rxconfig = rx_cfg_reg;
  2801. ret = ANEG_OK;
  2802. switch(ap->state) {
  2803. case ANEG_STATE_UNKNOWN:
  2804. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2805. ap->state = ANEG_STATE_AN_ENABLE;
  2806. /* fallthru */
  2807. case ANEG_STATE_AN_ENABLE:
  2808. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2809. if (ap->flags & MR_AN_ENABLE) {
  2810. ap->link_time = 0;
  2811. ap->cur_time = 0;
  2812. ap->ability_match_cfg = 0;
  2813. ap->ability_match_count = 0;
  2814. ap->ability_match = 0;
  2815. ap->idle_match = 0;
  2816. ap->ack_match = 0;
  2817. ap->state = ANEG_STATE_RESTART_INIT;
  2818. } else {
  2819. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2820. }
  2821. break;
  2822. case ANEG_STATE_RESTART_INIT:
  2823. ap->link_time = ap->cur_time;
  2824. ap->flags &= ~(MR_NP_LOADED);
  2825. ap->txconfig = 0;
  2826. tw32(MAC_TX_AUTO_NEG, 0);
  2827. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2828. tw32_f(MAC_MODE, tp->mac_mode);
  2829. udelay(40);
  2830. ret = ANEG_TIMER_ENAB;
  2831. ap->state = ANEG_STATE_RESTART;
  2832. /* fallthru */
  2833. case ANEG_STATE_RESTART:
  2834. delta = ap->cur_time - ap->link_time;
  2835. if (delta > ANEG_STATE_SETTLE_TIME) {
  2836. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2837. } else {
  2838. ret = ANEG_TIMER_ENAB;
  2839. }
  2840. break;
  2841. case ANEG_STATE_DISABLE_LINK_OK:
  2842. ret = ANEG_DONE;
  2843. break;
  2844. case ANEG_STATE_ABILITY_DETECT_INIT:
  2845. ap->flags &= ~(MR_TOGGLE_TX);
  2846. ap->txconfig = ANEG_CFG_FD;
  2847. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2848. if (flowctrl & ADVERTISE_1000XPAUSE)
  2849. ap->txconfig |= ANEG_CFG_PS1;
  2850. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2851. ap->txconfig |= ANEG_CFG_PS2;
  2852. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2853. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2854. tw32_f(MAC_MODE, tp->mac_mode);
  2855. udelay(40);
  2856. ap->state = ANEG_STATE_ABILITY_DETECT;
  2857. break;
  2858. case ANEG_STATE_ABILITY_DETECT:
  2859. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2860. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2861. }
  2862. break;
  2863. case ANEG_STATE_ACK_DETECT_INIT:
  2864. ap->txconfig |= ANEG_CFG_ACK;
  2865. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2866. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2867. tw32_f(MAC_MODE, tp->mac_mode);
  2868. udelay(40);
  2869. ap->state = ANEG_STATE_ACK_DETECT;
  2870. /* fallthru */
  2871. case ANEG_STATE_ACK_DETECT:
  2872. if (ap->ack_match != 0) {
  2873. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2874. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2875. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2876. } else {
  2877. ap->state = ANEG_STATE_AN_ENABLE;
  2878. }
  2879. } else if (ap->ability_match != 0 &&
  2880. ap->rxconfig == 0) {
  2881. ap->state = ANEG_STATE_AN_ENABLE;
  2882. }
  2883. break;
  2884. case ANEG_STATE_COMPLETE_ACK_INIT:
  2885. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2886. ret = ANEG_FAILED;
  2887. break;
  2888. }
  2889. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2890. MR_LP_ADV_HALF_DUPLEX |
  2891. MR_LP_ADV_SYM_PAUSE |
  2892. MR_LP_ADV_ASYM_PAUSE |
  2893. MR_LP_ADV_REMOTE_FAULT1 |
  2894. MR_LP_ADV_REMOTE_FAULT2 |
  2895. MR_LP_ADV_NEXT_PAGE |
  2896. MR_TOGGLE_RX |
  2897. MR_NP_RX);
  2898. if (ap->rxconfig & ANEG_CFG_FD)
  2899. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2900. if (ap->rxconfig & ANEG_CFG_HD)
  2901. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2902. if (ap->rxconfig & ANEG_CFG_PS1)
  2903. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2904. if (ap->rxconfig & ANEG_CFG_PS2)
  2905. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2906. if (ap->rxconfig & ANEG_CFG_RF1)
  2907. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2908. if (ap->rxconfig & ANEG_CFG_RF2)
  2909. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2910. if (ap->rxconfig & ANEG_CFG_NP)
  2911. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2912. ap->link_time = ap->cur_time;
  2913. ap->flags ^= (MR_TOGGLE_TX);
  2914. if (ap->rxconfig & 0x0008)
  2915. ap->flags |= MR_TOGGLE_RX;
  2916. if (ap->rxconfig & ANEG_CFG_NP)
  2917. ap->flags |= MR_NP_RX;
  2918. ap->flags |= MR_PAGE_RX;
  2919. ap->state = ANEG_STATE_COMPLETE_ACK;
  2920. ret = ANEG_TIMER_ENAB;
  2921. break;
  2922. case ANEG_STATE_COMPLETE_ACK:
  2923. if (ap->ability_match != 0 &&
  2924. ap->rxconfig == 0) {
  2925. ap->state = ANEG_STATE_AN_ENABLE;
  2926. break;
  2927. }
  2928. delta = ap->cur_time - ap->link_time;
  2929. if (delta > ANEG_STATE_SETTLE_TIME) {
  2930. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2931. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2932. } else {
  2933. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2934. !(ap->flags & MR_NP_RX)) {
  2935. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2936. } else {
  2937. ret = ANEG_FAILED;
  2938. }
  2939. }
  2940. }
  2941. break;
  2942. case ANEG_STATE_IDLE_DETECT_INIT:
  2943. ap->link_time = ap->cur_time;
  2944. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2945. tw32_f(MAC_MODE, tp->mac_mode);
  2946. udelay(40);
  2947. ap->state = ANEG_STATE_IDLE_DETECT;
  2948. ret = ANEG_TIMER_ENAB;
  2949. break;
  2950. case ANEG_STATE_IDLE_DETECT:
  2951. if (ap->ability_match != 0 &&
  2952. ap->rxconfig == 0) {
  2953. ap->state = ANEG_STATE_AN_ENABLE;
  2954. break;
  2955. }
  2956. delta = ap->cur_time - ap->link_time;
  2957. if (delta > ANEG_STATE_SETTLE_TIME) {
  2958. /* XXX another gem from the Broadcom driver :( */
  2959. ap->state = ANEG_STATE_LINK_OK;
  2960. }
  2961. break;
  2962. case ANEG_STATE_LINK_OK:
  2963. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2964. ret = ANEG_DONE;
  2965. break;
  2966. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2967. /* ??? unimplemented */
  2968. break;
  2969. case ANEG_STATE_NEXT_PAGE_WAIT:
  2970. /* ??? unimplemented */
  2971. break;
  2972. default:
  2973. ret = ANEG_FAILED;
  2974. break;
  2975. }
  2976. return ret;
  2977. }
  2978. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2979. {
  2980. int res = 0;
  2981. struct tg3_fiber_aneginfo aninfo;
  2982. int status = ANEG_FAILED;
  2983. unsigned int tick;
  2984. u32 tmp;
  2985. tw32_f(MAC_TX_AUTO_NEG, 0);
  2986. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2987. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2988. udelay(40);
  2989. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2990. udelay(40);
  2991. memset(&aninfo, 0, sizeof(aninfo));
  2992. aninfo.flags |= MR_AN_ENABLE;
  2993. aninfo.state = ANEG_STATE_UNKNOWN;
  2994. aninfo.cur_time = 0;
  2995. tick = 0;
  2996. while (++tick < 195000) {
  2997. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2998. if (status == ANEG_DONE || status == ANEG_FAILED)
  2999. break;
  3000. udelay(1);
  3001. }
  3002. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3003. tw32_f(MAC_MODE, tp->mac_mode);
  3004. udelay(40);
  3005. *txflags = aninfo.txconfig;
  3006. *rxflags = aninfo.flags;
  3007. if (status == ANEG_DONE &&
  3008. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3009. MR_LP_ADV_FULL_DUPLEX)))
  3010. res = 1;
  3011. return res;
  3012. }
  3013. static void tg3_init_bcm8002(struct tg3 *tp)
  3014. {
  3015. u32 mac_status = tr32(MAC_STATUS);
  3016. int i;
  3017. /* Reset when initting first time or we have a link. */
  3018. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3019. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3020. return;
  3021. /* Set PLL lock range. */
  3022. tg3_writephy(tp, 0x16, 0x8007);
  3023. /* SW reset */
  3024. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3025. /* Wait for reset to complete. */
  3026. /* XXX schedule_timeout() ... */
  3027. for (i = 0; i < 500; i++)
  3028. udelay(10);
  3029. /* Config mode; select PMA/Ch 1 regs. */
  3030. tg3_writephy(tp, 0x10, 0x8411);
  3031. /* Enable auto-lock and comdet, select txclk for tx. */
  3032. tg3_writephy(tp, 0x11, 0x0a10);
  3033. tg3_writephy(tp, 0x18, 0x00a0);
  3034. tg3_writephy(tp, 0x16, 0x41ff);
  3035. /* Assert and deassert POR. */
  3036. tg3_writephy(tp, 0x13, 0x0400);
  3037. udelay(40);
  3038. tg3_writephy(tp, 0x13, 0x0000);
  3039. tg3_writephy(tp, 0x11, 0x0a50);
  3040. udelay(40);
  3041. tg3_writephy(tp, 0x11, 0x0a10);
  3042. /* Wait for signal to stabilize */
  3043. /* XXX schedule_timeout() ... */
  3044. for (i = 0; i < 15000; i++)
  3045. udelay(10);
  3046. /* Deselect the channel register so we can read the PHYID
  3047. * later.
  3048. */
  3049. tg3_writephy(tp, 0x10, 0x8011);
  3050. }
  3051. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3052. {
  3053. u16 flowctrl;
  3054. u32 sg_dig_ctrl, sg_dig_status;
  3055. u32 serdes_cfg, expected_sg_dig_ctrl;
  3056. int workaround, port_a;
  3057. int current_link_up;
  3058. serdes_cfg = 0;
  3059. expected_sg_dig_ctrl = 0;
  3060. workaround = 0;
  3061. port_a = 1;
  3062. current_link_up = 0;
  3063. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3064. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3065. workaround = 1;
  3066. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3067. port_a = 0;
  3068. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3069. /* preserve bits 20-23 for voltage regulator */
  3070. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3071. }
  3072. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3073. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3074. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3075. if (workaround) {
  3076. u32 val = serdes_cfg;
  3077. if (port_a)
  3078. val |= 0xc010000;
  3079. else
  3080. val |= 0x4010000;
  3081. tw32_f(MAC_SERDES_CFG, val);
  3082. }
  3083. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3084. }
  3085. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3086. tg3_setup_flow_control(tp, 0, 0);
  3087. current_link_up = 1;
  3088. }
  3089. goto out;
  3090. }
  3091. /* Want auto-negotiation. */
  3092. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3093. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3094. if (flowctrl & ADVERTISE_1000XPAUSE)
  3095. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3096. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3097. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3098. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3099. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3100. tp->serdes_counter &&
  3101. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3102. MAC_STATUS_RCVD_CFG)) ==
  3103. MAC_STATUS_PCS_SYNCED)) {
  3104. tp->serdes_counter--;
  3105. current_link_up = 1;
  3106. goto out;
  3107. }
  3108. restart_autoneg:
  3109. if (workaround)
  3110. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3111. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3112. udelay(5);
  3113. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3114. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3115. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3116. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3117. MAC_STATUS_SIGNAL_DET)) {
  3118. sg_dig_status = tr32(SG_DIG_STATUS);
  3119. mac_status = tr32(MAC_STATUS);
  3120. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3121. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3122. u32 local_adv = 0, remote_adv = 0;
  3123. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3124. local_adv |= ADVERTISE_1000XPAUSE;
  3125. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3126. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3127. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3128. remote_adv |= LPA_1000XPAUSE;
  3129. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3130. remote_adv |= LPA_1000XPAUSE_ASYM;
  3131. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3132. current_link_up = 1;
  3133. tp->serdes_counter = 0;
  3134. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3135. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3136. if (tp->serdes_counter)
  3137. tp->serdes_counter--;
  3138. else {
  3139. if (workaround) {
  3140. u32 val = serdes_cfg;
  3141. if (port_a)
  3142. val |= 0xc010000;
  3143. else
  3144. val |= 0x4010000;
  3145. tw32_f(MAC_SERDES_CFG, val);
  3146. }
  3147. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3148. udelay(40);
  3149. /* Link parallel detection - link is up */
  3150. /* only if we have PCS_SYNC and not */
  3151. /* receiving config code words */
  3152. mac_status = tr32(MAC_STATUS);
  3153. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3154. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3155. tg3_setup_flow_control(tp, 0, 0);
  3156. current_link_up = 1;
  3157. tp->tg3_flags2 |=
  3158. TG3_FLG2_PARALLEL_DETECT;
  3159. tp->serdes_counter =
  3160. SERDES_PARALLEL_DET_TIMEOUT;
  3161. } else
  3162. goto restart_autoneg;
  3163. }
  3164. }
  3165. } else {
  3166. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3167. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3168. }
  3169. out:
  3170. return current_link_up;
  3171. }
  3172. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3173. {
  3174. int current_link_up = 0;
  3175. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3176. goto out;
  3177. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3178. u32 txflags, rxflags;
  3179. int i;
  3180. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3181. u32 local_adv = 0, remote_adv = 0;
  3182. if (txflags & ANEG_CFG_PS1)
  3183. local_adv |= ADVERTISE_1000XPAUSE;
  3184. if (txflags & ANEG_CFG_PS2)
  3185. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3186. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3187. remote_adv |= LPA_1000XPAUSE;
  3188. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3189. remote_adv |= LPA_1000XPAUSE_ASYM;
  3190. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3191. current_link_up = 1;
  3192. }
  3193. for (i = 0; i < 30; i++) {
  3194. udelay(20);
  3195. tw32_f(MAC_STATUS,
  3196. (MAC_STATUS_SYNC_CHANGED |
  3197. MAC_STATUS_CFG_CHANGED));
  3198. udelay(40);
  3199. if ((tr32(MAC_STATUS) &
  3200. (MAC_STATUS_SYNC_CHANGED |
  3201. MAC_STATUS_CFG_CHANGED)) == 0)
  3202. break;
  3203. }
  3204. mac_status = tr32(MAC_STATUS);
  3205. if (current_link_up == 0 &&
  3206. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3207. !(mac_status & MAC_STATUS_RCVD_CFG))
  3208. current_link_up = 1;
  3209. } else {
  3210. tg3_setup_flow_control(tp, 0, 0);
  3211. /* Forcing 1000FD link up. */
  3212. current_link_up = 1;
  3213. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3214. udelay(40);
  3215. tw32_f(MAC_MODE, tp->mac_mode);
  3216. udelay(40);
  3217. }
  3218. out:
  3219. return current_link_up;
  3220. }
  3221. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3222. {
  3223. u32 orig_pause_cfg;
  3224. u16 orig_active_speed;
  3225. u8 orig_active_duplex;
  3226. u32 mac_status;
  3227. int current_link_up;
  3228. int i;
  3229. orig_pause_cfg = tp->link_config.active_flowctrl;
  3230. orig_active_speed = tp->link_config.active_speed;
  3231. orig_active_duplex = tp->link_config.active_duplex;
  3232. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3233. netif_carrier_ok(tp->dev) &&
  3234. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3235. mac_status = tr32(MAC_STATUS);
  3236. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3237. MAC_STATUS_SIGNAL_DET |
  3238. MAC_STATUS_CFG_CHANGED |
  3239. MAC_STATUS_RCVD_CFG);
  3240. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3241. MAC_STATUS_SIGNAL_DET)) {
  3242. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3243. MAC_STATUS_CFG_CHANGED));
  3244. return 0;
  3245. }
  3246. }
  3247. tw32_f(MAC_TX_AUTO_NEG, 0);
  3248. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3249. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3250. tw32_f(MAC_MODE, tp->mac_mode);
  3251. udelay(40);
  3252. if (tp->phy_id == PHY_ID_BCM8002)
  3253. tg3_init_bcm8002(tp);
  3254. /* Enable link change event even when serdes polling. */
  3255. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3256. udelay(40);
  3257. current_link_up = 0;
  3258. mac_status = tr32(MAC_STATUS);
  3259. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3260. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3261. else
  3262. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3263. tp->napi[0].hw_status->status =
  3264. (SD_STATUS_UPDATED |
  3265. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3266. for (i = 0; i < 100; i++) {
  3267. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3268. MAC_STATUS_CFG_CHANGED));
  3269. udelay(5);
  3270. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3271. MAC_STATUS_CFG_CHANGED |
  3272. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3273. break;
  3274. }
  3275. mac_status = tr32(MAC_STATUS);
  3276. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3277. current_link_up = 0;
  3278. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3279. tp->serdes_counter == 0) {
  3280. tw32_f(MAC_MODE, (tp->mac_mode |
  3281. MAC_MODE_SEND_CONFIGS));
  3282. udelay(1);
  3283. tw32_f(MAC_MODE, tp->mac_mode);
  3284. }
  3285. }
  3286. if (current_link_up == 1) {
  3287. tp->link_config.active_speed = SPEED_1000;
  3288. tp->link_config.active_duplex = DUPLEX_FULL;
  3289. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3290. LED_CTRL_LNKLED_OVERRIDE |
  3291. LED_CTRL_1000MBPS_ON));
  3292. } else {
  3293. tp->link_config.active_speed = SPEED_INVALID;
  3294. tp->link_config.active_duplex = DUPLEX_INVALID;
  3295. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3296. LED_CTRL_LNKLED_OVERRIDE |
  3297. LED_CTRL_TRAFFIC_OVERRIDE));
  3298. }
  3299. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3300. if (current_link_up)
  3301. netif_carrier_on(tp->dev);
  3302. else
  3303. netif_carrier_off(tp->dev);
  3304. tg3_link_report(tp);
  3305. } else {
  3306. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3307. if (orig_pause_cfg != now_pause_cfg ||
  3308. orig_active_speed != tp->link_config.active_speed ||
  3309. orig_active_duplex != tp->link_config.active_duplex)
  3310. tg3_link_report(tp);
  3311. }
  3312. return 0;
  3313. }
  3314. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3315. {
  3316. int current_link_up, err = 0;
  3317. u32 bmsr, bmcr;
  3318. u16 current_speed;
  3319. u8 current_duplex;
  3320. u32 local_adv, remote_adv;
  3321. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3322. tw32_f(MAC_MODE, tp->mac_mode);
  3323. udelay(40);
  3324. tw32(MAC_EVENT, 0);
  3325. tw32_f(MAC_STATUS,
  3326. (MAC_STATUS_SYNC_CHANGED |
  3327. MAC_STATUS_CFG_CHANGED |
  3328. MAC_STATUS_MI_COMPLETION |
  3329. MAC_STATUS_LNKSTATE_CHANGED));
  3330. udelay(40);
  3331. if (force_reset)
  3332. tg3_phy_reset(tp);
  3333. current_link_up = 0;
  3334. current_speed = SPEED_INVALID;
  3335. current_duplex = DUPLEX_INVALID;
  3336. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3337. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3339. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3340. bmsr |= BMSR_LSTATUS;
  3341. else
  3342. bmsr &= ~BMSR_LSTATUS;
  3343. }
  3344. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3345. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3346. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3347. /* do nothing, just check for link up at the end */
  3348. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3349. u32 adv, new_adv;
  3350. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3351. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3352. ADVERTISE_1000XPAUSE |
  3353. ADVERTISE_1000XPSE_ASYM |
  3354. ADVERTISE_SLCT);
  3355. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3356. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3357. new_adv |= ADVERTISE_1000XHALF;
  3358. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3359. new_adv |= ADVERTISE_1000XFULL;
  3360. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3361. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3362. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3363. tg3_writephy(tp, MII_BMCR, bmcr);
  3364. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3365. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3366. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3367. return err;
  3368. }
  3369. } else {
  3370. u32 new_bmcr;
  3371. bmcr &= ~BMCR_SPEED1000;
  3372. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3373. if (tp->link_config.duplex == DUPLEX_FULL)
  3374. new_bmcr |= BMCR_FULLDPLX;
  3375. if (new_bmcr != bmcr) {
  3376. /* BMCR_SPEED1000 is a reserved bit that needs
  3377. * to be set on write.
  3378. */
  3379. new_bmcr |= BMCR_SPEED1000;
  3380. /* Force a linkdown */
  3381. if (netif_carrier_ok(tp->dev)) {
  3382. u32 adv;
  3383. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3384. adv &= ~(ADVERTISE_1000XFULL |
  3385. ADVERTISE_1000XHALF |
  3386. ADVERTISE_SLCT);
  3387. tg3_writephy(tp, MII_ADVERTISE, adv);
  3388. tg3_writephy(tp, MII_BMCR, bmcr |
  3389. BMCR_ANRESTART |
  3390. BMCR_ANENABLE);
  3391. udelay(10);
  3392. netif_carrier_off(tp->dev);
  3393. }
  3394. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3395. bmcr = new_bmcr;
  3396. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3397. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3398. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3399. ASIC_REV_5714) {
  3400. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3401. bmsr |= BMSR_LSTATUS;
  3402. else
  3403. bmsr &= ~BMSR_LSTATUS;
  3404. }
  3405. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3406. }
  3407. }
  3408. if (bmsr & BMSR_LSTATUS) {
  3409. current_speed = SPEED_1000;
  3410. current_link_up = 1;
  3411. if (bmcr & BMCR_FULLDPLX)
  3412. current_duplex = DUPLEX_FULL;
  3413. else
  3414. current_duplex = DUPLEX_HALF;
  3415. local_adv = 0;
  3416. remote_adv = 0;
  3417. if (bmcr & BMCR_ANENABLE) {
  3418. u32 common;
  3419. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3420. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3421. common = local_adv & remote_adv;
  3422. if (common & (ADVERTISE_1000XHALF |
  3423. ADVERTISE_1000XFULL)) {
  3424. if (common & ADVERTISE_1000XFULL)
  3425. current_duplex = DUPLEX_FULL;
  3426. else
  3427. current_duplex = DUPLEX_HALF;
  3428. }
  3429. else
  3430. current_link_up = 0;
  3431. }
  3432. }
  3433. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3434. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3435. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3436. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3437. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3438. tw32_f(MAC_MODE, tp->mac_mode);
  3439. udelay(40);
  3440. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3441. tp->link_config.active_speed = current_speed;
  3442. tp->link_config.active_duplex = current_duplex;
  3443. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3444. if (current_link_up)
  3445. netif_carrier_on(tp->dev);
  3446. else {
  3447. netif_carrier_off(tp->dev);
  3448. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3449. }
  3450. tg3_link_report(tp);
  3451. }
  3452. return err;
  3453. }
  3454. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3455. {
  3456. if (tp->serdes_counter) {
  3457. /* Give autoneg time to complete. */
  3458. tp->serdes_counter--;
  3459. return;
  3460. }
  3461. if (!netif_carrier_ok(tp->dev) &&
  3462. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3463. u32 bmcr;
  3464. tg3_readphy(tp, MII_BMCR, &bmcr);
  3465. if (bmcr & BMCR_ANENABLE) {
  3466. u32 phy1, phy2;
  3467. /* Select shadow register 0x1f */
  3468. tg3_writephy(tp, 0x1c, 0x7c00);
  3469. tg3_readphy(tp, 0x1c, &phy1);
  3470. /* Select expansion interrupt status register */
  3471. tg3_writephy(tp, 0x17, 0x0f01);
  3472. tg3_readphy(tp, 0x15, &phy2);
  3473. tg3_readphy(tp, 0x15, &phy2);
  3474. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3475. /* We have signal detect and not receiving
  3476. * config code words, link is up by parallel
  3477. * detection.
  3478. */
  3479. bmcr &= ~BMCR_ANENABLE;
  3480. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3481. tg3_writephy(tp, MII_BMCR, bmcr);
  3482. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3483. }
  3484. }
  3485. }
  3486. else if (netif_carrier_ok(tp->dev) &&
  3487. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3488. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3489. u32 phy2;
  3490. /* Select expansion interrupt status register */
  3491. tg3_writephy(tp, 0x17, 0x0f01);
  3492. tg3_readphy(tp, 0x15, &phy2);
  3493. if (phy2 & 0x20) {
  3494. u32 bmcr;
  3495. /* Config code words received, turn on autoneg. */
  3496. tg3_readphy(tp, MII_BMCR, &bmcr);
  3497. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3498. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3499. }
  3500. }
  3501. }
  3502. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3503. {
  3504. int err;
  3505. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3506. err = tg3_setup_fiber_phy(tp, force_reset);
  3507. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3508. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3509. } else {
  3510. err = tg3_setup_copper_phy(tp, force_reset);
  3511. }
  3512. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3513. u32 val, scale;
  3514. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3515. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3516. scale = 65;
  3517. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3518. scale = 6;
  3519. else
  3520. scale = 12;
  3521. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3522. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3523. tw32(GRC_MISC_CFG, val);
  3524. }
  3525. if (tp->link_config.active_speed == SPEED_1000 &&
  3526. tp->link_config.active_duplex == DUPLEX_HALF)
  3527. tw32(MAC_TX_LENGTHS,
  3528. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3529. (6 << TX_LENGTHS_IPG_SHIFT) |
  3530. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3531. else
  3532. tw32(MAC_TX_LENGTHS,
  3533. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3534. (6 << TX_LENGTHS_IPG_SHIFT) |
  3535. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3536. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3537. if (netif_carrier_ok(tp->dev)) {
  3538. tw32(HOSTCC_STAT_COAL_TICKS,
  3539. tp->coal.stats_block_coalesce_usecs);
  3540. } else {
  3541. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3542. }
  3543. }
  3544. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3545. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3546. if (!netif_carrier_ok(tp->dev))
  3547. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3548. tp->pwrmgmt_thresh;
  3549. else
  3550. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3551. tw32(PCIE_PWR_MGMT_THRESH, val);
  3552. }
  3553. return err;
  3554. }
  3555. /* This is called whenever we suspect that the system chipset is re-
  3556. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3557. * is bogus tx completions. We try to recover by setting the
  3558. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3559. * in the workqueue.
  3560. */
  3561. static void tg3_tx_recover(struct tg3 *tp)
  3562. {
  3563. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3564. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3565. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3566. "mapped I/O cycles to the network device, attempting to "
  3567. "recover. Please report the problem to the driver maintainer "
  3568. "and include system chipset information.\n", tp->dev->name);
  3569. spin_lock(&tp->lock);
  3570. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3571. spin_unlock(&tp->lock);
  3572. }
  3573. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3574. {
  3575. smp_mb();
  3576. return tnapi->tx_pending -
  3577. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3578. }
  3579. /* Tigon3 never reports partial packet sends. So we do not
  3580. * need special logic to handle SKBs that have not had all
  3581. * of their frags sent yet, like SunGEM does.
  3582. */
  3583. static void tg3_tx(struct tg3_napi *tnapi)
  3584. {
  3585. struct tg3 *tp = tnapi->tp;
  3586. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3587. u32 sw_idx = tnapi->tx_cons;
  3588. while (sw_idx != hw_idx) {
  3589. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3590. struct sk_buff *skb = ri->skb;
  3591. int i, tx_bug = 0;
  3592. if (unlikely(skb == NULL)) {
  3593. tg3_tx_recover(tp);
  3594. return;
  3595. }
  3596. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3597. ri->skb = NULL;
  3598. sw_idx = NEXT_TX(sw_idx);
  3599. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3600. ri = &tnapi->tx_buffers[sw_idx];
  3601. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3602. tx_bug = 1;
  3603. sw_idx = NEXT_TX(sw_idx);
  3604. }
  3605. dev_kfree_skb(skb);
  3606. if (unlikely(tx_bug)) {
  3607. tg3_tx_recover(tp);
  3608. return;
  3609. }
  3610. }
  3611. tnapi->tx_cons = sw_idx;
  3612. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3613. * before checking for netif_queue_stopped(). Without the
  3614. * memory barrier, there is a small possibility that tg3_start_xmit()
  3615. * will miss it and cause the queue to be stopped forever.
  3616. */
  3617. smp_mb();
  3618. if (unlikely(netif_queue_stopped(tp->dev) &&
  3619. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3620. netif_tx_lock(tp->dev);
  3621. if (netif_queue_stopped(tp->dev) &&
  3622. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3623. netif_wake_queue(tp->dev);
  3624. netif_tx_unlock(tp->dev);
  3625. }
  3626. }
  3627. /* Returns size of skb allocated or < 0 on error.
  3628. *
  3629. * We only need to fill in the address because the other members
  3630. * of the RX descriptor are invariant, see tg3_init_rings.
  3631. *
  3632. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3633. * posting buffers we only dirty the first cache line of the RX
  3634. * descriptor (containing the address). Whereas for the RX status
  3635. * buffers the cpu only reads the last cacheline of the RX descriptor
  3636. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3637. */
  3638. static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key,
  3639. int src_idx, u32 dest_idx_unmasked)
  3640. {
  3641. struct tg3 *tp = tnapi->tp;
  3642. struct tg3_rx_buffer_desc *desc;
  3643. struct ring_info *map, *src_map;
  3644. struct sk_buff *skb;
  3645. dma_addr_t mapping;
  3646. int skb_size, dest_idx;
  3647. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3648. src_map = NULL;
  3649. switch (opaque_key) {
  3650. case RXD_OPAQUE_RING_STD:
  3651. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3652. desc = &tpr->rx_std[dest_idx];
  3653. map = &tpr->rx_std_buffers[dest_idx];
  3654. if (src_idx >= 0)
  3655. src_map = &tpr->rx_std_buffers[src_idx];
  3656. skb_size = tp->rx_pkt_map_sz;
  3657. break;
  3658. case RXD_OPAQUE_RING_JUMBO:
  3659. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3660. desc = &tpr->rx_jmb[dest_idx].std;
  3661. map = &tpr->rx_jmb_buffers[dest_idx];
  3662. if (src_idx >= 0)
  3663. src_map = &tpr->rx_jmb_buffers[src_idx];
  3664. skb_size = TG3_RX_JMB_MAP_SZ;
  3665. break;
  3666. default:
  3667. return -EINVAL;
  3668. }
  3669. /* Do not overwrite any of the map or rp information
  3670. * until we are sure we can commit to a new buffer.
  3671. *
  3672. * Callers depend upon this behavior and assume that
  3673. * we leave everything unchanged if we fail.
  3674. */
  3675. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3676. if (skb == NULL)
  3677. return -ENOMEM;
  3678. skb_reserve(skb, tp->rx_offset);
  3679. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3680. PCI_DMA_FROMDEVICE);
  3681. map->skb = skb;
  3682. pci_unmap_addr_set(map, mapping, mapping);
  3683. if (src_map != NULL)
  3684. src_map->skb = NULL;
  3685. desc->addr_hi = ((u64)mapping >> 32);
  3686. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3687. return skb_size;
  3688. }
  3689. /* We only need to move over in the address because the other
  3690. * members of the RX descriptor are invariant. See notes above
  3691. * tg3_alloc_rx_skb for full details.
  3692. */
  3693. static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key,
  3694. int src_idx, u32 dest_idx_unmasked)
  3695. {
  3696. struct tg3 *tp = tnapi->tp;
  3697. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3698. struct ring_info *src_map, *dest_map;
  3699. int dest_idx;
  3700. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3701. switch (opaque_key) {
  3702. case RXD_OPAQUE_RING_STD:
  3703. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3704. dest_desc = &tpr->rx_std[dest_idx];
  3705. dest_map = &tpr->rx_std_buffers[dest_idx];
  3706. src_desc = &tpr->rx_std[src_idx];
  3707. src_map = &tpr->rx_std_buffers[src_idx];
  3708. break;
  3709. case RXD_OPAQUE_RING_JUMBO:
  3710. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3711. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3712. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3713. src_desc = &tpr->rx_jmb[src_idx].std;
  3714. src_map = &tpr->rx_jmb_buffers[src_idx];
  3715. break;
  3716. default:
  3717. return;
  3718. }
  3719. dest_map->skb = src_map->skb;
  3720. pci_unmap_addr_set(dest_map, mapping,
  3721. pci_unmap_addr(src_map, mapping));
  3722. dest_desc->addr_hi = src_desc->addr_hi;
  3723. dest_desc->addr_lo = src_desc->addr_lo;
  3724. src_map->skb = NULL;
  3725. }
  3726. /* The RX ring scheme is composed of multiple rings which post fresh
  3727. * buffers to the chip, and one special ring the chip uses to report
  3728. * status back to the host.
  3729. *
  3730. * The special ring reports the status of received packets to the
  3731. * host. The chip does not write into the original descriptor the
  3732. * RX buffer was obtained from. The chip simply takes the original
  3733. * descriptor as provided by the host, updates the status and length
  3734. * field, then writes this into the next status ring entry.
  3735. *
  3736. * Each ring the host uses to post buffers to the chip is described
  3737. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3738. * it is first placed into the on-chip ram. When the packet's length
  3739. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3740. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3741. * which is within the range of the new packet's length is chosen.
  3742. *
  3743. * The "separate ring for rx status" scheme may sound queer, but it makes
  3744. * sense from a cache coherency perspective. If only the host writes
  3745. * to the buffer post rings, and only the chip writes to the rx status
  3746. * rings, then cache lines never move beyond shared-modified state.
  3747. * If both the host and chip were to write into the same ring, cache line
  3748. * eviction could occur since both entities want it in an exclusive state.
  3749. */
  3750. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3751. {
  3752. struct tg3 *tp = tnapi->tp;
  3753. u32 work_mask, rx_std_posted = 0;
  3754. u32 sw_idx = tnapi->rx_rcb_ptr;
  3755. u16 hw_idx;
  3756. int received;
  3757. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3758. hw_idx = tnapi->hw_status->idx[0].rx_producer;
  3759. /*
  3760. * We need to order the read of hw_idx and the read of
  3761. * the opaque cookie.
  3762. */
  3763. rmb();
  3764. work_mask = 0;
  3765. received = 0;
  3766. while (sw_idx != hw_idx && budget > 0) {
  3767. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3768. unsigned int len;
  3769. struct sk_buff *skb;
  3770. dma_addr_t dma_addr;
  3771. u32 opaque_key, desc_idx, *post_ptr;
  3772. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3773. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3774. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3775. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3776. dma_addr = pci_unmap_addr(ri, mapping);
  3777. skb = ri->skb;
  3778. post_ptr = &tpr->rx_std_ptr;
  3779. rx_std_posted++;
  3780. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3781. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3782. dma_addr = pci_unmap_addr(ri, mapping);
  3783. skb = ri->skb;
  3784. post_ptr = &tpr->rx_jmb_ptr;
  3785. } else
  3786. goto next_pkt_nopost;
  3787. work_mask |= opaque_key;
  3788. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3789. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3790. drop_it:
  3791. tg3_recycle_rx(tnapi, opaque_key,
  3792. desc_idx, *post_ptr);
  3793. drop_it_no_recycle:
  3794. /* Other statistics kept track of by card. */
  3795. tp->net_stats.rx_dropped++;
  3796. goto next_pkt;
  3797. }
  3798. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3799. ETH_FCS_LEN;
  3800. if (len > RX_COPY_THRESHOLD
  3801. && tp->rx_offset == NET_IP_ALIGN
  3802. /* rx_offset will likely not equal NET_IP_ALIGN
  3803. * if this is a 5701 card running in PCI-X mode
  3804. * [see tg3_get_invariants()]
  3805. */
  3806. ) {
  3807. int skb_size;
  3808. skb_size = tg3_alloc_rx_skb(tnapi, opaque_key,
  3809. desc_idx, *post_ptr);
  3810. if (skb_size < 0)
  3811. goto drop_it;
  3812. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3813. PCI_DMA_FROMDEVICE);
  3814. skb_put(skb, len);
  3815. } else {
  3816. struct sk_buff *copy_skb;
  3817. tg3_recycle_rx(tnapi, opaque_key,
  3818. desc_idx, *post_ptr);
  3819. copy_skb = netdev_alloc_skb(tp->dev,
  3820. len + TG3_RAW_IP_ALIGN);
  3821. if (copy_skb == NULL)
  3822. goto drop_it_no_recycle;
  3823. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3824. skb_put(copy_skb, len);
  3825. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3826. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3827. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3828. /* We'll reuse the original ring buffer. */
  3829. skb = copy_skb;
  3830. }
  3831. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3832. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3833. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3834. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3835. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3836. else
  3837. skb->ip_summed = CHECKSUM_NONE;
  3838. skb->protocol = eth_type_trans(skb, tp->dev);
  3839. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3840. skb->protocol != htons(ETH_P_8021Q)) {
  3841. dev_kfree_skb(skb);
  3842. goto next_pkt;
  3843. }
  3844. #if TG3_VLAN_TAG_USED
  3845. if (tp->vlgrp != NULL &&
  3846. desc->type_flags & RXD_FLAG_VLAN) {
  3847. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3848. desc->err_vlan & RXD_VLAN_MASK, skb);
  3849. } else
  3850. #endif
  3851. napi_gro_receive(&tnapi->napi, skb);
  3852. received++;
  3853. budget--;
  3854. next_pkt:
  3855. (*post_ptr)++;
  3856. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3857. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3858. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3859. TG3_64BIT_REG_LOW, idx);
  3860. work_mask &= ~RXD_OPAQUE_RING_STD;
  3861. rx_std_posted = 0;
  3862. }
  3863. next_pkt_nopost:
  3864. sw_idx++;
  3865. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3866. /* Refresh hw_idx to see if there is new work */
  3867. if (sw_idx == hw_idx) {
  3868. hw_idx = tnapi->hw_status->idx[0].rx_producer;
  3869. rmb();
  3870. }
  3871. }
  3872. /* ACK the status ring. */
  3873. tnapi->rx_rcb_ptr = sw_idx;
  3874. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3875. /* Refill RX ring(s). */
  3876. if (work_mask & RXD_OPAQUE_RING_STD) {
  3877. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3878. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3879. sw_idx);
  3880. }
  3881. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3882. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3883. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3884. sw_idx);
  3885. }
  3886. mmiowb();
  3887. return received;
  3888. }
  3889. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3890. {
  3891. struct tg3 *tp = tnapi->tp;
  3892. struct tg3_hw_status *sblk = tnapi->hw_status;
  3893. /* handle link change and other phy events */
  3894. if (!(tp->tg3_flags &
  3895. (TG3_FLAG_USE_LINKCHG_REG |
  3896. TG3_FLAG_POLL_SERDES))) {
  3897. if (sblk->status & SD_STATUS_LINK_CHG) {
  3898. sblk->status = SD_STATUS_UPDATED |
  3899. (sblk->status & ~SD_STATUS_LINK_CHG);
  3900. spin_lock(&tp->lock);
  3901. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3902. tw32_f(MAC_STATUS,
  3903. (MAC_STATUS_SYNC_CHANGED |
  3904. MAC_STATUS_CFG_CHANGED |
  3905. MAC_STATUS_MI_COMPLETION |
  3906. MAC_STATUS_LNKSTATE_CHANGED));
  3907. udelay(40);
  3908. } else
  3909. tg3_setup_phy(tp, 0);
  3910. spin_unlock(&tp->lock);
  3911. }
  3912. }
  3913. /* run TX completion thread */
  3914. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3915. tg3_tx(tnapi);
  3916. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3917. return work_done;
  3918. }
  3919. /* run RX thread, within the bounds set by NAPI.
  3920. * All RX "locking" is done by ensuring outside
  3921. * code synchronizes with tg3->napi.poll()
  3922. */
  3923. if (sblk->idx[0].rx_producer != tnapi->rx_rcb_ptr)
  3924. work_done += tg3_rx(tnapi, budget - work_done);
  3925. return work_done;
  3926. }
  3927. static int tg3_poll(struct napi_struct *napi, int budget)
  3928. {
  3929. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3930. struct tg3 *tp = tnapi->tp;
  3931. int work_done = 0;
  3932. struct tg3_hw_status *sblk = tnapi->hw_status;
  3933. while (1) {
  3934. work_done = tg3_poll_work(tnapi, work_done, budget);
  3935. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3936. goto tx_recovery;
  3937. if (unlikely(work_done >= budget))
  3938. break;
  3939. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3940. /* tp->last_tag is used in tg3_int_reenable() below
  3941. * to tell the hw how much work has been processed,
  3942. * so we must read it before checking for more work.
  3943. */
  3944. tnapi->last_tag = sblk->status_tag;
  3945. tnapi->last_irq_tag = tnapi->last_tag;
  3946. rmb();
  3947. } else
  3948. sblk->status &= ~SD_STATUS_UPDATED;
  3949. if (likely(!tg3_has_work(tnapi))) {
  3950. napi_complete(napi);
  3951. tg3_int_reenable(tnapi);
  3952. break;
  3953. }
  3954. }
  3955. return work_done;
  3956. tx_recovery:
  3957. /* work_done is guaranteed to be less than budget. */
  3958. napi_complete(napi);
  3959. schedule_work(&tp->reset_task);
  3960. return work_done;
  3961. }
  3962. static void tg3_irq_quiesce(struct tg3 *tp)
  3963. {
  3964. int i;
  3965. BUG_ON(tp->irq_sync);
  3966. tp->irq_sync = 1;
  3967. smp_mb();
  3968. for (i = 0; i < tp->irq_cnt; i++)
  3969. synchronize_irq(tp->napi[i].irq_vec);
  3970. }
  3971. static inline int tg3_irq_sync(struct tg3 *tp)
  3972. {
  3973. return tp->irq_sync;
  3974. }
  3975. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3976. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3977. * with as well. Most of the time, this is not necessary except when
  3978. * shutting down the device.
  3979. */
  3980. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3981. {
  3982. spin_lock_bh(&tp->lock);
  3983. if (irq_sync)
  3984. tg3_irq_quiesce(tp);
  3985. }
  3986. static inline void tg3_full_unlock(struct tg3 *tp)
  3987. {
  3988. spin_unlock_bh(&tp->lock);
  3989. }
  3990. /* One-shot MSI handler - Chip automatically disables interrupt
  3991. * after sending MSI so driver doesn't have to do it.
  3992. */
  3993. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3994. {
  3995. struct tg3_napi *tnapi = dev_id;
  3996. struct tg3 *tp = tnapi->tp;
  3997. prefetch(tnapi->hw_status);
  3998. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  3999. if (likely(!tg3_irq_sync(tp)))
  4000. napi_schedule(&tnapi->napi);
  4001. return IRQ_HANDLED;
  4002. }
  4003. /* MSI ISR - No need to check for interrupt sharing and no need to
  4004. * flush status block and interrupt mailbox. PCI ordering rules
  4005. * guarantee that MSI will arrive after the status block.
  4006. */
  4007. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4008. {
  4009. struct tg3_napi *tnapi = dev_id;
  4010. struct tg3 *tp = tnapi->tp;
  4011. prefetch(tnapi->hw_status);
  4012. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4013. /*
  4014. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4015. * chip-internal interrupt pending events.
  4016. * Writing non-zero to intr-mbox-0 additional tells the
  4017. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4018. * event coalescing.
  4019. */
  4020. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4021. if (likely(!tg3_irq_sync(tp)))
  4022. napi_schedule(&tnapi->napi);
  4023. return IRQ_RETVAL(1);
  4024. }
  4025. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4026. {
  4027. struct tg3_napi *tnapi = dev_id;
  4028. struct tg3 *tp = tnapi->tp;
  4029. struct tg3_hw_status *sblk = tnapi->hw_status;
  4030. unsigned int handled = 1;
  4031. /* In INTx mode, it is possible for the interrupt to arrive at
  4032. * the CPU before the status block posted prior to the interrupt.
  4033. * Reading the PCI State register will confirm whether the
  4034. * interrupt is ours and will flush the status block.
  4035. */
  4036. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4037. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4038. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4039. handled = 0;
  4040. goto out;
  4041. }
  4042. }
  4043. /*
  4044. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4045. * chip-internal interrupt pending events.
  4046. * Writing non-zero to intr-mbox-0 additional tells the
  4047. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4048. * event coalescing.
  4049. *
  4050. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4051. * spurious interrupts. The flush impacts performance but
  4052. * excessive spurious interrupts can be worse in some cases.
  4053. */
  4054. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4055. if (tg3_irq_sync(tp))
  4056. goto out;
  4057. sblk->status &= ~SD_STATUS_UPDATED;
  4058. if (likely(tg3_has_work(tnapi))) {
  4059. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4060. napi_schedule(&tnapi->napi);
  4061. } else {
  4062. /* No work, shared interrupt perhaps? re-enable
  4063. * interrupts, and flush that PCI write
  4064. */
  4065. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4066. 0x00000000);
  4067. }
  4068. out:
  4069. return IRQ_RETVAL(handled);
  4070. }
  4071. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4072. {
  4073. struct tg3_napi *tnapi = dev_id;
  4074. struct tg3 *tp = tnapi->tp;
  4075. struct tg3_hw_status *sblk = tnapi->hw_status;
  4076. unsigned int handled = 1;
  4077. /* In INTx mode, it is possible for the interrupt to arrive at
  4078. * the CPU before the status block posted prior to the interrupt.
  4079. * Reading the PCI State register will confirm whether the
  4080. * interrupt is ours and will flush the status block.
  4081. */
  4082. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4083. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4084. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4085. handled = 0;
  4086. goto out;
  4087. }
  4088. }
  4089. /*
  4090. * writing any value to intr-mbox-0 clears PCI INTA# and
  4091. * chip-internal interrupt pending events.
  4092. * writing non-zero to intr-mbox-0 additional tells the
  4093. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4094. * event coalescing.
  4095. *
  4096. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4097. * spurious interrupts. The flush impacts performance but
  4098. * excessive spurious interrupts can be worse in some cases.
  4099. */
  4100. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4101. /*
  4102. * In a shared interrupt configuration, sometimes other devices'
  4103. * interrupts will scream. We record the current status tag here
  4104. * so that the above check can report that the screaming interrupts
  4105. * are unhandled. Eventually they will be silenced.
  4106. */
  4107. tnapi->last_irq_tag = sblk->status_tag;
  4108. if (tg3_irq_sync(tp))
  4109. goto out;
  4110. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4111. napi_schedule(&tnapi->napi);
  4112. out:
  4113. return IRQ_RETVAL(handled);
  4114. }
  4115. /* ISR for interrupt test */
  4116. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4117. {
  4118. struct tg3_napi *tnapi = dev_id;
  4119. struct tg3 *tp = tnapi->tp;
  4120. struct tg3_hw_status *sblk = tnapi->hw_status;
  4121. if ((sblk->status & SD_STATUS_UPDATED) ||
  4122. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4123. tg3_disable_ints(tp);
  4124. return IRQ_RETVAL(1);
  4125. }
  4126. return IRQ_RETVAL(0);
  4127. }
  4128. static int tg3_init_hw(struct tg3 *, int);
  4129. static int tg3_halt(struct tg3 *, int, int);
  4130. /* Restart hardware after configuration changes, self-test, etc.
  4131. * Invoked with tp->lock held.
  4132. */
  4133. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4134. __releases(tp->lock)
  4135. __acquires(tp->lock)
  4136. {
  4137. int err;
  4138. err = tg3_init_hw(tp, reset_phy);
  4139. if (err) {
  4140. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4141. "aborting.\n", tp->dev->name);
  4142. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4143. tg3_full_unlock(tp);
  4144. del_timer_sync(&tp->timer);
  4145. tp->irq_sync = 0;
  4146. napi_enable(&tp->napi[0].napi);
  4147. dev_close(tp->dev);
  4148. tg3_full_lock(tp, 0);
  4149. }
  4150. return err;
  4151. }
  4152. #ifdef CONFIG_NET_POLL_CONTROLLER
  4153. static void tg3_poll_controller(struct net_device *dev)
  4154. {
  4155. int i;
  4156. struct tg3 *tp = netdev_priv(dev);
  4157. for (i = 0; i < tp->irq_cnt; i++)
  4158. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4159. }
  4160. #endif
  4161. static void tg3_reset_task(struct work_struct *work)
  4162. {
  4163. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4164. int err;
  4165. unsigned int restart_timer;
  4166. tg3_full_lock(tp, 0);
  4167. if (!netif_running(tp->dev)) {
  4168. tg3_full_unlock(tp);
  4169. return;
  4170. }
  4171. tg3_full_unlock(tp);
  4172. tg3_phy_stop(tp);
  4173. tg3_netif_stop(tp);
  4174. tg3_full_lock(tp, 1);
  4175. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4176. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4177. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4178. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4179. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4180. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4181. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4182. }
  4183. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4184. err = tg3_init_hw(tp, 1);
  4185. if (err)
  4186. goto out;
  4187. tg3_netif_start(tp);
  4188. if (restart_timer)
  4189. mod_timer(&tp->timer, jiffies + 1);
  4190. out:
  4191. tg3_full_unlock(tp);
  4192. if (!err)
  4193. tg3_phy_start(tp);
  4194. }
  4195. static void tg3_dump_short_state(struct tg3 *tp)
  4196. {
  4197. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4198. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4199. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4200. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4201. }
  4202. static void tg3_tx_timeout(struct net_device *dev)
  4203. {
  4204. struct tg3 *tp = netdev_priv(dev);
  4205. if (netif_msg_tx_err(tp)) {
  4206. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4207. dev->name);
  4208. tg3_dump_short_state(tp);
  4209. }
  4210. schedule_work(&tp->reset_task);
  4211. }
  4212. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4213. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4214. {
  4215. u32 base = (u32) mapping & 0xffffffff;
  4216. return ((base > 0xffffdcc0) &&
  4217. (base + len + 8 < base));
  4218. }
  4219. /* Test for DMA addresses > 40-bit */
  4220. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4221. int len)
  4222. {
  4223. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4224. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4225. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4226. return 0;
  4227. #else
  4228. return 0;
  4229. #endif
  4230. }
  4231. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4232. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4233. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4234. u32 last_plus_one, u32 *start,
  4235. u32 base_flags, u32 mss)
  4236. {
  4237. struct tg3_napi *tnapi = &tp->napi[0];
  4238. struct sk_buff *new_skb;
  4239. dma_addr_t new_addr = 0;
  4240. u32 entry = *start;
  4241. int i, ret = 0;
  4242. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4243. new_skb = skb_copy(skb, GFP_ATOMIC);
  4244. else {
  4245. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4246. new_skb = skb_copy_expand(skb,
  4247. skb_headroom(skb) + more_headroom,
  4248. skb_tailroom(skb), GFP_ATOMIC);
  4249. }
  4250. if (!new_skb) {
  4251. ret = -1;
  4252. } else {
  4253. /* New SKB is guaranteed to be linear. */
  4254. entry = *start;
  4255. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4256. new_addr = skb_shinfo(new_skb)->dma_head;
  4257. /* Make sure new skb does not cross any 4G boundaries.
  4258. * Drop the packet if it does.
  4259. */
  4260. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4261. if (!ret)
  4262. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4263. DMA_TO_DEVICE);
  4264. ret = -1;
  4265. dev_kfree_skb(new_skb);
  4266. new_skb = NULL;
  4267. } else {
  4268. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4269. base_flags, 1 | (mss << 1));
  4270. *start = NEXT_TX(entry);
  4271. }
  4272. }
  4273. /* Now clean up the sw ring entries. */
  4274. i = 0;
  4275. while (entry != last_plus_one) {
  4276. if (i == 0)
  4277. tnapi->tx_buffers[entry].skb = new_skb;
  4278. else
  4279. tnapi->tx_buffers[entry].skb = NULL;
  4280. entry = NEXT_TX(entry);
  4281. i++;
  4282. }
  4283. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4284. dev_kfree_skb(skb);
  4285. return ret;
  4286. }
  4287. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4288. dma_addr_t mapping, int len, u32 flags,
  4289. u32 mss_and_is_end)
  4290. {
  4291. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4292. int is_end = (mss_and_is_end & 0x1);
  4293. u32 mss = (mss_and_is_end >> 1);
  4294. u32 vlan_tag = 0;
  4295. if (is_end)
  4296. flags |= TXD_FLAG_END;
  4297. if (flags & TXD_FLAG_VLAN) {
  4298. vlan_tag = flags >> 16;
  4299. flags &= 0xffff;
  4300. }
  4301. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4302. txd->addr_hi = ((u64) mapping >> 32);
  4303. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4304. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4305. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4306. }
  4307. /* hard_start_xmit for devices that don't have any bugs and
  4308. * support TG3_FLG2_HW_TSO_2 only.
  4309. */
  4310. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4311. struct net_device *dev)
  4312. {
  4313. struct tg3 *tp = netdev_priv(dev);
  4314. u32 len, entry, base_flags, mss;
  4315. struct skb_shared_info *sp;
  4316. dma_addr_t mapping;
  4317. struct tg3_napi *tnapi = &tp->napi[0];
  4318. len = skb_headlen(skb);
  4319. /* We are running in BH disabled context with netif_tx_lock
  4320. * and TX reclaim runs via tp->napi.poll inside of a software
  4321. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4322. * no IRQ context deadlocks to worry about either. Rejoice!
  4323. */
  4324. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4325. if (!netif_queue_stopped(dev)) {
  4326. netif_stop_queue(dev);
  4327. /* This is a hard error, log it. */
  4328. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4329. "queue awake!\n", dev->name);
  4330. }
  4331. return NETDEV_TX_BUSY;
  4332. }
  4333. entry = tnapi->tx_prod;
  4334. base_flags = 0;
  4335. mss = 0;
  4336. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4337. int tcp_opt_len, ip_tcp_len;
  4338. if (skb_header_cloned(skb) &&
  4339. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4340. dev_kfree_skb(skb);
  4341. goto out_unlock;
  4342. }
  4343. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4344. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4345. else {
  4346. struct iphdr *iph = ip_hdr(skb);
  4347. tcp_opt_len = tcp_optlen(skb);
  4348. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4349. iph->check = 0;
  4350. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4351. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4352. }
  4353. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4354. TXD_FLAG_CPU_POST_DMA);
  4355. tcp_hdr(skb)->check = 0;
  4356. }
  4357. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4358. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4359. #if TG3_VLAN_TAG_USED
  4360. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4361. base_flags |= (TXD_FLAG_VLAN |
  4362. (vlan_tx_tag_get(skb) << 16));
  4363. #endif
  4364. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4365. dev_kfree_skb(skb);
  4366. goto out_unlock;
  4367. }
  4368. sp = skb_shinfo(skb);
  4369. mapping = sp->dma_head;
  4370. tnapi->tx_buffers[entry].skb = skb;
  4371. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4372. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4373. entry = NEXT_TX(entry);
  4374. /* Now loop through additional data fragments, and queue them. */
  4375. if (skb_shinfo(skb)->nr_frags > 0) {
  4376. unsigned int i, last;
  4377. last = skb_shinfo(skb)->nr_frags - 1;
  4378. for (i = 0; i <= last; i++) {
  4379. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4380. len = frag->size;
  4381. mapping = sp->dma_maps[i];
  4382. tnapi->tx_buffers[entry].skb = NULL;
  4383. tg3_set_txd(tnapi, entry, mapping, len,
  4384. base_flags, (i == last) | (mss << 1));
  4385. entry = NEXT_TX(entry);
  4386. }
  4387. }
  4388. /* Packets are ready, update Tx producer idx local and on card. */
  4389. tw32_tx_mbox(tnapi->prodmbox, entry);
  4390. tnapi->tx_prod = entry;
  4391. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4392. netif_stop_queue(dev);
  4393. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4394. netif_wake_queue(tp->dev);
  4395. }
  4396. out_unlock:
  4397. mmiowb();
  4398. return NETDEV_TX_OK;
  4399. }
  4400. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4401. struct net_device *);
  4402. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4403. * TSO header is greater than 80 bytes.
  4404. */
  4405. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4406. {
  4407. struct sk_buff *segs, *nskb;
  4408. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4409. /* Estimate the number of fragments in the worst case */
  4410. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4411. netif_stop_queue(tp->dev);
  4412. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4413. return NETDEV_TX_BUSY;
  4414. netif_wake_queue(tp->dev);
  4415. }
  4416. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4417. if (IS_ERR(segs))
  4418. goto tg3_tso_bug_end;
  4419. do {
  4420. nskb = segs;
  4421. segs = segs->next;
  4422. nskb->next = NULL;
  4423. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4424. } while (segs);
  4425. tg3_tso_bug_end:
  4426. dev_kfree_skb(skb);
  4427. return NETDEV_TX_OK;
  4428. }
  4429. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4430. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4431. */
  4432. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4433. struct net_device *dev)
  4434. {
  4435. struct tg3 *tp = netdev_priv(dev);
  4436. u32 len, entry, base_flags, mss;
  4437. struct skb_shared_info *sp;
  4438. int would_hit_hwbug;
  4439. dma_addr_t mapping;
  4440. struct tg3_napi *tnapi = &tp->napi[0];
  4441. len = skb_headlen(skb);
  4442. /* We are running in BH disabled context with netif_tx_lock
  4443. * and TX reclaim runs via tp->napi.poll inside of a software
  4444. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4445. * no IRQ context deadlocks to worry about either. Rejoice!
  4446. */
  4447. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4448. if (!netif_queue_stopped(dev)) {
  4449. netif_stop_queue(dev);
  4450. /* This is a hard error, log it. */
  4451. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4452. "queue awake!\n", dev->name);
  4453. }
  4454. return NETDEV_TX_BUSY;
  4455. }
  4456. entry = tnapi->tx_prod;
  4457. base_flags = 0;
  4458. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4459. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4460. mss = 0;
  4461. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4462. struct iphdr *iph;
  4463. int tcp_opt_len, ip_tcp_len, hdr_len;
  4464. if (skb_header_cloned(skb) &&
  4465. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4466. dev_kfree_skb(skb);
  4467. goto out_unlock;
  4468. }
  4469. tcp_opt_len = tcp_optlen(skb);
  4470. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4471. hdr_len = ip_tcp_len + tcp_opt_len;
  4472. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4473. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4474. return (tg3_tso_bug(tp, skb));
  4475. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4476. TXD_FLAG_CPU_POST_DMA);
  4477. iph = ip_hdr(skb);
  4478. iph->check = 0;
  4479. iph->tot_len = htons(mss + hdr_len);
  4480. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4481. tcp_hdr(skb)->check = 0;
  4482. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4483. } else
  4484. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4485. iph->daddr, 0,
  4486. IPPROTO_TCP,
  4487. 0);
  4488. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4489. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4490. if (tcp_opt_len || iph->ihl > 5) {
  4491. int tsflags;
  4492. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4493. mss |= (tsflags << 11);
  4494. }
  4495. } else {
  4496. if (tcp_opt_len || iph->ihl > 5) {
  4497. int tsflags;
  4498. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4499. base_flags |= tsflags << 12;
  4500. }
  4501. }
  4502. }
  4503. #if TG3_VLAN_TAG_USED
  4504. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4505. base_flags |= (TXD_FLAG_VLAN |
  4506. (vlan_tx_tag_get(skb) << 16));
  4507. #endif
  4508. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4509. dev_kfree_skb(skb);
  4510. goto out_unlock;
  4511. }
  4512. sp = skb_shinfo(skb);
  4513. mapping = sp->dma_head;
  4514. tnapi->tx_buffers[entry].skb = skb;
  4515. would_hit_hwbug = 0;
  4516. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4517. would_hit_hwbug = 1;
  4518. else if (tg3_4g_overflow_test(mapping, len))
  4519. would_hit_hwbug = 1;
  4520. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4521. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4522. entry = NEXT_TX(entry);
  4523. /* Now loop through additional data fragments, and queue them. */
  4524. if (skb_shinfo(skb)->nr_frags > 0) {
  4525. unsigned int i, last;
  4526. last = skb_shinfo(skb)->nr_frags - 1;
  4527. for (i = 0; i <= last; i++) {
  4528. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4529. len = frag->size;
  4530. mapping = sp->dma_maps[i];
  4531. tnapi->tx_buffers[entry].skb = NULL;
  4532. if (tg3_4g_overflow_test(mapping, len))
  4533. would_hit_hwbug = 1;
  4534. if (tg3_40bit_overflow_test(tp, mapping, len))
  4535. would_hit_hwbug = 1;
  4536. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4537. tg3_set_txd(tnapi, entry, mapping, len,
  4538. base_flags, (i == last)|(mss << 1));
  4539. else
  4540. tg3_set_txd(tnapi, entry, mapping, len,
  4541. base_flags, (i == last));
  4542. entry = NEXT_TX(entry);
  4543. }
  4544. }
  4545. if (would_hit_hwbug) {
  4546. u32 last_plus_one = entry;
  4547. u32 start;
  4548. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4549. start &= (TG3_TX_RING_SIZE - 1);
  4550. /* If the workaround fails due to memory/mapping
  4551. * failure, silently drop this packet.
  4552. */
  4553. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4554. &start, base_flags, mss))
  4555. goto out_unlock;
  4556. entry = start;
  4557. }
  4558. /* Packets are ready, update Tx producer idx local and on card. */
  4559. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, entry);
  4560. tnapi->tx_prod = entry;
  4561. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4562. netif_stop_queue(dev);
  4563. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4564. netif_wake_queue(tp->dev);
  4565. }
  4566. out_unlock:
  4567. mmiowb();
  4568. return NETDEV_TX_OK;
  4569. }
  4570. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4571. int new_mtu)
  4572. {
  4573. dev->mtu = new_mtu;
  4574. if (new_mtu > ETH_DATA_LEN) {
  4575. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4576. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4577. ethtool_op_set_tso(dev, 0);
  4578. }
  4579. else
  4580. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4581. } else {
  4582. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4583. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4584. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4585. }
  4586. }
  4587. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4588. {
  4589. struct tg3 *tp = netdev_priv(dev);
  4590. int err;
  4591. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4592. return -EINVAL;
  4593. if (!netif_running(dev)) {
  4594. /* We'll just catch it later when the
  4595. * device is up'd.
  4596. */
  4597. tg3_set_mtu(dev, tp, new_mtu);
  4598. return 0;
  4599. }
  4600. tg3_phy_stop(tp);
  4601. tg3_netif_stop(tp);
  4602. tg3_full_lock(tp, 1);
  4603. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4604. tg3_set_mtu(dev, tp, new_mtu);
  4605. err = tg3_restart_hw(tp, 0);
  4606. if (!err)
  4607. tg3_netif_start(tp);
  4608. tg3_full_unlock(tp);
  4609. if (!err)
  4610. tg3_phy_start(tp);
  4611. return err;
  4612. }
  4613. static void tg3_rx_prodring_free(struct tg3 *tp,
  4614. struct tg3_rx_prodring_set *tpr)
  4615. {
  4616. int i;
  4617. struct ring_info *rxp;
  4618. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4619. rxp = &tpr->rx_std_buffers[i];
  4620. if (rxp->skb == NULL)
  4621. continue;
  4622. pci_unmap_single(tp->pdev,
  4623. pci_unmap_addr(rxp, mapping),
  4624. tp->rx_pkt_map_sz,
  4625. PCI_DMA_FROMDEVICE);
  4626. dev_kfree_skb_any(rxp->skb);
  4627. rxp->skb = NULL;
  4628. }
  4629. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4630. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4631. rxp = &tpr->rx_jmb_buffers[i];
  4632. if (rxp->skb == NULL)
  4633. continue;
  4634. pci_unmap_single(tp->pdev,
  4635. pci_unmap_addr(rxp, mapping),
  4636. TG3_RX_JMB_MAP_SZ,
  4637. PCI_DMA_FROMDEVICE);
  4638. dev_kfree_skb_any(rxp->skb);
  4639. rxp->skb = NULL;
  4640. }
  4641. }
  4642. }
  4643. /* Initialize tx/rx rings for packet processing.
  4644. *
  4645. * The chip has been shut down and the driver detached from
  4646. * the networking, so no interrupts or new tx packets will
  4647. * end up in the driver. tp->{tx,}lock are held and thus
  4648. * we may not sleep.
  4649. */
  4650. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4651. struct tg3_rx_prodring_set *tpr)
  4652. {
  4653. u32 i, rx_pkt_dma_sz;
  4654. struct tg3_napi *tnapi = &tp->napi[0];
  4655. /* Zero out all descriptors. */
  4656. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4657. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4658. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4659. tp->dev->mtu > ETH_DATA_LEN)
  4660. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4661. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4662. /* Initialize invariants of the rings, we only set this
  4663. * stuff once. This works because the card does not
  4664. * write into the rx buffer posting rings.
  4665. */
  4666. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4667. struct tg3_rx_buffer_desc *rxd;
  4668. rxd = &tpr->rx_std[i];
  4669. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4670. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4671. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4672. (i << RXD_OPAQUE_INDEX_SHIFT));
  4673. }
  4674. /* Now allocate fresh SKBs for each rx ring. */
  4675. for (i = 0; i < tp->rx_pending; i++) {
  4676. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4677. printk(KERN_WARNING PFX
  4678. "%s: Using a smaller RX standard ring, "
  4679. "only %d out of %d buffers were allocated "
  4680. "successfully.\n",
  4681. tp->dev->name, i, tp->rx_pending);
  4682. if (i == 0)
  4683. goto initfail;
  4684. tp->rx_pending = i;
  4685. break;
  4686. }
  4687. }
  4688. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4689. goto done;
  4690. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4691. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4692. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4693. struct tg3_rx_buffer_desc *rxd;
  4694. rxd = &tpr->rx_jmb[i].std;
  4695. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4696. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4697. RXD_FLAG_JUMBO;
  4698. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4699. (i << RXD_OPAQUE_INDEX_SHIFT));
  4700. }
  4701. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4702. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO,
  4703. -1, i) < 0) {
  4704. printk(KERN_WARNING PFX
  4705. "%s: Using a smaller RX jumbo ring, "
  4706. "only %d out of %d buffers were "
  4707. "allocated successfully.\n",
  4708. tp->dev->name, i, tp->rx_jumbo_pending);
  4709. if (i == 0)
  4710. goto initfail;
  4711. tp->rx_jumbo_pending = i;
  4712. break;
  4713. }
  4714. }
  4715. }
  4716. done:
  4717. return 0;
  4718. initfail:
  4719. tg3_rx_prodring_free(tp, tpr);
  4720. return -ENOMEM;
  4721. }
  4722. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4723. struct tg3_rx_prodring_set *tpr)
  4724. {
  4725. kfree(tpr->rx_std_buffers);
  4726. tpr->rx_std_buffers = NULL;
  4727. kfree(tpr->rx_jmb_buffers);
  4728. tpr->rx_jmb_buffers = NULL;
  4729. if (tpr->rx_std) {
  4730. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4731. tpr->rx_std, tpr->rx_std_mapping);
  4732. tpr->rx_std = NULL;
  4733. }
  4734. if (tpr->rx_jmb) {
  4735. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4736. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4737. tpr->rx_jmb = NULL;
  4738. }
  4739. }
  4740. static int tg3_rx_prodring_init(struct tg3 *tp,
  4741. struct tg3_rx_prodring_set *tpr)
  4742. {
  4743. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4744. TG3_RX_RING_SIZE, GFP_KERNEL);
  4745. if (!tpr->rx_std_buffers)
  4746. return -ENOMEM;
  4747. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4748. &tpr->rx_std_mapping);
  4749. if (!tpr->rx_std)
  4750. goto err_out;
  4751. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4752. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4753. TG3_RX_JUMBO_RING_SIZE,
  4754. GFP_KERNEL);
  4755. if (!tpr->rx_jmb_buffers)
  4756. goto err_out;
  4757. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4758. TG3_RX_JUMBO_RING_BYTES,
  4759. &tpr->rx_jmb_mapping);
  4760. if (!tpr->rx_jmb)
  4761. goto err_out;
  4762. }
  4763. return 0;
  4764. err_out:
  4765. tg3_rx_prodring_fini(tp, tpr);
  4766. return -ENOMEM;
  4767. }
  4768. /* Free up pending packets in all rx/tx rings.
  4769. *
  4770. * The chip has been shut down and the driver detached from
  4771. * the networking, so no interrupts or new tx packets will
  4772. * end up in the driver. tp->{tx,}lock is not held and we are not
  4773. * in an interrupt context and thus may sleep.
  4774. */
  4775. static void tg3_free_rings(struct tg3 *tp)
  4776. {
  4777. struct tg3_napi *tnapi = &tp->napi[0];
  4778. int i;
  4779. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4780. struct tx_ring_info *txp;
  4781. struct sk_buff *skb;
  4782. txp = &tnapi->tx_buffers[i];
  4783. skb = txp->skb;
  4784. if (skb == NULL) {
  4785. i++;
  4786. continue;
  4787. }
  4788. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4789. txp->skb = NULL;
  4790. i += skb_shinfo(skb)->nr_frags + 1;
  4791. dev_kfree_skb_any(skb);
  4792. }
  4793. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4794. }
  4795. /* Initialize tx/rx rings for packet processing.
  4796. *
  4797. * The chip has been shut down and the driver detached from
  4798. * the networking, so no interrupts or new tx packets will
  4799. * end up in the driver. tp->{tx,}lock are held and thus
  4800. * we may not sleep.
  4801. */
  4802. static int tg3_init_rings(struct tg3 *tp)
  4803. {
  4804. struct tg3_napi *tnapi = &tp->napi[0];
  4805. /* Free up all the SKBs. */
  4806. tg3_free_rings(tp);
  4807. /* Zero out all descriptors. */
  4808. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4809. tnapi->rx_rcb_ptr = 0;
  4810. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4811. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4812. }
  4813. /*
  4814. * Must not be invoked with interrupt sources disabled and
  4815. * the hardware shutdown down.
  4816. */
  4817. static void tg3_free_consistent(struct tg3 *tp)
  4818. {
  4819. struct tg3_napi *tnapi = &tp->napi[0];
  4820. kfree(tnapi->tx_buffers);
  4821. tnapi->tx_buffers = NULL;
  4822. if (tnapi->tx_ring) {
  4823. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4824. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4825. tnapi->tx_ring = NULL;
  4826. }
  4827. if (tnapi->rx_rcb) {
  4828. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4829. tnapi->rx_rcb, tnapi->rx_rcb_mapping);
  4830. tnapi->rx_rcb = NULL;
  4831. }
  4832. if (tnapi->hw_status) {
  4833. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4834. tnapi->hw_status,
  4835. tnapi->status_mapping);
  4836. tnapi->hw_status = NULL;
  4837. }
  4838. if (tp->hw_stats) {
  4839. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4840. tp->hw_stats, tp->stats_mapping);
  4841. tp->hw_stats = NULL;
  4842. }
  4843. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4844. }
  4845. /*
  4846. * Must not be invoked with interrupt sources disabled and
  4847. * the hardware shutdown down. Can sleep.
  4848. */
  4849. static int tg3_alloc_consistent(struct tg3 *tp)
  4850. {
  4851. struct tg3_napi *tnapi = &tp->napi[0];
  4852. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4853. return -ENOMEM;
  4854. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  4855. TG3_TX_RING_SIZE, GFP_KERNEL);
  4856. if (!tnapi->tx_buffers)
  4857. goto err_out;
  4858. tnapi->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4859. &tnapi->tx_desc_mapping);
  4860. if (!tnapi->tx_ring)
  4861. goto err_out;
  4862. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  4863. TG3_HW_STATUS_SIZE,
  4864. &tnapi->status_mapping);
  4865. if (!tnapi->hw_status)
  4866. goto err_out;
  4867. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4868. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  4869. TG3_RX_RCB_RING_BYTES(tp),
  4870. &tnapi->rx_rcb_mapping);
  4871. if (!tnapi->rx_rcb)
  4872. goto err_out;
  4873. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4874. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4875. sizeof(struct tg3_hw_stats),
  4876. &tp->stats_mapping);
  4877. if (!tp->hw_stats)
  4878. goto err_out;
  4879. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4880. return 0;
  4881. err_out:
  4882. tg3_free_consistent(tp);
  4883. return -ENOMEM;
  4884. }
  4885. #define MAX_WAIT_CNT 1000
  4886. /* To stop a block, clear the enable bit and poll till it
  4887. * clears. tp->lock is held.
  4888. */
  4889. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4890. {
  4891. unsigned int i;
  4892. u32 val;
  4893. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4894. switch (ofs) {
  4895. case RCVLSC_MODE:
  4896. case DMAC_MODE:
  4897. case MBFREE_MODE:
  4898. case BUFMGR_MODE:
  4899. case MEMARB_MODE:
  4900. /* We can't enable/disable these bits of the
  4901. * 5705/5750, just say success.
  4902. */
  4903. return 0;
  4904. default:
  4905. break;
  4906. }
  4907. }
  4908. val = tr32(ofs);
  4909. val &= ~enable_bit;
  4910. tw32_f(ofs, val);
  4911. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4912. udelay(100);
  4913. val = tr32(ofs);
  4914. if ((val & enable_bit) == 0)
  4915. break;
  4916. }
  4917. if (i == MAX_WAIT_CNT && !silent) {
  4918. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4919. "ofs=%lx enable_bit=%x\n",
  4920. ofs, enable_bit);
  4921. return -ENODEV;
  4922. }
  4923. return 0;
  4924. }
  4925. /* tp->lock is held. */
  4926. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4927. {
  4928. int i, err;
  4929. struct tg3_napi *tnapi = &tp->napi[0];
  4930. tg3_disable_ints(tp);
  4931. tp->rx_mode &= ~RX_MODE_ENABLE;
  4932. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4933. udelay(10);
  4934. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4935. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4936. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4937. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4938. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4939. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4940. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4941. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4942. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4943. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4944. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4945. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4946. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4947. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4948. tw32_f(MAC_MODE, tp->mac_mode);
  4949. udelay(40);
  4950. tp->tx_mode &= ~TX_MODE_ENABLE;
  4951. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4952. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4953. udelay(100);
  4954. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4955. break;
  4956. }
  4957. if (i >= MAX_WAIT_CNT) {
  4958. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4959. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4960. tp->dev->name, tr32(MAC_TX_MODE));
  4961. err |= -ENODEV;
  4962. }
  4963. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4964. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4965. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4966. tw32(FTQ_RESET, 0xffffffff);
  4967. tw32(FTQ_RESET, 0x00000000);
  4968. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4969. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4970. if (tnapi->hw_status)
  4971. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4972. if (tp->hw_stats)
  4973. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4974. return err;
  4975. }
  4976. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4977. {
  4978. int i;
  4979. u32 apedata;
  4980. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4981. if (apedata != APE_SEG_SIG_MAGIC)
  4982. return;
  4983. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4984. if (!(apedata & APE_FW_STATUS_READY))
  4985. return;
  4986. /* Wait for up to 1 millisecond for APE to service previous event. */
  4987. for (i = 0; i < 10; i++) {
  4988. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4989. return;
  4990. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4991. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4992. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4993. event | APE_EVENT_STATUS_EVENT_PENDING);
  4994. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4995. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4996. break;
  4997. udelay(100);
  4998. }
  4999. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5000. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5001. }
  5002. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5003. {
  5004. u32 event;
  5005. u32 apedata;
  5006. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5007. return;
  5008. switch (kind) {
  5009. case RESET_KIND_INIT:
  5010. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5011. APE_HOST_SEG_SIG_MAGIC);
  5012. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5013. APE_HOST_SEG_LEN_MAGIC);
  5014. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5015. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5016. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5017. APE_HOST_DRIVER_ID_MAGIC);
  5018. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5019. APE_HOST_BEHAV_NO_PHYLOCK);
  5020. event = APE_EVENT_STATUS_STATE_START;
  5021. break;
  5022. case RESET_KIND_SHUTDOWN:
  5023. /* With the interface we are currently using,
  5024. * APE does not track driver state. Wiping
  5025. * out the HOST SEGMENT SIGNATURE forces
  5026. * the APE to assume OS absent status.
  5027. */
  5028. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5029. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5030. break;
  5031. case RESET_KIND_SUSPEND:
  5032. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5033. break;
  5034. default:
  5035. return;
  5036. }
  5037. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5038. tg3_ape_send_event(tp, event);
  5039. }
  5040. /* tp->lock is held. */
  5041. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5042. {
  5043. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5044. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5045. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5046. switch (kind) {
  5047. case RESET_KIND_INIT:
  5048. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5049. DRV_STATE_START);
  5050. break;
  5051. case RESET_KIND_SHUTDOWN:
  5052. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5053. DRV_STATE_UNLOAD);
  5054. break;
  5055. case RESET_KIND_SUSPEND:
  5056. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5057. DRV_STATE_SUSPEND);
  5058. break;
  5059. default:
  5060. break;
  5061. }
  5062. }
  5063. if (kind == RESET_KIND_INIT ||
  5064. kind == RESET_KIND_SUSPEND)
  5065. tg3_ape_driver_state_change(tp, kind);
  5066. }
  5067. /* tp->lock is held. */
  5068. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5069. {
  5070. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5071. switch (kind) {
  5072. case RESET_KIND_INIT:
  5073. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5074. DRV_STATE_START_DONE);
  5075. break;
  5076. case RESET_KIND_SHUTDOWN:
  5077. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5078. DRV_STATE_UNLOAD_DONE);
  5079. break;
  5080. default:
  5081. break;
  5082. }
  5083. }
  5084. if (kind == RESET_KIND_SHUTDOWN)
  5085. tg3_ape_driver_state_change(tp, kind);
  5086. }
  5087. /* tp->lock is held. */
  5088. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5089. {
  5090. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5091. switch (kind) {
  5092. case RESET_KIND_INIT:
  5093. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5094. DRV_STATE_START);
  5095. break;
  5096. case RESET_KIND_SHUTDOWN:
  5097. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5098. DRV_STATE_UNLOAD);
  5099. break;
  5100. case RESET_KIND_SUSPEND:
  5101. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5102. DRV_STATE_SUSPEND);
  5103. break;
  5104. default:
  5105. break;
  5106. }
  5107. }
  5108. }
  5109. static int tg3_poll_fw(struct tg3 *tp)
  5110. {
  5111. int i;
  5112. u32 val;
  5113. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5114. /* Wait up to 20ms for init done. */
  5115. for (i = 0; i < 200; i++) {
  5116. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5117. return 0;
  5118. udelay(100);
  5119. }
  5120. return -ENODEV;
  5121. }
  5122. /* Wait for firmware initialization to complete. */
  5123. for (i = 0; i < 100000; i++) {
  5124. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5125. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5126. break;
  5127. udelay(10);
  5128. }
  5129. /* Chip might not be fitted with firmware. Some Sun onboard
  5130. * parts are configured like that. So don't signal the timeout
  5131. * of the above loop as an error, but do report the lack of
  5132. * running firmware once.
  5133. */
  5134. if (i >= 100000 &&
  5135. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5136. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5137. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5138. tp->dev->name);
  5139. }
  5140. return 0;
  5141. }
  5142. /* Save PCI command register before chip reset */
  5143. static void tg3_save_pci_state(struct tg3 *tp)
  5144. {
  5145. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5146. }
  5147. /* Restore PCI state after chip reset */
  5148. static void tg3_restore_pci_state(struct tg3 *tp)
  5149. {
  5150. u32 val;
  5151. /* Re-enable indirect register accesses. */
  5152. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5153. tp->misc_host_ctrl);
  5154. /* Set MAX PCI retry to zero. */
  5155. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5156. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5157. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5158. val |= PCISTATE_RETRY_SAME_DMA;
  5159. /* Allow reads and writes to the APE register and memory space. */
  5160. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5161. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5162. PCISTATE_ALLOW_APE_SHMEM_WR;
  5163. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5164. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5165. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5166. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5167. pcie_set_readrq(tp->pdev, 4096);
  5168. else {
  5169. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5170. tp->pci_cacheline_sz);
  5171. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5172. tp->pci_lat_timer);
  5173. }
  5174. }
  5175. /* Make sure PCI-X relaxed ordering bit is clear. */
  5176. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5177. u16 pcix_cmd;
  5178. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5179. &pcix_cmd);
  5180. pcix_cmd &= ~PCI_X_CMD_ERO;
  5181. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5182. pcix_cmd);
  5183. }
  5184. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5185. /* Chip reset on 5780 will reset MSI enable bit,
  5186. * so need to restore it.
  5187. */
  5188. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5189. u16 ctrl;
  5190. pci_read_config_word(tp->pdev,
  5191. tp->msi_cap + PCI_MSI_FLAGS,
  5192. &ctrl);
  5193. pci_write_config_word(tp->pdev,
  5194. tp->msi_cap + PCI_MSI_FLAGS,
  5195. ctrl | PCI_MSI_FLAGS_ENABLE);
  5196. val = tr32(MSGINT_MODE);
  5197. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5198. }
  5199. }
  5200. }
  5201. static void tg3_stop_fw(struct tg3 *);
  5202. /* tp->lock is held. */
  5203. static int tg3_chip_reset(struct tg3 *tp)
  5204. {
  5205. u32 val;
  5206. void (*write_op)(struct tg3 *, u32, u32);
  5207. int i, err;
  5208. tg3_nvram_lock(tp);
  5209. tg3_mdio_stop(tp);
  5210. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5211. /* No matching tg3_nvram_unlock() after this because
  5212. * chip reset below will undo the nvram lock.
  5213. */
  5214. tp->nvram_lock_cnt = 0;
  5215. /* GRC_MISC_CFG core clock reset will clear the memory
  5216. * enable bit in PCI register 4 and the MSI enable bit
  5217. * on some chips, so we save relevant registers here.
  5218. */
  5219. tg3_save_pci_state(tp);
  5220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5221. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5222. tw32(GRC_FASTBOOT_PC, 0);
  5223. /*
  5224. * We must avoid the readl() that normally takes place.
  5225. * It locks machines, causes machine checks, and other
  5226. * fun things. So, temporarily disable the 5701
  5227. * hardware workaround, while we do the reset.
  5228. */
  5229. write_op = tp->write32;
  5230. if (write_op == tg3_write_flush_reg32)
  5231. tp->write32 = tg3_write32;
  5232. /* Prevent the irq handler from reading or writing PCI registers
  5233. * during chip reset when the memory enable bit in the PCI command
  5234. * register may be cleared. The chip does not generate interrupt
  5235. * at this time, but the irq handler may still be called due to irq
  5236. * sharing or irqpoll.
  5237. */
  5238. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5239. if (tp->napi[0].hw_status) {
  5240. tp->napi[0].hw_status->status = 0;
  5241. tp->napi[0].hw_status->status_tag = 0;
  5242. }
  5243. tp->napi[0].last_tag = 0;
  5244. tp->napi[0].last_irq_tag = 0;
  5245. smp_mb();
  5246. for (i = 0; i < tp->irq_cnt; i++)
  5247. synchronize_irq(tp->napi[i].irq_vec);
  5248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5249. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5250. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5251. }
  5252. /* do the reset */
  5253. val = GRC_MISC_CFG_CORECLK_RESET;
  5254. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5255. if (tr32(0x7e2c) == 0x60) {
  5256. tw32(0x7e2c, 0x20);
  5257. }
  5258. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5259. tw32(GRC_MISC_CFG, (1 << 29));
  5260. val |= (1 << 29);
  5261. }
  5262. }
  5263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5264. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5265. tw32(GRC_VCPU_EXT_CTRL,
  5266. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5267. }
  5268. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5269. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5270. tw32(GRC_MISC_CFG, val);
  5271. /* restore 5701 hardware bug workaround write method */
  5272. tp->write32 = write_op;
  5273. /* Unfortunately, we have to delay before the PCI read back.
  5274. * Some 575X chips even will not respond to a PCI cfg access
  5275. * when the reset command is given to the chip.
  5276. *
  5277. * How do these hardware designers expect things to work
  5278. * properly if the PCI write is posted for a long period
  5279. * of time? It is always necessary to have some method by
  5280. * which a register read back can occur to push the write
  5281. * out which does the reset.
  5282. *
  5283. * For most tg3 variants the trick below was working.
  5284. * Ho hum...
  5285. */
  5286. udelay(120);
  5287. /* Flush PCI posted writes. The normal MMIO registers
  5288. * are inaccessible at this time so this is the only
  5289. * way to make this reliably (actually, this is no longer
  5290. * the case, see above). I tried to use indirect
  5291. * register read/write but this upset some 5701 variants.
  5292. */
  5293. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5294. udelay(120);
  5295. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5296. u16 val16;
  5297. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5298. int i;
  5299. u32 cfg_val;
  5300. /* Wait for link training to complete. */
  5301. for (i = 0; i < 5000; i++)
  5302. udelay(100);
  5303. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5304. pci_write_config_dword(tp->pdev, 0xc4,
  5305. cfg_val | (1 << 15));
  5306. }
  5307. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5308. pci_read_config_word(tp->pdev,
  5309. tp->pcie_cap + PCI_EXP_DEVCTL,
  5310. &val16);
  5311. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5312. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5313. /*
  5314. * Older PCIe devices only support the 128 byte
  5315. * MPS setting. Enforce the restriction.
  5316. */
  5317. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5318. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5319. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5320. pci_write_config_word(tp->pdev,
  5321. tp->pcie_cap + PCI_EXP_DEVCTL,
  5322. val16);
  5323. pcie_set_readrq(tp->pdev, 4096);
  5324. /* Clear error status */
  5325. pci_write_config_word(tp->pdev,
  5326. tp->pcie_cap + PCI_EXP_DEVSTA,
  5327. PCI_EXP_DEVSTA_CED |
  5328. PCI_EXP_DEVSTA_NFED |
  5329. PCI_EXP_DEVSTA_FED |
  5330. PCI_EXP_DEVSTA_URD);
  5331. }
  5332. tg3_restore_pci_state(tp);
  5333. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5334. val = 0;
  5335. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5336. val = tr32(MEMARB_MODE);
  5337. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5338. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5339. tg3_stop_fw(tp);
  5340. tw32(0x5000, 0x400);
  5341. }
  5342. tw32(GRC_MODE, tp->grc_mode);
  5343. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5344. val = tr32(0xc4);
  5345. tw32(0xc4, val | (1 << 15));
  5346. }
  5347. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5348. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5349. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5350. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5351. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5352. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5353. }
  5354. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5355. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5356. tw32_f(MAC_MODE, tp->mac_mode);
  5357. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5358. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5359. tw32_f(MAC_MODE, tp->mac_mode);
  5360. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5361. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5362. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5363. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5364. tw32_f(MAC_MODE, tp->mac_mode);
  5365. } else
  5366. tw32_f(MAC_MODE, 0);
  5367. udelay(40);
  5368. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5369. err = tg3_poll_fw(tp);
  5370. if (err)
  5371. return err;
  5372. tg3_mdio_start(tp);
  5373. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5374. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5375. val = tr32(0x7c00);
  5376. tw32(0x7c00, val | (1 << 25));
  5377. }
  5378. /* Reprobe ASF enable state. */
  5379. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5380. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5381. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5382. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5383. u32 nic_cfg;
  5384. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5385. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5386. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5387. tp->last_event_jiffies = jiffies;
  5388. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5389. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5390. }
  5391. }
  5392. return 0;
  5393. }
  5394. /* tp->lock is held. */
  5395. static void tg3_stop_fw(struct tg3 *tp)
  5396. {
  5397. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5398. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5399. /* Wait for RX cpu to ACK the previous event. */
  5400. tg3_wait_for_event_ack(tp);
  5401. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5402. tg3_generate_fw_event(tp);
  5403. /* Wait for RX cpu to ACK this event. */
  5404. tg3_wait_for_event_ack(tp);
  5405. }
  5406. }
  5407. /* tp->lock is held. */
  5408. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5409. {
  5410. int err;
  5411. tg3_stop_fw(tp);
  5412. tg3_write_sig_pre_reset(tp, kind);
  5413. tg3_abort_hw(tp, silent);
  5414. err = tg3_chip_reset(tp);
  5415. __tg3_set_mac_addr(tp, 0);
  5416. tg3_write_sig_legacy(tp, kind);
  5417. tg3_write_sig_post_reset(tp, kind);
  5418. if (err)
  5419. return err;
  5420. return 0;
  5421. }
  5422. #define RX_CPU_SCRATCH_BASE 0x30000
  5423. #define RX_CPU_SCRATCH_SIZE 0x04000
  5424. #define TX_CPU_SCRATCH_BASE 0x34000
  5425. #define TX_CPU_SCRATCH_SIZE 0x04000
  5426. /* tp->lock is held. */
  5427. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5428. {
  5429. int i;
  5430. BUG_ON(offset == TX_CPU_BASE &&
  5431. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5432. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5433. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5434. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5435. return 0;
  5436. }
  5437. if (offset == RX_CPU_BASE) {
  5438. for (i = 0; i < 10000; i++) {
  5439. tw32(offset + CPU_STATE, 0xffffffff);
  5440. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5441. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5442. break;
  5443. }
  5444. tw32(offset + CPU_STATE, 0xffffffff);
  5445. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5446. udelay(10);
  5447. } else {
  5448. for (i = 0; i < 10000; i++) {
  5449. tw32(offset + CPU_STATE, 0xffffffff);
  5450. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5451. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5452. break;
  5453. }
  5454. }
  5455. if (i >= 10000) {
  5456. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5457. "and %s CPU\n",
  5458. tp->dev->name,
  5459. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5460. return -ENODEV;
  5461. }
  5462. /* Clear firmware's nvram arbitration. */
  5463. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5464. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5465. return 0;
  5466. }
  5467. struct fw_info {
  5468. unsigned int fw_base;
  5469. unsigned int fw_len;
  5470. const __be32 *fw_data;
  5471. };
  5472. /* tp->lock is held. */
  5473. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5474. int cpu_scratch_size, struct fw_info *info)
  5475. {
  5476. int err, lock_err, i;
  5477. void (*write_op)(struct tg3 *, u32, u32);
  5478. if (cpu_base == TX_CPU_BASE &&
  5479. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5480. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5481. "TX cpu firmware on %s which is 5705.\n",
  5482. tp->dev->name);
  5483. return -EINVAL;
  5484. }
  5485. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5486. write_op = tg3_write_mem;
  5487. else
  5488. write_op = tg3_write_indirect_reg32;
  5489. /* It is possible that bootcode is still loading at this point.
  5490. * Get the nvram lock first before halting the cpu.
  5491. */
  5492. lock_err = tg3_nvram_lock(tp);
  5493. err = tg3_halt_cpu(tp, cpu_base);
  5494. if (!lock_err)
  5495. tg3_nvram_unlock(tp);
  5496. if (err)
  5497. goto out;
  5498. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5499. write_op(tp, cpu_scratch_base + i, 0);
  5500. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5501. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5502. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5503. write_op(tp, (cpu_scratch_base +
  5504. (info->fw_base & 0xffff) +
  5505. (i * sizeof(u32))),
  5506. be32_to_cpu(info->fw_data[i]));
  5507. err = 0;
  5508. out:
  5509. return err;
  5510. }
  5511. /* tp->lock is held. */
  5512. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5513. {
  5514. struct fw_info info;
  5515. const __be32 *fw_data;
  5516. int err, i;
  5517. fw_data = (void *)tp->fw->data;
  5518. /* Firmware blob starts with version numbers, followed by
  5519. start address and length. We are setting complete length.
  5520. length = end_address_of_bss - start_address_of_text.
  5521. Remainder is the blob to be loaded contiguously
  5522. from start address. */
  5523. info.fw_base = be32_to_cpu(fw_data[1]);
  5524. info.fw_len = tp->fw->size - 12;
  5525. info.fw_data = &fw_data[3];
  5526. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5527. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5528. &info);
  5529. if (err)
  5530. return err;
  5531. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5532. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5533. &info);
  5534. if (err)
  5535. return err;
  5536. /* Now startup only the RX cpu. */
  5537. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5538. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5539. for (i = 0; i < 5; i++) {
  5540. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5541. break;
  5542. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5543. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5544. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5545. udelay(1000);
  5546. }
  5547. if (i >= 5) {
  5548. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5549. "to set RX CPU PC, is %08x should be %08x\n",
  5550. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5551. info.fw_base);
  5552. return -ENODEV;
  5553. }
  5554. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5555. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5556. return 0;
  5557. }
  5558. /* 5705 needs a special version of the TSO firmware. */
  5559. /* tp->lock is held. */
  5560. static int tg3_load_tso_firmware(struct tg3 *tp)
  5561. {
  5562. struct fw_info info;
  5563. const __be32 *fw_data;
  5564. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5565. int err, i;
  5566. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5567. return 0;
  5568. fw_data = (void *)tp->fw->data;
  5569. /* Firmware blob starts with version numbers, followed by
  5570. start address and length. We are setting complete length.
  5571. length = end_address_of_bss - start_address_of_text.
  5572. Remainder is the blob to be loaded contiguously
  5573. from start address. */
  5574. info.fw_base = be32_to_cpu(fw_data[1]);
  5575. cpu_scratch_size = tp->fw_len;
  5576. info.fw_len = tp->fw->size - 12;
  5577. info.fw_data = &fw_data[3];
  5578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5579. cpu_base = RX_CPU_BASE;
  5580. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5581. } else {
  5582. cpu_base = TX_CPU_BASE;
  5583. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5584. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5585. }
  5586. err = tg3_load_firmware_cpu(tp, cpu_base,
  5587. cpu_scratch_base, cpu_scratch_size,
  5588. &info);
  5589. if (err)
  5590. return err;
  5591. /* Now startup the cpu. */
  5592. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5593. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5594. for (i = 0; i < 5; i++) {
  5595. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5596. break;
  5597. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5598. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5599. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5600. udelay(1000);
  5601. }
  5602. if (i >= 5) {
  5603. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5604. "to set CPU PC, is %08x should be %08x\n",
  5605. tp->dev->name, tr32(cpu_base + CPU_PC),
  5606. info.fw_base);
  5607. return -ENODEV;
  5608. }
  5609. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5610. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5611. return 0;
  5612. }
  5613. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5614. {
  5615. struct tg3 *tp = netdev_priv(dev);
  5616. struct sockaddr *addr = p;
  5617. int err = 0, skip_mac_1 = 0;
  5618. if (!is_valid_ether_addr(addr->sa_data))
  5619. return -EINVAL;
  5620. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5621. if (!netif_running(dev))
  5622. return 0;
  5623. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5624. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5625. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5626. addr0_low = tr32(MAC_ADDR_0_LOW);
  5627. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5628. addr1_low = tr32(MAC_ADDR_1_LOW);
  5629. /* Skip MAC addr 1 if ASF is using it. */
  5630. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5631. !(addr1_high == 0 && addr1_low == 0))
  5632. skip_mac_1 = 1;
  5633. }
  5634. spin_lock_bh(&tp->lock);
  5635. __tg3_set_mac_addr(tp, skip_mac_1);
  5636. spin_unlock_bh(&tp->lock);
  5637. return err;
  5638. }
  5639. /* tp->lock is held. */
  5640. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5641. dma_addr_t mapping, u32 maxlen_flags,
  5642. u32 nic_addr)
  5643. {
  5644. tg3_write_mem(tp,
  5645. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5646. ((u64) mapping >> 32));
  5647. tg3_write_mem(tp,
  5648. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5649. ((u64) mapping & 0xffffffff));
  5650. tg3_write_mem(tp,
  5651. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5652. maxlen_flags);
  5653. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5654. tg3_write_mem(tp,
  5655. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5656. nic_addr);
  5657. }
  5658. static void __tg3_set_rx_mode(struct net_device *);
  5659. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5660. {
  5661. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5662. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5663. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5664. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5665. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5666. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5667. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5668. }
  5669. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5670. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5671. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5672. u32 val = ec->stats_block_coalesce_usecs;
  5673. if (!netif_carrier_ok(tp->dev))
  5674. val = 0;
  5675. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5676. }
  5677. }
  5678. /* tp->lock is held. */
  5679. static void tg3_rings_reset(struct tg3 *tp)
  5680. {
  5681. int i;
  5682. u32 txrcb, rxrcb, limit;
  5683. struct tg3_napi *tnapi = &tp->napi[0];
  5684. /* Disable all transmit rings but the first. */
  5685. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5686. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5687. else
  5688. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5689. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5690. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5691. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5692. BDINFO_FLAGS_DISABLED);
  5693. /* Disable all receive return rings but the first. */
  5694. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5695. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5696. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5697. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5698. else
  5699. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5700. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5701. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5702. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5703. BDINFO_FLAGS_DISABLED);
  5704. /* Disable interrupts */
  5705. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5706. /* Zero mailbox registers. */
  5707. tp->napi[0].tx_prod = 0;
  5708. tp->napi[0].tx_cons = 0;
  5709. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5710. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5711. /* Make sure the NIC-based send BD rings are disabled. */
  5712. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5713. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5714. for (i = 0; i < 16; i++)
  5715. tw32_tx_mbox(mbox + i * 8, 0);
  5716. }
  5717. txrcb = NIC_SRAM_SEND_RCB;
  5718. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5719. /* Clear status block in ram. */
  5720. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5721. /* Set status block DMA address */
  5722. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5723. ((u64) tnapi->status_mapping >> 32));
  5724. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5725. ((u64) tnapi->status_mapping & 0xffffffff));
  5726. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5727. (TG3_TX_RING_SIZE <<
  5728. BDINFO_FLAGS_MAXLEN_SHIFT),
  5729. NIC_SRAM_TX_BUFFER_DESC);
  5730. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5731. (TG3_RX_RCB_RING_SIZE(tp) <<
  5732. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5733. }
  5734. /* tp->lock is held. */
  5735. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5736. {
  5737. u32 val, rdmac_mode;
  5738. int i, err, limit;
  5739. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5740. tg3_disable_ints(tp);
  5741. tg3_stop_fw(tp);
  5742. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5743. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5744. tg3_abort_hw(tp, 1);
  5745. }
  5746. if (reset_phy &&
  5747. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5748. tg3_phy_reset(tp);
  5749. err = tg3_chip_reset(tp);
  5750. if (err)
  5751. return err;
  5752. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5753. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5754. val = tr32(TG3_CPMU_CTRL);
  5755. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5756. tw32(TG3_CPMU_CTRL, val);
  5757. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5758. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5759. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5760. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5761. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5762. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5763. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5764. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5765. val = tr32(TG3_CPMU_HST_ACC);
  5766. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5767. val |= CPMU_HST_ACC_MACCLK_6_25;
  5768. tw32(TG3_CPMU_HST_ACC, val);
  5769. }
  5770. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5771. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5772. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5773. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5774. tw32(PCIE_PWR_MGMT_THRESH, val);
  5775. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5776. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5777. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5778. }
  5779. if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  5780. val = tr32(TG3_PCIE_LNKCTL);
  5781. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
  5782. val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5783. else
  5784. val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5785. tw32(TG3_PCIE_LNKCTL, val);
  5786. }
  5787. /* This works around an issue with Athlon chipsets on
  5788. * B3 tigon3 silicon. This bit has no effect on any
  5789. * other revision. But do not set this on PCI Express
  5790. * chips and don't even touch the clocks if the CPMU is present.
  5791. */
  5792. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5793. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5794. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5795. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5796. }
  5797. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5798. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5799. val = tr32(TG3PCI_PCISTATE);
  5800. val |= PCISTATE_RETRY_SAME_DMA;
  5801. tw32(TG3PCI_PCISTATE, val);
  5802. }
  5803. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5804. /* Allow reads and writes to the
  5805. * APE register and memory space.
  5806. */
  5807. val = tr32(TG3PCI_PCISTATE);
  5808. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5809. PCISTATE_ALLOW_APE_SHMEM_WR;
  5810. tw32(TG3PCI_PCISTATE, val);
  5811. }
  5812. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5813. /* Enable some hw fixes. */
  5814. val = tr32(TG3PCI_MSI_DATA);
  5815. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5816. tw32(TG3PCI_MSI_DATA, val);
  5817. }
  5818. /* Descriptor ring init may make accesses to the
  5819. * NIC SRAM area to setup the TX descriptors, so we
  5820. * can only do this after the hardware has been
  5821. * successfully reset.
  5822. */
  5823. err = tg3_init_rings(tp);
  5824. if (err)
  5825. return err;
  5826. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5827. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5828. /* This value is determined during the probe time DMA
  5829. * engine test, tg3_test_dma.
  5830. */
  5831. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5832. }
  5833. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5834. GRC_MODE_4X_NIC_SEND_RINGS |
  5835. GRC_MODE_NO_TX_PHDR_CSUM |
  5836. GRC_MODE_NO_RX_PHDR_CSUM);
  5837. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5838. /* Pseudo-header checksum is done by hardware logic and not
  5839. * the offload processers, so make the chip do the pseudo-
  5840. * header checksums on receive. For transmit it is more
  5841. * convenient to do the pseudo-header checksum in software
  5842. * as Linux does that on transmit for us in all cases.
  5843. */
  5844. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5845. tw32(GRC_MODE,
  5846. tp->grc_mode |
  5847. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5848. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5849. val = tr32(GRC_MISC_CFG);
  5850. val &= ~0xff;
  5851. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5852. tw32(GRC_MISC_CFG, val);
  5853. /* Initialize MBUF/DESC pool. */
  5854. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5855. /* Do nothing. */
  5856. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5857. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5858. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5859. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5860. else
  5861. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5862. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5863. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5864. }
  5865. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5866. int fw_len;
  5867. fw_len = tp->fw_len;
  5868. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5869. tw32(BUFMGR_MB_POOL_ADDR,
  5870. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5871. tw32(BUFMGR_MB_POOL_SIZE,
  5872. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5873. }
  5874. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5875. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5876. tp->bufmgr_config.mbuf_read_dma_low_water);
  5877. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5878. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5879. tw32(BUFMGR_MB_HIGH_WATER,
  5880. tp->bufmgr_config.mbuf_high_water);
  5881. } else {
  5882. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5883. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5884. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5885. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5886. tw32(BUFMGR_MB_HIGH_WATER,
  5887. tp->bufmgr_config.mbuf_high_water_jumbo);
  5888. }
  5889. tw32(BUFMGR_DMA_LOW_WATER,
  5890. tp->bufmgr_config.dma_low_water);
  5891. tw32(BUFMGR_DMA_HIGH_WATER,
  5892. tp->bufmgr_config.dma_high_water);
  5893. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5894. for (i = 0; i < 2000; i++) {
  5895. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5896. break;
  5897. udelay(10);
  5898. }
  5899. if (i >= 2000) {
  5900. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5901. tp->dev->name);
  5902. return -ENODEV;
  5903. }
  5904. /* Setup replenish threshold. */
  5905. val = tp->rx_pending / 8;
  5906. if (val == 0)
  5907. val = 1;
  5908. else if (val > tp->rx_std_max_post)
  5909. val = tp->rx_std_max_post;
  5910. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5911. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5912. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5913. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5914. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5915. }
  5916. tw32(RCVBDI_STD_THRESH, val);
  5917. /* Initialize TG3_BDINFO's at:
  5918. * RCVDBDI_STD_BD: standard eth size rx ring
  5919. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5920. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5921. *
  5922. * like so:
  5923. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5924. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5925. * ring attribute flags
  5926. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5927. *
  5928. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5929. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5930. *
  5931. * The size of each ring is fixed in the firmware, but the location is
  5932. * configurable.
  5933. */
  5934. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5935. ((u64) tpr->rx_std_mapping >> 32));
  5936. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5937. ((u64) tpr->rx_std_mapping & 0xffffffff));
  5938. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5939. NIC_SRAM_RX_BUFFER_DESC);
  5940. /* Disable the mini ring */
  5941. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5942. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5943. BDINFO_FLAGS_DISABLED);
  5944. /* Program the jumbo buffer descriptor ring control
  5945. * blocks on those devices that have them.
  5946. */
  5947. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5948. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5949. /* Setup replenish threshold. */
  5950. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5951. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5952. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5953. ((u64) tpr->rx_jmb_mapping >> 32));
  5954. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5955. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  5956. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5957. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  5958. BDINFO_FLAGS_USE_EXT_RECV);
  5959. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5960. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5961. } else {
  5962. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5963. BDINFO_FLAGS_DISABLED);
  5964. }
  5965. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  5966. } else
  5967. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  5968. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  5969. tpr->rx_std_ptr = tp->rx_pending;
  5970. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5971. tpr->rx_std_ptr);
  5972. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5973. tp->rx_jumbo_pending : 0;
  5974. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5975. tpr->rx_jmb_ptr);
  5976. tg3_rings_reset(tp);
  5977. /* Initialize MAC address and backoff seed. */
  5978. __tg3_set_mac_addr(tp, 0);
  5979. /* MTU + ethernet header + FCS + optional VLAN tag */
  5980. tw32(MAC_RX_MTU_SIZE,
  5981. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  5982. /* The slot time is changed by tg3_setup_phy if we
  5983. * run at gigabit with half duplex.
  5984. */
  5985. tw32(MAC_TX_LENGTHS,
  5986. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5987. (6 << TX_LENGTHS_IPG_SHIFT) |
  5988. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5989. /* Receive rules. */
  5990. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5991. tw32(RCVLPC_CONFIG, 0x0181);
  5992. /* Calculate RDMAC_MODE setting early, we need it to determine
  5993. * the RCVLPC_STATE_ENABLE mask.
  5994. */
  5995. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5996. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5997. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5998. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5999. RDMAC_MODE_LNGREAD_ENAB);
  6000. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6001. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6002. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6003. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6004. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6005. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6006. /* If statement applies to 5705 and 5750 PCI devices only */
  6007. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6008. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6009. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6010. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6011. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6012. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6013. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6014. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6015. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6016. }
  6017. }
  6018. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6019. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6020. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6021. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6022. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6023. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6024. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6025. /* Receive/send statistics. */
  6026. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6027. val = tr32(RCVLPC_STATS_ENABLE);
  6028. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6029. tw32(RCVLPC_STATS_ENABLE, val);
  6030. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6031. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6032. val = tr32(RCVLPC_STATS_ENABLE);
  6033. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6034. tw32(RCVLPC_STATS_ENABLE, val);
  6035. } else {
  6036. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6037. }
  6038. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6039. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6040. tw32(SNDDATAI_STATSCTRL,
  6041. (SNDDATAI_SCTRL_ENABLE |
  6042. SNDDATAI_SCTRL_FASTUPD));
  6043. /* Setup host coalescing engine. */
  6044. tw32(HOSTCC_MODE, 0);
  6045. for (i = 0; i < 2000; i++) {
  6046. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6047. break;
  6048. udelay(10);
  6049. }
  6050. __tg3_set_coalesce(tp, &tp->coal);
  6051. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6052. /* Status/statistics block address. See tg3_timer,
  6053. * the tg3_periodic_fetch_stats call there, and
  6054. * tg3_get_stats to see how this works for 5705/5750 chips.
  6055. */
  6056. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6057. ((u64) tp->stats_mapping >> 32));
  6058. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6059. ((u64) tp->stats_mapping & 0xffffffff));
  6060. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6061. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6062. /* Clear statistics and status block memory areas */
  6063. for (i = NIC_SRAM_STATS_BLK;
  6064. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6065. i += sizeof(u32)) {
  6066. tg3_write_mem(tp, i, 0);
  6067. udelay(40);
  6068. }
  6069. }
  6070. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6071. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6072. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6073. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6074. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6075. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6076. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6077. /* reset to prevent losing 1st rx packet intermittently */
  6078. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6079. udelay(10);
  6080. }
  6081. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6082. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6083. else
  6084. tp->mac_mode = 0;
  6085. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6086. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6087. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6088. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6089. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6090. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6091. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6092. udelay(40);
  6093. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6094. * If TG3_FLG2_IS_NIC is zero, we should read the
  6095. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6096. * whether used as inputs or outputs, are set by boot code after
  6097. * reset.
  6098. */
  6099. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6100. u32 gpio_mask;
  6101. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6102. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6103. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6105. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6106. GRC_LCLCTRL_GPIO_OUTPUT3;
  6107. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6108. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6109. tp->grc_local_ctrl &= ~gpio_mask;
  6110. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6111. /* GPIO1 must be driven high for eeprom write protect */
  6112. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6113. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6114. GRC_LCLCTRL_GPIO_OUTPUT1);
  6115. }
  6116. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6117. udelay(100);
  6118. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6119. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6120. udelay(40);
  6121. }
  6122. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6123. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6124. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6125. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6126. WDMAC_MODE_LNGREAD_ENAB);
  6127. /* If statement applies to 5705 and 5750 PCI devices only */
  6128. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6129. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6130. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6131. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6132. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6133. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6134. /* nothing */
  6135. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6136. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6137. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6138. val |= WDMAC_MODE_RX_ACCEL;
  6139. }
  6140. }
  6141. /* Enable host coalescing bug fix */
  6142. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6143. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6144. tw32_f(WDMAC_MODE, val);
  6145. udelay(40);
  6146. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6147. u16 pcix_cmd;
  6148. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6149. &pcix_cmd);
  6150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6151. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6152. pcix_cmd |= PCI_X_CMD_READ_2K;
  6153. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6154. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6155. pcix_cmd |= PCI_X_CMD_READ_2K;
  6156. }
  6157. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6158. pcix_cmd);
  6159. }
  6160. tw32_f(RDMAC_MODE, rdmac_mode);
  6161. udelay(40);
  6162. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6163. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6164. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6165. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6166. tw32(SNDDATAC_MODE,
  6167. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6168. else
  6169. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6170. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6171. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6172. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6173. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6174. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6175. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6176. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6177. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6178. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6179. err = tg3_load_5701_a0_firmware_fix(tp);
  6180. if (err)
  6181. return err;
  6182. }
  6183. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6184. err = tg3_load_tso_firmware(tp);
  6185. if (err)
  6186. return err;
  6187. }
  6188. tp->tx_mode = TX_MODE_ENABLE;
  6189. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6190. udelay(100);
  6191. tp->rx_mode = RX_MODE_ENABLE;
  6192. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6193. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6194. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6195. udelay(10);
  6196. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6197. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6198. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6199. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6200. udelay(10);
  6201. }
  6202. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6203. udelay(10);
  6204. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6205. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6206. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6207. /* Set drive transmission level to 1.2V */
  6208. /* only if the signal pre-emphasis bit is not set */
  6209. val = tr32(MAC_SERDES_CFG);
  6210. val &= 0xfffff000;
  6211. val |= 0x880;
  6212. tw32(MAC_SERDES_CFG, val);
  6213. }
  6214. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6215. tw32(MAC_SERDES_CFG, 0x616000);
  6216. }
  6217. /* Prevent chip from dropping frames when flow control
  6218. * is enabled.
  6219. */
  6220. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6222. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6223. /* Use hardware link auto-negotiation */
  6224. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6225. }
  6226. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6227. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6228. u32 tmp;
  6229. tmp = tr32(SERDES_RX_CTRL);
  6230. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6231. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6232. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6233. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6234. }
  6235. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6236. if (tp->link_config.phy_is_low_power) {
  6237. tp->link_config.phy_is_low_power = 0;
  6238. tp->link_config.speed = tp->link_config.orig_speed;
  6239. tp->link_config.duplex = tp->link_config.orig_duplex;
  6240. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6241. }
  6242. err = tg3_setup_phy(tp, 0);
  6243. if (err)
  6244. return err;
  6245. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6246. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6247. u32 tmp;
  6248. /* Clear CRC stats. */
  6249. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6250. tg3_writephy(tp, MII_TG3_TEST1,
  6251. tmp | MII_TG3_TEST1_CRC_EN);
  6252. tg3_readphy(tp, 0x14, &tmp);
  6253. }
  6254. }
  6255. }
  6256. __tg3_set_rx_mode(tp->dev);
  6257. /* Initialize receive rules. */
  6258. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6259. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6260. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6261. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6262. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6263. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6264. limit = 8;
  6265. else
  6266. limit = 16;
  6267. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6268. limit -= 4;
  6269. switch (limit) {
  6270. case 16:
  6271. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6272. case 15:
  6273. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6274. case 14:
  6275. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6276. case 13:
  6277. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6278. case 12:
  6279. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6280. case 11:
  6281. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6282. case 10:
  6283. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6284. case 9:
  6285. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6286. case 8:
  6287. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6288. case 7:
  6289. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6290. case 6:
  6291. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6292. case 5:
  6293. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6294. case 4:
  6295. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6296. case 3:
  6297. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6298. case 2:
  6299. case 1:
  6300. default:
  6301. break;
  6302. }
  6303. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6304. /* Write our heartbeat update interval to APE. */
  6305. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6306. APE_HOST_HEARTBEAT_INT_DISABLE);
  6307. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6308. return 0;
  6309. }
  6310. /* Called at device open time to get the chip ready for
  6311. * packet processing. Invoked with tp->lock held.
  6312. */
  6313. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6314. {
  6315. tg3_switch_clocks(tp);
  6316. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6317. return tg3_reset_hw(tp, reset_phy);
  6318. }
  6319. #define TG3_STAT_ADD32(PSTAT, REG) \
  6320. do { u32 __val = tr32(REG); \
  6321. (PSTAT)->low += __val; \
  6322. if ((PSTAT)->low < __val) \
  6323. (PSTAT)->high += 1; \
  6324. } while (0)
  6325. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6326. {
  6327. struct tg3_hw_stats *sp = tp->hw_stats;
  6328. if (!netif_carrier_ok(tp->dev))
  6329. return;
  6330. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6331. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6332. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6333. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6334. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6335. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6336. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6337. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6338. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6339. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6340. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6341. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6342. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6343. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6344. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6345. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6346. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6347. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6348. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6349. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6350. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6351. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6352. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6353. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6354. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6355. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6356. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6357. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6358. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6359. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6360. }
  6361. static void tg3_timer(unsigned long __opaque)
  6362. {
  6363. struct tg3 *tp = (struct tg3 *) __opaque;
  6364. if (tp->irq_sync)
  6365. goto restart_timer;
  6366. spin_lock(&tp->lock);
  6367. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6368. /* All of this garbage is because when using non-tagged
  6369. * IRQ status the mailbox/status_block protocol the chip
  6370. * uses with the cpu is race prone.
  6371. */
  6372. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6373. tw32(GRC_LOCAL_CTRL,
  6374. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6375. } else {
  6376. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6377. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6378. }
  6379. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6380. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6381. spin_unlock(&tp->lock);
  6382. schedule_work(&tp->reset_task);
  6383. return;
  6384. }
  6385. }
  6386. /* This part only runs once per second. */
  6387. if (!--tp->timer_counter) {
  6388. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6389. tg3_periodic_fetch_stats(tp);
  6390. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6391. u32 mac_stat;
  6392. int phy_event;
  6393. mac_stat = tr32(MAC_STATUS);
  6394. phy_event = 0;
  6395. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6396. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6397. phy_event = 1;
  6398. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6399. phy_event = 1;
  6400. if (phy_event)
  6401. tg3_setup_phy(tp, 0);
  6402. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6403. u32 mac_stat = tr32(MAC_STATUS);
  6404. int need_setup = 0;
  6405. if (netif_carrier_ok(tp->dev) &&
  6406. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6407. need_setup = 1;
  6408. }
  6409. if (! netif_carrier_ok(tp->dev) &&
  6410. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6411. MAC_STATUS_SIGNAL_DET))) {
  6412. need_setup = 1;
  6413. }
  6414. if (need_setup) {
  6415. if (!tp->serdes_counter) {
  6416. tw32_f(MAC_MODE,
  6417. (tp->mac_mode &
  6418. ~MAC_MODE_PORT_MODE_MASK));
  6419. udelay(40);
  6420. tw32_f(MAC_MODE, tp->mac_mode);
  6421. udelay(40);
  6422. }
  6423. tg3_setup_phy(tp, 0);
  6424. }
  6425. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6426. tg3_serdes_parallel_detect(tp);
  6427. tp->timer_counter = tp->timer_multiplier;
  6428. }
  6429. /* Heartbeat is only sent once every 2 seconds.
  6430. *
  6431. * The heartbeat is to tell the ASF firmware that the host
  6432. * driver is still alive. In the event that the OS crashes,
  6433. * ASF needs to reset the hardware to free up the FIFO space
  6434. * that may be filled with rx packets destined for the host.
  6435. * If the FIFO is full, ASF will no longer function properly.
  6436. *
  6437. * Unintended resets have been reported on real time kernels
  6438. * where the timer doesn't run on time. Netpoll will also have
  6439. * same problem.
  6440. *
  6441. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6442. * to check the ring condition when the heartbeat is expiring
  6443. * before doing the reset. This will prevent most unintended
  6444. * resets.
  6445. */
  6446. if (!--tp->asf_counter) {
  6447. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6448. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6449. tg3_wait_for_event_ack(tp);
  6450. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6451. FWCMD_NICDRV_ALIVE3);
  6452. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6453. /* 5 seconds timeout */
  6454. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6455. tg3_generate_fw_event(tp);
  6456. }
  6457. tp->asf_counter = tp->asf_multiplier;
  6458. }
  6459. spin_unlock(&tp->lock);
  6460. restart_timer:
  6461. tp->timer.expires = jiffies + tp->timer_offset;
  6462. add_timer(&tp->timer);
  6463. }
  6464. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6465. {
  6466. irq_handler_t fn;
  6467. unsigned long flags;
  6468. char *name;
  6469. struct tg3_napi *tnapi = &tp->napi[irq_num];
  6470. if (tp->irq_cnt == 1)
  6471. name = tp->dev->name;
  6472. else {
  6473. name = &tnapi->irq_lbl[0];
  6474. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  6475. name[IFNAMSIZ-1] = 0;
  6476. }
  6477. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6478. fn = tg3_msi;
  6479. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6480. fn = tg3_msi_1shot;
  6481. flags = IRQF_SAMPLE_RANDOM;
  6482. } else {
  6483. fn = tg3_interrupt;
  6484. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6485. fn = tg3_interrupt_tagged;
  6486. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6487. }
  6488. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  6489. }
  6490. static int tg3_test_interrupt(struct tg3 *tp)
  6491. {
  6492. struct tg3_napi *tnapi = &tp->napi[0];
  6493. struct net_device *dev = tp->dev;
  6494. int err, i, intr_ok = 0;
  6495. if (!netif_running(dev))
  6496. return -ENODEV;
  6497. tg3_disable_ints(tp);
  6498. free_irq(tnapi->irq_vec, tnapi);
  6499. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  6500. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6501. if (err)
  6502. return err;
  6503. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6504. tg3_enable_ints(tp);
  6505. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6506. tnapi->coal_now);
  6507. for (i = 0; i < 5; i++) {
  6508. u32 int_mbox, misc_host_ctrl;
  6509. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6510. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6511. if ((int_mbox != 0) ||
  6512. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6513. intr_ok = 1;
  6514. break;
  6515. }
  6516. msleep(10);
  6517. }
  6518. tg3_disable_ints(tp);
  6519. free_irq(tnapi->irq_vec, tnapi);
  6520. err = tg3_request_irq(tp, 0);
  6521. if (err)
  6522. return err;
  6523. if (intr_ok)
  6524. return 0;
  6525. return -EIO;
  6526. }
  6527. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6528. * successfully restored
  6529. */
  6530. static int tg3_test_msi(struct tg3 *tp)
  6531. {
  6532. int err;
  6533. u16 pci_cmd;
  6534. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6535. return 0;
  6536. /* Turn off SERR reporting in case MSI terminates with Master
  6537. * Abort.
  6538. */
  6539. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6540. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6541. pci_cmd & ~PCI_COMMAND_SERR);
  6542. err = tg3_test_interrupt(tp);
  6543. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6544. if (!err)
  6545. return 0;
  6546. /* other failures */
  6547. if (err != -EIO)
  6548. return err;
  6549. /* MSI test failed, go back to INTx mode */
  6550. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6551. "switching to INTx mode. Please report this failure to "
  6552. "the PCI maintainer and include system chipset information.\n",
  6553. tp->dev->name);
  6554. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6555. pci_disable_msi(tp->pdev);
  6556. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6557. err = tg3_request_irq(tp, 0);
  6558. if (err)
  6559. return err;
  6560. /* Need to reset the chip because the MSI cycle may have terminated
  6561. * with Master Abort.
  6562. */
  6563. tg3_full_lock(tp, 1);
  6564. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6565. err = tg3_init_hw(tp, 1);
  6566. tg3_full_unlock(tp);
  6567. if (err)
  6568. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6569. return err;
  6570. }
  6571. static int tg3_request_firmware(struct tg3 *tp)
  6572. {
  6573. const __be32 *fw_data;
  6574. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6575. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6576. tp->dev->name, tp->fw_needed);
  6577. return -ENOENT;
  6578. }
  6579. fw_data = (void *)tp->fw->data;
  6580. /* Firmware blob starts with version numbers, followed by
  6581. * start address and _full_ length including BSS sections
  6582. * (which must be longer than the actual data, of course
  6583. */
  6584. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6585. if (tp->fw_len < (tp->fw->size - 12)) {
  6586. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6587. tp->dev->name, tp->fw_len, tp->fw_needed);
  6588. release_firmware(tp->fw);
  6589. tp->fw = NULL;
  6590. return -EINVAL;
  6591. }
  6592. /* We no longer need firmware; we have it. */
  6593. tp->fw_needed = NULL;
  6594. return 0;
  6595. }
  6596. static bool tg3_enable_msix(struct tg3 *tp)
  6597. {
  6598. int i, rc, cpus = num_online_cpus();
  6599. struct msix_entry msix_ent[tp->irq_max];
  6600. if (cpus == 1)
  6601. /* Just fallback to the simpler MSI mode. */
  6602. return false;
  6603. /*
  6604. * We want as many rx rings enabled as there are cpus.
  6605. * The first MSIX vector only deals with link interrupts, etc,
  6606. * so we add one to the number of vectors we are requesting.
  6607. */
  6608. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  6609. for (i = 0; i < tp->irq_max; i++) {
  6610. msix_ent[i].entry = i;
  6611. msix_ent[i].vector = 0;
  6612. }
  6613. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  6614. if (rc != 0) {
  6615. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  6616. return false;
  6617. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  6618. return false;
  6619. printk(KERN_NOTICE
  6620. "%s: Requested %d MSI-X vectors, received %d\n",
  6621. tp->dev->name, tp->irq_cnt, rc);
  6622. tp->irq_cnt = rc;
  6623. }
  6624. for (i = 0; i < tp->irq_max; i++)
  6625. tp->napi[i].irq_vec = msix_ent[i].vector;
  6626. return true;
  6627. }
  6628. static void tg3_ints_init(struct tg3 *tp)
  6629. {
  6630. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  6631. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6632. /* All MSI supporting chips should support tagged
  6633. * status. Assert that this is the case.
  6634. */
  6635. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6636. "Not using MSI.\n", tp->dev->name);
  6637. goto defcfg;
  6638. }
  6639. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  6640. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  6641. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  6642. pci_enable_msi(tp->pdev) == 0)
  6643. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6644. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6645. u32 msi_mode = tr32(MSGINT_MODE);
  6646. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6647. }
  6648. defcfg:
  6649. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6650. tp->irq_cnt = 1;
  6651. tp->napi[0].irq_vec = tp->pdev->irq;
  6652. }
  6653. }
  6654. static void tg3_ints_fini(struct tg3 *tp)
  6655. {
  6656. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6657. pci_disable_msix(tp->pdev);
  6658. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  6659. pci_disable_msi(tp->pdev);
  6660. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  6661. }
  6662. static int tg3_open(struct net_device *dev)
  6663. {
  6664. struct tg3 *tp = netdev_priv(dev);
  6665. int i, err;
  6666. if (tp->fw_needed) {
  6667. err = tg3_request_firmware(tp);
  6668. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6669. if (err)
  6670. return err;
  6671. } else if (err) {
  6672. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6673. tp->dev->name);
  6674. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6675. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6676. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6677. tp->dev->name);
  6678. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6679. }
  6680. }
  6681. netif_carrier_off(tp->dev);
  6682. err = tg3_set_power_state(tp, PCI_D0);
  6683. if (err)
  6684. return err;
  6685. tg3_full_lock(tp, 0);
  6686. tg3_disable_ints(tp);
  6687. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6688. tg3_full_unlock(tp);
  6689. /*
  6690. * Setup interrupts first so we know how
  6691. * many NAPI resources to allocate
  6692. */
  6693. tg3_ints_init(tp);
  6694. /* The placement of this call is tied
  6695. * to the setup and use of Host TX descriptors.
  6696. */
  6697. err = tg3_alloc_consistent(tp);
  6698. if (err)
  6699. goto err_out1;
  6700. napi_enable(&tp->napi[0].napi);
  6701. for (i = 0; i < tp->irq_cnt; i++) {
  6702. struct tg3_napi *tnapi = &tp->napi[i];
  6703. err = tg3_request_irq(tp, i);
  6704. if (err) {
  6705. for (i--; i >= 0; i--)
  6706. free_irq(tnapi->irq_vec, tnapi);
  6707. break;
  6708. }
  6709. }
  6710. if (err)
  6711. goto err_out2;
  6712. tg3_full_lock(tp, 0);
  6713. err = tg3_init_hw(tp, 1);
  6714. if (err) {
  6715. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6716. tg3_free_rings(tp);
  6717. } else {
  6718. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6719. tp->timer_offset = HZ;
  6720. else
  6721. tp->timer_offset = HZ / 10;
  6722. BUG_ON(tp->timer_offset > HZ);
  6723. tp->timer_counter = tp->timer_multiplier =
  6724. (HZ / tp->timer_offset);
  6725. tp->asf_counter = tp->asf_multiplier =
  6726. ((HZ / tp->timer_offset) * 2);
  6727. init_timer(&tp->timer);
  6728. tp->timer.expires = jiffies + tp->timer_offset;
  6729. tp->timer.data = (unsigned long) tp;
  6730. tp->timer.function = tg3_timer;
  6731. }
  6732. tg3_full_unlock(tp);
  6733. if (err)
  6734. goto err_out3;
  6735. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6736. err = tg3_test_msi(tp);
  6737. if (err) {
  6738. tg3_full_lock(tp, 0);
  6739. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6740. tg3_free_rings(tp);
  6741. tg3_full_unlock(tp);
  6742. goto err_out2;
  6743. }
  6744. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6745. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6746. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6747. tw32(PCIE_TRANSACTION_CFG,
  6748. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6749. }
  6750. }
  6751. }
  6752. tg3_phy_start(tp);
  6753. tg3_full_lock(tp, 0);
  6754. add_timer(&tp->timer);
  6755. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6756. tg3_enable_ints(tp);
  6757. tg3_full_unlock(tp);
  6758. netif_start_queue(dev);
  6759. return 0;
  6760. err_out3:
  6761. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  6762. struct tg3_napi *tnapi = &tp->napi[i];
  6763. free_irq(tnapi->irq_vec, tnapi);
  6764. }
  6765. err_out2:
  6766. napi_disable(&tp->napi[0].napi);
  6767. tg3_free_consistent(tp);
  6768. err_out1:
  6769. tg3_ints_fini(tp);
  6770. return err;
  6771. }
  6772. #if 0
  6773. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6774. {
  6775. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6776. u16 val16;
  6777. int i;
  6778. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  6779. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6780. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6781. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6782. val16, val32);
  6783. /* MAC block */
  6784. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6785. tr32(MAC_MODE), tr32(MAC_STATUS));
  6786. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6787. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6788. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6789. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6790. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6791. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6792. /* Send data initiator control block */
  6793. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6794. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6795. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6796. tr32(SNDDATAI_STATSCTRL));
  6797. /* Send data completion control block */
  6798. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6799. /* Send BD ring selector block */
  6800. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6801. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6802. /* Send BD initiator control block */
  6803. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6804. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6805. /* Send BD completion control block */
  6806. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6807. /* Receive list placement control block */
  6808. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6809. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6810. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6811. tr32(RCVLPC_STATSCTRL));
  6812. /* Receive data and receive BD initiator control block */
  6813. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6814. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6815. /* Receive data completion control block */
  6816. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6817. tr32(RCVDCC_MODE));
  6818. /* Receive BD initiator control block */
  6819. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6820. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6821. /* Receive BD completion control block */
  6822. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6823. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6824. /* Receive list selector control block */
  6825. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6826. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6827. /* Mbuf cluster free block */
  6828. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6829. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6830. /* Host coalescing control block */
  6831. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6832. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6833. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6834. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6835. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6836. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6837. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6838. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6839. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6840. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6841. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6842. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6843. /* Memory arbiter control block */
  6844. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6845. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6846. /* Buffer manager control block */
  6847. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6848. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6849. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6850. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6851. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6852. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6853. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6854. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6855. /* Read DMA control block */
  6856. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6857. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6858. /* Write DMA control block */
  6859. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6860. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6861. /* DMA completion block */
  6862. printk("DEBUG: DMAC_MODE[%08x]\n",
  6863. tr32(DMAC_MODE));
  6864. /* GRC block */
  6865. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6866. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6867. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6868. tr32(GRC_LOCAL_CTRL));
  6869. /* TG3_BDINFOs */
  6870. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6871. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6872. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6873. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6874. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6875. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6876. tr32(RCVDBDI_STD_BD + 0x0),
  6877. tr32(RCVDBDI_STD_BD + 0x4),
  6878. tr32(RCVDBDI_STD_BD + 0x8),
  6879. tr32(RCVDBDI_STD_BD + 0xc));
  6880. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6881. tr32(RCVDBDI_MINI_BD + 0x0),
  6882. tr32(RCVDBDI_MINI_BD + 0x4),
  6883. tr32(RCVDBDI_MINI_BD + 0x8),
  6884. tr32(RCVDBDI_MINI_BD + 0xc));
  6885. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6886. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6887. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6888. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6889. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6890. val32, val32_2, val32_3, val32_4);
  6891. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6892. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6893. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6894. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6895. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6896. val32, val32_2, val32_3, val32_4);
  6897. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6898. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6899. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6900. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6901. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6902. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6903. val32, val32_2, val32_3, val32_4, val32_5);
  6904. /* SW status block */
  6905. printk(KERN_DEBUG
  6906. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6907. sblk->status,
  6908. sblk->status_tag,
  6909. sblk->rx_jumbo_consumer,
  6910. sblk->rx_consumer,
  6911. sblk->rx_mini_consumer,
  6912. sblk->idx[0].rx_producer,
  6913. sblk->idx[0].tx_consumer);
  6914. /* SW statistics block */
  6915. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6916. ((u32 *)tp->hw_stats)[0],
  6917. ((u32 *)tp->hw_stats)[1],
  6918. ((u32 *)tp->hw_stats)[2],
  6919. ((u32 *)tp->hw_stats)[3]);
  6920. /* Mailboxes */
  6921. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6922. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6923. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6924. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6925. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6926. /* NIC side send descriptors. */
  6927. for (i = 0; i < 6; i++) {
  6928. unsigned long txd;
  6929. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6930. + (i * sizeof(struct tg3_tx_buffer_desc));
  6931. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6932. i,
  6933. readl(txd + 0x0), readl(txd + 0x4),
  6934. readl(txd + 0x8), readl(txd + 0xc));
  6935. }
  6936. /* NIC side RX descriptors. */
  6937. for (i = 0; i < 6; i++) {
  6938. unsigned long rxd;
  6939. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6940. + (i * sizeof(struct tg3_rx_buffer_desc));
  6941. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6942. i,
  6943. readl(rxd + 0x0), readl(rxd + 0x4),
  6944. readl(rxd + 0x8), readl(rxd + 0xc));
  6945. rxd += (4 * sizeof(u32));
  6946. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6947. i,
  6948. readl(rxd + 0x0), readl(rxd + 0x4),
  6949. readl(rxd + 0x8), readl(rxd + 0xc));
  6950. }
  6951. for (i = 0; i < 6; i++) {
  6952. unsigned long rxd;
  6953. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6954. + (i * sizeof(struct tg3_rx_buffer_desc));
  6955. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6956. i,
  6957. readl(rxd + 0x0), readl(rxd + 0x4),
  6958. readl(rxd + 0x8), readl(rxd + 0xc));
  6959. rxd += (4 * sizeof(u32));
  6960. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6961. i,
  6962. readl(rxd + 0x0), readl(rxd + 0x4),
  6963. readl(rxd + 0x8), readl(rxd + 0xc));
  6964. }
  6965. }
  6966. #endif
  6967. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6968. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6969. static int tg3_close(struct net_device *dev)
  6970. {
  6971. int i;
  6972. struct tg3 *tp = netdev_priv(dev);
  6973. napi_disable(&tp->napi[0].napi);
  6974. cancel_work_sync(&tp->reset_task);
  6975. netif_stop_queue(dev);
  6976. del_timer_sync(&tp->timer);
  6977. tg3_full_lock(tp, 1);
  6978. #if 0
  6979. tg3_dump_state(tp);
  6980. #endif
  6981. tg3_disable_ints(tp);
  6982. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6983. tg3_free_rings(tp);
  6984. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6985. tg3_full_unlock(tp);
  6986. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  6987. struct tg3_napi *tnapi = &tp->napi[i];
  6988. free_irq(tnapi->irq_vec, tnapi);
  6989. }
  6990. tg3_ints_fini(tp);
  6991. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6992. sizeof(tp->net_stats_prev));
  6993. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6994. sizeof(tp->estats_prev));
  6995. tg3_free_consistent(tp);
  6996. tg3_set_power_state(tp, PCI_D3hot);
  6997. netif_carrier_off(tp->dev);
  6998. return 0;
  6999. }
  7000. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7001. {
  7002. unsigned long ret;
  7003. #if (BITS_PER_LONG == 32)
  7004. ret = val->low;
  7005. #else
  7006. ret = ((u64)val->high << 32) | ((u64)val->low);
  7007. #endif
  7008. return ret;
  7009. }
  7010. static inline u64 get_estat64(tg3_stat64_t *val)
  7011. {
  7012. return ((u64)val->high << 32) | ((u64)val->low);
  7013. }
  7014. static unsigned long calc_crc_errors(struct tg3 *tp)
  7015. {
  7016. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7017. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7018. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7019. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7020. u32 val;
  7021. spin_lock_bh(&tp->lock);
  7022. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7023. tg3_writephy(tp, MII_TG3_TEST1,
  7024. val | MII_TG3_TEST1_CRC_EN);
  7025. tg3_readphy(tp, 0x14, &val);
  7026. } else
  7027. val = 0;
  7028. spin_unlock_bh(&tp->lock);
  7029. tp->phy_crc_errors += val;
  7030. return tp->phy_crc_errors;
  7031. }
  7032. return get_stat64(&hw_stats->rx_fcs_errors);
  7033. }
  7034. #define ESTAT_ADD(member) \
  7035. estats->member = old_estats->member + \
  7036. get_estat64(&hw_stats->member)
  7037. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7038. {
  7039. struct tg3_ethtool_stats *estats = &tp->estats;
  7040. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7041. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7042. if (!hw_stats)
  7043. return old_estats;
  7044. ESTAT_ADD(rx_octets);
  7045. ESTAT_ADD(rx_fragments);
  7046. ESTAT_ADD(rx_ucast_packets);
  7047. ESTAT_ADD(rx_mcast_packets);
  7048. ESTAT_ADD(rx_bcast_packets);
  7049. ESTAT_ADD(rx_fcs_errors);
  7050. ESTAT_ADD(rx_align_errors);
  7051. ESTAT_ADD(rx_xon_pause_rcvd);
  7052. ESTAT_ADD(rx_xoff_pause_rcvd);
  7053. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7054. ESTAT_ADD(rx_xoff_entered);
  7055. ESTAT_ADD(rx_frame_too_long_errors);
  7056. ESTAT_ADD(rx_jabbers);
  7057. ESTAT_ADD(rx_undersize_packets);
  7058. ESTAT_ADD(rx_in_length_errors);
  7059. ESTAT_ADD(rx_out_length_errors);
  7060. ESTAT_ADD(rx_64_or_less_octet_packets);
  7061. ESTAT_ADD(rx_65_to_127_octet_packets);
  7062. ESTAT_ADD(rx_128_to_255_octet_packets);
  7063. ESTAT_ADD(rx_256_to_511_octet_packets);
  7064. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7065. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7066. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7067. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7068. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7069. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7070. ESTAT_ADD(tx_octets);
  7071. ESTAT_ADD(tx_collisions);
  7072. ESTAT_ADD(tx_xon_sent);
  7073. ESTAT_ADD(tx_xoff_sent);
  7074. ESTAT_ADD(tx_flow_control);
  7075. ESTAT_ADD(tx_mac_errors);
  7076. ESTAT_ADD(tx_single_collisions);
  7077. ESTAT_ADD(tx_mult_collisions);
  7078. ESTAT_ADD(tx_deferred);
  7079. ESTAT_ADD(tx_excessive_collisions);
  7080. ESTAT_ADD(tx_late_collisions);
  7081. ESTAT_ADD(tx_collide_2times);
  7082. ESTAT_ADD(tx_collide_3times);
  7083. ESTAT_ADD(tx_collide_4times);
  7084. ESTAT_ADD(tx_collide_5times);
  7085. ESTAT_ADD(tx_collide_6times);
  7086. ESTAT_ADD(tx_collide_7times);
  7087. ESTAT_ADD(tx_collide_8times);
  7088. ESTAT_ADD(tx_collide_9times);
  7089. ESTAT_ADD(tx_collide_10times);
  7090. ESTAT_ADD(tx_collide_11times);
  7091. ESTAT_ADD(tx_collide_12times);
  7092. ESTAT_ADD(tx_collide_13times);
  7093. ESTAT_ADD(tx_collide_14times);
  7094. ESTAT_ADD(tx_collide_15times);
  7095. ESTAT_ADD(tx_ucast_packets);
  7096. ESTAT_ADD(tx_mcast_packets);
  7097. ESTAT_ADD(tx_bcast_packets);
  7098. ESTAT_ADD(tx_carrier_sense_errors);
  7099. ESTAT_ADD(tx_discards);
  7100. ESTAT_ADD(tx_errors);
  7101. ESTAT_ADD(dma_writeq_full);
  7102. ESTAT_ADD(dma_write_prioq_full);
  7103. ESTAT_ADD(rxbds_empty);
  7104. ESTAT_ADD(rx_discards);
  7105. ESTAT_ADD(rx_errors);
  7106. ESTAT_ADD(rx_threshold_hit);
  7107. ESTAT_ADD(dma_readq_full);
  7108. ESTAT_ADD(dma_read_prioq_full);
  7109. ESTAT_ADD(tx_comp_queue_full);
  7110. ESTAT_ADD(ring_set_send_prod_index);
  7111. ESTAT_ADD(ring_status_update);
  7112. ESTAT_ADD(nic_irqs);
  7113. ESTAT_ADD(nic_avoided_irqs);
  7114. ESTAT_ADD(nic_tx_threshold_hit);
  7115. return estats;
  7116. }
  7117. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7118. {
  7119. struct tg3 *tp = netdev_priv(dev);
  7120. struct net_device_stats *stats = &tp->net_stats;
  7121. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7122. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7123. if (!hw_stats)
  7124. return old_stats;
  7125. stats->rx_packets = old_stats->rx_packets +
  7126. get_stat64(&hw_stats->rx_ucast_packets) +
  7127. get_stat64(&hw_stats->rx_mcast_packets) +
  7128. get_stat64(&hw_stats->rx_bcast_packets);
  7129. stats->tx_packets = old_stats->tx_packets +
  7130. get_stat64(&hw_stats->tx_ucast_packets) +
  7131. get_stat64(&hw_stats->tx_mcast_packets) +
  7132. get_stat64(&hw_stats->tx_bcast_packets);
  7133. stats->rx_bytes = old_stats->rx_bytes +
  7134. get_stat64(&hw_stats->rx_octets);
  7135. stats->tx_bytes = old_stats->tx_bytes +
  7136. get_stat64(&hw_stats->tx_octets);
  7137. stats->rx_errors = old_stats->rx_errors +
  7138. get_stat64(&hw_stats->rx_errors);
  7139. stats->tx_errors = old_stats->tx_errors +
  7140. get_stat64(&hw_stats->tx_errors) +
  7141. get_stat64(&hw_stats->tx_mac_errors) +
  7142. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7143. get_stat64(&hw_stats->tx_discards);
  7144. stats->multicast = old_stats->multicast +
  7145. get_stat64(&hw_stats->rx_mcast_packets);
  7146. stats->collisions = old_stats->collisions +
  7147. get_stat64(&hw_stats->tx_collisions);
  7148. stats->rx_length_errors = old_stats->rx_length_errors +
  7149. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7150. get_stat64(&hw_stats->rx_undersize_packets);
  7151. stats->rx_over_errors = old_stats->rx_over_errors +
  7152. get_stat64(&hw_stats->rxbds_empty);
  7153. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7154. get_stat64(&hw_stats->rx_align_errors);
  7155. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7156. get_stat64(&hw_stats->tx_discards);
  7157. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7158. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7159. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7160. calc_crc_errors(tp);
  7161. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7162. get_stat64(&hw_stats->rx_discards);
  7163. return stats;
  7164. }
  7165. static inline u32 calc_crc(unsigned char *buf, int len)
  7166. {
  7167. u32 reg;
  7168. u32 tmp;
  7169. int j, k;
  7170. reg = 0xffffffff;
  7171. for (j = 0; j < len; j++) {
  7172. reg ^= buf[j];
  7173. for (k = 0; k < 8; k++) {
  7174. tmp = reg & 0x01;
  7175. reg >>= 1;
  7176. if (tmp) {
  7177. reg ^= 0xedb88320;
  7178. }
  7179. }
  7180. }
  7181. return ~reg;
  7182. }
  7183. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7184. {
  7185. /* accept or reject all multicast frames */
  7186. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7187. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7188. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7189. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7190. }
  7191. static void __tg3_set_rx_mode(struct net_device *dev)
  7192. {
  7193. struct tg3 *tp = netdev_priv(dev);
  7194. u32 rx_mode;
  7195. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7196. RX_MODE_KEEP_VLAN_TAG);
  7197. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7198. * flag clear.
  7199. */
  7200. #if TG3_VLAN_TAG_USED
  7201. if (!tp->vlgrp &&
  7202. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7203. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7204. #else
  7205. /* By definition, VLAN is disabled always in this
  7206. * case.
  7207. */
  7208. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7209. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7210. #endif
  7211. if (dev->flags & IFF_PROMISC) {
  7212. /* Promiscuous mode. */
  7213. rx_mode |= RX_MODE_PROMISC;
  7214. } else if (dev->flags & IFF_ALLMULTI) {
  7215. /* Accept all multicast. */
  7216. tg3_set_multi (tp, 1);
  7217. } else if (dev->mc_count < 1) {
  7218. /* Reject all multicast. */
  7219. tg3_set_multi (tp, 0);
  7220. } else {
  7221. /* Accept one or more multicast(s). */
  7222. struct dev_mc_list *mclist;
  7223. unsigned int i;
  7224. u32 mc_filter[4] = { 0, };
  7225. u32 regidx;
  7226. u32 bit;
  7227. u32 crc;
  7228. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7229. i++, mclist = mclist->next) {
  7230. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7231. bit = ~crc & 0x7f;
  7232. regidx = (bit & 0x60) >> 5;
  7233. bit &= 0x1f;
  7234. mc_filter[regidx] |= (1 << bit);
  7235. }
  7236. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7237. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7238. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7239. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7240. }
  7241. if (rx_mode != tp->rx_mode) {
  7242. tp->rx_mode = rx_mode;
  7243. tw32_f(MAC_RX_MODE, rx_mode);
  7244. udelay(10);
  7245. }
  7246. }
  7247. static void tg3_set_rx_mode(struct net_device *dev)
  7248. {
  7249. struct tg3 *tp = netdev_priv(dev);
  7250. if (!netif_running(dev))
  7251. return;
  7252. tg3_full_lock(tp, 0);
  7253. __tg3_set_rx_mode(dev);
  7254. tg3_full_unlock(tp);
  7255. }
  7256. #define TG3_REGDUMP_LEN (32 * 1024)
  7257. static int tg3_get_regs_len(struct net_device *dev)
  7258. {
  7259. return TG3_REGDUMP_LEN;
  7260. }
  7261. static void tg3_get_regs(struct net_device *dev,
  7262. struct ethtool_regs *regs, void *_p)
  7263. {
  7264. u32 *p = _p;
  7265. struct tg3 *tp = netdev_priv(dev);
  7266. u8 *orig_p = _p;
  7267. int i;
  7268. regs->version = 0;
  7269. memset(p, 0, TG3_REGDUMP_LEN);
  7270. if (tp->link_config.phy_is_low_power)
  7271. return;
  7272. tg3_full_lock(tp, 0);
  7273. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7274. #define GET_REG32_LOOP(base,len) \
  7275. do { p = (u32 *)(orig_p + (base)); \
  7276. for (i = 0; i < len; i += 4) \
  7277. __GET_REG32((base) + i); \
  7278. } while (0)
  7279. #define GET_REG32_1(reg) \
  7280. do { p = (u32 *)(orig_p + (reg)); \
  7281. __GET_REG32((reg)); \
  7282. } while (0)
  7283. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7284. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7285. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7286. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7287. GET_REG32_1(SNDDATAC_MODE);
  7288. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7289. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7290. GET_REG32_1(SNDBDC_MODE);
  7291. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7292. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7293. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7294. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7295. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7296. GET_REG32_1(RCVDCC_MODE);
  7297. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7298. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7299. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7300. GET_REG32_1(MBFREE_MODE);
  7301. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7302. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7303. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7304. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7305. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7306. GET_REG32_1(RX_CPU_MODE);
  7307. GET_REG32_1(RX_CPU_STATE);
  7308. GET_REG32_1(RX_CPU_PGMCTR);
  7309. GET_REG32_1(RX_CPU_HWBKPT);
  7310. GET_REG32_1(TX_CPU_MODE);
  7311. GET_REG32_1(TX_CPU_STATE);
  7312. GET_REG32_1(TX_CPU_PGMCTR);
  7313. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7314. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7315. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7316. GET_REG32_1(DMAC_MODE);
  7317. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7318. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7319. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7320. #undef __GET_REG32
  7321. #undef GET_REG32_LOOP
  7322. #undef GET_REG32_1
  7323. tg3_full_unlock(tp);
  7324. }
  7325. static int tg3_get_eeprom_len(struct net_device *dev)
  7326. {
  7327. struct tg3 *tp = netdev_priv(dev);
  7328. return tp->nvram_size;
  7329. }
  7330. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7331. {
  7332. struct tg3 *tp = netdev_priv(dev);
  7333. int ret;
  7334. u8 *pd;
  7335. u32 i, offset, len, b_offset, b_count;
  7336. __be32 val;
  7337. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7338. return -EINVAL;
  7339. if (tp->link_config.phy_is_low_power)
  7340. return -EAGAIN;
  7341. offset = eeprom->offset;
  7342. len = eeprom->len;
  7343. eeprom->len = 0;
  7344. eeprom->magic = TG3_EEPROM_MAGIC;
  7345. if (offset & 3) {
  7346. /* adjustments to start on required 4 byte boundary */
  7347. b_offset = offset & 3;
  7348. b_count = 4 - b_offset;
  7349. if (b_count > len) {
  7350. /* i.e. offset=1 len=2 */
  7351. b_count = len;
  7352. }
  7353. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7354. if (ret)
  7355. return ret;
  7356. memcpy(data, ((char*)&val) + b_offset, b_count);
  7357. len -= b_count;
  7358. offset += b_count;
  7359. eeprom->len += b_count;
  7360. }
  7361. /* read bytes upto the last 4 byte boundary */
  7362. pd = &data[eeprom->len];
  7363. for (i = 0; i < (len - (len & 3)); i += 4) {
  7364. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7365. if (ret) {
  7366. eeprom->len += i;
  7367. return ret;
  7368. }
  7369. memcpy(pd + i, &val, 4);
  7370. }
  7371. eeprom->len += i;
  7372. if (len & 3) {
  7373. /* read last bytes not ending on 4 byte boundary */
  7374. pd = &data[eeprom->len];
  7375. b_count = len & 3;
  7376. b_offset = offset + len - b_count;
  7377. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7378. if (ret)
  7379. return ret;
  7380. memcpy(pd, &val, b_count);
  7381. eeprom->len += b_count;
  7382. }
  7383. return 0;
  7384. }
  7385. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7386. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7387. {
  7388. struct tg3 *tp = netdev_priv(dev);
  7389. int ret;
  7390. u32 offset, len, b_offset, odd_len;
  7391. u8 *buf;
  7392. __be32 start, end;
  7393. if (tp->link_config.phy_is_low_power)
  7394. return -EAGAIN;
  7395. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7396. eeprom->magic != TG3_EEPROM_MAGIC)
  7397. return -EINVAL;
  7398. offset = eeprom->offset;
  7399. len = eeprom->len;
  7400. if ((b_offset = (offset & 3))) {
  7401. /* adjustments to start on required 4 byte boundary */
  7402. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7403. if (ret)
  7404. return ret;
  7405. len += b_offset;
  7406. offset &= ~3;
  7407. if (len < 4)
  7408. len = 4;
  7409. }
  7410. odd_len = 0;
  7411. if (len & 3) {
  7412. /* adjustments to end on required 4 byte boundary */
  7413. odd_len = 1;
  7414. len = (len + 3) & ~3;
  7415. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7416. if (ret)
  7417. return ret;
  7418. }
  7419. buf = data;
  7420. if (b_offset || odd_len) {
  7421. buf = kmalloc(len, GFP_KERNEL);
  7422. if (!buf)
  7423. return -ENOMEM;
  7424. if (b_offset)
  7425. memcpy(buf, &start, 4);
  7426. if (odd_len)
  7427. memcpy(buf+len-4, &end, 4);
  7428. memcpy(buf + b_offset, data, eeprom->len);
  7429. }
  7430. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7431. if (buf != data)
  7432. kfree(buf);
  7433. return ret;
  7434. }
  7435. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7436. {
  7437. struct tg3 *tp = netdev_priv(dev);
  7438. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7439. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7440. return -EAGAIN;
  7441. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7442. }
  7443. cmd->supported = (SUPPORTED_Autoneg);
  7444. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7445. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7446. SUPPORTED_1000baseT_Full);
  7447. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7448. cmd->supported |= (SUPPORTED_100baseT_Half |
  7449. SUPPORTED_100baseT_Full |
  7450. SUPPORTED_10baseT_Half |
  7451. SUPPORTED_10baseT_Full |
  7452. SUPPORTED_TP);
  7453. cmd->port = PORT_TP;
  7454. } else {
  7455. cmd->supported |= SUPPORTED_FIBRE;
  7456. cmd->port = PORT_FIBRE;
  7457. }
  7458. cmd->advertising = tp->link_config.advertising;
  7459. if (netif_running(dev)) {
  7460. cmd->speed = tp->link_config.active_speed;
  7461. cmd->duplex = tp->link_config.active_duplex;
  7462. }
  7463. cmd->phy_address = PHY_ADDR;
  7464. cmd->transceiver = XCVR_INTERNAL;
  7465. cmd->autoneg = tp->link_config.autoneg;
  7466. cmd->maxtxpkt = 0;
  7467. cmd->maxrxpkt = 0;
  7468. return 0;
  7469. }
  7470. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7471. {
  7472. struct tg3 *tp = netdev_priv(dev);
  7473. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7474. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7475. return -EAGAIN;
  7476. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7477. }
  7478. if (cmd->autoneg != AUTONEG_ENABLE &&
  7479. cmd->autoneg != AUTONEG_DISABLE)
  7480. return -EINVAL;
  7481. if (cmd->autoneg == AUTONEG_DISABLE &&
  7482. cmd->duplex != DUPLEX_FULL &&
  7483. cmd->duplex != DUPLEX_HALF)
  7484. return -EINVAL;
  7485. if (cmd->autoneg == AUTONEG_ENABLE) {
  7486. u32 mask = ADVERTISED_Autoneg |
  7487. ADVERTISED_Pause |
  7488. ADVERTISED_Asym_Pause;
  7489. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7490. mask |= ADVERTISED_1000baseT_Half |
  7491. ADVERTISED_1000baseT_Full;
  7492. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7493. mask |= ADVERTISED_100baseT_Half |
  7494. ADVERTISED_100baseT_Full |
  7495. ADVERTISED_10baseT_Half |
  7496. ADVERTISED_10baseT_Full |
  7497. ADVERTISED_TP;
  7498. else
  7499. mask |= ADVERTISED_FIBRE;
  7500. if (cmd->advertising & ~mask)
  7501. return -EINVAL;
  7502. mask &= (ADVERTISED_1000baseT_Half |
  7503. ADVERTISED_1000baseT_Full |
  7504. ADVERTISED_100baseT_Half |
  7505. ADVERTISED_100baseT_Full |
  7506. ADVERTISED_10baseT_Half |
  7507. ADVERTISED_10baseT_Full);
  7508. cmd->advertising &= mask;
  7509. } else {
  7510. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7511. if (cmd->speed != SPEED_1000)
  7512. return -EINVAL;
  7513. if (cmd->duplex != DUPLEX_FULL)
  7514. return -EINVAL;
  7515. } else {
  7516. if (cmd->speed != SPEED_100 &&
  7517. cmd->speed != SPEED_10)
  7518. return -EINVAL;
  7519. }
  7520. }
  7521. tg3_full_lock(tp, 0);
  7522. tp->link_config.autoneg = cmd->autoneg;
  7523. if (cmd->autoneg == AUTONEG_ENABLE) {
  7524. tp->link_config.advertising = (cmd->advertising |
  7525. ADVERTISED_Autoneg);
  7526. tp->link_config.speed = SPEED_INVALID;
  7527. tp->link_config.duplex = DUPLEX_INVALID;
  7528. } else {
  7529. tp->link_config.advertising = 0;
  7530. tp->link_config.speed = cmd->speed;
  7531. tp->link_config.duplex = cmd->duplex;
  7532. }
  7533. tp->link_config.orig_speed = tp->link_config.speed;
  7534. tp->link_config.orig_duplex = tp->link_config.duplex;
  7535. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7536. if (netif_running(dev))
  7537. tg3_setup_phy(tp, 1);
  7538. tg3_full_unlock(tp);
  7539. return 0;
  7540. }
  7541. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7542. {
  7543. struct tg3 *tp = netdev_priv(dev);
  7544. strcpy(info->driver, DRV_MODULE_NAME);
  7545. strcpy(info->version, DRV_MODULE_VERSION);
  7546. strcpy(info->fw_version, tp->fw_ver);
  7547. strcpy(info->bus_info, pci_name(tp->pdev));
  7548. }
  7549. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7550. {
  7551. struct tg3 *tp = netdev_priv(dev);
  7552. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7553. device_can_wakeup(&tp->pdev->dev))
  7554. wol->supported = WAKE_MAGIC;
  7555. else
  7556. wol->supported = 0;
  7557. wol->wolopts = 0;
  7558. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7559. device_can_wakeup(&tp->pdev->dev))
  7560. wol->wolopts = WAKE_MAGIC;
  7561. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7562. }
  7563. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7564. {
  7565. struct tg3 *tp = netdev_priv(dev);
  7566. struct device *dp = &tp->pdev->dev;
  7567. if (wol->wolopts & ~WAKE_MAGIC)
  7568. return -EINVAL;
  7569. if ((wol->wolopts & WAKE_MAGIC) &&
  7570. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7571. return -EINVAL;
  7572. spin_lock_bh(&tp->lock);
  7573. if (wol->wolopts & WAKE_MAGIC) {
  7574. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7575. device_set_wakeup_enable(dp, true);
  7576. } else {
  7577. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7578. device_set_wakeup_enable(dp, false);
  7579. }
  7580. spin_unlock_bh(&tp->lock);
  7581. return 0;
  7582. }
  7583. static u32 tg3_get_msglevel(struct net_device *dev)
  7584. {
  7585. struct tg3 *tp = netdev_priv(dev);
  7586. return tp->msg_enable;
  7587. }
  7588. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7589. {
  7590. struct tg3 *tp = netdev_priv(dev);
  7591. tp->msg_enable = value;
  7592. }
  7593. static int tg3_set_tso(struct net_device *dev, u32 value)
  7594. {
  7595. struct tg3 *tp = netdev_priv(dev);
  7596. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7597. if (value)
  7598. return -EINVAL;
  7599. return 0;
  7600. }
  7601. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7602. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7603. if (value) {
  7604. dev->features |= NETIF_F_TSO6;
  7605. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7606. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7607. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7608. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7609. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7610. dev->features |= NETIF_F_TSO_ECN;
  7611. } else
  7612. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7613. }
  7614. return ethtool_op_set_tso(dev, value);
  7615. }
  7616. static int tg3_nway_reset(struct net_device *dev)
  7617. {
  7618. struct tg3 *tp = netdev_priv(dev);
  7619. int r;
  7620. if (!netif_running(dev))
  7621. return -EAGAIN;
  7622. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7623. return -EINVAL;
  7624. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7625. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7626. return -EAGAIN;
  7627. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7628. } else {
  7629. u32 bmcr;
  7630. spin_lock_bh(&tp->lock);
  7631. r = -EINVAL;
  7632. tg3_readphy(tp, MII_BMCR, &bmcr);
  7633. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7634. ((bmcr & BMCR_ANENABLE) ||
  7635. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7636. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7637. BMCR_ANENABLE);
  7638. r = 0;
  7639. }
  7640. spin_unlock_bh(&tp->lock);
  7641. }
  7642. return r;
  7643. }
  7644. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7645. {
  7646. struct tg3 *tp = netdev_priv(dev);
  7647. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7648. ering->rx_mini_max_pending = 0;
  7649. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7650. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7651. else
  7652. ering->rx_jumbo_max_pending = 0;
  7653. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7654. ering->rx_pending = tp->rx_pending;
  7655. ering->rx_mini_pending = 0;
  7656. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7657. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7658. else
  7659. ering->rx_jumbo_pending = 0;
  7660. ering->tx_pending = tp->napi[0].tx_pending;
  7661. }
  7662. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7663. {
  7664. struct tg3 *tp = netdev_priv(dev);
  7665. int i, irq_sync = 0, err = 0;
  7666. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7667. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7668. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7669. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7670. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7671. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7672. return -EINVAL;
  7673. if (netif_running(dev)) {
  7674. tg3_phy_stop(tp);
  7675. tg3_netif_stop(tp);
  7676. irq_sync = 1;
  7677. }
  7678. tg3_full_lock(tp, irq_sync);
  7679. tp->rx_pending = ering->rx_pending;
  7680. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7681. tp->rx_pending > 63)
  7682. tp->rx_pending = 63;
  7683. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7684. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  7685. tp->napi[i].tx_pending = ering->tx_pending;
  7686. if (netif_running(dev)) {
  7687. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7688. err = tg3_restart_hw(tp, 1);
  7689. if (!err)
  7690. tg3_netif_start(tp);
  7691. }
  7692. tg3_full_unlock(tp);
  7693. if (irq_sync && !err)
  7694. tg3_phy_start(tp);
  7695. return err;
  7696. }
  7697. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7698. {
  7699. struct tg3 *tp = netdev_priv(dev);
  7700. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7701. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7702. epause->rx_pause = 1;
  7703. else
  7704. epause->rx_pause = 0;
  7705. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7706. epause->tx_pause = 1;
  7707. else
  7708. epause->tx_pause = 0;
  7709. }
  7710. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7711. {
  7712. struct tg3 *tp = netdev_priv(dev);
  7713. int err = 0;
  7714. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7715. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7716. return -EAGAIN;
  7717. if (epause->autoneg) {
  7718. u32 newadv;
  7719. struct phy_device *phydev;
  7720. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7721. if (epause->rx_pause) {
  7722. if (epause->tx_pause)
  7723. newadv = ADVERTISED_Pause;
  7724. else
  7725. newadv = ADVERTISED_Pause |
  7726. ADVERTISED_Asym_Pause;
  7727. } else if (epause->tx_pause) {
  7728. newadv = ADVERTISED_Asym_Pause;
  7729. } else
  7730. newadv = 0;
  7731. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7732. u32 oldadv = phydev->advertising &
  7733. (ADVERTISED_Pause |
  7734. ADVERTISED_Asym_Pause);
  7735. if (oldadv != newadv) {
  7736. phydev->advertising &=
  7737. ~(ADVERTISED_Pause |
  7738. ADVERTISED_Asym_Pause);
  7739. phydev->advertising |= newadv;
  7740. err = phy_start_aneg(phydev);
  7741. }
  7742. } else {
  7743. tp->link_config.advertising &=
  7744. ~(ADVERTISED_Pause |
  7745. ADVERTISED_Asym_Pause);
  7746. tp->link_config.advertising |= newadv;
  7747. }
  7748. } else {
  7749. if (epause->rx_pause)
  7750. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7751. else
  7752. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7753. if (epause->tx_pause)
  7754. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7755. else
  7756. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7757. if (netif_running(dev))
  7758. tg3_setup_flow_control(tp, 0, 0);
  7759. }
  7760. } else {
  7761. int irq_sync = 0;
  7762. if (netif_running(dev)) {
  7763. tg3_netif_stop(tp);
  7764. irq_sync = 1;
  7765. }
  7766. tg3_full_lock(tp, irq_sync);
  7767. if (epause->autoneg)
  7768. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7769. else
  7770. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7771. if (epause->rx_pause)
  7772. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7773. else
  7774. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7775. if (epause->tx_pause)
  7776. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7777. else
  7778. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7779. if (netif_running(dev)) {
  7780. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7781. err = tg3_restart_hw(tp, 1);
  7782. if (!err)
  7783. tg3_netif_start(tp);
  7784. }
  7785. tg3_full_unlock(tp);
  7786. }
  7787. return err;
  7788. }
  7789. static u32 tg3_get_rx_csum(struct net_device *dev)
  7790. {
  7791. struct tg3 *tp = netdev_priv(dev);
  7792. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7793. }
  7794. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7795. {
  7796. struct tg3 *tp = netdev_priv(dev);
  7797. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7798. if (data != 0)
  7799. return -EINVAL;
  7800. return 0;
  7801. }
  7802. spin_lock_bh(&tp->lock);
  7803. if (data)
  7804. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7805. else
  7806. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7807. spin_unlock_bh(&tp->lock);
  7808. return 0;
  7809. }
  7810. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7811. {
  7812. struct tg3 *tp = netdev_priv(dev);
  7813. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7814. if (data != 0)
  7815. return -EINVAL;
  7816. return 0;
  7817. }
  7818. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7819. ethtool_op_set_tx_ipv6_csum(dev, data);
  7820. else
  7821. ethtool_op_set_tx_csum(dev, data);
  7822. return 0;
  7823. }
  7824. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7825. {
  7826. switch (sset) {
  7827. case ETH_SS_TEST:
  7828. return TG3_NUM_TEST;
  7829. case ETH_SS_STATS:
  7830. return TG3_NUM_STATS;
  7831. default:
  7832. return -EOPNOTSUPP;
  7833. }
  7834. }
  7835. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7836. {
  7837. switch (stringset) {
  7838. case ETH_SS_STATS:
  7839. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7840. break;
  7841. case ETH_SS_TEST:
  7842. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7843. break;
  7844. default:
  7845. WARN_ON(1); /* we need a WARN() */
  7846. break;
  7847. }
  7848. }
  7849. static int tg3_phys_id(struct net_device *dev, u32 data)
  7850. {
  7851. struct tg3 *tp = netdev_priv(dev);
  7852. int i;
  7853. if (!netif_running(tp->dev))
  7854. return -EAGAIN;
  7855. if (data == 0)
  7856. data = UINT_MAX / 2;
  7857. for (i = 0; i < (data * 2); i++) {
  7858. if ((i % 2) == 0)
  7859. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7860. LED_CTRL_1000MBPS_ON |
  7861. LED_CTRL_100MBPS_ON |
  7862. LED_CTRL_10MBPS_ON |
  7863. LED_CTRL_TRAFFIC_OVERRIDE |
  7864. LED_CTRL_TRAFFIC_BLINK |
  7865. LED_CTRL_TRAFFIC_LED);
  7866. else
  7867. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7868. LED_CTRL_TRAFFIC_OVERRIDE);
  7869. if (msleep_interruptible(500))
  7870. break;
  7871. }
  7872. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7873. return 0;
  7874. }
  7875. static void tg3_get_ethtool_stats (struct net_device *dev,
  7876. struct ethtool_stats *estats, u64 *tmp_stats)
  7877. {
  7878. struct tg3 *tp = netdev_priv(dev);
  7879. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7880. }
  7881. #define NVRAM_TEST_SIZE 0x100
  7882. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7883. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7884. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7885. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7886. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7887. static int tg3_test_nvram(struct tg3 *tp)
  7888. {
  7889. u32 csum, magic;
  7890. __be32 *buf;
  7891. int i, j, k, err = 0, size;
  7892. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7893. return 0;
  7894. if (tg3_nvram_read(tp, 0, &magic) != 0)
  7895. return -EIO;
  7896. if (magic == TG3_EEPROM_MAGIC)
  7897. size = NVRAM_TEST_SIZE;
  7898. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7899. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7900. TG3_EEPROM_SB_FORMAT_1) {
  7901. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7902. case TG3_EEPROM_SB_REVISION_0:
  7903. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7904. break;
  7905. case TG3_EEPROM_SB_REVISION_2:
  7906. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7907. break;
  7908. case TG3_EEPROM_SB_REVISION_3:
  7909. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7910. break;
  7911. default:
  7912. return 0;
  7913. }
  7914. } else
  7915. return 0;
  7916. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7917. size = NVRAM_SELFBOOT_HW_SIZE;
  7918. else
  7919. return -EIO;
  7920. buf = kmalloc(size, GFP_KERNEL);
  7921. if (buf == NULL)
  7922. return -ENOMEM;
  7923. err = -EIO;
  7924. for (i = 0, j = 0; i < size; i += 4, j++) {
  7925. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  7926. if (err)
  7927. break;
  7928. }
  7929. if (i < size)
  7930. goto out;
  7931. /* Selfboot format */
  7932. magic = be32_to_cpu(buf[0]);
  7933. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7934. TG3_EEPROM_MAGIC_FW) {
  7935. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7936. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7937. TG3_EEPROM_SB_REVISION_2) {
  7938. /* For rev 2, the csum doesn't include the MBA. */
  7939. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7940. csum8 += buf8[i];
  7941. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7942. csum8 += buf8[i];
  7943. } else {
  7944. for (i = 0; i < size; i++)
  7945. csum8 += buf8[i];
  7946. }
  7947. if (csum8 == 0) {
  7948. err = 0;
  7949. goto out;
  7950. }
  7951. err = -EIO;
  7952. goto out;
  7953. }
  7954. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7955. TG3_EEPROM_MAGIC_HW) {
  7956. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7957. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7958. u8 *buf8 = (u8 *) buf;
  7959. /* Separate the parity bits and the data bytes. */
  7960. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7961. if ((i == 0) || (i == 8)) {
  7962. int l;
  7963. u8 msk;
  7964. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7965. parity[k++] = buf8[i] & msk;
  7966. i++;
  7967. }
  7968. else if (i == 16) {
  7969. int l;
  7970. u8 msk;
  7971. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7972. parity[k++] = buf8[i] & msk;
  7973. i++;
  7974. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7975. parity[k++] = buf8[i] & msk;
  7976. i++;
  7977. }
  7978. data[j++] = buf8[i];
  7979. }
  7980. err = -EIO;
  7981. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7982. u8 hw8 = hweight8(data[i]);
  7983. if ((hw8 & 0x1) && parity[i])
  7984. goto out;
  7985. else if (!(hw8 & 0x1) && !parity[i])
  7986. goto out;
  7987. }
  7988. err = 0;
  7989. goto out;
  7990. }
  7991. /* Bootstrap checksum at offset 0x10 */
  7992. csum = calc_crc((unsigned char *) buf, 0x10);
  7993. if (csum != be32_to_cpu(buf[0x10/4]))
  7994. goto out;
  7995. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7996. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7997. if (csum != be32_to_cpu(buf[0xfc/4]))
  7998. goto out;
  7999. err = 0;
  8000. out:
  8001. kfree(buf);
  8002. return err;
  8003. }
  8004. #define TG3_SERDES_TIMEOUT_SEC 2
  8005. #define TG3_COPPER_TIMEOUT_SEC 6
  8006. static int tg3_test_link(struct tg3 *tp)
  8007. {
  8008. int i, max;
  8009. if (!netif_running(tp->dev))
  8010. return -ENODEV;
  8011. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8012. max = TG3_SERDES_TIMEOUT_SEC;
  8013. else
  8014. max = TG3_COPPER_TIMEOUT_SEC;
  8015. for (i = 0; i < max; i++) {
  8016. if (netif_carrier_ok(tp->dev))
  8017. return 0;
  8018. if (msleep_interruptible(1000))
  8019. break;
  8020. }
  8021. return -EIO;
  8022. }
  8023. /* Only test the commonly used registers */
  8024. static int tg3_test_registers(struct tg3 *tp)
  8025. {
  8026. int i, is_5705, is_5750;
  8027. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8028. static struct {
  8029. u16 offset;
  8030. u16 flags;
  8031. #define TG3_FL_5705 0x1
  8032. #define TG3_FL_NOT_5705 0x2
  8033. #define TG3_FL_NOT_5788 0x4
  8034. #define TG3_FL_NOT_5750 0x8
  8035. u32 read_mask;
  8036. u32 write_mask;
  8037. } reg_tbl[] = {
  8038. /* MAC Control Registers */
  8039. { MAC_MODE, TG3_FL_NOT_5705,
  8040. 0x00000000, 0x00ef6f8c },
  8041. { MAC_MODE, TG3_FL_5705,
  8042. 0x00000000, 0x01ef6b8c },
  8043. { MAC_STATUS, TG3_FL_NOT_5705,
  8044. 0x03800107, 0x00000000 },
  8045. { MAC_STATUS, TG3_FL_5705,
  8046. 0x03800100, 0x00000000 },
  8047. { MAC_ADDR_0_HIGH, 0x0000,
  8048. 0x00000000, 0x0000ffff },
  8049. { MAC_ADDR_0_LOW, 0x0000,
  8050. 0x00000000, 0xffffffff },
  8051. { MAC_RX_MTU_SIZE, 0x0000,
  8052. 0x00000000, 0x0000ffff },
  8053. { MAC_TX_MODE, 0x0000,
  8054. 0x00000000, 0x00000070 },
  8055. { MAC_TX_LENGTHS, 0x0000,
  8056. 0x00000000, 0x00003fff },
  8057. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8058. 0x00000000, 0x000007fc },
  8059. { MAC_RX_MODE, TG3_FL_5705,
  8060. 0x00000000, 0x000007dc },
  8061. { MAC_HASH_REG_0, 0x0000,
  8062. 0x00000000, 0xffffffff },
  8063. { MAC_HASH_REG_1, 0x0000,
  8064. 0x00000000, 0xffffffff },
  8065. { MAC_HASH_REG_2, 0x0000,
  8066. 0x00000000, 0xffffffff },
  8067. { MAC_HASH_REG_3, 0x0000,
  8068. 0x00000000, 0xffffffff },
  8069. /* Receive Data and Receive BD Initiator Control Registers. */
  8070. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8071. 0x00000000, 0xffffffff },
  8072. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8073. 0x00000000, 0xffffffff },
  8074. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8075. 0x00000000, 0x00000003 },
  8076. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8077. 0x00000000, 0xffffffff },
  8078. { RCVDBDI_STD_BD+0, 0x0000,
  8079. 0x00000000, 0xffffffff },
  8080. { RCVDBDI_STD_BD+4, 0x0000,
  8081. 0x00000000, 0xffffffff },
  8082. { RCVDBDI_STD_BD+8, 0x0000,
  8083. 0x00000000, 0xffff0002 },
  8084. { RCVDBDI_STD_BD+0xc, 0x0000,
  8085. 0x00000000, 0xffffffff },
  8086. /* Receive BD Initiator Control Registers. */
  8087. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8088. 0x00000000, 0xffffffff },
  8089. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8090. 0x00000000, 0x000003ff },
  8091. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8092. 0x00000000, 0xffffffff },
  8093. /* Host Coalescing Control Registers. */
  8094. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8095. 0x00000000, 0x00000004 },
  8096. { HOSTCC_MODE, TG3_FL_5705,
  8097. 0x00000000, 0x000000f6 },
  8098. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8099. 0x00000000, 0xffffffff },
  8100. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8101. 0x00000000, 0x000003ff },
  8102. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8103. 0x00000000, 0xffffffff },
  8104. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8105. 0x00000000, 0x000003ff },
  8106. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8107. 0x00000000, 0xffffffff },
  8108. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8109. 0x00000000, 0x000000ff },
  8110. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8111. 0x00000000, 0xffffffff },
  8112. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8113. 0x00000000, 0x000000ff },
  8114. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8115. 0x00000000, 0xffffffff },
  8116. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8117. 0x00000000, 0xffffffff },
  8118. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8119. 0x00000000, 0xffffffff },
  8120. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8121. 0x00000000, 0x000000ff },
  8122. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8123. 0x00000000, 0xffffffff },
  8124. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8125. 0x00000000, 0x000000ff },
  8126. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8127. 0x00000000, 0xffffffff },
  8128. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8129. 0x00000000, 0xffffffff },
  8130. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8131. 0x00000000, 0xffffffff },
  8132. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8133. 0x00000000, 0xffffffff },
  8134. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8135. 0x00000000, 0xffffffff },
  8136. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8137. 0xffffffff, 0x00000000 },
  8138. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8139. 0xffffffff, 0x00000000 },
  8140. /* Buffer Manager Control Registers. */
  8141. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8142. 0x00000000, 0x007fff80 },
  8143. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8144. 0x00000000, 0x007fffff },
  8145. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8146. 0x00000000, 0x0000003f },
  8147. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8148. 0x00000000, 0x000001ff },
  8149. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8150. 0x00000000, 0x000001ff },
  8151. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8152. 0xffffffff, 0x00000000 },
  8153. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8154. 0xffffffff, 0x00000000 },
  8155. /* Mailbox Registers */
  8156. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8157. 0x00000000, 0x000001ff },
  8158. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8159. 0x00000000, 0x000001ff },
  8160. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8161. 0x00000000, 0x000007ff },
  8162. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8163. 0x00000000, 0x000001ff },
  8164. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8165. };
  8166. is_5705 = is_5750 = 0;
  8167. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8168. is_5705 = 1;
  8169. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8170. is_5750 = 1;
  8171. }
  8172. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8173. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8174. continue;
  8175. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8176. continue;
  8177. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8178. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8179. continue;
  8180. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8181. continue;
  8182. offset = (u32) reg_tbl[i].offset;
  8183. read_mask = reg_tbl[i].read_mask;
  8184. write_mask = reg_tbl[i].write_mask;
  8185. /* Save the original register content */
  8186. save_val = tr32(offset);
  8187. /* Determine the read-only value. */
  8188. read_val = save_val & read_mask;
  8189. /* Write zero to the register, then make sure the read-only bits
  8190. * are not changed and the read/write bits are all zeros.
  8191. */
  8192. tw32(offset, 0);
  8193. val = tr32(offset);
  8194. /* Test the read-only and read/write bits. */
  8195. if (((val & read_mask) != read_val) || (val & write_mask))
  8196. goto out;
  8197. /* Write ones to all the bits defined by RdMask and WrMask, then
  8198. * make sure the read-only bits are not changed and the
  8199. * read/write bits are all ones.
  8200. */
  8201. tw32(offset, read_mask | write_mask);
  8202. val = tr32(offset);
  8203. /* Test the read-only bits. */
  8204. if ((val & read_mask) != read_val)
  8205. goto out;
  8206. /* Test the read/write bits. */
  8207. if ((val & write_mask) != write_mask)
  8208. goto out;
  8209. tw32(offset, save_val);
  8210. }
  8211. return 0;
  8212. out:
  8213. if (netif_msg_hw(tp))
  8214. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8215. offset);
  8216. tw32(offset, save_val);
  8217. return -EIO;
  8218. }
  8219. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8220. {
  8221. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8222. int i;
  8223. u32 j;
  8224. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8225. for (j = 0; j < len; j += 4) {
  8226. u32 val;
  8227. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8228. tg3_read_mem(tp, offset + j, &val);
  8229. if (val != test_pattern[i])
  8230. return -EIO;
  8231. }
  8232. }
  8233. return 0;
  8234. }
  8235. static int tg3_test_memory(struct tg3 *tp)
  8236. {
  8237. static struct mem_entry {
  8238. u32 offset;
  8239. u32 len;
  8240. } mem_tbl_570x[] = {
  8241. { 0x00000000, 0x00b50},
  8242. { 0x00002000, 0x1c000},
  8243. { 0xffffffff, 0x00000}
  8244. }, mem_tbl_5705[] = {
  8245. { 0x00000100, 0x0000c},
  8246. { 0x00000200, 0x00008},
  8247. { 0x00004000, 0x00800},
  8248. { 0x00006000, 0x01000},
  8249. { 0x00008000, 0x02000},
  8250. { 0x00010000, 0x0e000},
  8251. { 0xffffffff, 0x00000}
  8252. }, mem_tbl_5755[] = {
  8253. { 0x00000200, 0x00008},
  8254. { 0x00004000, 0x00800},
  8255. { 0x00006000, 0x00800},
  8256. { 0x00008000, 0x02000},
  8257. { 0x00010000, 0x0c000},
  8258. { 0xffffffff, 0x00000}
  8259. }, mem_tbl_5906[] = {
  8260. { 0x00000200, 0x00008},
  8261. { 0x00004000, 0x00400},
  8262. { 0x00006000, 0x00400},
  8263. { 0x00008000, 0x01000},
  8264. { 0x00010000, 0x01000},
  8265. { 0xffffffff, 0x00000}
  8266. };
  8267. struct mem_entry *mem_tbl;
  8268. int err = 0;
  8269. int i;
  8270. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8271. mem_tbl = mem_tbl_5755;
  8272. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8273. mem_tbl = mem_tbl_5906;
  8274. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8275. mem_tbl = mem_tbl_5705;
  8276. else
  8277. mem_tbl = mem_tbl_570x;
  8278. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8279. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8280. mem_tbl[i].len)) != 0)
  8281. break;
  8282. }
  8283. return err;
  8284. }
  8285. #define TG3_MAC_LOOPBACK 0
  8286. #define TG3_PHY_LOOPBACK 1
  8287. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8288. {
  8289. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8290. u32 desc_idx, coal_now;
  8291. struct sk_buff *skb, *rx_skb;
  8292. u8 *tx_data;
  8293. dma_addr_t map;
  8294. int num_pkts, tx_len, rx_len, i, err;
  8295. struct tg3_rx_buffer_desc *desc;
  8296. struct tg3_napi *tnapi, *rnapi;
  8297. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8298. tnapi = &tp->napi[0];
  8299. rnapi = &tp->napi[0];
  8300. coal_now = tnapi->coal_now | rnapi->coal_now;
  8301. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8302. /* HW errata - mac loopback fails in some cases on 5780.
  8303. * Normal traffic and PHY loopback are not affected by
  8304. * errata.
  8305. */
  8306. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8307. return 0;
  8308. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8309. MAC_MODE_PORT_INT_LPBACK;
  8310. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8311. mac_mode |= MAC_MODE_LINK_POLARITY;
  8312. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8313. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8314. else
  8315. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8316. tw32(MAC_MODE, mac_mode);
  8317. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8318. u32 val;
  8319. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8320. tg3_phy_fet_toggle_apd(tp, false);
  8321. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8322. } else
  8323. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8324. tg3_phy_toggle_automdix(tp, 0);
  8325. tg3_writephy(tp, MII_BMCR, val);
  8326. udelay(40);
  8327. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8328. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8329. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8330. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8331. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8332. } else
  8333. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8334. /* reset to prevent losing 1st rx packet intermittently */
  8335. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8336. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8337. udelay(10);
  8338. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8339. }
  8340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8341. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8342. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8343. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8344. mac_mode |= MAC_MODE_LINK_POLARITY;
  8345. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8346. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8347. }
  8348. tw32(MAC_MODE, mac_mode);
  8349. }
  8350. else
  8351. return -EINVAL;
  8352. err = -EIO;
  8353. tx_len = 1514;
  8354. skb = netdev_alloc_skb(tp->dev, tx_len);
  8355. if (!skb)
  8356. return -ENOMEM;
  8357. tx_data = skb_put(skb, tx_len);
  8358. memcpy(tx_data, tp->dev->dev_addr, 6);
  8359. memset(tx_data + 6, 0x0, 8);
  8360. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8361. for (i = 14; i < tx_len; i++)
  8362. tx_data[i] = (u8) (i & 0xff);
  8363. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8364. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8365. rnapi->coal_now);
  8366. udelay(10);
  8367. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8368. num_pkts = 0;
  8369. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8370. tnapi->tx_prod++;
  8371. num_pkts++;
  8372. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8373. tr32_mailbox(tnapi->prodmbox);
  8374. udelay(10);
  8375. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8376. for (i = 0; i < 25; i++) {
  8377. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8378. coal_now);
  8379. udelay(10);
  8380. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8381. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8382. if ((tx_idx == tnapi->tx_prod) &&
  8383. (rx_idx == (rx_start_idx + num_pkts)))
  8384. break;
  8385. }
  8386. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8387. dev_kfree_skb(skb);
  8388. if (tx_idx != tnapi->tx_prod)
  8389. goto out;
  8390. if (rx_idx != rx_start_idx + num_pkts)
  8391. goto out;
  8392. desc = &rnapi->rx_rcb[rx_start_idx];
  8393. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8394. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8395. if (opaque_key != RXD_OPAQUE_RING_STD)
  8396. goto out;
  8397. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8398. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8399. goto out;
  8400. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8401. if (rx_len != tx_len)
  8402. goto out;
  8403. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8404. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8405. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8406. for (i = 14; i < tx_len; i++) {
  8407. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8408. goto out;
  8409. }
  8410. err = 0;
  8411. /* tg3_free_rings will unmap and free the rx_skb */
  8412. out:
  8413. return err;
  8414. }
  8415. #define TG3_MAC_LOOPBACK_FAILED 1
  8416. #define TG3_PHY_LOOPBACK_FAILED 2
  8417. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8418. TG3_PHY_LOOPBACK_FAILED)
  8419. static int tg3_test_loopback(struct tg3 *tp)
  8420. {
  8421. int err = 0;
  8422. u32 cpmuctrl = 0;
  8423. if (!netif_running(tp->dev))
  8424. return TG3_LOOPBACK_FAILED;
  8425. err = tg3_reset_hw(tp, 1);
  8426. if (err)
  8427. return TG3_LOOPBACK_FAILED;
  8428. /* Turn off gphy autopowerdown. */
  8429. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8430. tg3_phy_toggle_apd(tp, false);
  8431. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8432. int i;
  8433. u32 status;
  8434. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8435. /* Wait for up to 40 microseconds to acquire lock. */
  8436. for (i = 0; i < 4; i++) {
  8437. status = tr32(TG3_CPMU_MUTEX_GNT);
  8438. if (status == CPMU_MUTEX_GNT_DRIVER)
  8439. break;
  8440. udelay(10);
  8441. }
  8442. if (status != CPMU_MUTEX_GNT_DRIVER)
  8443. return TG3_LOOPBACK_FAILED;
  8444. /* Turn off link-based power management. */
  8445. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8446. tw32(TG3_CPMU_CTRL,
  8447. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8448. CPMU_CTRL_LINK_AWARE_MODE));
  8449. }
  8450. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8451. err |= TG3_MAC_LOOPBACK_FAILED;
  8452. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8453. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8454. /* Release the mutex */
  8455. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8456. }
  8457. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8458. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8459. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8460. err |= TG3_PHY_LOOPBACK_FAILED;
  8461. }
  8462. /* Re-enable gphy autopowerdown. */
  8463. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8464. tg3_phy_toggle_apd(tp, true);
  8465. return err;
  8466. }
  8467. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8468. u64 *data)
  8469. {
  8470. struct tg3 *tp = netdev_priv(dev);
  8471. if (tp->link_config.phy_is_low_power)
  8472. tg3_set_power_state(tp, PCI_D0);
  8473. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8474. if (tg3_test_nvram(tp) != 0) {
  8475. etest->flags |= ETH_TEST_FL_FAILED;
  8476. data[0] = 1;
  8477. }
  8478. if (tg3_test_link(tp) != 0) {
  8479. etest->flags |= ETH_TEST_FL_FAILED;
  8480. data[1] = 1;
  8481. }
  8482. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8483. int err, err2 = 0, irq_sync = 0;
  8484. if (netif_running(dev)) {
  8485. tg3_phy_stop(tp);
  8486. tg3_netif_stop(tp);
  8487. irq_sync = 1;
  8488. }
  8489. tg3_full_lock(tp, irq_sync);
  8490. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8491. err = tg3_nvram_lock(tp);
  8492. tg3_halt_cpu(tp, RX_CPU_BASE);
  8493. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8494. tg3_halt_cpu(tp, TX_CPU_BASE);
  8495. if (!err)
  8496. tg3_nvram_unlock(tp);
  8497. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8498. tg3_phy_reset(tp);
  8499. if (tg3_test_registers(tp) != 0) {
  8500. etest->flags |= ETH_TEST_FL_FAILED;
  8501. data[2] = 1;
  8502. }
  8503. if (tg3_test_memory(tp) != 0) {
  8504. etest->flags |= ETH_TEST_FL_FAILED;
  8505. data[3] = 1;
  8506. }
  8507. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8508. etest->flags |= ETH_TEST_FL_FAILED;
  8509. tg3_full_unlock(tp);
  8510. if (tg3_test_interrupt(tp) != 0) {
  8511. etest->flags |= ETH_TEST_FL_FAILED;
  8512. data[5] = 1;
  8513. }
  8514. tg3_full_lock(tp, 0);
  8515. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8516. if (netif_running(dev)) {
  8517. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8518. err2 = tg3_restart_hw(tp, 1);
  8519. if (!err2)
  8520. tg3_netif_start(tp);
  8521. }
  8522. tg3_full_unlock(tp);
  8523. if (irq_sync && !err2)
  8524. tg3_phy_start(tp);
  8525. }
  8526. if (tp->link_config.phy_is_low_power)
  8527. tg3_set_power_state(tp, PCI_D3hot);
  8528. }
  8529. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8530. {
  8531. struct mii_ioctl_data *data = if_mii(ifr);
  8532. struct tg3 *tp = netdev_priv(dev);
  8533. int err;
  8534. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8535. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8536. return -EAGAIN;
  8537. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8538. }
  8539. switch(cmd) {
  8540. case SIOCGMIIPHY:
  8541. data->phy_id = PHY_ADDR;
  8542. /* fallthru */
  8543. case SIOCGMIIREG: {
  8544. u32 mii_regval;
  8545. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8546. break; /* We have no PHY */
  8547. if (tp->link_config.phy_is_low_power)
  8548. return -EAGAIN;
  8549. spin_lock_bh(&tp->lock);
  8550. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8551. spin_unlock_bh(&tp->lock);
  8552. data->val_out = mii_regval;
  8553. return err;
  8554. }
  8555. case SIOCSMIIREG:
  8556. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8557. break; /* We have no PHY */
  8558. if (!capable(CAP_NET_ADMIN))
  8559. return -EPERM;
  8560. if (tp->link_config.phy_is_low_power)
  8561. return -EAGAIN;
  8562. spin_lock_bh(&tp->lock);
  8563. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8564. spin_unlock_bh(&tp->lock);
  8565. return err;
  8566. default:
  8567. /* do nothing */
  8568. break;
  8569. }
  8570. return -EOPNOTSUPP;
  8571. }
  8572. #if TG3_VLAN_TAG_USED
  8573. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8574. {
  8575. struct tg3 *tp = netdev_priv(dev);
  8576. if (!netif_running(dev)) {
  8577. tp->vlgrp = grp;
  8578. return;
  8579. }
  8580. tg3_netif_stop(tp);
  8581. tg3_full_lock(tp, 0);
  8582. tp->vlgrp = grp;
  8583. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8584. __tg3_set_rx_mode(dev);
  8585. tg3_netif_start(tp);
  8586. tg3_full_unlock(tp);
  8587. }
  8588. #endif
  8589. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8590. {
  8591. struct tg3 *tp = netdev_priv(dev);
  8592. memcpy(ec, &tp->coal, sizeof(*ec));
  8593. return 0;
  8594. }
  8595. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8596. {
  8597. struct tg3 *tp = netdev_priv(dev);
  8598. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8599. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8600. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8601. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8602. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8603. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8604. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8605. }
  8606. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8607. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8608. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8609. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8610. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8611. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8612. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8613. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8614. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8615. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8616. return -EINVAL;
  8617. /* No rx interrupts will be generated if both are zero */
  8618. if ((ec->rx_coalesce_usecs == 0) &&
  8619. (ec->rx_max_coalesced_frames == 0))
  8620. return -EINVAL;
  8621. /* No tx interrupts will be generated if both are zero */
  8622. if ((ec->tx_coalesce_usecs == 0) &&
  8623. (ec->tx_max_coalesced_frames == 0))
  8624. return -EINVAL;
  8625. /* Only copy relevant parameters, ignore all others. */
  8626. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8627. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8628. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8629. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8630. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8631. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8632. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8633. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8634. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8635. if (netif_running(dev)) {
  8636. tg3_full_lock(tp, 0);
  8637. __tg3_set_coalesce(tp, &tp->coal);
  8638. tg3_full_unlock(tp);
  8639. }
  8640. return 0;
  8641. }
  8642. static const struct ethtool_ops tg3_ethtool_ops = {
  8643. .get_settings = tg3_get_settings,
  8644. .set_settings = tg3_set_settings,
  8645. .get_drvinfo = tg3_get_drvinfo,
  8646. .get_regs_len = tg3_get_regs_len,
  8647. .get_regs = tg3_get_regs,
  8648. .get_wol = tg3_get_wol,
  8649. .set_wol = tg3_set_wol,
  8650. .get_msglevel = tg3_get_msglevel,
  8651. .set_msglevel = tg3_set_msglevel,
  8652. .nway_reset = tg3_nway_reset,
  8653. .get_link = ethtool_op_get_link,
  8654. .get_eeprom_len = tg3_get_eeprom_len,
  8655. .get_eeprom = tg3_get_eeprom,
  8656. .set_eeprom = tg3_set_eeprom,
  8657. .get_ringparam = tg3_get_ringparam,
  8658. .set_ringparam = tg3_set_ringparam,
  8659. .get_pauseparam = tg3_get_pauseparam,
  8660. .set_pauseparam = tg3_set_pauseparam,
  8661. .get_rx_csum = tg3_get_rx_csum,
  8662. .set_rx_csum = tg3_set_rx_csum,
  8663. .set_tx_csum = tg3_set_tx_csum,
  8664. .set_sg = ethtool_op_set_sg,
  8665. .set_tso = tg3_set_tso,
  8666. .self_test = tg3_self_test,
  8667. .get_strings = tg3_get_strings,
  8668. .phys_id = tg3_phys_id,
  8669. .get_ethtool_stats = tg3_get_ethtool_stats,
  8670. .get_coalesce = tg3_get_coalesce,
  8671. .set_coalesce = tg3_set_coalesce,
  8672. .get_sset_count = tg3_get_sset_count,
  8673. };
  8674. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8675. {
  8676. u32 cursize, val, magic;
  8677. tp->nvram_size = EEPROM_CHIP_SIZE;
  8678. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8679. return;
  8680. if ((magic != TG3_EEPROM_MAGIC) &&
  8681. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8682. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8683. return;
  8684. /*
  8685. * Size the chip by reading offsets at increasing powers of two.
  8686. * When we encounter our validation signature, we know the addressing
  8687. * has wrapped around, and thus have our chip size.
  8688. */
  8689. cursize = 0x10;
  8690. while (cursize < tp->nvram_size) {
  8691. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8692. return;
  8693. if (val == magic)
  8694. break;
  8695. cursize <<= 1;
  8696. }
  8697. tp->nvram_size = cursize;
  8698. }
  8699. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8700. {
  8701. u32 val;
  8702. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8703. tg3_nvram_read(tp, 0, &val) != 0)
  8704. return;
  8705. /* Selfboot format */
  8706. if (val != TG3_EEPROM_MAGIC) {
  8707. tg3_get_eeprom_size(tp);
  8708. return;
  8709. }
  8710. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8711. if (val != 0) {
  8712. /* This is confusing. We want to operate on the
  8713. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8714. * call will read from NVRAM and byteswap the data
  8715. * according to the byteswapping settings for all
  8716. * other register accesses. This ensures the data we
  8717. * want will always reside in the lower 16-bits.
  8718. * However, the data in NVRAM is in LE format, which
  8719. * means the data from the NVRAM read will always be
  8720. * opposite the endianness of the CPU. The 16-bit
  8721. * byteswap then brings the data to CPU endianness.
  8722. */
  8723. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8724. return;
  8725. }
  8726. }
  8727. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8728. }
  8729. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8730. {
  8731. u32 nvcfg1;
  8732. nvcfg1 = tr32(NVRAM_CFG1);
  8733. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8734. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8735. } else {
  8736. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8737. tw32(NVRAM_CFG1, nvcfg1);
  8738. }
  8739. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8740. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8741. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8742. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8743. tp->nvram_jedecnum = JEDEC_ATMEL;
  8744. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8745. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8746. break;
  8747. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8748. tp->nvram_jedecnum = JEDEC_ATMEL;
  8749. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8750. break;
  8751. case FLASH_VENDOR_ATMEL_EEPROM:
  8752. tp->nvram_jedecnum = JEDEC_ATMEL;
  8753. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8754. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8755. break;
  8756. case FLASH_VENDOR_ST:
  8757. tp->nvram_jedecnum = JEDEC_ST;
  8758. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8759. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8760. break;
  8761. case FLASH_VENDOR_SAIFUN:
  8762. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8763. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8764. break;
  8765. case FLASH_VENDOR_SST_SMALL:
  8766. case FLASH_VENDOR_SST_LARGE:
  8767. tp->nvram_jedecnum = JEDEC_SST;
  8768. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8769. break;
  8770. }
  8771. } else {
  8772. tp->nvram_jedecnum = JEDEC_ATMEL;
  8773. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8774. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8775. }
  8776. }
  8777. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8778. {
  8779. u32 nvcfg1;
  8780. nvcfg1 = tr32(NVRAM_CFG1);
  8781. /* NVRAM protection for TPM */
  8782. if (nvcfg1 & (1 << 27))
  8783. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8784. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8785. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8786. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8787. tp->nvram_jedecnum = JEDEC_ATMEL;
  8788. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8789. break;
  8790. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8791. tp->nvram_jedecnum = JEDEC_ATMEL;
  8792. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8793. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8794. break;
  8795. case FLASH_5752VENDOR_ST_M45PE10:
  8796. case FLASH_5752VENDOR_ST_M45PE20:
  8797. case FLASH_5752VENDOR_ST_M45PE40:
  8798. tp->nvram_jedecnum = JEDEC_ST;
  8799. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8800. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8801. break;
  8802. }
  8803. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8804. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8805. case FLASH_5752PAGE_SIZE_256:
  8806. tp->nvram_pagesize = 256;
  8807. break;
  8808. case FLASH_5752PAGE_SIZE_512:
  8809. tp->nvram_pagesize = 512;
  8810. break;
  8811. case FLASH_5752PAGE_SIZE_1K:
  8812. tp->nvram_pagesize = 1024;
  8813. break;
  8814. case FLASH_5752PAGE_SIZE_2K:
  8815. tp->nvram_pagesize = 2048;
  8816. break;
  8817. case FLASH_5752PAGE_SIZE_4K:
  8818. tp->nvram_pagesize = 4096;
  8819. break;
  8820. case FLASH_5752PAGE_SIZE_264:
  8821. tp->nvram_pagesize = 264;
  8822. break;
  8823. }
  8824. } else {
  8825. /* For eeprom, set pagesize to maximum eeprom size */
  8826. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8827. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8828. tw32(NVRAM_CFG1, nvcfg1);
  8829. }
  8830. }
  8831. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8832. {
  8833. u32 nvcfg1, protect = 0;
  8834. nvcfg1 = tr32(NVRAM_CFG1);
  8835. /* NVRAM protection for TPM */
  8836. if (nvcfg1 & (1 << 27)) {
  8837. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8838. protect = 1;
  8839. }
  8840. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8841. switch (nvcfg1) {
  8842. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8843. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8844. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8845. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8846. tp->nvram_jedecnum = JEDEC_ATMEL;
  8847. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8848. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8849. tp->nvram_pagesize = 264;
  8850. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8851. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8852. tp->nvram_size = (protect ? 0x3e200 :
  8853. TG3_NVRAM_SIZE_512KB);
  8854. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8855. tp->nvram_size = (protect ? 0x1f200 :
  8856. TG3_NVRAM_SIZE_256KB);
  8857. else
  8858. tp->nvram_size = (protect ? 0x1f200 :
  8859. TG3_NVRAM_SIZE_128KB);
  8860. break;
  8861. case FLASH_5752VENDOR_ST_M45PE10:
  8862. case FLASH_5752VENDOR_ST_M45PE20:
  8863. case FLASH_5752VENDOR_ST_M45PE40:
  8864. tp->nvram_jedecnum = JEDEC_ST;
  8865. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8866. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8867. tp->nvram_pagesize = 256;
  8868. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8869. tp->nvram_size = (protect ?
  8870. TG3_NVRAM_SIZE_64KB :
  8871. TG3_NVRAM_SIZE_128KB);
  8872. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8873. tp->nvram_size = (protect ?
  8874. TG3_NVRAM_SIZE_64KB :
  8875. TG3_NVRAM_SIZE_256KB);
  8876. else
  8877. tp->nvram_size = (protect ?
  8878. TG3_NVRAM_SIZE_128KB :
  8879. TG3_NVRAM_SIZE_512KB);
  8880. break;
  8881. }
  8882. }
  8883. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8884. {
  8885. u32 nvcfg1;
  8886. nvcfg1 = tr32(NVRAM_CFG1);
  8887. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8888. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8889. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8890. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8891. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8892. tp->nvram_jedecnum = JEDEC_ATMEL;
  8893. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8894. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8895. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8896. tw32(NVRAM_CFG1, nvcfg1);
  8897. break;
  8898. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8899. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8900. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8901. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8902. tp->nvram_jedecnum = JEDEC_ATMEL;
  8903. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8904. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8905. tp->nvram_pagesize = 264;
  8906. break;
  8907. case FLASH_5752VENDOR_ST_M45PE10:
  8908. case FLASH_5752VENDOR_ST_M45PE20:
  8909. case FLASH_5752VENDOR_ST_M45PE40:
  8910. tp->nvram_jedecnum = JEDEC_ST;
  8911. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8912. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8913. tp->nvram_pagesize = 256;
  8914. break;
  8915. }
  8916. }
  8917. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8918. {
  8919. u32 nvcfg1, protect = 0;
  8920. nvcfg1 = tr32(NVRAM_CFG1);
  8921. /* NVRAM protection for TPM */
  8922. if (nvcfg1 & (1 << 27)) {
  8923. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8924. protect = 1;
  8925. }
  8926. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8927. switch (nvcfg1) {
  8928. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8929. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8930. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8931. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8932. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8933. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8934. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8935. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8936. tp->nvram_jedecnum = JEDEC_ATMEL;
  8937. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8938. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8939. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8940. tp->nvram_pagesize = 256;
  8941. break;
  8942. case FLASH_5761VENDOR_ST_A_M45PE20:
  8943. case FLASH_5761VENDOR_ST_A_M45PE40:
  8944. case FLASH_5761VENDOR_ST_A_M45PE80:
  8945. case FLASH_5761VENDOR_ST_A_M45PE16:
  8946. case FLASH_5761VENDOR_ST_M_M45PE20:
  8947. case FLASH_5761VENDOR_ST_M_M45PE40:
  8948. case FLASH_5761VENDOR_ST_M_M45PE80:
  8949. case FLASH_5761VENDOR_ST_M_M45PE16:
  8950. tp->nvram_jedecnum = JEDEC_ST;
  8951. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8952. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8953. tp->nvram_pagesize = 256;
  8954. break;
  8955. }
  8956. if (protect) {
  8957. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8958. } else {
  8959. switch (nvcfg1) {
  8960. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8961. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8962. case FLASH_5761VENDOR_ST_A_M45PE16:
  8963. case FLASH_5761VENDOR_ST_M_M45PE16:
  8964. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8965. break;
  8966. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8967. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8968. case FLASH_5761VENDOR_ST_A_M45PE80:
  8969. case FLASH_5761VENDOR_ST_M_M45PE80:
  8970. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  8971. break;
  8972. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8973. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8974. case FLASH_5761VENDOR_ST_A_M45PE40:
  8975. case FLASH_5761VENDOR_ST_M_M45PE40:
  8976. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8977. break;
  8978. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8979. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8980. case FLASH_5761VENDOR_ST_A_M45PE20:
  8981. case FLASH_5761VENDOR_ST_M_M45PE20:
  8982. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8983. break;
  8984. }
  8985. }
  8986. }
  8987. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8988. {
  8989. tp->nvram_jedecnum = JEDEC_ATMEL;
  8990. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8991. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8992. }
  8993. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  8994. {
  8995. u32 nvcfg1;
  8996. nvcfg1 = tr32(NVRAM_CFG1);
  8997. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8998. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8999. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9000. tp->nvram_jedecnum = JEDEC_ATMEL;
  9001. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9002. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9003. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9004. tw32(NVRAM_CFG1, nvcfg1);
  9005. return;
  9006. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9007. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9008. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9009. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9010. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9011. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9012. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9013. tp->nvram_jedecnum = JEDEC_ATMEL;
  9014. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9015. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9016. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9017. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9018. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9019. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9020. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9021. break;
  9022. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9023. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9024. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9025. break;
  9026. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9027. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9028. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9029. break;
  9030. }
  9031. break;
  9032. case FLASH_5752VENDOR_ST_M45PE10:
  9033. case FLASH_5752VENDOR_ST_M45PE20:
  9034. case FLASH_5752VENDOR_ST_M45PE40:
  9035. tp->nvram_jedecnum = JEDEC_ST;
  9036. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9037. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9038. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9039. case FLASH_5752VENDOR_ST_M45PE10:
  9040. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9041. break;
  9042. case FLASH_5752VENDOR_ST_M45PE20:
  9043. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9044. break;
  9045. case FLASH_5752VENDOR_ST_M45PE40:
  9046. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9047. break;
  9048. }
  9049. break;
  9050. default:
  9051. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9052. return;
  9053. }
  9054. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9055. case FLASH_5752PAGE_SIZE_256:
  9056. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9057. tp->nvram_pagesize = 256;
  9058. break;
  9059. case FLASH_5752PAGE_SIZE_512:
  9060. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9061. tp->nvram_pagesize = 512;
  9062. break;
  9063. case FLASH_5752PAGE_SIZE_1K:
  9064. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9065. tp->nvram_pagesize = 1024;
  9066. break;
  9067. case FLASH_5752PAGE_SIZE_2K:
  9068. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9069. tp->nvram_pagesize = 2048;
  9070. break;
  9071. case FLASH_5752PAGE_SIZE_4K:
  9072. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9073. tp->nvram_pagesize = 4096;
  9074. break;
  9075. case FLASH_5752PAGE_SIZE_264:
  9076. tp->nvram_pagesize = 264;
  9077. break;
  9078. case FLASH_5752PAGE_SIZE_528:
  9079. tp->nvram_pagesize = 528;
  9080. break;
  9081. }
  9082. }
  9083. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9084. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9085. {
  9086. tw32_f(GRC_EEPROM_ADDR,
  9087. (EEPROM_ADDR_FSM_RESET |
  9088. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9089. EEPROM_ADDR_CLKPERD_SHIFT)));
  9090. msleep(1);
  9091. /* Enable seeprom accesses. */
  9092. tw32_f(GRC_LOCAL_CTRL,
  9093. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9094. udelay(100);
  9095. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9096. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9097. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9098. if (tg3_nvram_lock(tp)) {
  9099. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9100. "tg3_nvram_init failed.\n", tp->dev->name);
  9101. return;
  9102. }
  9103. tg3_enable_nvram_access(tp);
  9104. tp->nvram_size = 0;
  9105. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9106. tg3_get_5752_nvram_info(tp);
  9107. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9108. tg3_get_5755_nvram_info(tp);
  9109. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9110. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9111. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9112. tg3_get_5787_nvram_info(tp);
  9113. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9114. tg3_get_5761_nvram_info(tp);
  9115. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9116. tg3_get_5906_nvram_info(tp);
  9117. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9118. tg3_get_57780_nvram_info(tp);
  9119. else
  9120. tg3_get_nvram_info(tp);
  9121. if (tp->nvram_size == 0)
  9122. tg3_get_nvram_size(tp);
  9123. tg3_disable_nvram_access(tp);
  9124. tg3_nvram_unlock(tp);
  9125. } else {
  9126. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9127. tg3_get_eeprom_size(tp);
  9128. }
  9129. }
  9130. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9131. u32 offset, u32 len, u8 *buf)
  9132. {
  9133. int i, j, rc = 0;
  9134. u32 val;
  9135. for (i = 0; i < len; i += 4) {
  9136. u32 addr;
  9137. __be32 data;
  9138. addr = offset + i;
  9139. memcpy(&data, buf + i, 4);
  9140. /*
  9141. * The SEEPROM interface expects the data to always be opposite
  9142. * the native endian format. We accomplish this by reversing
  9143. * all the operations that would have been performed on the
  9144. * data from a call to tg3_nvram_read_be32().
  9145. */
  9146. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9147. val = tr32(GRC_EEPROM_ADDR);
  9148. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9149. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9150. EEPROM_ADDR_READ);
  9151. tw32(GRC_EEPROM_ADDR, val |
  9152. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9153. (addr & EEPROM_ADDR_ADDR_MASK) |
  9154. EEPROM_ADDR_START |
  9155. EEPROM_ADDR_WRITE);
  9156. for (j = 0; j < 1000; j++) {
  9157. val = tr32(GRC_EEPROM_ADDR);
  9158. if (val & EEPROM_ADDR_COMPLETE)
  9159. break;
  9160. msleep(1);
  9161. }
  9162. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9163. rc = -EBUSY;
  9164. break;
  9165. }
  9166. }
  9167. return rc;
  9168. }
  9169. /* offset and length are dword aligned */
  9170. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9171. u8 *buf)
  9172. {
  9173. int ret = 0;
  9174. u32 pagesize = tp->nvram_pagesize;
  9175. u32 pagemask = pagesize - 1;
  9176. u32 nvram_cmd;
  9177. u8 *tmp;
  9178. tmp = kmalloc(pagesize, GFP_KERNEL);
  9179. if (tmp == NULL)
  9180. return -ENOMEM;
  9181. while (len) {
  9182. int j;
  9183. u32 phy_addr, page_off, size;
  9184. phy_addr = offset & ~pagemask;
  9185. for (j = 0; j < pagesize; j += 4) {
  9186. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9187. (__be32 *) (tmp + j));
  9188. if (ret)
  9189. break;
  9190. }
  9191. if (ret)
  9192. break;
  9193. page_off = offset & pagemask;
  9194. size = pagesize;
  9195. if (len < size)
  9196. size = len;
  9197. len -= size;
  9198. memcpy(tmp + page_off, buf, size);
  9199. offset = offset + (pagesize - page_off);
  9200. tg3_enable_nvram_access(tp);
  9201. /*
  9202. * Before we can erase the flash page, we need
  9203. * to issue a special "write enable" command.
  9204. */
  9205. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9206. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9207. break;
  9208. /* Erase the target page */
  9209. tw32(NVRAM_ADDR, phy_addr);
  9210. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9211. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9212. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9213. break;
  9214. /* Issue another write enable to start the write. */
  9215. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9216. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9217. break;
  9218. for (j = 0; j < pagesize; j += 4) {
  9219. __be32 data;
  9220. data = *((__be32 *) (tmp + j));
  9221. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9222. tw32(NVRAM_ADDR, phy_addr + j);
  9223. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9224. NVRAM_CMD_WR;
  9225. if (j == 0)
  9226. nvram_cmd |= NVRAM_CMD_FIRST;
  9227. else if (j == (pagesize - 4))
  9228. nvram_cmd |= NVRAM_CMD_LAST;
  9229. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9230. break;
  9231. }
  9232. if (ret)
  9233. break;
  9234. }
  9235. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9236. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9237. kfree(tmp);
  9238. return ret;
  9239. }
  9240. /* offset and length are dword aligned */
  9241. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9242. u8 *buf)
  9243. {
  9244. int i, ret = 0;
  9245. for (i = 0; i < len; i += 4, offset += 4) {
  9246. u32 page_off, phy_addr, nvram_cmd;
  9247. __be32 data;
  9248. memcpy(&data, buf + i, 4);
  9249. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9250. page_off = offset % tp->nvram_pagesize;
  9251. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9252. tw32(NVRAM_ADDR, phy_addr);
  9253. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9254. if ((page_off == 0) || (i == 0))
  9255. nvram_cmd |= NVRAM_CMD_FIRST;
  9256. if (page_off == (tp->nvram_pagesize - 4))
  9257. nvram_cmd |= NVRAM_CMD_LAST;
  9258. if (i == (len - 4))
  9259. nvram_cmd |= NVRAM_CMD_LAST;
  9260. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9261. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9262. (tp->nvram_jedecnum == JEDEC_ST) &&
  9263. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9264. if ((ret = tg3_nvram_exec_cmd(tp,
  9265. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9266. NVRAM_CMD_DONE)))
  9267. break;
  9268. }
  9269. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9270. /* We always do complete word writes to eeprom. */
  9271. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9272. }
  9273. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9274. break;
  9275. }
  9276. return ret;
  9277. }
  9278. /* offset and length are dword aligned */
  9279. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9280. {
  9281. int ret;
  9282. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9283. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9284. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9285. udelay(40);
  9286. }
  9287. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9288. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9289. }
  9290. else {
  9291. u32 grc_mode;
  9292. ret = tg3_nvram_lock(tp);
  9293. if (ret)
  9294. return ret;
  9295. tg3_enable_nvram_access(tp);
  9296. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9297. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9298. tw32(NVRAM_WRITE1, 0x406);
  9299. grc_mode = tr32(GRC_MODE);
  9300. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9301. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9302. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9303. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9304. buf);
  9305. }
  9306. else {
  9307. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9308. buf);
  9309. }
  9310. grc_mode = tr32(GRC_MODE);
  9311. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9312. tg3_disable_nvram_access(tp);
  9313. tg3_nvram_unlock(tp);
  9314. }
  9315. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9316. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9317. udelay(40);
  9318. }
  9319. return ret;
  9320. }
  9321. struct subsys_tbl_ent {
  9322. u16 subsys_vendor, subsys_devid;
  9323. u32 phy_id;
  9324. };
  9325. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9326. /* Broadcom boards. */
  9327. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9328. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9329. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9330. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9331. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9332. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9333. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9334. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9335. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9336. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9337. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9338. /* 3com boards. */
  9339. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9340. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9341. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9342. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9343. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9344. /* DELL boards. */
  9345. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9346. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9347. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9348. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9349. /* Compaq boards. */
  9350. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9351. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9352. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9353. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9354. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9355. /* IBM boards. */
  9356. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9357. };
  9358. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9359. {
  9360. int i;
  9361. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9362. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9363. tp->pdev->subsystem_vendor) &&
  9364. (subsys_id_to_phy_id[i].subsys_devid ==
  9365. tp->pdev->subsystem_device))
  9366. return &subsys_id_to_phy_id[i];
  9367. }
  9368. return NULL;
  9369. }
  9370. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9371. {
  9372. u32 val;
  9373. u16 pmcsr;
  9374. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9375. * so need make sure we're in D0.
  9376. */
  9377. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9378. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9379. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9380. msleep(1);
  9381. /* Make sure register accesses (indirect or otherwise)
  9382. * will function correctly.
  9383. */
  9384. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9385. tp->misc_host_ctrl);
  9386. /* The memory arbiter has to be enabled in order for SRAM accesses
  9387. * to succeed. Normally on powerup the tg3 chip firmware will make
  9388. * sure it is enabled, but other entities such as system netboot
  9389. * code might disable it.
  9390. */
  9391. val = tr32(MEMARB_MODE);
  9392. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9393. tp->phy_id = PHY_ID_INVALID;
  9394. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9395. /* Assume an onboard device and WOL capable by default. */
  9396. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9398. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9399. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9400. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9401. }
  9402. val = tr32(VCPU_CFGSHDW);
  9403. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9404. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9405. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9406. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9407. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9408. goto done;
  9409. }
  9410. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9411. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9412. u32 nic_cfg, led_cfg;
  9413. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9414. int eeprom_phy_serdes = 0;
  9415. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9416. tp->nic_sram_data_cfg = nic_cfg;
  9417. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9418. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9419. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9420. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9421. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9422. (ver > 0) && (ver < 0x100))
  9423. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9425. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9426. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9427. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9428. eeprom_phy_serdes = 1;
  9429. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9430. if (nic_phy_id != 0) {
  9431. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9432. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9433. eeprom_phy_id = (id1 >> 16) << 10;
  9434. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9435. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9436. } else
  9437. eeprom_phy_id = 0;
  9438. tp->phy_id = eeprom_phy_id;
  9439. if (eeprom_phy_serdes) {
  9440. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9441. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9442. else
  9443. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9444. }
  9445. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9446. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9447. SHASTA_EXT_LED_MODE_MASK);
  9448. else
  9449. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9450. switch (led_cfg) {
  9451. default:
  9452. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9453. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9454. break;
  9455. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9456. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9457. break;
  9458. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9459. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9460. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9461. * read on some older 5700/5701 bootcode.
  9462. */
  9463. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9464. ASIC_REV_5700 ||
  9465. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9466. ASIC_REV_5701)
  9467. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9468. break;
  9469. case SHASTA_EXT_LED_SHARED:
  9470. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9471. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9472. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9473. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9474. LED_CTRL_MODE_PHY_2);
  9475. break;
  9476. case SHASTA_EXT_LED_MAC:
  9477. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9478. break;
  9479. case SHASTA_EXT_LED_COMBO:
  9480. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9481. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9482. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9483. LED_CTRL_MODE_PHY_2);
  9484. break;
  9485. }
  9486. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9488. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9489. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9490. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9491. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9492. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9493. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9494. if ((tp->pdev->subsystem_vendor ==
  9495. PCI_VENDOR_ID_ARIMA) &&
  9496. (tp->pdev->subsystem_device == 0x205a ||
  9497. tp->pdev->subsystem_device == 0x2063))
  9498. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9499. } else {
  9500. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9501. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9502. }
  9503. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9504. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9505. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9506. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9507. }
  9508. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9509. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9510. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9511. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9512. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9513. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9514. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9515. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9516. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9517. if (cfg2 & (1 << 17))
  9518. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9519. /* serdes signal pre-emphasis in register 0x590 set by */
  9520. /* bootcode if bit 18 is set */
  9521. if (cfg2 & (1 << 18))
  9522. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9523. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9524. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9525. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9526. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9527. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9528. u32 cfg3;
  9529. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9530. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9531. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9532. }
  9533. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9534. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9535. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9536. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9537. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9538. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9539. }
  9540. done:
  9541. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9542. device_set_wakeup_enable(&tp->pdev->dev,
  9543. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9544. }
  9545. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9546. {
  9547. int i;
  9548. u32 val;
  9549. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9550. tw32(OTP_CTRL, cmd);
  9551. /* Wait for up to 1 ms for command to execute. */
  9552. for (i = 0; i < 100; i++) {
  9553. val = tr32(OTP_STATUS);
  9554. if (val & OTP_STATUS_CMD_DONE)
  9555. break;
  9556. udelay(10);
  9557. }
  9558. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9559. }
  9560. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9561. * configuration is a 32-bit value that straddles the alignment boundary.
  9562. * We do two 32-bit reads and then shift and merge the results.
  9563. */
  9564. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9565. {
  9566. u32 bhalf_otp, thalf_otp;
  9567. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9568. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9569. return 0;
  9570. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9571. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9572. return 0;
  9573. thalf_otp = tr32(OTP_READ_DATA);
  9574. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9575. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9576. return 0;
  9577. bhalf_otp = tr32(OTP_READ_DATA);
  9578. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9579. }
  9580. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9581. {
  9582. u32 hw_phy_id_1, hw_phy_id_2;
  9583. u32 hw_phy_id, hw_phy_id_masked;
  9584. int err;
  9585. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9586. return tg3_phy_init(tp);
  9587. /* Reading the PHY ID register can conflict with ASF
  9588. * firmware access to the PHY hardware.
  9589. */
  9590. err = 0;
  9591. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9592. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9593. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9594. } else {
  9595. /* Now read the physical PHY_ID from the chip and verify
  9596. * that it is sane. If it doesn't look good, we fall back
  9597. * to either the hard-coded table based PHY_ID and failing
  9598. * that the value found in the eeprom area.
  9599. */
  9600. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9601. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9602. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9603. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9604. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9605. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9606. }
  9607. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9608. tp->phy_id = hw_phy_id;
  9609. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9610. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9611. else
  9612. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9613. } else {
  9614. if (tp->phy_id != PHY_ID_INVALID) {
  9615. /* Do nothing, phy ID already set up in
  9616. * tg3_get_eeprom_hw_cfg().
  9617. */
  9618. } else {
  9619. struct subsys_tbl_ent *p;
  9620. /* No eeprom signature? Try the hardcoded
  9621. * subsys device table.
  9622. */
  9623. p = lookup_by_subsys(tp);
  9624. if (!p)
  9625. return -ENODEV;
  9626. tp->phy_id = p->phy_id;
  9627. if (!tp->phy_id ||
  9628. tp->phy_id == PHY_ID_BCM8002)
  9629. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9630. }
  9631. }
  9632. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9633. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9634. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9635. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9636. tg3_readphy(tp, MII_BMSR, &bmsr);
  9637. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9638. (bmsr & BMSR_LSTATUS))
  9639. goto skip_phy_reset;
  9640. err = tg3_phy_reset(tp);
  9641. if (err)
  9642. return err;
  9643. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9644. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9645. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9646. tg3_ctrl = 0;
  9647. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9648. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9649. MII_TG3_CTRL_ADV_1000_FULL);
  9650. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9651. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9652. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9653. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9654. }
  9655. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9656. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9657. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9658. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9659. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9660. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9661. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9662. tg3_writephy(tp, MII_BMCR,
  9663. BMCR_ANENABLE | BMCR_ANRESTART);
  9664. }
  9665. tg3_phy_set_wirespeed(tp);
  9666. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9667. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9668. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9669. }
  9670. skip_phy_reset:
  9671. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9672. err = tg3_init_5401phy_dsp(tp);
  9673. if (err)
  9674. return err;
  9675. }
  9676. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9677. err = tg3_init_5401phy_dsp(tp);
  9678. }
  9679. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9680. tp->link_config.advertising =
  9681. (ADVERTISED_1000baseT_Half |
  9682. ADVERTISED_1000baseT_Full |
  9683. ADVERTISED_Autoneg |
  9684. ADVERTISED_FIBRE);
  9685. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9686. tp->link_config.advertising &=
  9687. ~(ADVERTISED_1000baseT_Half |
  9688. ADVERTISED_1000baseT_Full);
  9689. return err;
  9690. }
  9691. static void __devinit tg3_read_partno(struct tg3 *tp)
  9692. {
  9693. unsigned char vpd_data[256]; /* in little-endian format */
  9694. unsigned int i;
  9695. u32 magic;
  9696. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9697. tg3_nvram_read(tp, 0x0, &magic))
  9698. goto out_not_found;
  9699. if (magic == TG3_EEPROM_MAGIC) {
  9700. for (i = 0; i < 256; i += 4) {
  9701. u32 tmp;
  9702. /* The data is in little-endian format in NVRAM.
  9703. * Use the big-endian read routines to preserve
  9704. * the byte order as it exists in NVRAM.
  9705. */
  9706. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9707. goto out_not_found;
  9708. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9709. }
  9710. } else {
  9711. int vpd_cap;
  9712. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9713. for (i = 0; i < 256; i += 4) {
  9714. u32 tmp, j = 0;
  9715. __le32 v;
  9716. u16 tmp16;
  9717. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9718. i);
  9719. while (j++ < 100) {
  9720. pci_read_config_word(tp->pdev, vpd_cap +
  9721. PCI_VPD_ADDR, &tmp16);
  9722. if (tmp16 & 0x8000)
  9723. break;
  9724. msleep(1);
  9725. }
  9726. if (!(tmp16 & 0x8000))
  9727. goto out_not_found;
  9728. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9729. &tmp);
  9730. v = cpu_to_le32(tmp);
  9731. memcpy(&vpd_data[i], &v, sizeof(v));
  9732. }
  9733. }
  9734. /* Now parse and find the part number. */
  9735. for (i = 0; i < 254; ) {
  9736. unsigned char val = vpd_data[i];
  9737. unsigned int block_end;
  9738. if (val == 0x82 || val == 0x91) {
  9739. i = (i + 3 +
  9740. (vpd_data[i + 1] +
  9741. (vpd_data[i + 2] << 8)));
  9742. continue;
  9743. }
  9744. if (val != 0x90)
  9745. goto out_not_found;
  9746. block_end = (i + 3 +
  9747. (vpd_data[i + 1] +
  9748. (vpd_data[i + 2] << 8)));
  9749. i += 3;
  9750. if (block_end > 256)
  9751. goto out_not_found;
  9752. while (i < (block_end - 2)) {
  9753. if (vpd_data[i + 0] == 'P' &&
  9754. vpd_data[i + 1] == 'N') {
  9755. int partno_len = vpd_data[i + 2];
  9756. i += 3;
  9757. if (partno_len > 24 || (partno_len + i) > 256)
  9758. goto out_not_found;
  9759. memcpy(tp->board_part_number,
  9760. &vpd_data[i], partno_len);
  9761. /* Success. */
  9762. return;
  9763. }
  9764. i += 3 + vpd_data[i + 2];
  9765. }
  9766. /* Part number not found. */
  9767. goto out_not_found;
  9768. }
  9769. out_not_found:
  9770. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9771. strcpy(tp->board_part_number, "BCM95906");
  9772. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9773. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  9774. strcpy(tp->board_part_number, "BCM57780");
  9775. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9776. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  9777. strcpy(tp->board_part_number, "BCM57760");
  9778. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9779. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  9780. strcpy(tp->board_part_number, "BCM57790");
  9781. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9782. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  9783. strcpy(tp->board_part_number, "BCM57788");
  9784. else
  9785. strcpy(tp->board_part_number, "none");
  9786. }
  9787. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9788. {
  9789. u32 val;
  9790. if (tg3_nvram_read(tp, offset, &val) ||
  9791. (val & 0xfc000000) != 0x0c000000 ||
  9792. tg3_nvram_read(tp, offset + 4, &val) ||
  9793. val != 0)
  9794. return 0;
  9795. return 1;
  9796. }
  9797. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  9798. {
  9799. u32 val, offset, start, ver_offset;
  9800. int i;
  9801. bool newver = false;
  9802. if (tg3_nvram_read(tp, 0xc, &offset) ||
  9803. tg3_nvram_read(tp, 0x4, &start))
  9804. return;
  9805. offset = tg3_nvram_logical_addr(tp, offset);
  9806. if (tg3_nvram_read(tp, offset, &val))
  9807. return;
  9808. if ((val & 0xfc000000) == 0x0c000000) {
  9809. if (tg3_nvram_read(tp, offset + 4, &val))
  9810. return;
  9811. if (val == 0)
  9812. newver = true;
  9813. }
  9814. if (newver) {
  9815. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  9816. return;
  9817. offset = offset + ver_offset - start;
  9818. for (i = 0; i < 16; i += 4) {
  9819. __be32 v;
  9820. if (tg3_nvram_read_be32(tp, offset + i, &v))
  9821. return;
  9822. memcpy(tp->fw_ver + i, &v, sizeof(v));
  9823. }
  9824. } else {
  9825. u32 major, minor;
  9826. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  9827. return;
  9828. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  9829. TG3_NVM_BCVER_MAJSFT;
  9830. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  9831. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  9832. }
  9833. }
  9834. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  9835. {
  9836. u32 val, major, minor;
  9837. /* Use native endian representation */
  9838. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  9839. return;
  9840. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  9841. TG3_NVM_HWSB_CFG1_MAJSFT;
  9842. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  9843. TG3_NVM_HWSB_CFG1_MINSFT;
  9844. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  9845. }
  9846. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  9847. {
  9848. u32 offset, major, minor, build;
  9849. tp->fw_ver[0] = 's';
  9850. tp->fw_ver[1] = 'b';
  9851. tp->fw_ver[2] = '\0';
  9852. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  9853. return;
  9854. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  9855. case TG3_EEPROM_SB_REVISION_0:
  9856. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  9857. break;
  9858. case TG3_EEPROM_SB_REVISION_2:
  9859. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  9860. break;
  9861. case TG3_EEPROM_SB_REVISION_3:
  9862. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  9863. break;
  9864. default:
  9865. return;
  9866. }
  9867. if (tg3_nvram_read(tp, offset, &val))
  9868. return;
  9869. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  9870. TG3_EEPROM_SB_EDH_BLD_SHFT;
  9871. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  9872. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  9873. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  9874. if (minor > 99 || build > 26)
  9875. return;
  9876. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  9877. if (build > 0) {
  9878. tp->fw_ver[8] = 'a' + build - 1;
  9879. tp->fw_ver[9] = '\0';
  9880. }
  9881. }
  9882. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  9883. {
  9884. u32 val, offset, start;
  9885. int i, vlen;
  9886. for (offset = TG3_NVM_DIR_START;
  9887. offset < TG3_NVM_DIR_END;
  9888. offset += TG3_NVM_DIRENT_SIZE) {
  9889. if (tg3_nvram_read(tp, offset, &val))
  9890. return;
  9891. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9892. break;
  9893. }
  9894. if (offset == TG3_NVM_DIR_END)
  9895. return;
  9896. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9897. start = 0x08000000;
  9898. else if (tg3_nvram_read(tp, offset - 4, &start))
  9899. return;
  9900. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  9901. !tg3_fw_img_is_valid(tp, offset) ||
  9902. tg3_nvram_read(tp, offset + 8, &val))
  9903. return;
  9904. offset += val - start;
  9905. vlen = strlen(tp->fw_ver);
  9906. tp->fw_ver[vlen++] = ',';
  9907. tp->fw_ver[vlen++] = ' ';
  9908. for (i = 0; i < 4; i++) {
  9909. __be32 v;
  9910. if (tg3_nvram_read_be32(tp, offset, &v))
  9911. return;
  9912. offset += sizeof(v);
  9913. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  9914. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  9915. break;
  9916. }
  9917. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  9918. vlen += sizeof(v);
  9919. }
  9920. }
  9921. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  9922. {
  9923. int vlen;
  9924. u32 apedata;
  9925. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  9926. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  9927. return;
  9928. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  9929. if (apedata != APE_SEG_SIG_MAGIC)
  9930. return;
  9931. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  9932. if (!(apedata & APE_FW_STATUS_READY))
  9933. return;
  9934. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  9935. vlen = strlen(tp->fw_ver);
  9936. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  9937. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  9938. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  9939. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  9940. (apedata & APE_FW_VERSION_BLDMSK));
  9941. }
  9942. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9943. {
  9944. u32 val;
  9945. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  9946. tp->fw_ver[0] = 's';
  9947. tp->fw_ver[1] = 'b';
  9948. tp->fw_ver[2] = '\0';
  9949. return;
  9950. }
  9951. if (tg3_nvram_read(tp, 0, &val))
  9952. return;
  9953. if (val == TG3_EEPROM_MAGIC)
  9954. tg3_read_bc_ver(tp);
  9955. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  9956. tg3_read_sb_ver(tp, val);
  9957. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9958. tg3_read_hwsb_ver(tp);
  9959. else
  9960. return;
  9961. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9962. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9963. return;
  9964. tg3_read_mgmtfw_ver(tp);
  9965. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9966. }
  9967. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9968. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9969. {
  9970. static struct pci_device_id write_reorder_chipsets[] = {
  9971. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9972. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9973. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9974. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9975. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9976. PCI_DEVICE_ID_VIA_8385_0) },
  9977. { },
  9978. };
  9979. u32 misc_ctrl_reg;
  9980. u32 pci_state_reg, grc_misc_cfg;
  9981. u32 val;
  9982. u16 pci_cmd;
  9983. int err;
  9984. /* Force memory write invalidate off. If we leave it on,
  9985. * then on 5700_BX chips we have to enable a workaround.
  9986. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9987. * to match the cacheline size. The Broadcom driver have this
  9988. * workaround but turns MWI off all the times so never uses
  9989. * it. This seems to suggest that the workaround is insufficient.
  9990. */
  9991. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9992. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9993. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9994. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9995. * has the register indirect write enable bit set before
  9996. * we try to access any of the MMIO registers. It is also
  9997. * critical that the PCI-X hw workaround situation is decided
  9998. * before that as well.
  9999. */
  10000. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10001. &misc_ctrl_reg);
  10002. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10003. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10004. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10005. u32 prod_id_asic_rev;
  10006. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10007. &prod_id_asic_rev);
  10008. tp->pci_chip_rev_id = prod_id_asic_rev;
  10009. }
  10010. /* Wrong chip ID in 5752 A0. This code can be removed later
  10011. * as A0 is not in production.
  10012. */
  10013. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10014. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10015. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10016. * we need to disable memory and use config. cycles
  10017. * only to access all registers. The 5702/03 chips
  10018. * can mistakenly decode the special cycles from the
  10019. * ICH chipsets as memory write cycles, causing corruption
  10020. * of register and memory space. Only certain ICH bridges
  10021. * will drive special cycles with non-zero data during the
  10022. * address phase which can fall within the 5703's address
  10023. * range. This is not an ICH bug as the PCI spec allows
  10024. * non-zero address during special cycles. However, only
  10025. * these ICH bridges are known to drive non-zero addresses
  10026. * during special cycles.
  10027. *
  10028. * Since special cycles do not cross PCI bridges, we only
  10029. * enable this workaround if the 5703 is on the secondary
  10030. * bus of these ICH bridges.
  10031. */
  10032. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10033. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10034. static struct tg3_dev_id {
  10035. u32 vendor;
  10036. u32 device;
  10037. u32 rev;
  10038. } ich_chipsets[] = {
  10039. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10040. PCI_ANY_ID },
  10041. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10042. PCI_ANY_ID },
  10043. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10044. 0xa },
  10045. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10046. PCI_ANY_ID },
  10047. { },
  10048. };
  10049. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10050. struct pci_dev *bridge = NULL;
  10051. while (pci_id->vendor != 0) {
  10052. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10053. bridge);
  10054. if (!bridge) {
  10055. pci_id++;
  10056. continue;
  10057. }
  10058. if (pci_id->rev != PCI_ANY_ID) {
  10059. if (bridge->revision > pci_id->rev)
  10060. continue;
  10061. }
  10062. if (bridge->subordinate &&
  10063. (bridge->subordinate->number ==
  10064. tp->pdev->bus->number)) {
  10065. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10066. pci_dev_put(bridge);
  10067. break;
  10068. }
  10069. }
  10070. }
  10071. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10072. static struct tg3_dev_id {
  10073. u32 vendor;
  10074. u32 device;
  10075. } bridge_chipsets[] = {
  10076. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10077. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10078. { },
  10079. };
  10080. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10081. struct pci_dev *bridge = NULL;
  10082. while (pci_id->vendor != 0) {
  10083. bridge = pci_get_device(pci_id->vendor,
  10084. pci_id->device,
  10085. bridge);
  10086. if (!bridge) {
  10087. pci_id++;
  10088. continue;
  10089. }
  10090. if (bridge->subordinate &&
  10091. (bridge->subordinate->number <=
  10092. tp->pdev->bus->number) &&
  10093. (bridge->subordinate->subordinate >=
  10094. tp->pdev->bus->number)) {
  10095. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10096. pci_dev_put(bridge);
  10097. break;
  10098. }
  10099. }
  10100. }
  10101. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10102. * DMA addresses > 40-bit. This bridge may have other additional
  10103. * 57xx devices behind it in some 4-port NIC designs for example.
  10104. * Any tg3 device found behind the bridge will also need the 40-bit
  10105. * DMA workaround.
  10106. */
  10107. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10108. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10109. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10110. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10111. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10112. }
  10113. else {
  10114. struct pci_dev *bridge = NULL;
  10115. do {
  10116. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10117. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10118. bridge);
  10119. if (bridge && bridge->subordinate &&
  10120. (bridge->subordinate->number <=
  10121. tp->pdev->bus->number) &&
  10122. (bridge->subordinate->subordinate >=
  10123. tp->pdev->bus->number)) {
  10124. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10125. pci_dev_put(bridge);
  10126. break;
  10127. }
  10128. } while (bridge);
  10129. }
  10130. /* Initialize misc host control in PCI block. */
  10131. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10132. MISC_HOST_CTRL_CHIPREV);
  10133. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10134. tp->misc_host_ctrl);
  10135. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10136. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10137. tp->pdev_peer = tg3_find_peer(tp);
  10138. /* Intentionally exclude ASIC_REV_5906 */
  10139. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10140. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10141. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10142. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10143. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10144. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10145. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10146. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10147. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10149. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10150. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10151. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10152. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10153. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10154. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10155. /* 5700 B0 chips do not support checksumming correctly due
  10156. * to hardware bugs.
  10157. */
  10158. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10159. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10160. else {
  10161. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10162. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10163. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10164. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10165. }
  10166. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10167. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10168. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10169. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10170. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10171. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10172. tp->pdev_peer == tp->pdev))
  10173. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10174. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10175. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10176. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10177. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10178. } else {
  10179. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10180. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10181. ASIC_REV_5750 &&
  10182. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10183. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10184. }
  10185. }
  10186. tp->irq_max = 1;
  10187. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10188. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10189. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10190. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10191. &pci_state_reg);
  10192. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10193. if (tp->pcie_cap != 0) {
  10194. u16 lnkctl;
  10195. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10196. pcie_set_readrq(tp->pdev, 4096);
  10197. pci_read_config_word(tp->pdev,
  10198. tp->pcie_cap + PCI_EXP_LNKCTL,
  10199. &lnkctl);
  10200. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10201. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10202. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10203. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10204. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10205. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10206. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10207. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10208. }
  10209. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10210. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10211. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10212. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10213. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10214. if (!tp->pcix_cap) {
  10215. printk(KERN_ERR PFX "Cannot find PCI-X "
  10216. "capability, aborting.\n");
  10217. return -EIO;
  10218. }
  10219. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10220. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10221. }
  10222. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10223. * reordering to the mailbox registers done by the host
  10224. * controller can cause major troubles. We read back from
  10225. * every mailbox register write to force the writes to be
  10226. * posted to the chip in order.
  10227. */
  10228. if (pci_dev_present(write_reorder_chipsets) &&
  10229. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10230. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10231. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10232. &tp->pci_cacheline_sz);
  10233. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10234. &tp->pci_lat_timer);
  10235. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10236. tp->pci_lat_timer < 64) {
  10237. tp->pci_lat_timer = 64;
  10238. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10239. tp->pci_lat_timer);
  10240. }
  10241. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10242. /* 5700 BX chips need to have their TX producer index
  10243. * mailboxes written twice to workaround a bug.
  10244. */
  10245. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10246. /* If we are in PCI-X mode, enable register write workaround.
  10247. *
  10248. * The workaround is to use indirect register accesses
  10249. * for all chip writes not to mailbox registers.
  10250. */
  10251. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10252. u32 pm_reg;
  10253. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10254. /* The chip can have it's power management PCI config
  10255. * space registers clobbered due to this bug.
  10256. * So explicitly force the chip into D0 here.
  10257. */
  10258. pci_read_config_dword(tp->pdev,
  10259. tp->pm_cap + PCI_PM_CTRL,
  10260. &pm_reg);
  10261. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10262. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10263. pci_write_config_dword(tp->pdev,
  10264. tp->pm_cap + PCI_PM_CTRL,
  10265. pm_reg);
  10266. /* Also, force SERR#/PERR# in PCI command. */
  10267. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10268. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10269. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10270. }
  10271. }
  10272. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10273. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10274. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10275. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10276. /* Chip-specific fixup from Broadcom driver */
  10277. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10278. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10279. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10280. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10281. }
  10282. /* Default fast path register access methods */
  10283. tp->read32 = tg3_read32;
  10284. tp->write32 = tg3_write32;
  10285. tp->read32_mbox = tg3_read32;
  10286. tp->write32_mbox = tg3_write32;
  10287. tp->write32_tx_mbox = tg3_write32;
  10288. tp->write32_rx_mbox = tg3_write32;
  10289. /* Various workaround register access methods */
  10290. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10291. tp->write32 = tg3_write_indirect_reg32;
  10292. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10293. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10294. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10295. /*
  10296. * Back to back register writes can cause problems on these
  10297. * chips, the workaround is to read back all reg writes
  10298. * except those to mailbox regs.
  10299. *
  10300. * See tg3_write_indirect_reg32().
  10301. */
  10302. tp->write32 = tg3_write_flush_reg32;
  10303. }
  10304. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10305. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10306. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10307. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10308. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10309. }
  10310. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10311. tp->read32 = tg3_read_indirect_reg32;
  10312. tp->write32 = tg3_write_indirect_reg32;
  10313. tp->read32_mbox = tg3_read_indirect_mbox;
  10314. tp->write32_mbox = tg3_write_indirect_mbox;
  10315. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10316. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10317. iounmap(tp->regs);
  10318. tp->regs = NULL;
  10319. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10320. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10321. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10322. }
  10323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10324. tp->read32_mbox = tg3_read32_mbox_5906;
  10325. tp->write32_mbox = tg3_write32_mbox_5906;
  10326. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10327. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10328. }
  10329. if (tp->write32 == tg3_write_indirect_reg32 ||
  10330. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10331. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10332. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10333. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10334. /* Get eeprom hw config before calling tg3_set_power_state().
  10335. * In particular, the TG3_FLG2_IS_NIC flag must be
  10336. * determined before calling tg3_set_power_state() so that
  10337. * we know whether or not to switch out of Vaux power.
  10338. * When the flag is set, it means that GPIO1 is used for eeprom
  10339. * write protect and also implies that it is a LOM where GPIOs
  10340. * are not used to switch power.
  10341. */
  10342. tg3_get_eeprom_hw_cfg(tp);
  10343. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10344. /* Allow reads and writes to the
  10345. * APE register and memory space.
  10346. */
  10347. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10348. PCISTATE_ALLOW_APE_SHMEM_WR;
  10349. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10350. pci_state_reg);
  10351. }
  10352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10356. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10357. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10358. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10359. * It is also used as eeprom write protect on LOMs.
  10360. */
  10361. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10362. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10363. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10364. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10365. GRC_LCLCTRL_GPIO_OUTPUT1);
  10366. /* Unused GPIO3 must be driven as output on 5752 because there
  10367. * are no pull-up resistors on unused GPIO pins.
  10368. */
  10369. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10370. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10371. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10372. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10373. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10374. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10375. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10376. /* Turn off the debug UART. */
  10377. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10378. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10379. /* Keep VMain power. */
  10380. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10381. GRC_LCLCTRL_GPIO_OUTPUT0;
  10382. }
  10383. /* Force the chip into D0. */
  10384. err = tg3_set_power_state(tp, PCI_D0);
  10385. if (err) {
  10386. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10387. pci_name(tp->pdev));
  10388. return err;
  10389. }
  10390. /* Derive initial jumbo mode from MTU assigned in
  10391. * ether_setup() via the alloc_etherdev() call
  10392. */
  10393. if (tp->dev->mtu > ETH_DATA_LEN &&
  10394. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10395. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10396. /* Determine WakeOnLan speed to use. */
  10397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10398. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10399. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10400. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10401. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10402. } else {
  10403. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10404. }
  10405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10406. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10407. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10408. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10409. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10410. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10411. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10412. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10413. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10414. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10415. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10416. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10417. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10418. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10419. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10420. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10421. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10422. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10423. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10425. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10428. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10429. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10430. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10431. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10432. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10433. } else
  10434. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10435. }
  10436. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10437. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10438. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10439. if (tp->phy_otp == 0)
  10440. tp->phy_otp = TG3_OTP_DEFAULT;
  10441. }
  10442. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10443. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10444. else
  10445. tp->mi_mode = MAC_MI_MODE_BASE;
  10446. tp->coalesce_mode = 0;
  10447. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10448. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10449. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10450. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10451. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10452. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10453. if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
  10454. tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
  10455. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
  10456. tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
  10457. err = tg3_mdio_init(tp);
  10458. if (err)
  10459. return err;
  10460. /* Initialize data/descriptor byte/word swapping. */
  10461. val = tr32(GRC_MODE);
  10462. val &= GRC_MODE_HOST_STACKUP;
  10463. tw32(GRC_MODE, val | tp->grc_mode);
  10464. tg3_switch_clocks(tp);
  10465. /* Clear this out for sanity. */
  10466. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10467. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10468. &pci_state_reg);
  10469. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10470. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10471. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10472. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10473. chiprevid == CHIPREV_ID_5701_B0 ||
  10474. chiprevid == CHIPREV_ID_5701_B2 ||
  10475. chiprevid == CHIPREV_ID_5701_B5) {
  10476. void __iomem *sram_base;
  10477. /* Write some dummy words into the SRAM status block
  10478. * area, see if it reads back correctly. If the return
  10479. * value is bad, force enable the PCIX workaround.
  10480. */
  10481. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10482. writel(0x00000000, sram_base);
  10483. writel(0x00000000, sram_base + 4);
  10484. writel(0xffffffff, sram_base + 4);
  10485. if (readl(sram_base) != 0x00000000)
  10486. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10487. }
  10488. }
  10489. udelay(50);
  10490. tg3_nvram_init(tp);
  10491. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10492. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10493. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10494. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10495. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10496. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10497. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10498. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10499. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10500. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10501. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10502. HOSTCC_MODE_CLRTICK_TXBD);
  10503. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10504. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10505. tp->misc_host_ctrl);
  10506. }
  10507. /* Preserve the APE MAC_MODE bits */
  10508. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10509. tp->mac_mode = tr32(MAC_MODE) |
  10510. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10511. else
  10512. tp->mac_mode = TG3_DEF_MAC_MODE;
  10513. /* these are limited to 10/100 only */
  10514. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10515. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10516. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10517. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10518. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10519. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10520. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10521. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10522. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10523. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10524. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10525. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10526. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10527. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10528. err = tg3_phy_probe(tp);
  10529. if (err) {
  10530. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10531. pci_name(tp->pdev), err);
  10532. /* ... but do not return immediately ... */
  10533. tg3_mdio_fini(tp);
  10534. }
  10535. tg3_read_partno(tp);
  10536. tg3_read_fw_ver(tp);
  10537. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10538. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10539. } else {
  10540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10541. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10542. else
  10543. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10544. }
  10545. /* 5700 {AX,BX} chips have a broken status block link
  10546. * change bit implementation, so we must use the
  10547. * status register in those cases.
  10548. */
  10549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10550. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10551. else
  10552. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10553. /* The led_ctrl is set during tg3_phy_probe, here we might
  10554. * have to force the link status polling mechanism based
  10555. * upon subsystem IDs.
  10556. */
  10557. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10558. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10559. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10560. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10561. TG3_FLAG_USE_LINKCHG_REG);
  10562. }
  10563. /* For all SERDES we poll the MAC status register. */
  10564. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10565. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10566. else
  10567. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10568. tp->rx_offset = NET_IP_ALIGN;
  10569. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10570. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10571. tp->rx_offset = 0;
  10572. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10573. /* Increment the rx prod index on the rx std ring by at most
  10574. * 8 for these chips to workaround hw errata.
  10575. */
  10576. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10577. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10579. tp->rx_std_max_post = 8;
  10580. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10581. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10582. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10583. return err;
  10584. }
  10585. #ifdef CONFIG_SPARC
  10586. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10587. {
  10588. struct net_device *dev = tp->dev;
  10589. struct pci_dev *pdev = tp->pdev;
  10590. struct device_node *dp = pci_device_to_OF_node(pdev);
  10591. const unsigned char *addr;
  10592. int len;
  10593. addr = of_get_property(dp, "local-mac-address", &len);
  10594. if (addr && len == 6) {
  10595. memcpy(dev->dev_addr, addr, 6);
  10596. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10597. return 0;
  10598. }
  10599. return -ENODEV;
  10600. }
  10601. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10602. {
  10603. struct net_device *dev = tp->dev;
  10604. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10605. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10606. return 0;
  10607. }
  10608. #endif
  10609. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10610. {
  10611. struct net_device *dev = tp->dev;
  10612. u32 hi, lo, mac_offset;
  10613. int addr_ok = 0;
  10614. #ifdef CONFIG_SPARC
  10615. if (!tg3_get_macaddr_sparc(tp))
  10616. return 0;
  10617. #endif
  10618. mac_offset = 0x7c;
  10619. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10620. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10621. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10622. mac_offset = 0xcc;
  10623. if (tg3_nvram_lock(tp))
  10624. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10625. else
  10626. tg3_nvram_unlock(tp);
  10627. }
  10628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10629. mac_offset = 0x10;
  10630. /* First try to get it from MAC address mailbox. */
  10631. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10632. if ((hi >> 16) == 0x484b) {
  10633. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10634. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10635. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10636. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10637. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10638. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10639. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10640. /* Some old bootcode may report a 0 MAC address in SRAM */
  10641. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10642. }
  10643. if (!addr_ok) {
  10644. /* Next, try NVRAM. */
  10645. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10646. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10647. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10648. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10649. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10650. }
  10651. /* Finally just fetch it out of the MAC control regs. */
  10652. else {
  10653. hi = tr32(MAC_ADDR_0_HIGH);
  10654. lo = tr32(MAC_ADDR_0_LOW);
  10655. dev->dev_addr[5] = lo & 0xff;
  10656. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10657. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10658. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10659. dev->dev_addr[1] = hi & 0xff;
  10660. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10661. }
  10662. }
  10663. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10664. #ifdef CONFIG_SPARC
  10665. if (!tg3_get_default_macaddr_sparc(tp))
  10666. return 0;
  10667. #endif
  10668. return -EINVAL;
  10669. }
  10670. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10671. return 0;
  10672. }
  10673. #define BOUNDARY_SINGLE_CACHELINE 1
  10674. #define BOUNDARY_MULTI_CACHELINE 2
  10675. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10676. {
  10677. int cacheline_size;
  10678. u8 byte;
  10679. int goal;
  10680. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10681. if (byte == 0)
  10682. cacheline_size = 1024;
  10683. else
  10684. cacheline_size = (int) byte * 4;
  10685. /* On 5703 and later chips, the boundary bits have no
  10686. * effect.
  10687. */
  10688. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10689. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10690. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10691. goto out;
  10692. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10693. goal = BOUNDARY_MULTI_CACHELINE;
  10694. #else
  10695. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10696. goal = BOUNDARY_SINGLE_CACHELINE;
  10697. #else
  10698. goal = 0;
  10699. #endif
  10700. #endif
  10701. if (!goal)
  10702. goto out;
  10703. /* PCI controllers on most RISC systems tend to disconnect
  10704. * when a device tries to burst across a cache-line boundary.
  10705. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10706. *
  10707. * Unfortunately, for PCI-E there are only limited
  10708. * write-side controls for this, and thus for reads
  10709. * we will still get the disconnects. We'll also waste
  10710. * these PCI cycles for both read and write for chips
  10711. * other than 5700 and 5701 which do not implement the
  10712. * boundary bits.
  10713. */
  10714. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10715. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10716. switch (cacheline_size) {
  10717. case 16:
  10718. case 32:
  10719. case 64:
  10720. case 128:
  10721. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10722. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10723. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10724. } else {
  10725. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10726. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10727. }
  10728. break;
  10729. case 256:
  10730. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10731. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10732. break;
  10733. default:
  10734. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10735. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10736. break;
  10737. }
  10738. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10739. switch (cacheline_size) {
  10740. case 16:
  10741. case 32:
  10742. case 64:
  10743. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10744. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10745. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10746. break;
  10747. }
  10748. /* fallthrough */
  10749. case 128:
  10750. default:
  10751. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10752. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10753. break;
  10754. }
  10755. } else {
  10756. switch (cacheline_size) {
  10757. case 16:
  10758. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10759. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10760. DMA_RWCTRL_WRITE_BNDRY_16);
  10761. break;
  10762. }
  10763. /* fallthrough */
  10764. case 32:
  10765. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10766. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10767. DMA_RWCTRL_WRITE_BNDRY_32);
  10768. break;
  10769. }
  10770. /* fallthrough */
  10771. case 64:
  10772. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10773. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10774. DMA_RWCTRL_WRITE_BNDRY_64);
  10775. break;
  10776. }
  10777. /* fallthrough */
  10778. case 128:
  10779. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10780. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10781. DMA_RWCTRL_WRITE_BNDRY_128);
  10782. break;
  10783. }
  10784. /* fallthrough */
  10785. case 256:
  10786. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10787. DMA_RWCTRL_WRITE_BNDRY_256);
  10788. break;
  10789. case 512:
  10790. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10791. DMA_RWCTRL_WRITE_BNDRY_512);
  10792. break;
  10793. case 1024:
  10794. default:
  10795. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10796. DMA_RWCTRL_WRITE_BNDRY_1024);
  10797. break;
  10798. }
  10799. }
  10800. out:
  10801. return val;
  10802. }
  10803. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10804. {
  10805. struct tg3_internal_buffer_desc test_desc;
  10806. u32 sram_dma_descs;
  10807. int i, ret;
  10808. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10809. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10810. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10811. tw32(RDMAC_STATUS, 0);
  10812. tw32(WDMAC_STATUS, 0);
  10813. tw32(BUFMGR_MODE, 0);
  10814. tw32(FTQ_RESET, 0);
  10815. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10816. test_desc.addr_lo = buf_dma & 0xffffffff;
  10817. test_desc.nic_mbuf = 0x00002100;
  10818. test_desc.len = size;
  10819. /*
  10820. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10821. * the *second* time the tg3 driver was getting loaded after an
  10822. * initial scan.
  10823. *
  10824. * Broadcom tells me:
  10825. * ...the DMA engine is connected to the GRC block and a DMA
  10826. * reset may affect the GRC block in some unpredictable way...
  10827. * The behavior of resets to individual blocks has not been tested.
  10828. *
  10829. * Broadcom noted the GRC reset will also reset all sub-components.
  10830. */
  10831. if (to_device) {
  10832. test_desc.cqid_sqid = (13 << 8) | 2;
  10833. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10834. udelay(40);
  10835. } else {
  10836. test_desc.cqid_sqid = (16 << 8) | 7;
  10837. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10838. udelay(40);
  10839. }
  10840. test_desc.flags = 0x00000005;
  10841. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10842. u32 val;
  10843. val = *(((u32 *)&test_desc) + i);
  10844. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10845. sram_dma_descs + (i * sizeof(u32)));
  10846. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10847. }
  10848. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10849. if (to_device) {
  10850. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10851. } else {
  10852. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10853. }
  10854. ret = -ENODEV;
  10855. for (i = 0; i < 40; i++) {
  10856. u32 val;
  10857. if (to_device)
  10858. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10859. else
  10860. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10861. if ((val & 0xffff) == sram_dma_descs) {
  10862. ret = 0;
  10863. break;
  10864. }
  10865. udelay(100);
  10866. }
  10867. return ret;
  10868. }
  10869. #define TEST_BUFFER_SIZE 0x2000
  10870. static int __devinit tg3_test_dma(struct tg3 *tp)
  10871. {
  10872. dma_addr_t buf_dma;
  10873. u32 *buf, saved_dma_rwctrl;
  10874. int ret;
  10875. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10876. if (!buf) {
  10877. ret = -ENOMEM;
  10878. goto out_nofree;
  10879. }
  10880. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10881. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10882. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10883. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10884. /* DMA read watermark not used on PCIE */
  10885. tp->dma_rwctrl |= 0x00180000;
  10886. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10888. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10889. tp->dma_rwctrl |= 0x003f0000;
  10890. else
  10891. tp->dma_rwctrl |= 0x003f000f;
  10892. } else {
  10893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10894. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10895. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10896. u32 read_water = 0x7;
  10897. /* If the 5704 is behind the EPB bridge, we can
  10898. * do the less restrictive ONE_DMA workaround for
  10899. * better performance.
  10900. */
  10901. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10902. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10903. tp->dma_rwctrl |= 0x8000;
  10904. else if (ccval == 0x6 || ccval == 0x7)
  10905. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10906. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10907. read_water = 4;
  10908. /* Set bit 23 to enable PCIX hw bug fix */
  10909. tp->dma_rwctrl |=
  10910. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10911. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10912. (1 << 23);
  10913. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10914. /* 5780 always in PCIX mode */
  10915. tp->dma_rwctrl |= 0x00144000;
  10916. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10917. /* 5714 always in PCIX mode */
  10918. tp->dma_rwctrl |= 0x00148000;
  10919. } else {
  10920. tp->dma_rwctrl |= 0x001b000f;
  10921. }
  10922. }
  10923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10925. tp->dma_rwctrl &= 0xfffffff0;
  10926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10927. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10928. /* Remove this if it causes problems for some boards. */
  10929. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10930. /* On 5700/5701 chips, we need to set this bit.
  10931. * Otherwise the chip will issue cacheline transactions
  10932. * to streamable DMA memory with not all the byte
  10933. * enables turned on. This is an error on several
  10934. * RISC PCI controllers, in particular sparc64.
  10935. *
  10936. * On 5703/5704 chips, this bit has been reassigned
  10937. * a different meaning. In particular, it is used
  10938. * on those chips to enable a PCI-X workaround.
  10939. */
  10940. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10941. }
  10942. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10943. #if 0
  10944. /* Unneeded, already done by tg3_get_invariants. */
  10945. tg3_switch_clocks(tp);
  10946. #endif
  10947. ret = 0;
  10948. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10949. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10950. goto out;
  10951. /* It is best to perform DMA test with maximum write burst size
  10952. * to expose the 5700/5701 write DMA bug.
  10953. */
  10954. saved_dma_rwctrl = tp->dma_rwctrl;
  10955. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10956. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10957. while (1) {
  10958. u32 *p = buf, i;
  10959. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10960. p[i] = i;
  10961. /* Send the buffer to the chip. */
  10962. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10963. if (ret) {
  10964. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10965. break;
  10966. }
  10967. #if 0
  10968. /* validate data reached card RAM correctly. */
  10969. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10970. u32 val;
  10971. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10972. if (le32_to_cpu(val) != p[i]) {
  10973. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10974. /* ret = -ENODEV here? */
  10975. }
  10976. p[i] = 0;
  10977. }
  10978. #endif
  10979. /* Now read it back. */
  10980. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10981. if (ret) {
  10982. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10983. break;
  10984. }
  10985. /* Verify it. */
  10986. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10987. if (p[i] == i)
  10988. continue;
  10989. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10990. DMA_RWCTRL_WRITE_BNDRY_16) {
  10991. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10992. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10993. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10994. break;
  10995. } else {
  10996. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10997. ret = -ENODEV;
  10998. goto out;
  10999. }
  11000. }
  11001. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11002. /* Success. */
  11003. ret = 0;
  11004. break;
  11005. }
  11006. }
  11007. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11008. DMA_RWCTRL_WRITE_BNDRY_16) {
  11009. static struct pci_device_id dma_wait_state_chipsets[] = {
  11010. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11011. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11012. { },
  11013. };
  11014. /* DMA test passed without adjusting DMA boundary,
  11015. * now look for chipsets that are known to expose the
  11016. * DMA bug without failing the test.
  11017. */
  11018. if (pci_dev_present(dma_wait_state_chipsets)) {
  11019. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11020. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11021. }
  11022. else
  11023. /* Safe to use the calculated DMA boundary. */
  11024. tp->dma_rwctrl = saved_dma_rwctrl;
  11025. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11026. }
  11027. out:
  11028. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11029. out_nofree:
  11030. return ret;
  11031. }
  11032. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11033. {
  11034. tp->link_config.advertising =
  11035. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11036. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11037. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11038. ADVERTISED_Autoneg | ADVERTISED_MII);
  11039. tp->link_config.speed = SPEED_INVALID;
  11040. tp->link_config.duplex = DUPLEX_INVALID;
  11041. tp->link_config.autoneg = AUTONEG_ENABLE;
  11042. tp->link_config.active_speed = SPEED_INVALID;
  11043. tp->link_config.active_duplex = DUPLEX_INVALID;
  11044. tp->link_config.phy_is_low_power = 0;
  11045. tp->link_config.orig_speed = SPEED_INVALID;
  11046. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11047. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11048. }
  11049. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11050. {
  11051. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11052. tp->bufmgr_config.mbuf_read_dma_low_water =
  11053. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11054. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11055. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11056. tp->bufmgr_config.mbuf_high_water =
  11057. DEFAULT_MB_HIGH_WATER_5705;
  11058. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11059. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11060. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11061. tp->bufmgr_config.mbuf_high_water =
  11062. DEFAULT_MB_HIGH_WATER_5906;
  11063. }
  11064. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11065. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11066. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11067. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11068. tp->bufmgr_config.mbuf_high_water_jumbo =
  11069. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11070. } else {
  11071. tp->bufmgr_config.mbuf_read_dma_low_water =
  11072. DEFAULT_MB_RDMA_LOW_WATER;
  11073. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11074. DEFAULT_MB_MACRX_LOW_WATER;
  11075. tp->bufmgr_config.mbuf_high_water =
  11076. DEFAULT_MB_HIGH_WATER;
  11077. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11078. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11079. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11080. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11081. tp->bufmgr_config.mbuf_high_water_jumbo =
  11082. DEFAULT_MB_HIGH_WATER_JUMBO;
  11083. }
  11084. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11085. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11086. }
  11087. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11088. {
  11089. switch (tp->phy_id & PHY_ID_MASK) {
  11090. case PHY_ID_BCM5400: return "5400";
  11091. case PHY_ID_BCM5401: return "5401";
  11092. case PHY_ID_BCM5411: return "5411";
  11093. case PHY_ID_BCM5701: return "5701";
  11094. case PHY_ID_BCM5703: return "5703";
  11095. case PHY_ID_BCM5704: return "5704";
  11096. case PHY_ID_BCM5705: return "5705";
  11097. case PHY_ID_BCM5750: return "5750";
  11098. case PHY_ID_BCM5752: return "5752";
  11099. case PHY_ID_BCM5714: return "5714";
  11100. case PHY_ID_BCM5780: return "5780";
  11101. case PHY_ID_BCM5755: return "5755";
  11102. case PHY_ID_BCM5787: return "5787";
  11103. case PHY_ID_BCM5784: return "5784";
  11104. case PHY_ID_BCM5756: return "5722/5756";
  11105. case PHY_ID_BCM5906: return "5906";
  11106. case PHY_ID_BCM5761: return "5761";
  11107. case PHY_ID_BCM8002: return "8002/serdes";
  11108. case 0: return "serdes";
  11109. default: return "unknown";
  11110. }
  11111. }
  11112. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11113. {
  11114. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11115. strcpy(str, "PCI Express");
  11116. return str;
  11117. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11118. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11119. strcpy(str, "PCIX:");
  11120. if ((clock_ctrl == 7) ||
  11121. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11122. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11123. strcat(str, "133MHz");
  11124. else if (clock_ctrl == 0)
  11125. strcat(str, "33MHz");
  11126. else if (clock_ctrl == 2)
  11127. strcat(str, "50MHz");
  11128. else if (clock_ctrl == 4)
  11129. strcat(str, "66MHz");
  11130. else if (clock_ctrl == 6)
  11131. strcat(str, "100MHz");
  11132. } else {
  11133. strcpy(str, "PCI:");
  11134. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11135. strcat(str, "66MHz");
  11136. else
  11137. strcat(str, "33MHz");
  11138. }
  11139. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11140. strcat(str, ":32-bit");
  11141. else
  11142. strcat(str, ":64-bit");
  11143. return str;
  11144. }
  11145. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11146. {
  11147. struct pci_dev *peer;
  11148. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11149. for (func = 0; func < 8; func++) {
  11150. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11151. if (peer && peer != tp->pdev)
  11152. break;
  11153. pci_dev_put(peer);
  11154. }
  11155. /* 5704 can be configured in single-port mode, set peer to
  11156. * tp->pdev in that case.
  11157. */
  11158. if (!peer) {
  11159. peer = tp->pdev;
  11160. return peer;
  11161. }
  11162. /*
  11163. * We don't need to keep the refcount elevated; there's no way
  11164. * to remove one half of this device without removing the other
  11165. */
  11166. pci_dev_put(peer);
  11167. return peer;
  11168. }
  11169. static void __devinit tg3_init_coal(struct tg3 *tp)
  11170. {
  11171. struct ethtool_coalesce *ec = &tp->coal;
  11172. memset(ec, 0, sizeof(*ec));
  11173. ec->cmd = ETHTOOL_GCOALESCE;
  11174. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11175. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11176. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11177. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11178. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11179. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11180. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11181. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11182. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11183. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11184. HOSTCC_MODE_CLRTICK_TXBD)) {
  11185. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11186. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11187. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11188. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11189. }
  11190. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11191. ec->rx_coalesce_usecs_irq = 0;
  11192. ec->tx_coalesce_usecs_irq = 0;
  11193. ec->stats_block_coalesce_usecs = 0;
  11194. }
  11195. }
  11196. static const struct net_device_ops tg3_netdev_ops = {
  11197. .ndo_open = tg3_open,
  11198. .ndo_stop = tg3_close,
  11199. .ndo_start_xmit = tg3_start_xmit,
  11200. .ndo_get_stats = tg3_get_stats,
  11201. .ndo_validate_addr = eth_validate_addr,
  11202. .ndo_set_multicast_list = tg3_set_rx_mode,
  11203. .ndo_set_mac_address = tg3_set_mac_addr,
  11204. .ndo_do_ioctl = tg3_ioctl,
  11205. .ndo_tx_timeout = tg3_tx_timeout,
  11206. .ndo_change_mtu = tg3_change_mtu,
  11207. #if TG3_VLAN_TAG_USED
  11208. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11209. #endif
  11210. #ifdef CONFIG_NET_POLL_CONTROLLER
  11211. .ndo_poll_controller = tg3_poll_controller,
  11212. #endif
  11213. };
  11214. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11215. .ndo_open = tg3_open,
  11216. .ndo_stop = tg3_close,
  11217. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11218. .ndo_get_stats = tg3_get_stats,
  11219. .ndo_validate_addr = eth_validate_addr,
  11220. .ndo_set_multicast_list = tg3_set_rx_mode,
  11221. .ndo_set_mac_address = tg3_set_mac_addr,
  11222. .ndo_do_ioctl = tg3_ioctl,
  11223. .ndo_tx_timeout = tg3_tx_timeout,
  11224. .ndo_change_mtu = tg3_change_mtu,
  11225. #if TG3_VLAN_TAG_USED
  11226. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11227. #endif
  11228. #ifdef CONFIG_NET_POLL_CONTROLLER
  11229. .ndo_poll_controller = tg3_poll_controller,
  11230. #endif
  11231. };
  11232. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11233. const struct pci_device_id *ent)
  11234. {
  11235. static int tg3_version_printed = 0;
  11236. struct net_device *dev;
  11237. struct tg3 *tp;
  11238. int i, err, pm_cap;
  11239. u32 sndmbx, rcvmbx, intmbx;
  11240. char str[40];
  11241. u64 dma_mask, persist_dma_mask;
  11242. if (tg3_version_printed++ == 0)
  11243. printk(KERN_INFO "%s", version);
  11244. err = pci_enable_device(pdev);
  11245. if (err) {
  11246. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11247. "aborting.\n");
  11248. return err;
  11249. }
  11250. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11251. if (err) {
  11252. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11253. "aborting.\n");
  11254. goto err_out_disable_pdev;
  11255. }
  11256. pci_set_master(pdev);
  11257. /* Find power-management capability. */
  11258. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11259. if (pm_cap == 0) {
  11260. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11261. "aborting.\n");
  11262. err = -EIO;
  11263. goto err_out_free_res;
  11264. }
  11265. dev = alloc_etherdev(sizeof(*tp));
  11266. if (!dev) {
  11267. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11268. err = -ENOMEM;
  11269. goto err_out_free_res;
  11270. }
  11271. SET_NETDEV_DEV(dev, &pdev->dev);
  11272. #if TG3_VLAN_TAG_USED
  11273. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11274. #endif
  11275. tp = netdev_priv(dev);
  11276. tp->pdev = pdev;
  11277. tp->dev = dev;
  11278. tp->pm_cap = pm_cap;
  11279. tp->rx_mode = TG3_DEF_RX_MODE;
  11280. tp->tx_mode = TG3_DEF_TX_MODE;
  11281. if (tg3_debug > 0)
  11282. tp->msg_enable = tg3_debug;
  11283. else
  11284. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11285. /* The word/byte swap controls here control register access byte
  11286. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11287. * setting below.
  11288. */
  11289. tp->misc_host_ctrl =
  11290. MISC_HOST_CTRL_MASK_PCI_INT |
  11291. MISC_HOST_CTRL_WORD_SWAP |
  11292. MISC_HOST_CTRL_INDIR_ACCESS |
  11293. MISC_HOST_CTRL_PCISTATE_RW;
  11294. /* The NONFRM (non-frame) byte/word swap controls take effect
  11295. * on descriptor entries, anything which isn't packet data.
  11296. *
  11297. * The StrongARM chips on the board (one for tx, one for rx)
  11298. * are running in big-endian mode.
  11299. */
  11300. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11301. GRC_MODE_WSWAP_NONFRM_DATA);
  11302. #ifdef __BIG_ENDIAN
  11303. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11304. #endif
  11305. spin_lock_init(&tp->lock);
  11306. spin_lock_init(&tp->indirect_lock);
  11307. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11308. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11309. if (!tp->regs) {
  11310. printk(KERN_ERR PFX "Cannot map device registers, "
  11311. "aborting.\n");
  11312. err = -ENOMEM;
  11313. goto err_out_free_dev;
  11314. }
  11315. tg3_init_link_config(tp);
  11316. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11317. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11318. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11319. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11320. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11321. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  11322. struct tg3_napi *tnapi = &tp->napi[i];
  11323. tnapi->tp = tp;
  11324. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  11325. tnapi->int_mbox = intmbx;
  11326. if (i < 4)
  11327. intmbx += 0x8;
  11328. else
  11329. intmbx += 0x4;
  11330. tnapi->consmbox = rcvmbx;
  11331. tnapi->prodmbox = sndmbx;
  11332. if (i)
  11333. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  11334. else
  11335. tnapi->coal_now = HOSTCC_MODE_NOW;
  11336. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  11337. break;
  11338. /*
  11339. * If we support MSIX, we'll be using RSS. If we're using
  11340. * RSS, the first vector only handles link interrupts and the
  11341. * remaining vectors handle rx and tx interrupts. Reuse the
  11342. * mailbox values for the next iteration. The values we setup
  11343. * above are still useful for the single vectored mode.
  11344. */
  11345. if (!i)
  11346. continue;
  11347. rcvmbx += 0x8;
  11348. if (sndmbx & 0x4)
  11349. sndmbx -= 0x4;
  11350. else
  11351. sndmbx += 0xc;
  11352. }
  11353. netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64);
  11354. dev->ethtool_ops = &tg3_ethtool_ops;
  11355. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11356. dev->irq = pdev->irq;
  11357. err = tg3_get_invariants(tp);
  11358. if (err) {
  11359. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11360. "aborting.\n");
  11361. goto err_out_iounmap;
  11362. }
  11363. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11364. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11365. dev->netdev_ops = &tg3_netdev_ops;
  11366. else
  11367. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11368. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11369. * device behind the EPB cannot support DMA addresses > 40-bit.
  11370. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11371. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11372. * do DMA address check in tg3_start_xmit().
  11373. */
  11374. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11375. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11376. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11377. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11378. #ifdef CONFIG_HIGHMEM
  11379. dma_mask = DMA_BIT_MASK(64);
  11380. #endif
  11381. } else
  11382. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11383. /* Configure DMA attributes. */
  11384. if (dma_mask > DMA_BIT_MASK(32)) {
  11385. err = pci_set_dma_mask(pdev, dma_mask);
  11386. if (!err) {
  11387. dev->features |= NETIF_F_HIGHDMA;
  11388. err = pci_set_consistent_dma_mask(pdev,
  11389. persist_dma_mask);
  11390. if (err < 0) {
  11391. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11392. "DMA for consistent allocations\n");
  11393. goto err_out_iounmap;
  11394. }
  11395. }
  11396. }
  11397. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11398. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11399. if (err) {
  11400. printk(KERN_ERR PFX "No usable DMA configuration, "
  11401. "aborting.\n");
  11402. goto err_out_iounmap;
  11403. }
  11404. }
  11405. tg3_init_bufmgr_config(tp);
  11406. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11407. tp->fw_needed = FIRMWARE_TG3;
  11408. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11409. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11410. }
  11411. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11412. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11413. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11414. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11415. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11416. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11417. } else {
  11418. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11419. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11420. tp->fw_needed = FIRMWARE_TG3TSO5;
  11421. else
  11422. tp->fw_needed = FIRMWARE_TG3TSO;
  11423. }
  11424. /* TSO is on by default on chips that support hardware TSO.
  11425. * Firmware TSO on older chips gives lower performance, so it
  11426. * is off by default, but can be enabled using ethtool.
  11427. */
  11428. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11429. if (dev->features & NETIF_F_IP_CSUM)
  11430. dev->features |= NETIF_F_TSO;
  11431. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11432. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11433. dev->features |= NETIF_F_TSO6;
  11434. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11435. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11436. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11437. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11438. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11439. dev->features |= NETIF_F_TSO_ECN;
  11440. }
  11441. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11442. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11443. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11444. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11445. tp->rx_pending = 63;
  11446. }
  11447. err = tg3_get_device_address(tp);
  11448. if (err) {
  11449. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11450. "aborting.\n");
  11451. goto err_out_fw;
  11452. }
  11453. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11454. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11455. if (!tp->aperegs) {
  11456. printk(KERN_ERR PFX "Cannot map APE registers, "
  11457. "aborting.\n");
  11458. err = -ENOMEM;
  11459. goto err_out_fw;
  11460. }
  11461. tg3_ape_lock_init(tp);
  11462. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11463. tg3_read_dash_ver(tp);
  11464. }
  11465. /*
  11466. * Reset chip in case UNDI or EFI driver did not shutdown
  11467. * DMA self test will enable WDMAC and we'll see (spurious)
  11468. * pending DMA on the PCI bus at that point.
  11469. */
  11470. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11471. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11472. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11473. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11474. }
  11475. err = tg3_test_dma(tp);
  11476. if (err) {
  11477. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11478. goto err_out_apeunmap;
  11479. }
  11480. /* flow control autonegotiation is default behavior */
  11481. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11482. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11483. tg3_init_coal(tp);
  11484. pci_set_drvdata(pdev, dev);
  11485. err = register_netdev(dev);
  11486. if (err) {
  11487. printk(KERN_ERR PFX "Cannot register net device, "
  11488. "aborting.\n");
  11489. goto err_out_apeunmap;
  11490. }
  11491. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11492. dev->name,
  11493. tp->board_part_number,
  11494. tp->pci_chip_rev_id,
  11495. tg3_bus_string(tp, str),
  11496. dev->dev_addr);
  11497. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11498. printk(KERN_INFO
  11499. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11500. tp->dev->name,
  11501. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11502. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11503. else
  11504. printk(KERN_INFO
  11505. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11506. tp->dev->name, tg3_phy_string(tp),
  11507. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11508. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11509. "10/100/1000Base-T")),
  11510. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11511. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11512. dev->name,
  11513. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11514. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11515. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11516. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11517. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11518. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11519. dev->name, tp->dma_rwctrl,
  11520. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11521. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11522. return 0;
  11523. err_out_apeunmap:
  11524. if (tp->aperegs) {
  11525. iounmap(tp->aperegs);
  11526. tp->aperegs = NULL;
  11527. }
  11528. err_out_fw:
  11529. if (tp->fw)
  11530. release_firmware(tp->fw);
  11531. err_out_iounmap:
  11532. if (tp->regs) {
  11533. iounmap(tp->regs);
  11534. tp->regs = NULL;
  11535. }
  11536. err_out_free_dev:
  11537. free_netdev(dev);
  11538. err_out_free_res:
  11539. pci_release_regions(pdev);
  11540. err_out_disable_pdev:
  11541. pci_disable_device(pdev);
  11542. pci_set_drvdata(pdev, NULL);
  11543. return err;
  11544. }
  11545. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11546. {
  11547. struct net_device *dev = pci_get_drvdata(pdev);
  11548. if (dev) {
  11549. struct tg3 *tp = netdev_priv(dev);
  11550. if (tp->fw)
  11551. release_firmware(tp->fw);
  11552. flush_scheduled_work();
  11553. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11554. tg3_phy_fini(tp);
  11555. tg3_mdio_fini(tp);
  11556. }
  11557. unregister_netdev(dev);
  11558. if (tp->aperegs) {
  11559. iounmap(tp->aperegs);
  11560. tp->aperegs = NULL;
  11561. }
  11562. if (tp->regs) {
  11563. iounmap(tp->regs);
  11564. tp->regs = NULL;
  11565. }
  11566. free_netdev(dev);
  11567. pci_release_regions(pdev);
  11568. pci_disable_device(pdev);
  11569. pci_set_drvdata(pdev, NULL);
  11570. }
  11571. }
  11572. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11573. {
  11574. struct net_device *dev = pci_get_drvdata(pdev);
  11575. struct tg3 *tp = netdev_priv(dev);
  11576. pci_power_t target_state;
  11577. int err;
  11578. /* PCI register 4 needs to be saved whether netif_running() or not.
  11579. * MSI address and data need to be saved if using MSI and
  11580. * netif_running().
  11581. */
  11582. pci_save_state(pdev);
  11583. if (!netif_running(dev))
  11584. return 0;
  11585. flush_scheduled_work();
  11586. tg3_phy_stop(tp);
  11587. tg3_netif_stop(tp);
  11588. del_timer_sync(&tp->timer);
  11589. tg3_full_lock(tp, 1);
  11590. tg3_disable_ints(tp);
  11591. tg3_full_unlock(tp);
  11592. netif_device_detach(dev);
  11593. tg3_full_lock(tp, 0);
  11594. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11595. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11596. tg3_full_unlock(tp);
  11597. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11598. err = tg3_set_power_state(tp, target_state);
  11599. if (err) {
  11600. int err2;
  11601. tg3_full_lock(tp, 0);
  11602. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11603. err2 = tg3_restart_hw(tp, 1);
  11604. if (err2)
  11605. goto out;
  11606. tp->timer.expires = jiffies + tp->timer_offset;
  11607. add_timer(&tp->timer);
  11608. netif_device_attach(dev);
  11609. tg3_netif_start(tp);
  11610. out:
  11611. tg3_full_unlock(tp);
  11612. if (!err2)
  11613. tg3_phy_start(tp);
  11614. }
  11615. return err;
  11616. }
  11617. static int tg3_resume(struct pci_dev *pdev)
  11618. {
  11619. struct net_device *dev = pci_get_drvdata(pdev);
  11620. struct tg3 *tp = netdev_priv(dev);
  11621. int err;
  11622. pci_restore_state(tp->pdev);
  11623. if (!netif_running(dev))
  11624. return 0;
  11625. err = tg3_set_power_state(tp, PCI_D0);
  11626. if (err)
  11627. return err;
  11628. netif_device_attach(dev);
  11629. tg3_full_lock(tp, 0);
  11630. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11631. err = tg3_restart_hw(tp, 1);
  11632. if (err)
  11633. goto out;
  11634. tp->timer.expires = jiffies + tp->timer_offset;
  11635. add_timer(&tp->timer);
  11636. tg3_netif_start(tp);
  11637. out:
  11638. tg3_full_unlock(tp);
  11639. if (!err)
  11640. tg3_phy_start(tp);
  11641. return err;
  11642. }
  11643. static struct pci_driver tg3_driver = {
  11644. .name = DRV_MODULE_NAME,
  11645. .id_table = tg3_pci_tbl,
  11646. .probe = tg3_init_one,
  11647. .remove = __devexit_p(tg3_remove_one),
  11648. .suspend = tg3_suspend,
  11649. .resume = tg3_resume
  11650. };
  11651. static int __init tg3_init(void)
  11652. {
  11653. return pci_register_driver(&tg3_driver);
  11654. }
  11655. static void __exit tg3_cleanup(void)
  11656. {
  11657. pci_unregister_driver(&tg3_driver);
  11658. }
  11659. module_init(tg3_init);
  11660. module_exit(tg3_cleanup);