hw.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include "global.h"
  20. static struct pll_map pll_value[] = {
  21. {25175000,
  22. {99, 7, 3},
  23. {85, 3, 4}, /* ignoring bit difference: 0x00008000 */
  24. {141, 5, 4},
  25. {141, 5, 4} },
  26. {29581000,
  27. {33, 4, 2},
  28. {66, 2, 4}, /* ignoring bit difference: 0x00808000 */
  29. {166, 5, 4}, /* ignoring bit difference: 0x00008000 */
  30. {165, 5, 4} },
  31. {26880000,
  32. {15, 4, 1},
  33. {30, 2, 3}, /* ignoring bit difference: 0x00808000 */
  34. {150, 5, 4},
  35. {150, 5, 4} },
  36. {31500000,
  37. {53, 3, 3}, /* ignoring bit difference: 0x00008000 */
  38. {141, 4, 4}, /* ignoring bit difference: 0x00008000 */
  39. {176, 5, 4},
  40. {176, 5, 4} },
  41. {31728000,
  42. {31, 7, 1},
  43. {177, 5, 4}, /* ignoring bit difference: 0x00008000 */
  44. {177, 5, 4},
  45. {142, 4, 4} },
  46. {32688000,
  47. {73, 4, 3},
  48. {146, 4, 4}, /* ignoring bit difference: 0x00008000 */
  49. {183, 5, 4},
  50. {146, 4, 4} },
  51. {36000000,
  52. {101, 5, 3}, /* ignoring bit difference: 0x00008000 */
  53. {161, 4, 4}, /* ignoring bit difference: 0x00008000 */
  54. {202, 5, 4},
  55. {161, 4, 4} },
  56. {40000000,
  57. {89, 4, 3},
  58. {89, 4, 3}, /* ignoring bit difference: 0x00008000 */
  59. {112, 5, 3},
  60. {112, 5, 3} },
  61. {41291000,
  62. {23, 4, 1},
  63. {69, 3, 3}, /* ignoring bit difference: 0x00008000 */
  64. {115, 5, 3},
  65. {115, 5, 3} },
  66. {43163000,
  67. {121, 5, 3},
  68. {121, 5, 3}, /* ignoring bit difference: 0x00008000 */
  69. {121, 5, 3},
  70. {121, 5, 3} },
  71. {45250000,
  72. {127, 5, 3},
  73. {127, 5, 3}, /* ignoring bit difference: 0x00808000 */
  74. {127, 5, 3},
  75. {127, 5, 3} },
  76. {46000000,
  77. {90, 7, 2},
  78. {103, 4, 3}, /* ignoring bit difference: 0x00008000 */
  79. {129, 5, 3},
  80. {103, 4, 3} },
  81. {46996000,
  82. {105, 4, 3}, /* ignoring bit difference: 0x00008000 */
  83. {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
  84. {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
  85. {105, 4, 3} },
  86. {48000000,
  87. {67, 20, 0},
  88. {134, 5, 3}, /* ignoring bit difference: 0x00808000 */
  89. {134, 5, 3},
  90. {134, 5, 3} },
  91. {48875000,
  92. {99, 29, 0},
  93. {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
  94. {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
  95. {137, 5, 3} },
  96. {49500000,
  97. {83, 6, 2},
  98. {83, 3, 3}, /* ignoring bit difference: 0x00008000 */
  99. {138, 5, 3},
  100. {83, 3, 3} },
  101. {52406000,
  102. {117, 4, 3},
  103. {117, 4, 3}, /* ignoring bit difference: 0x00008000 */
  104. {117, 4, 3},
  105. {88, 3, 3} },
  106. {52977000,
  107. {37, 5, 1},
  108. {148, 5, 3}, /* ignoring bit difference: 0x00808000 */
  109. {148, 5, 3},
  110. {148, 5, 3} },
  111. {56250000,
  112. {55, 7, 1}, /* ignoring bit difference: 0x00008000 */
  113. {126, 4, 3}, /* ignoring bit difference: 0x00008000 */
  114. {157, 5, 3},
  115. {157, 5, 3} },
  116. {57275000,
  117. {0, 0, 0},
  118. {2, 2, 0},
  119. {2, 2, 0},
  120. {157, 5, 3} }, /* ignoring bit difference: 0x00808000 */
  121. {60466000,
  122. {76, 9, 1},
  123. {169, 5, 3}, /* ignoring bit difference: 0x00808000 */
  124. {169, 5, 3}, /* FIXED: old = {72, 2, 3} */
  125. {169, 5, 3} },
  126. {61500000,
  127. {86, 20, 0},
  128. {172, 5, 3}, /* ignoring bit difference: 0x00808000 */
  129. {172, 5, 3},
  130. {172, 5, 3} },
  131. {65000000,
  132. {109, 6, 2}, /* ignoring bit difference: 0x00008000 */
  133. {109, 3, 3}, /* ignoring bit difference: 0x00008000 */
  134. {109, 3, 3},
  135. {109, 3, 3} },
  136. {65178000,
  137. {91, 5, 2},
  138. {182, 5, 3}, /* ignoring bit difference: 0x00808000 */
  139. {109, 3, 3},
  140. {182, 5, 3} },
  141. {66750000,
  142. {75, 4, 2},
  143. {150, 4, 3}, /* ignoring bit difference: 0x00808000 */
  144. {150, 4, 3},
  145. {112, 3, 3} },
  146. {68179000,
  147. {19, 4, 0},
  148. {114, 3, 3}, /* ignoring bit difference: 0x00008000 */
  149. {190, 5, 3},
  150. {191, 5, 3} },
  151. {69924000,
  152. {83, 17, 0},
  153. {195, 5, 3}, /* ignoring bit difference: 0x00808000 */
  154. {195, 5, 3},
  155. {195, 5, 3} },
  156. {70159000,
  157. {98, 20, 0},
  158. {196, 5, 3}, /* ignoring bit difference: 0x00808000 */
  159. {196, 5, 3},
  160. {195, 5, 3} },
  161. {72000000,
  162. {121, 24, 0},
  163. {161, 4, 3}, /* ignoring bit difference: 0x00808000 */
  164. {161, 4, 3},
  165. {161, 4, 3} },
  166. {78750000,
  167. {33, 3, 1},
  168. {66, 3, 2}, /* ignoring bit difference: 0x00008000 */
  169. {110, 5, 2},
  170. {110, 5, 2} },
  171. {80136000,
  172. {28, 5, 0},
  173. {68, 3, 2}, /* ignoring bit difference: 0x00008000 */
  174. {112, 5, 2},
  175. {112, 5, 2} },
  176. {83375000,
  177. {93, 2, 3},
  178. {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
  179. {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
  180. {117, 5, 2} },
  181. {83950000,
  182. {41, 7, 0},
  183. {117, 5, 2}, /* ignoring bit difference: 0x00008000 */
  184. {117, 5, 2},
  185. {117, 5, 2} },
  186. {84750000,
  187. {118, 5, 2},
  188. {118, 5, 2}, /* ignoring bit difference: 0x00808000 */
  189. {118, 5, 2},
  190. {118, 5, 2} },
  191. {85860000,
  192. {84, 7, 1},
  193. {120, 5, 2}, /* ignoring bit difference: 0x00808000 */
  194. {120, 5, 2},
  195. {118, 5, 2} },
  196. {88750000,
  197. {31, 5, 0},
  198. {124, 5, 2}, /* ignoring bit difference: 0x00808000 */
  199. {174, 7, 2}, /* ignoring bit difference: 0x00808000 */
  200. {124, 5, 2} },
  201. {94500000,
  202. {33, 5, 0},
  203. {132, 5, 2}, /* ignoring bit difference: 0x00008000 */
  204. {132, 5, 2},
  205. {132, 5, 2} },
  206. {97750000,
  207. {82, 6, 1},
  208. {137, 5, 2}, /* ignoring bit difference: 0x00808000 */
  209. {137, 5, 2},
  210. {137, 5, 2} },
  211. {101000000,
  212. {127, 9, 1},
  213. {141, 5, 2}, /* ignoring bit difference: 0x00808000 */
  214. {141, 5, 2},
  215. {141, 5, 2} },
  216. {106500000,
  217. {119, 4, 2},
  218. {119, 4, 2}, /* ignoring bit difference: 0x00808000 */
  219. {119, 4, 2},
  220. {149, 5, 2} },
  221. {108000000,
  222. {121, 4, 2},
  223. {121, 4, 2}, /* ignoring bit difference: 0x00808000 */
  224. {151, 5, 2},
  225. {151, 5, 2} },
  226. {113309000,
  227. {95, 12, 0},
  228. {95, 3, 2}, /* ignoring bit difference: 0x00808000 */
  229. {95, 3, 2},
  230. {159, 5, 2} },
  231. {118840000,
  232. {83, 5, 1},
  233. {166, 5, 2}, /* ignoring bit difference: 0x00808000 */
  234. {166, 5, 2},
  235. {166, 5, 2} },
  236. {119000000,
  237. {108, 13, 0},
  238. {133, 4, 2}, /* ignoring bit difference: 0x00808000 */
  239. {133, 4, 2},
  240. {167, 5, 2} },
  241. {121750000,
  242. {85, 5, 1},
  243. {170, 5, 2}, /* ignoring bit difference: 0x00808000 */
  244. {68, 2, 2},
  245. {0, 0, 0} },
  246. {125104000,
  247. {53, 6, 0}, /* ignoring bit difference: 0x00008000 */
  248. {106, 3, 2}, /* ignoring bit difference: 0x00008000 */
  249. {175, 5, 2},
  250. {0, 0, 0} },
  251. {135000000,
  252. {94, 5, 1},
  253. {28, 3, 0}, /* ignoring bit difference: 0x00804000 */
  254. {151, 4, 2},
  255. {189, 5, 2} },
  256. {136700000,
  257. {115, 12, 0},
  258. {191, 5, 2}, /* ignoring bit difference: 0x00808000 */
  259. {191, 5, 2},
  260. {191, 5, 2} },
  261. {138400000,
  262. {87, 9, 0},
  263. {116, 3, 2}, /* ignoring bit difference: 0x00808000 */
  264. {116, 3, 2},
  265. {194, 5, 2} },
  266. {146760000,
  267. {103, 5, 1},
  268. {206, 5, 2}, /* ignoring bit difference: 0x00808000 */
  269. {206, 5, 2},
  270. {206, 5, 2} },
  271. {153920000,
  272. {86, 8, 0},
  273. {86, 4, 1}, /* ignoring bit difference: 0x00808000 */
  274. {86, 4, 1},
  275. {86, 4, 1} }, /* FIXED: old = {84, 2, 1} */
  276. {156000000,
  277. {109, 5, 1},
  278. {109, 5, 1}, /* ignoring bit difference: 0x00808000 */
  279. {109, 5, 1},
  280. {108, 5, 1} },
  281. {157500000,
  282. {55, 5, 0}, /* ignoring bit difference: 0x00008000 */
  283. {22, 2, 0}, /* ignoring bit difference: 0x00802000 */
  284. {110, 5, 1},
  285. {110, 5, 1} },
  286. {162000000,
  287. {113, 5, 1},
  288. {113, 5, 1}, /* ignoring bit difference: 0x00808000 */
  289. {113, 5, 1},
  290. {113, 5, 1} },
  291. {187000000,
  292. {118, 9, 0},
  293. {131, 5, 1}, /* ignoring bit difference: 0x00808000 */
  294. {131, 5, 1},
  295. {131, 5, 1} },
  296. {193295000,
  297. {108, 8, 0},
  298. {81, 3, 1}, /* ignoring bit difference: 0x00808000 */
  299. {135, 5, 1},
  300. {135, 5, 1} },
  301. {202500000,
  302. {99, 7, 0},
  303. {85, 3, 1}, /* ignoring bit difference: 0x00808000 */
  304. {142, 5, 1},
  305. {142, 5, 1} },
  306. {204000000,
  307. {100, 7, 0},
  308. {143, 5, 1}, /* ignoring bit difference: 0x00808000 */
  309. {143, 5, 1},
  310. {143, 5, 1} },
  311. {218500000,
  312. {92, 6, 0},
  313. {153, 5, 1}, /* ignoring bit difference: 0x00808000 */
  314. {153, 5, 1},
  315. {153, 5, 1} },
  316. {234000000,
  317. {98, 6, 0},
  318. {98, 3, 1}, /* ignoring bit difference: 0x00008000 */
  319. {98, 3, 1},
  320. {164, 5, 1} },
  321. {267250000,
  322. {112, 6, 0},
  323. {112, 3, 1}, /* ignoring bit difference: 0x00808000 */
  324. {187, 5, 1},
  325. {187, 5, 1} },
  326. {297500000,
  327. {102, 5, 0}, /* ignoring bit difference: 0x00008000 */
  328. {166, 4, 1}, /* ignoring bit difference: 0x00008000 */
  329. {208, 5, 1},
  330. {208, 5, 1} },
  331. {74481000,
  332. {26, 5, 0},
  333. {125, 3, 3}, /* ignoring bit difference: 0x00808000 */
  334. {208, 5, 3},
  335. {209, 5, 3} },
  336. {172798000,
  337. {121, 5, 1},
  338. {121, 5, 1}, /* ignoring bit difference: 0x00808000 */
  339. {121, 5, 1},
  340. {121, 5, 1} },
  341. {122614000,
  342. {60, 7, 0},
  343. {137, 4, 2}, /* ignoring bit difference: 0x00808000 */
  344. {137, 4, 2},
  345. {172, 5, 2} },
  346. {74270000,
  347. {83, 8, 1},
  348. {208, 5, 3},
  349. {208, 5, 3},
  350. {0, 0, 0} },
  351. {148500000,
  352. {83, 8, 0},
  353. {208, 5, 2},
  354. {166, 4, 2},
  355. {208, 5, 2} }
  356. };
  357. static struct fifo_depth_select display_fifo_depth_reg = {
  358. /* IGA1 FIFO Depth_Select */
  359. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  360. /* IGA2 FIFO Depth_Select */
  361. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  362. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  363. };
  364. static struct fifo_threshold_select fifo_threshold_select_reg = {
  365. /* IGA1 FIFO Threshold Select */
  366. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  367. /* IGA2 FIFO Threshold Select */
  368. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  369. };
  370. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  371. /* IGA1 FIFO High Threshold Select */
  372. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  373. /* IGA2 FIFO High Threshold Select */
  374. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  375. };
  376. static struct display_queue_expire_num display_queue_expire_num_reg = {
  377. /* IGA1 Display Queue Expire Num */
  378. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  379. /* IGA2 Display Queue Expire Num */
  380. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  381. };
  382. /* Definition Fetch Count Registers*/
  383. static struct fetch_count fetch_count_reg = {
  384. /* IGA1 Fetch Count Register */
  385. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  386. /* IGA2 Fetch Count Register */
  387. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  388. };
  389. static struct iga1_crtc_timing iga1_crtc_reg = {
  390. /* IGA1 Horizontal Total */
  391. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  392. /* IGA1 Horizontal Addressable Video */
  393. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  394. /* IGA1 Horizontal Blank Start */
  395. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  396. /* IGA1 Horizontal Blank End */
  397. {IGA1_HOR_BLANK_END_REG_NUM,
  398. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  399. /* IGA1 Horizontal Sync Start */
  400. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  401. /* IGA1 Horizontal Sync End */
  402. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  403. /* IGA1 Vertical Total */
  404. {IGA1_VER_TOTAL_REG_NUM,
  405. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  406. /* IGA1 Vertical Addressable Video */
  407. {IGA1_VER_ADDR_REG_NUM,
  408. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  409. /* IGA1 Vertical Blank Start */
  410. {IGA1_VER_BLANK_START_REG_NUM,
  411. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  412. /* IGA1 Vertical Blank End */
  413. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  414. /* IGA1 Vertical Sync Start */
  415. {IGA1_VER_SYNC_START_REG_NUM,
  416. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  417. /* IGA1 Vertical Sync End */
  418. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  419. };
  420. static struct iga2_crtc_timing iga2_crtc_reg = {
  421. /* IGA2 Horizontal Total */
  422. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  423. /* IGA2 Horizontal Addressable Video */
  424. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  425. /* IGA2 Horizontal Blank Start */
  426. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  427. /* IGA2 Horizontal Blank End */
  428. {IGA2_HOR_BLANK_END_REG_NUM,
  429. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  430. /* IGA2 Horizontal Sync Start */
  431. {IGA2_HOR_SYNC_START_REG_NUM,
  432. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  433. /* IGA2 Horizontal Sync End */
  434. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  435. /* IGA2 Vertical Total */
  436. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  437. /* IGA2 Vertical Addressable Video */
  438. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  439. /* IGA2 Vertical Blank Start */
  440. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  441. /* IGA2 Vertical Blank End */
  442. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  443. /* IGA2 Vertical Sync Start */
  444. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  445. /* IGA2 Vertical Sync End */
  446. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  447. };
  448. static struct rgbLUT palLUT_table[] = {
  449. /* {R,G,B} */
  450. /* Index 0x00~0x03 */
  451. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  452. 0x2A,
  453. 0x2A},
  454. /* Index 0x04~0x07 */
  455. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  456. 0x2A,
  457. 0x2A},
  458. /* Index 0x08~0x0B */
  459. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  460. 0x3F,
  461. 0x3F},
  462. /* Index 0x0C~0x0F */
  463. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  464. 0x3F,
  465. 0x3F},
  466. /* Index 0x10~0x13 */
  467. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  468. 0x0B,
  469. 0x0B},
  470. /* Index 0x14~0x17 */
  471. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  472. 0x18,
  473. 0x18},
  474. /* Index 0x18~0x1B */
  475. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  476. 0x28,
  477. 0x28},
  478. /* Index 0x1C~0x1F */
  479. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  480. 0x3F,
  481. 0x3F},
  482. /* Index 0x20~0x23 */
  483. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  484. 0x00,
  485. 0x3F},
  486. /* Index 0x24~0x27 */
  487. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  488. 0x00,
  489. 0x10},
  490. /* Index 0x28~0x2B */
  491. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  492. 0x2F,
  493. 0x00},
  494. /* Index 0x2C~0x2F */
  495. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  496. 0x3F,
  497. 0x00},
  498. /* Index 0x30~0x33 */
  499. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  500. 0x3F,
  501. 0x2F},
  502. /* Index 0x34~0x37 */
  503. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  504. 0x10,
  505. 0x3F},
  506. /* Index 0x38~0x3B */
  507. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  508. 0x1F,
  509. 0x3F},
  510. /* Index 0x3C~0x3F */
  511. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  512. 0x1F,
  513. 0x27},
  514. /* Index 0x40~0x43 */
  515. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  516. 0x3F,
  517. 0x1F},
  518. /* Index 0x44~0x47 */
  519. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  520. 0x3F,
  521. 0x1F},
  522. /* Index 0x48~0x4B */
  523. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  524. 0x3F,
  525. 0x37},
  526. /* Index 0x4C~0x4F */
  527. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  528. 0x27,
  529. 0x3F},
  530. /* Index 0x50~0x53 */
  531. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  532. 0x2D,
  533. 0x3F},
  534. /* Index 0x54~0x57 */
  535. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  536. 0x2D,
  537. 0x31},
  538. /* Index 0x58~0x5B */
  539. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  540. 0x3A,
  541. 0x2D},
  542. /* Index 0x5C~0x5F */
  543. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  544. 0x3F,
  545. 0x2D},
  546. /* Index 0x60~0x63 */
  547. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  548. 0x3F,
  549. 0x3A},
  550. /* Index 0x64~0x67 */
  551. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  552. 0x31,
  553. 0x3F},
  554. /* Index 0x68~0x6B */
  555. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  556. 0x00,
  557. 0x1C},
  558. /* Index 0x6C~0x6F */
  559. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  560. 0x00,
  561. 0x07},
  562. /* Index 0x70~0x73 */
  563. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  564. 0x15,
  565. 0x00},
  566. /* Index 0x74~0x77 */
  567. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  568. 0x1C,
  569. 0x00},
  570. /* Index 0x78~0x7B */
  571. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  572. 0x1C,
  573. 0x15},
  574. /* Index 0x7C~0x7F */
  575. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  576. 0x07,
  577. 0x1C},
  578. /* Index 0x80~0x83 */
  579. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  580. 0x0E,
  581. 0x1C},
  582. /* Index 0x84~0x87 */
  583. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  584. 0x0E,
  585. 0x11},
  586. /* Index 0x88~0x8B */
  587. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  588. 0x18,
  589. 0x0E},
  590. /* Index 0x8C~0x8F */
  591. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  592. 0x1C,
  593. 0x0E},
  594. /* Index 0x90~0x93 */
  595. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  596. 0x1C,
  597. 0x18},
  598. /* Index 0x94~0x97 */
  599. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  600. 0x11,
  601. 0x1C},
  602. /* Index 0x98~0x9B */
  603. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  604. 0x14,
  605. 0x1C},
  606. /* Index 0x9C~0x9F */
  607. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  608. 0x14,
  609. 0x16},
  610. /* Index 0xA0~0xA3 */
  611. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  612. 0x1A,
  613. 0x14},
  614. /* Index 0xA4~0xA7 */
  615. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  616. 0x1C,
  617. 0x14},
  618. /* Index 0xA8~0xAB */
  619. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  620. 0x1C,
  621. 0x1A},
  622. /* Index 0xAC~0xAF */
  623. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  624. 0x16,
  625. 0x1C},
  626. /* Index 0xB0~0xB3 */
  627. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  628. 0x00,
  629. 0x10},
  630. /* Index 0xB4~0xB7 */
  631. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  632. 0x00,
  633. 0x04},
  634. /* Index 0xB8~0xBB */
  635. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  636. 0x0C,
  637. 0x00},
  638. /* Index 0xBC~0xBF */
  639. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  640. 0x10,
  641. 0x00},
  642. /* Index 0xC0~0xC3 */
  643. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  644. 0x10,
  645. 0x0C},
  646. /* Index 0xC4~0xC7 */
  647. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  648. 0x04,
  649. 0x10},
  650. /* Index 0xC8~0xCB */
  651. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  652. 0x08,
  653. 0x10},
  654. /* Index 0xCC~0xCF */
  655. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  656. 0x08,
  657. 0x0A},
  658. /* Index 0xD0~0xD3 */
  659. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  660. 0x0E,
  661. 0x08},
  662. /* Index 0xD4~0xD7 */
  663. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  664. 0x10,
  665. 0x08},
  666. /* Index 0xD8~0xDB */
  667. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  668. 0x10,
  669. 0x0E},
  670. /* Index 0xDC~0xDF */
  671. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  672. 0x0A,
  673. 0x10},
  674. /* Index 0xE0~0xE3 */
  675. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  676. 0x0B,
  677. 0x10},
  678. /* Index 0xE4~0xE7 */
  679. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  680. 0x0B,
  681. 0x0C},
  682. /* Index 0xE8~0xEB */
  683. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  684. 0x0F,
  685. 0x0B},
  686. /* Index 0xEC~0xEF */
  687. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  688. 0x10,
  689. 0x0B},
  690. /* Index 0xF0~0xF3 */
  691. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  692. 0x10,
  693. 0x0F},
  694. /* Index 0xF4~0xF7 */
  695. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  696. 0x0C,
  697. 0x10},
  698. /* Index 0xF8~0xFB */
  699. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  700. 0x00,
  701. 0x00},
  702. /* Index 0xFC~0xFF */
  703. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  704. 0x00,
  705. 0x00}
  706. };
  707. static void set_crt_output_path(int set_iga);
  708. static void dvi_patch_skew_dvp0(void);
  709. static void dvi_patch_skew_dvp_low(void);
  710. static void set_dvi_output_path(int set_iga, int output_interface);
  711. static void set_lcd_output_path(int set_iga, int output_interface);
  712. static void load_fix_bit_crtc_reg(void);
  713. static void init_gfx_chip_info(int chip_type);
  714. static void init_tmds_chip_info(void);
  715. static void init_lvds_chip_info(void);
  716. static void device_screen_off(void);
  717. static void device_screen_on(void);
  718. static void set_display_channel(void);
  719. static void device_off(void);
  720. static void device_on(void);
  721. static void enable_second_display_channel(void);
  722. static void disable_second_display_channel(void);
  723. void viafb_lock_crt(void)
  724. {
  725. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  726. }
  727. void viafb_unlock_crt(void)
  728. {
  729. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  730. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  731. }
  732. void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  733. {
  734. outb(index, LUT_INDEX_WRITE);
  735. outb(r, LUT_DATA);
  736. outb(g, LUT_DATA);
  737. outb(b, LUT_DATA);
  738. }
  739. /*Set IGA path for each device*/
  740. void viafb_set_iga_path(void)
  741. {
  742. if (viafb_SAMM_ON == 1) {
  743. if (viafb_CRT_ON) {
  744. if (viafb_primary_dev == CRT_Device)
  745. viaparinfo->crt_setting_info->iga_path = IGA1;
  746. else
  747. viaparinfo->crt_setting_info->iga_path = IGA2;
  748. }
  749. if (viafb_DVI_ON) {
  750. if (viafb_primary_dev == DVI_Device)
  751. viaparinfo->tmds_setting_info->iga_path = IGA1;
  752. else
  753. viaparinfo->tmds_setting_info->iga_path = IGA2;
  754. }
  755. if (viafb_LCD_ON) {
  756. if (viafb_primary_dev == LCD_Device) {
  757. if (viafb_dual_fb &&
  758. (viaparinfo->chip_info->gfx_chip_name ==
  759. UNICHROME_CLE266)) {
  760. viaparinfo->
  761. lvds_setting_info->iga_path = IGA2;
  762. viaparinfo->
  763. crt_setting_info->iga_path = IGA1;
  764. viaparinfo->
  765. tmds_setting_info->iga_path = IGA1;
  766. } else
  767. viaparinfo->
  768. lvds_setting_info->iga_path = IGA1;
  769. } else {
  770. viaparinfo->lvds_setting_info->iga_path = IGA2;
  771. }
  772. }
  773. if (viafb_LCD2_ON) {
  774. if (LCD2_Device == viafb_primary_dev)
  775. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  776. else
  777. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  778. }
  779. } else {
  780. viafb_SAMM_ON = 0;
  781. if (viafb_CRT_ON && viafb_LCD_ON) {
  782. viaparinfo->crt_setting_info->iga_path = IGA1;
  783. viaparinfo->lvds_setting_info->iga_path = IGA2;
  784. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  785. viaparinfo->crt_setting_info->iga_path = IGA1;
  786. viaparinfo->tmds_setting_info->iga_path = IGA2;
  787. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  788. viaparinfo->tmds_setting_info->iga_path = IGA1;
  789. viaparinfo->lvds_setting_info->iga_path = IGA2;
  790. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  791. viaparinfo->lvds_setting_info->iga_path = IGA2;
  792. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  793. } else if (viafb_CRT_ON) {
  794. viaparinfo->crt_setting_info->iga_path = IGA1;
  795. } else if (viafb_LCD_ON) {
  796. viaparinfo->lvds_setting_info->iga_path = IGA2;
  797. } else if (viafb_DVI_ON) {
  798. viaparinfo->tmds_setting_info->iga_path = IGA1;
  799. }
  800. }
  801. }
  802. static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
  803. {
  804. outb(0xFF, 0x3C6); /* bit mask of palette */
  805. outb(index, 0x3C8);
  806. outb(red, 0x3C9);
  807. outb(green, 0x3C9);
  808. outb(blue, 0x3C9);
  809. }
  810. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
  811. {
  812. viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
  813. set_color_register(index, red, green, blue);
  814. }
  815. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
  816. {
  817. viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
  818. set_color_register(index, red, green, blue);
  819. }
  820. void viafb_set_output_path(int device, int set_iga, int output_interface)
  821. {
  822. switch (device) {
  823. case DEVICE_CRT:
  824. set_crt_output_path(set_iga);
  825. break;
  826. case DEVICE_DVI:
  827. set_dvi_output_path(set_iga, output_interface);
  828. break;
  829. case DEVICE_LCD:
  830. set_lcd_output_path(set_iga, output_interface);
  831. break;
  832. }
  833. }
  834. static void set_crt_output_path(int set_iga)
  835. {
  836. viafb_write_reg_mask(CR36, VIACR, 0x00, BIT4 + BIT5);
  837. switch (set_iga) {
  838. case IGA1:
  839. viafb_write_reg_mask(SR16, VIASR, 0x00, BIT6);
  840. break;
  841. case IGA2:
  842. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  843. viafb_write_reg_mask(SR16, VIASR, 0x40, BIT6);
  844. break;
  845. }
  846. }
  847. static void dvi_patch_skew_dvp0(void)
  848. {
  849. /* Reset data driving first: */
  850. viafb_write_reg_mask(SR1B, VIASR, 0, BIT1);
  851. viafb_write_reg_mask(SR2A, VIASR, 0, BIT4);
  852. switch (viaparinfo->chip_info->gfx_chip_name) {
  853. case UNICHROME_P4M890:
  854. {
  855. if ((viaparinfo->tmds_setting_info->h_active == 1600) &&
  856. (viaparinfo->tmds_setting_info->v_active ==
  857. 1200))
  858. viafb_write_reg_mask(CR96, VIACR, 0x03,
  859. BIT0 + BIT1 + BIT2);
  860. else
  861. viafb_write_reg_mask(CR96, VIACR, 0x07,
  862. BIT0 + BIT1 + BIT2);
  863. break;
  864. }
  865. case UNICHROME_P4M900:
  866. {
  867. viafb_write_reg_mask(CR96, VIACR, 0x07,
  868. BIT0 + BIT1 + BIT2 + BIT3);
  869. viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1);
  870. viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4);
  871. break;
  872. }
  873. default:
  874. {
  875. break;
  876. }
  877. }
  878. }
  879. static void dvi_patch_skew_dvp_low(void)
  880. {
  881. switch (viaparinfo->chip_info->gfx_chip_name) {
  882. case UNICHROME_K8M890:
  883. {
  884. viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1);
  885. break;
  886. }
  887. case UNICHROME_P4M900:
  888. {
  889. viafb_write_reg_mask(CR99, VIACR, 0x08,
  890. BIT0 + BIT1 + BIT2 + BIT3);
  891. break;
  892. }
  893. case UNICHROME_P4M890:
  894. {
  895. viafb_write_reg_mask(CR99, VIACR, 0x0F,
  896. BIT0 + BIT1 + BIT2 + BIT3);
  897. break;
  898. }
  899. default:
  900. {
  901. break;
  902. }
  903. }
  904. }
  905. static void set_dvi_output_path(int set_iga, int output_interface)
  906. {
  907. switch (output_interface) {
  908. case INTERFACE_DVP0:
  909. viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0);
  910. if (set_iga == IGA1) {
  911. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  912. viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 +
  913. BIT5 + BIT7);
  914. } else {
  915. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  916. viafb_write_reg_mask(CR6C, VIACR, 0xA1, BIT0 +
  917. BIT5 + BIT7);
  918. }
  919. viafb_write_reg_mask(SR1E, VIASR, 0xC0, BIT7 + BIT6);
  920. dvi_patch_skew_dvp0();
  921. break;
  922. case INTERFACE_DVP1:
  923. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  924. if (set_iga == IGA1)
  925. viafb_write_reg_mask(CR93, VIACR, 0x21,
  926. BIT0 + BIT5 + BIT7);
  927. else
  928. viafb_write_reg_mask(CR93, VIACR, 0xA1,
  929. BIT0 + BIT5 + BIT7);
  930. } else {
  931. if (set_iga == IGA1)
  932. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  933. else
  934. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  935. }
  936. viafb_write_reg_mask(SR1E, VIASR, 0x30, BIT4 + BIT5);
  937. break;
  938. case INTERFACE_DFP_HIGH:
  939. if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266) {
  940. if (set_iga == IGA1) {
  941. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  942. viafb_write_reg_mask(CR97, VIACR, 0x03,
  943. BIT0 + BIT1 + BIT4);
  944. } else {
  945. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  946. viafb_write_reg_mask(CR97, VIACR, 0x13,
  947. BIT0 + BIT1 + BIT4);
  948. }
  949. }
  950. viafb_write_reg_mask(SR2A, VIASR, 0x0C, BIT2 + BIT3);
  951. break;
  952. case INTERFACE_DFP_LOW:
  953. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  954. break;
  955. if (set_iga == IGA1) {
  956. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  957. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  958. } else {
  959. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  960. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  961. }
  962. viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
  963. dvi_patch_skew_dvp_low();
  964. break;
  965. case INTERFACE_TMDS:
  966. if (set_iga == IGA1)
  967. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  968. else
  969. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  970. break;
  971. }
  972. if (set_iga == IGA2) {
  973. enable_second_display_channel();
  974. /* Disable LCD Scaling */
  975. viafb_write_reg_mask(CR79, VIACR, 0x00, BIT0);
  976. }
  977. }
  978. static void set_lcd_output_path(int set_iga, int output_interface)
  979. {
  980. DEBUG_MSG(KERN_INFO
  981. "set_lcd_output_path, iga:%d,out_interface:%d\n",
  982. set_iga, output_interface);
  983. switch (set_iga) {
  984. case IGA1:
  985. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  986. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  987. disable_second_display_channel();
  988. break;
  989. case IGA2:
  990. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  991. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  992. enable_second_display_channel();
  993. break;
  994. }
  995. switch (output_interface) {
  996. case INTERFACE_DVP0:
  997. if (set_iga == IGA1) {
  998. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  999. } else {
  1000. viafb_write_reg(CR91, VIACR, 0x00);
  1001. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  1002. }
  1003. break;
  1004. case INTERFACE_DVP1:
  1005. if (set_iga == IGA1)
  1006. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  1007. else {
  1008. viafb_write_reg(CR91, VIACR, 0x00);
  1009. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  1010. }
  1011. break;
  1012. case INTERFACE_DFP_HIGH:
  1013. if (set_iga == IGA1)
  1014. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  1015. else {
  1016. viafb_write_reg(CR91, VIACR, 0x00);
  1017. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  1018. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  1019. }
  1020. break;
  1021. case INTERFACE_DFP_LOW:
  1022. if (set_iga == IGA1)
  1023. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  1024. else {
  1025. viafb_write_reg(CR91, VIACR, 0x00);
  1026. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  1027. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  1028. }
  1029. break;
  1030. case INTERFACE_DFP:
  1031. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  1032. || (UNICHROME_P4M890 ==
  1033. viaparinfo->chip_info->gfx_chip_name))
  1034. viafb_write_reg_mask(CR97, VIACR, 0x84,
  1035. BIT7 + BIT2 + BIT1 + BIT0);
  1036. if (set_iga == IGA1) {
  1037. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  1038. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  1039. } else {
  1040. viafb_write_reg(CR91, VIACR, 0x00);
  1041. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  1042. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  1043. }
  1044. break;
  1045. case INTERFACE_LVDS0:
  1046. case INTERFACE_LVDS0LVDS1:
  1047. if (set_iga == IGA1)
  1048. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  1049. else
  1050. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  1051. break;
  1052. case INTERFACE_LVDS1:
  1053. if (set_iga == IGA1)
  1054. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  1055. else
  1056. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  1057. break;
  1058. }
  1059. }
  1060. static void load_fix_bit_crtc_reg(void)
  1061. {
  1062. /* always set to 1 */
  1063. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  1064. /* line compare should set all bits = 1 (extend modes) */
  1065. viafb_write_reg(CR18, VIACR, 0xff);
  1066. /* line compare should set all bits = 1 (extend modes) */
  1067. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  1068. /* line compare should set all bits = 1 (extend modes) */
  1069. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  1070. /* line compare should set all bits = 1 (extend modes) */
  1071. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  1072. /* line compare should set all bits = 1 (extend modes) */
  1073. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  1074. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  1075. /* extend mode always set to e3h */
  1076. viafb_write_reg(CR17, VIACR, 0xe3);
  1077. /* extend mode always set to 0h */
  1078. viafb_write_reg(CR08, VIACR, 0x00);
  1079. /* extend mode always set to 0h */
  1080. viafb_write_reg(CR14, VIACR, 0x00);
  1081. /* If K8M800, enable Prefetch Mode. */
  1082. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  1083. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  1084. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  1085. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  1086. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  1087. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  1088. }
  1089. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  1090. struct io_register *reg,
  1091. int io_type)
  1092. {
  1093. int reg_mask;
  1094. int bit_num = 0;
  1095. int data;
  1096. int i, j;
  1097. int shift_next_reg;
  1098. int start_index, end_index, cr_index;
  1099. u16 get_bit;
  1100. for (i = 0; i < viafb_load_reg_num; i++) {
  1101. reg_mask = 0;
  1102. data = 0;
  1103. start_index = reg[i].start_bit;
  1104. end_index = reg[i].end_bit;
  1105. cr_index = reg[i].io_addr;
  1106. shift_next_reg = bit_num;
  1107. for (j = start_index; j <= end_index; j++) {
  1108. /*if (bit_num==8) timing_value = timing_value >>8; */
  1109. reg_mask = reg_mask | (BIT0 << j);
  1110. get_bit = (timing_value & (BIT0 << bit_num));
  1111. data =
  1112. data | ((get_bit >> shift_next_reg) << start_index);
  1113. bit_num++;
  1114. }
  1115. if (io_type == VIACR)
  1116. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  1117. else
  1118. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  1119. }
  1120. }
  1121. /* Write Registers */
  1122. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  1123. {
  1124. int i;
  1125. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  1126. for (i = 0; i < ItemNum; i++)
  1127. via_write_reg_mask(RegTable[i].port, RegTable[i].index,
  1128. RegTable[i].value, RegTable[i].mask);
  1129. }
  1130. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  1131. {
  1132. int reg_value;
  1133. int viafb_load_reg_num;
  1134. struct io_register *reg = NULL;
  1135. switch (set_iga) {
  1136. case IGA1:
  1137. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1138. viafb_load_reg_num = fetch_count_reg.
  1139. iga1_fetch_count_reg.reg_num;
  1140. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  1141. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1142. break;
  1143. case IGA2:
  1144. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1145. viafb_load_reg_num = fetch_count_reg.
  1146. iga2_fetch_count_reg.reg_num;
  1147. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  1148. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1149. break;
  1150. }
  1151. }
  1152. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  1153. {
  1154. int reg_value;
  1155. int viafb_load_reg_num;
  1156. struct io_register *reg = NULL;
  1157. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  1158. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  1159. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  1160. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  1161. if (set_iga == IGA1) {
  1162. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1163. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  1164. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  1165. iga1_fifo_high_threshold =
  1166. K800_IGA1_FIFO_HIGH_THRESHOLD;
  1167. /* If resolution > 1280x1024, expire length = 64, else
  1168. expire length = 128 */
  1169. if ((hor_active > 1280) && (ver_active > 1024))
  1170. iga1_display_queue_expire_num = 16;
  1171. else
  1172. iga1_display_queue_expire_num =
  1173. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1174. }
  1175. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1176. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  1177. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  1178. iga1_fifo_high_threshold =
  1179. P880_IGA1_FIFO_HIGH_THRESHOLD;
  1180. iga1_display_queue_expire_num =
  1181. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1182. /* If resolution > 1280x1024, expire length = 64, else
  1183. expire length = 128 */
  1184. if ((hor_active > 1280) && (ver_active > 1024))
  1185. iga1_display_queue_expire_num = 16;
  1186. else
  1187. iga1_display_queue_expire_num =
  1188. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1189. }
  1190. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1191. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1192. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1193. iga1_fifo_high_threshold =
  1194. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1195. /* If resolution > 1280x1024, expire length = 64,
  1196. else expire length = 128 */
  1197. if ((hor_active > 1280) && (ver_active > 1024))
  1198. iga1_display_queue_expire_num = 16;
  1199. else
  1200. iga1_display_queue_expire_num =
  1201. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1202. }
  1203. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1204. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1205. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1206. iga1_fifo_high_threshold =
  1207. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1208. iga1_display_queue_expire_num =
  1209. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1210. }
  1211. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1212. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1213. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1214. iga1_fifo_high_threshold =
  1215. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1216. iga1_display_queue_expire_num =
  1217. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1218. }
  1219. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1220. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1221. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1222. iga1_fifo_high_threshold =
  1223. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1224. iga1_display_queue_expire_num =
  1225. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1226. }
  1227. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1228. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1229. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1230. iga1_fifo_high_threshold =
  1231. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1232. iga1_display_queue_expire_num =
  1233. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1234. }
  1235. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1236. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1237. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1238. iga1_fifo_high_threshold =
  1239. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1240. iga1_display_queue_expire_num =
  1241. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1242. }
  1243. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1244. iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
  1245. iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
  1246. iga1_fifo_high_threshold =
  1247. VX855_IGA1_FIFO_HIGH_THRESHOLD;
  1248. iga1_display_queue_expire_num =
  1249. VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1250. }
  1251. /* Set Display FIFO Depath Select */
  1252. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1253. viafb_load_reg_num =
  1254. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1255. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1256. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1257. /* Set Display FIFO Threshold Select */
  1258. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1259. viafb_load_reg_num =
  1260. fifo_threshold_select_reg.
  1261. iga1_fifo_threshold_select_reg.reg_num;
  1262. reg =
  1263. fifo_threshold_select_reg.
  1264. iga1_fifo_threshold_select_reg.reg;
  1265. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1266. /* Set FIFO High Threshold Select */
  1267. reg_value =
  1268. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1269. viafb_load_reg_num =
  1270. fifo_high_threshold_select_reg.
  1271. iga1_fifo_high_threshold_select_reg.reg_num;
  1272. reg =
  1273. fifo_high_threshold_select_reg.
  1274. iga1_fifo_high_threshold_select_reg.reg;
  1275. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1276. /* Set Display Queue Expire Num */
  1277. reg_value =
  1278. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1279. (iga1_display_queue_expire_num);
  1280. viafb_load_reg_num =
  1281. display_queue_expire_num_reg.
  1282. iga1_display_queue_expire_num_reg.reg_num;
  1283. reg =
  1284. display_queue_expire_num_reg.
  1285. iga1_display_queue_expire_num_reg.reg;
  1286. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1287. } else {
  1288. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1289. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1290. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1291. iga2_fifo_high_threshold =
  1292. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1293. /* If resolution > 1280x1024, expire length = 64,
  1294. else expire length = 128 */
  1295. if ((hor_active > 1280) && (ver_active > 1024))
  1296. iga2_display_queue_expire_num = 16;
  1297. else
  1298. iga2_display_queue_expire_num =
  1299. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1300. }
  1301. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1302. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1303. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1304. iga2_fifo_high_threshold =
  1305. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1306. /* If resolution > 1280x1024, expire length = 64,
  1307. else expire length = 128 */
  1308. if ((hor_active > 1280) && (ver_active > 1024))
  1309. iga2_display_queue_expire_num = 16;
  1310. else
  1311. iga2_display_queue_expire_num =
  1312. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1313. }
  1314. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1315. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1316. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1317. iga2_fifo_high_threshold =
  1318. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1319. /* If resolution > 1280x1024, expire length = 64,
  1320. else expire length = 128 */
  1321. if ((hor_active > 1280) && (ver_active > 1024))
  1322. iga2_display_queue_expire_num = 16;
  1323. else
  1324. iga2_display_queue_expire_num =
  1325. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1326. }
  1327. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1328. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1329. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1330. iga2_fifo_high_threshold =
  1331. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1332. iga2_display_queue_expire_num =
  1333. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1334. }
  1335. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1336. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1337. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1338. iga2_fifo_high_threshold =
  1339. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1340. iga2_display_queue_expire_num =
  1341. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1342. }
  1343. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1344. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1345. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1346. iga2_fifo_high_threshold =
  1347. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1348. iga2_display_queue_expire_num =
  1349. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1350. }
  1351. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1352. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1353. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1354. iga2_fifo_high_threshold =
  1355. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1356. iga2_display_queue_expire_num =
  1357. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1358. }
  1359. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1360. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1361. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1362. iga2_fifo_high_threshold =
  1363. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1364. iga2_display_queue_expire_num =
  1365. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1366. }
  1367. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1368. iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
  1369. iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
  1370. iga2_fifo_high_threshold =
  1371. VX855_IGA2_FIFO_HIGH_THRESHOLD;
  1372. iga2_display_queue_expire_num =
  1373. VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1374. }
  1375. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1376. /* Set Display FIFO Depath Select */
  1377. reg_value =
  1378. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1379. - 1;
  1380. /* Patch LCD in IGA2 case */
  1381. viafb_load_reg_num =
  1382. display_fifo_depth_reg.
  1383. iga2_fifo_depth_select_reg.reg_num;
  1384. reg =
  1385. display_fifo_depth_reg.
  1386. iga2_fifo_depth_select_reg.reg;
  1387. viafb_load_reg(reg_value,
  1388. viafb_load_reg_num, reg, VIACR);
  1389. } else {
  1390. /* Set Display FIFO Depath Select */
  1391. reg_value =
  1392. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1393. viafb_load_reg_num =
  1394. display_fifo_depth_reg.
  1395. iga2_fifo_depth_select_reg.reg_num;
  1396. reg =
  1397. display_fifo_depth_reg.
  1398. iga2_fifo_depth_select_reg.reg;
  1399. viafb_load_reg(reg_value,
  1400. viafb_load_reg_num, reg, VIACR);
  1401. }
  1402. /* Set Display FIFO Threshold Select */
  1403. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1404. viafb_load_reg_num =
  1405. fifo_threshold_select_reg.
  1406. iga2_fifo_threshold_select_reg.reg_num;
  1407. reg =
  1408. fifo_threshold_select_reg.
  1409. iga2_fifo_threshold_select_reg.reg;
  1410. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1411. /* Set FIFO High Threshold Select */
  1412. reg_value =
  1413. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1414. viafb_load_reg_num =
  1415. fifo_high_threshold_select_reg.
  1416. iga2_fifo_high_threshold_select_reg.reg_num;
  1417. reg =
  1418. fifo_high_threshold_select_reg.
  1419. iga2_fifo_high_threshold_select_reg.reg;
  1420. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1421. /* Set Display Queue Expire Num */
  1422. reg_value =
  1423. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1424. (iga2_display_queue_expire_num);
  1425. viafb_load_reg_num =
  1426. display_queue_expire_num_reg.
  1427. iga2_display_queue_expire_num_reg.reg_num;
  1428. reg =
  1429. display_queue_expire_num_reg.
  1430. iga2_display_queue_expire_num_reg.reg;
  1431. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1432. }
  1433. }
  1434. static u32 cle266_encode_pll(struct pll_config pll)
  1435. {
  1436. return (pll.multiplier << 8)
  1437. | (pll.rshift << 6)
  1438. | pll.divisor;
  1439. }
  1440. static u32 k800_encode_pll(struct pll_config pll)
  1441. {
  1442. return ((pll.divisor - 2) << 16)
  1443. | (pll.rshift << 10)
  1444. | (pll.multiplier - 2);
  1445. }
  1446. static u32 vx855_encode_pll(struct pll_config pll)
  1447. {
  1448. return (pll.divisor << 16)
  1449. | (pll.rshift << 10)
  1450. | pll.multiplier;
  1451. }
  1452. u32 viafb_get_clk_value(int clk)
  1453. {
  1454. u32 value = 0;
  1455. int i = 0;
  1456. while (i < NUM_TOTAL_PLL_TABLE && clk != pll_value[i].clk)
  1457. i++;
  1458. if (i == NUM_TOTAL_PLL_TABLE) {
  1459. printk(KERN_WARNING "viafb_get_clk_value: PLL lookup failed!");
  1460. } else {
  1461. switch (viaparinfo->chip_info->gfx_chip_name) {
  1462. case UNICHROME_CLE266:
  1463. case UNICHROME_K400:
  1464. value = cle266_encode_pll(pll_value[i].cle266_pll);
  1465. break;
  1466. case UNICHROME_K800:
  1467. case UNICHROME_PM800:
  1468. case UNICHROME_CN700:
  1469. value = k800_encode_pll(pll_value[i].k800_pll);
  1470. break;
  1471. case UNICHROME_CX700:
  1472. case UNICHROME_CN750:
  1473. case UNICHROME_K8M890:
  1474. case UNICHROME_P4M890:
  1475. case UNICHROME_P4M900:
  1476. case UNICHROME_VX800:
  1477. value = k800_encode_pll(pll_value[i].cx700_pll);
  1478. break;
  1479. case UNICHROME_VX855:
  1480. value = vx855_encode_pll(pll_value[i].vx855_pll);
  1481. break;
  1482. }
  1483. }
  1484. return value;
  1485. }
  1486. /* Set VCLK*/
  1487. void viafb_set_vclock(u32 clk, int set_iga)
  1488. {
  1489. /* H.W. Reset : ON */
  1490. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1491. if (set_iga == IGA1) {
  1492. /* Change D,N FOR VCLK */
  1493. switch (viaparinfo->chip_info->gfx_chip_name) {
  1494. case UNICHROME_CLE266:
  1495. case UNICHROME_K400:
  1496. via_write_reg(VIASR, SR46, (clk & 0x00FF));
  1497. via_write_reg(VIASR, SR47, (clk & 0xFF00) >> 8);
  1498. break;
  1499. case UNICHROME_K800:
  1500. case UNICHROME_PM800:
  1501. case UNICHROME_CN700:
  1502. case UNICHROME_CX700:
  1503. case UNICHROME_CN750:
  1504. case UNICHROME_K8M890:
  1505. case UNICHROME_P4M890:
  1506. case UNICHROME_P4M900:
  1507. case UNICHROME_VX800:
  1508. case UNICHROME_VX855:
  1509. via_write_reg(VIASR, SR44, (clk & 0x0000FF));
  1510. via_write_reg(VIASR, SR45, (clk & 0x00FF00) >> 8);
  1511. via_write_reg(VIASR, SR46, (clk & 0xFF0000) >> 16);
  1512. break;
  1513. }
  1514. }
  1515. if (set_iga == IGA2) {
  1516. /* Change D,N FOR LCK */
  1517. switch (viaparinfo->chip_info->gfx_chip_name) {
  1518. case UNICHROME_CLE266:
  1519. case UNICHROME_K400:
  1520. via_write_reg(VIASR, SR44, (clk & 0x00FF));
  1521. via_write_reg(VIASR, SR45, (clk & 0xFF00) >> 8);
  1522. break;
  1523. case UNICHROME_K800:
  1524. case UNICHROME_PM800:
  1525. case UNICHROME_CN700:
  1526. case UNICHROME_CX700:
  1527. case UNICHROME_CN750:
  1528. case UNICHROME_K8M890:
  1529. case UNICHROME_P4M890:
  1530. case UNICHROME_P4M900:
  1531. case UNICHROME_VX800:
  1532. case UNICHROME_VX855:
  1533. via_write_reg(VIASR, SR4A, (clk & 0x0000FF));
  1534. via_write_reg(VIASR, SR4B, (clk & 0x00FF00) >> 8);
  1535. via_write_reg(VIASR, SR4C, (clk & 0xFF0000) >> 16);
  1536. break;
  1537. }
  1538. }
  1539. /* H.W. Reset : OFF */
  1540. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1541. /* Reset PLL */
  1542. if (set_iga == IGA1) {
  1543. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1544. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1545. }
  1546. if (set_iga == IGA2) {
  1547. viafb_write_reg_mask(SR40, VIASR, 0x04, BIT2);
  1548. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT2);
  1549. }
  1550. /* Fire! */
  1551. via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */
  1552. }
  1553. void viafb_load_crtc_timing(struct display_timing device_timing,
  1554. int set_iga)
  1555. {
  1556. int i;
  1557. int viafb_load_reg_num = 0;
  1558. int reg_value = 0;
  1559. struct io_register *reg = NULL;
  1560. viafb_unlock_crt();
  1561. for (i = 0; i < 12; i++) {
  1562. if (set_iga == IGA1) {
  1563. switch (i) {
  1564. case H_TOTAL_INDEX:
  1565. reg_value =
  1566. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1567. hor_total);
  1568. viafb_load_reg_num =
  1569. iga1_crtc_reg.hor_total.reg_num;
  1570. reg = iga1_crtc_reg.hor_total.reg;
  1571. break;
  1572. case H_ADDR_INDEX:
  1573. reg_value =
  1574. IGA1_HOR_ADDR_FORMULA(device_timing.
  1575. hor_addr);
  1576. viafb_load_reg_num =
  1577. iga1_crtc_reg.hor_addr.reg_num;
  1578. reg = iga1_crtc_reg.hor_addr.reg;
  1579. break;
  1580. case H_BLANK_START_INDEX:
  1581. reg_value =
  1582. IGA1_HOR_BLANK_START_FORMULA
  1583. (device_timing.hor_blank_start);
  1584. viafb_load_reg_num =
  1585. iga1_crtc_reg.hor_blank_start.reg_num;
  1586. reg = iga1_crtc_reg.hor_blank_start.reg;
  1587. break;
  1588. case H_BLANK_END_INDEX:
  1589. reg_value =
  1590. IGA1_HOR_BLANK_END_FORMULA
  1591. (device_timing.hor_blank_start,
  1592. device_timing.hor_blank_end);
  1593. viafb_load_reg_num =
  1594. iga1_crtc_reg.hor_blank_end.reg_num;
  1595. reg = iga1_crtc_reg.hor_blank_end.reg;
  1596. break;
  1597. case H_SYNC_START_INDEX:
  1598. reg_value =
  1599. IGA1_HOR_SYNC_START_FORMULA
  1600. (device_timing.hor_sync_start);
  1601. viafb_load_reg_num =
  1602. iga1_crtc_reg.hor_sync_start.reg_num;
  1603. reg = iga1_crtc_reg.hor_sync_start.reg;
  1604. break;
  1605. case H_SYNC_END_INDEX:
  1606. reg_value =
  1607. IGA1_HOR_SYNC_END_FORMULA
  1608. (device_timing.hor_sync_start,
  1609. device_timing.hor_sync_end);
  1610. viafb_load_reg_num =
  1611. iga1_crtc_reg.hor_sync_end.reg_num;
  1612. reg = iga1_crtc_reg.hor_sync_end.reg;
  1613. break;
  1614. case V_TOTAL_INDEX:
  1615. reg_value =
  1616. IGA1_VER_TOTAL_FORMULA(device_timing.
  1617. ver_total);
  1618. viafb_load_reg_num =
  1619. iga1_crtc_reg.ver_total.reg_num;
  1620. reg = iga1_crtc_reg.ver_total.reg;
  1621. break;
  1622. case V_ADDR_INDEX:
  1623. reg_value =
  1624. IGA1_VER_ADDR_FORMULA(device_timing.
  1625. ver_addr);
  1626. viafb_load_reg_num =
  1627. iga1_crtc_reg.ver_addr.reg_num;
  1628. reg = iga1_crtc_reg.ver_addr.reg;
  1629. break;
  1630. case V_BLANK_START_INDEX:
  1631. reg_value =
  1632. IGA1_VER_BLANK_START_FORMULA
  1633. (device_timing.ver_blank_start);
  1634. viafb_load_reg_num =
  1635. iga1_crtc_reg.ver_blank_start.reg_num;
  1636. reg = iga1_crtc_reg.ver_blank_start.reg;
  1637. break;
  1638. case V_BLANK_END_INDEX:
  1639. reg_value =
  1640. IGA1_VER_BLANK_END_FORMULA
  1641. (device_timing.ver_blank_start,
  1642. device_timing.ver_blank_end);
  1643. viafb_load_reg_num =
  1644. iga1_crtc_reg.ver_blank_end.reg_num;
  1645. reg = iga1_crtc_reg.ver_blank_end.reg;
  1646. break;
  1647. case V_SYNC_START_INDEX:
  1648. reg_value =
  1649. IGA1_VER_SYNC_START_FORMULA
  1650. (device_timing.ver_sync_start);
  1651. viafb_load_reg_num =
  1652. iga1_crtc_reg.ver_sync_start.reg_num;
  1653. reg = iga1_crtc_reg.ver_sync_start.reg;
  1654. break;
  1655. case V_SYNC_END_INDEX:
  1656. reg_value =
  1657. IGA1_VER_SYNC_END_FORMULA
  1658. (device_timing.ver_sync_start,
  1659. device_timing.ver_sync_end);
  1660. viafb_load_reg_num =
  1661. iga1_crtc_reg.ver_sync_end.reg_num;
  1662. reg = iga1_crtc_reg.ver_sync_end.reg;
  1663. break;
  1664. }
  1665. }
  1666. if (set_iga == IGA2) {
  1667. switch (i) {
  1668. case H_TOTAL_INDEX:
  1669. reg_value =
  1670. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1671. hor_total);
  1672. viafb_load_reg_num =
  1673. iga2_crtc_reg.hor_total.reg_num;
  1674. reg = iga2_crtc_reg.hor_total.reg;
  1675. break;
  1676. case H_ADDR_INDEX:
  1677. reg_value =
  1678. IGA2_HOR_ADDR_FORMULA(device_timing.
  1679. hor_addr);
  1680. viafb_load_reg_num =
  1681. iga2_crtc_reg.hor_addr.reg_num;
  1682. reg = iga2_crtc_reg.hor_addr.reg;
  1683. break;
  1684. case H_BLANK_START_INDEX:
  1685. reg_value =
  1686. IGA2_HOR_BLANK_START_FORMULA
  1687. (device_timing.hor_blank_start);
  1688. viafb_load_reg_num =
  1689. iga2_crtc_reg.hor_blank_start.reg_num;
  1690. reg = iga2_crtc_reg.hor_blank_start.reg;
  1691. break;
  1692. case H_BLANK_END_INDEX:
  1693. reg_value =
  1694. IGA2_HOR_BLANK_END_FORMULA
  1695. (device_timing.hor_blank_start,
  1696. device_timing.hor_blank_end);
  1697. viafb_load_reg_num =
  1698. iga2_crtc_reg.hor_blank_end.reg_num;
  1699. reg = iga2_crtc_reg.hor_blank_end.reg;
  1700. break;
  1701. case H_SYNC_START_INDEX:
  1702. reg_value =
  1703. IGA2_HOR_SYNC_START_FORMULA
  1704. (device_timing.hor_sync_start);
  1705. if (UNICHROME_CN700 <=
  1706. viaparinfo->chip_info->gfx_chip_name)
  1707. viafb_load_reg_num =
  1708. iga2_crtc_reg.hor_sync_start.
  1709. reg_num;
  1710. else
  1711. viafb_load_reg_num = 3;
  1712. reg = iga2_crtc_reg.hor_sync_start.reg;
  1713. break;
  1714. case H_SYNC_END_INDEX:
  1715. reg_value =
  1716. IGA2_HOR_SYNC_END_FORMULA
  1717. (device_timing.hor_sync_start,
  1718. device_timing.hor_sync_end);
  1719. viafb_load_reg_num =
  1720. iga2_crtc_reg.hor_sync_end.reg_num;
  1721. reg = iga2_crtc_reg.hor_sync_end.reg;
  1722. break;
  1723. case V_TOTAL_INDEX:
  1724. reg_value =
  1725. IGA2_VER_TOTAL_FORMULA(device_timing.
  1726. ver_total);
  1727. viafb_load_reg_num =
  1728. iga2_crtc_reg.ver_total.reg_num;
  1729. reg = iga2_crtc_reg.ver_total.reg;
  1730. break;
  1731. case V_ADDR_INDEX:
  1732. reg_value =
  1733. IGA2_VER_ADDR_FORMULA(device_timing.
  1734. ver_addr);
  1735. viafb_load_reg_num =
  1736. iga2_crtc_reg.ver_addr.reg_num;
  1737. reg = iga2_crtc_reg.ver_addr.reg;
  1738. break;
  1739. case V_BLANK_START_INDEX:
  1740. reg_value =
  1741. IGA2_VER_BLANK_START_FORMULA
  1742. (device_timing.ver_blank_start);
  1743. viafb_load_reg_num =
  1744. iga2_crtc_reg.ver_blank_start.reg_num;
  1745. reg = iga2_crtc_reg.ver_blank_start.reg;
  1746. break;
  1747. case V_BLANK_END_INDEX:
  1748. reg_value =
  1749. IGA2_VER_BLANK_END_FORMULA
  1750. (device_timing.ver_blank_start,
  1751. device_timing.ver_blank_end);
  1752. viafb_load_reg_num =
  1753. iga2_crtc_reg.ver_blank_end.reg_num;
  1754. reg = iga2_crtc_reg.ver_blank_end.reg;
  1755. break;
  1756. case V_SYNC_START_INDEX:
  1757. reg_value =
  1758. IGA2_VER_SYNC_START_FORMULA
  1759. (device_timing.ver_sync_start);
  1760. viafb_load_reg_num =
  1761. iga2_crtc_reg.ver_sync_start.reg_num;
  1762. reg = iga2_crtc_reg.ver_sync_start.reg;
  1763. break;
  1764. case V_SYNC_END_INDEX:
  1765. reg_value =
  1766. IGA2_VER_SYNC_END_FORMULA
  1767. (device_timing.ver_sync_start,
  1768. device_timing.ver_sync_end);
  1769. viafb_load_reg_num =
  1770. iga2_crtc_reg.ver_sync_end.reg_num;
  1771. reg = iga2_crtc_reg.ver_sync_end.reg;
  1772. break;
  1773. }
  1774. }
  1775. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1776. }
  1777. viafb_lock_crt();
  1778. }
  1779. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1780. struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
  1781. {
  1782. struct display_timing crt_reg;
  1783. int i;
  1784. int index = 0;
  1785. int h_addr, v_addr;
  1786. u32 pll_D_N;
  1787. u8 polarity = 0;
  1788. for (i = 0; i < video_mode->mode_array; i++) {
  1789. index = i;
  1790. if (crt_table[i].refresh_rate == viaparinfo->
  1791. crt_setting_info->refresh_rate)
  1792. break;
  1793. }
  1794. crt_reg = crt_table[index].crtc;
  1795. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1796. /* So we would delete border. */
  1797. if ((viafb_LCD_ON | viafb_DVI_ON)
  1798. && video_mode->crtc[0].crtc.hor_addr == 640
  1799. && video_mode->crtc[0].crtc.ver_addr == 480
  1800. && viaparinfo->crt_setting_info->refresh_rate == 60) {
  1801. /* The border is 8 pixels. */
  1802. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1803. /* Blanking time should add left and right borders. */
  1804. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1805. }
  1806. h_addr = crt_reg.hor_addr;
  1807. v_addr = crt_reg.ver_addr;
  1808. /* update polarity for CRT timing */
  1809. if (crt_table[index].h_sync_polarity == NEGATIVE)
  1810. polarity |= BIT6;
  1811. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1812. polarity |= BIT7;
  1813. via_write_misc_reg_mask(polarity, BIT6 | BIT7);
  1814. if (set_iga == IGA1) {
  1815. viafb_unlock_crt();
  1816. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1817. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1818. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1819. }
  1820. switch (set_iga) {
  1821. case IGA1:
  1822. viafb_load_crtc_timing(crt_reg, IGA1);
  1823. break;
  1824. case IGA2:
  1825. viafb_load_crtc_timing(crt_reg, IGA2);
  1826. break;
  1827. }
  1828. load_fix_bit_crtc_reg();
  1829. viafb_lock_crt();
  1830. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1831. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1832. /* load FIFO */
  1833. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1834. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1835. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1836. pll_D_N = viafb_get_clk_value(crt_table[index].clk);
  1837. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1838. viafb_set_vclock(pll_D_N, set_iga);
  1839. }
  1840. void viafb_init_chip_info(int chip_type)
  1841. {
  1842. init_gfx_chip_info(chip_type);
  1843. init_tmds_chip_info();
  1844. init_lvds_chip_info();
  1845. viaparinfo->crt_setting_info->iga_path = IGA1;
  1846. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1847. /*Set IGA path for each device */
  1848. viafb_set_iga_path();
  1849. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1850. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1851. viaparinfo->lvds_setting_info2->display_method =
  1852. viaparinfo->lvds_setting_info->display_method;
  1853. viaparinfo->lvds_setting_info2->lcd_mode =
  1854. viaparinfo->lvds_setting_info->lcd_mode;
  1855. }
  1856. void viafb_update_device_setting(int hres, int vres,
  1857. int bpp, int vmode_refresh, int flag)
  1858. {
  1859. if (flag == 0) {
  1860. viaparinfo->crt_setting_info->h_active = hres;
  1861. viaparinfo->crt_setting_info->v_active = vres;
  1862. viaparinfo->crt_setting_info->bpp = bpp;
  1863. viaparinfo->crt_setting_info->refresh_rate =
  1864. vmode_refresh;
  1865. viaparinfo->tmds_setting_info->h_active = hres;
  1866. viaparinfo->tmds_setting_info->v_active = vres;
  1867. viaparinfo->lvds_setting_info->h_active = hres;
  1868. viaparinfo->lvds_setting_info->v_active = vres;
  1869. viaparinfo->lvds_setting_info->bpp = bpp;
  1870. viaparinfo->lvds_setting_info->refresh_rate =
  1871. vmode_refresh;
  1872. viaparinfo->lvds_setting_info2->h_active = hres;
  1873. viaparinfo->lvds_setting_info2->v_active = vres;
  1874. viaparinfo->lvds_setting_info2->bpp = bpp;
  1875. viaparinfo->lvds_setting_info2->refresh_rate =
  1876. vmode_refresh;
  1877. } else {
  1878. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1879. viaparinfo->tmds_setting_info->h_active = hres;
  1880. viaparinfo->tmds_setting_info->v_active = vres;
  1881. }
  1882. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1883. viaparinfo->lvds_setting_info->h_active = hres;
  1884. viaparinfo->lvds_setting_info->v_active = vres;
  1885. viaparinfo->lvds_setting_info->bpp = bpp;
  1886. viaparinfo->lvds_setting_info->refresh_rate =
  1887. vmode_refresh;
  1888. }
  1889. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1890. viaparinfo->lvds_setting_info2->h_active = hres;
  1891. viaparinfo->lvds_setting_info2->v_active = vres;
  1892. viaparinfo->lvds_setting_info2->bpp = bpp;
  1893. viaparinfo->lvds_setting_info2->refresh_rate =
  1894. vmode_refresh;
  1895. }
  1896. }
  1897. }
  1898. static void init_gfx_chip_info(int chip_type)
  1899. {
  1900. u8 tmp;
  1901. viaparinfo->chip_info->gfx_chip_name = chip_type;
  1902. /* Check revision of CLE266 Chip */
  1903. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1904. /* CR4F only define in CLE266.CX chip */
  1905. tmp = viafb_read_reg(VIACR, CR4F);
  1906. viafb_write_reg(CR4F, VIACR, 0x55);
  1907. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1908. viaparinfo->chip_info->gfx_chip_revision =
  1909. CLE266_REVISION_AX;
  1910. else
  1911. viaparinfo->chip_info->gfx_chip_revision =
  1912. CLE266_REVISION_CX;
  1913. /* restore orignal CR4F value */
  1914. viafb_write_reg(CR4F, VIACR, tmp);
  1915. }
  1916. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1917. tmp = viafb_read_reg(VIASR, SR43);
  1918. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1919. if (tmp & 0x02) {
  1920. viaparinfo->chip_info->gfx_chip_revision =
  1921. CX700_REVISION_700M2;
  1922. } else if (tmp & 0x40) {
  1923. viaparinfo->chip_info->gfx_chip_revision =
  1924. CX700_REVISION_700M;
  1925. } else {
  1926. viaparinfo->chip_info->gfx_chip_revision =
  1927. CX700_REVISION_700;
  1928. }
  1929. }
  1930. /* Determine which 2D engine we have */
  1931. switch (viaparinfo->chip_info->gfx_chip_name) {
  1932. case UNICHROME_VX800:
  1933. case UNICHROME_VX855:
  1934. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
  1935. break;
  1936. case UNICHROME_K8M890:
  1937. case UNICHROME_P4M900:
  1938. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
  1939. break;
  1940. default:
  1941. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
  1942. break;
  1943. }
  1944. }
  1945. static void init_tmds_chip_info(void)
  1946. {
  1947. viafb_tmds_trasmitter_identify();
  1948. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1949. output_interface) {
  1950. switch (viaparinfo->chip_info->gfx_chip_name) {
  1951. case UNICHROME_CX700:
  1952. {
  1953. /* we should check support by hardware layout.*/
  1954. if ((viafb_display_hardware_layout ==
  1955. HW_LAYOUT_DVI_ONLY)
  1956. || (viafb_display_hardware_layout ==
  1957. HW_LAYOUT_LCD_DVI)) {
  1958. viaparinfo->chip_info->tmds_chip_info.
  1959. output_interface = INTERFACE_TMDS;
  1960. } else {
  1961. viaparinfo->chip_info->tmds_chip_info.
  1962. output_interface =
  1963. INTERFACE_NONE;
  1964. }
  1965. break;
  1966. }
  1967. case UNICHROME_K8M890:
  1968. case UNICHROME_P4M900:
  1969. case UNICHROME_P4M890:
  1970. /* TMDS on PCIE, we set DFPLOW as default. */
  1971. viaparinfo->chip_info->tmds_chip_info.output_interface =
  1972. INTERFACE_DFP_LOW;
  1973. break;
  1974. default:
  1975. {
  1976. /* set DVP1 default for DVI */
  1977. viaparinfo->chip_info->tmds_chip_info
  1978. .output_interface = INTERFACE_DVP1;
  1979. }
  1980. }
  1981. }
  1982. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  1983. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  1984. viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
  1985. &viaparinfo->shared->tmds_setting_info);
  1986. }
  1987. static void init_lvds_chip_info(void)
  1988. {
  1989. viafb_lvds_trasmitter_identify();
  1990. viafb_init_lcd_size();
  1991. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  1992. viaparinfo->lvds_setting_info);
  1993. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  1994. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  1995. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  1996. }
  1997. /*If CX700,two singel LCD, we need to reassign
  1998. LCD interface to different LVDS port */
  1999. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  2000. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  2001. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  2002. lvds_chip_name) && (INTEGRATED_LVDS ==
  2003. viaparinfo->chip_info->
  2004. lvds_chip_info2.lvds_chip_name)) {
  2005. viaparinfo->chip_info->lvds_chip_info.output_interface =
  2006. INTERFACE_LVDS0;
  2007. viaparinfo->chip_info->lvds_chip_info2.
  2008. output_interface =
  2009. INTERFACE_LVDS1;
  2010. }
  2011. }
  2012. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  2013. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  2014. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  2015. viaparinfo->chip_info->lvds_chip_info.output_interface);
  2016. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  2017. viaparinfo->chip_info->lvds_chip_info.output_interface);
  2018. }
  2019. void viafb_init_dac(int set_iga)
  2020. {
  2021. int i;
  2022. u8 tmp;
  2023. if (set_iga == IGA1) {
  2024. /* access Primary Display's LUT */
  2025. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  2026. /* turn off LCK */
  2027. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  2028. for (i = 0; i < 256; i++) {
  2029. write_dac_reg(i, palLUT_table[i].red,
  2030. palLUT_table[i].green,
  2031. palLUT_table[i].blue);
  2032. }
  2033. /* turn on LCK */
  2034. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  2035. } else {
  2036. tmp = viafb_read_reg(VIACR, CR6A);
  2037. /* access Secondary Display's LUT */
  2038. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  2039. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  2040. for (i = 0; i < 256; i++) {
  2041. write_dac_reg(i, palLUT_table[i].red,
  2042. palLUT_table[i].green,
  2043. palLUT_table[i].blue);
  2044. }
  2045. /* set IGA1 DAC for default */
  2046. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  2047. viafb_write_reg(CR6A, VIACR, tmp);
  2048. }
  2049. }
  2050. static void device_screen_off(void)
  2051. {
  2052. /* turn off CRT screen (IGA1) */
  2053. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  2054. }
  2055. static void device_screen_on(void)
  2056. {
  2057. /* turn on CRT screen (IGA1) */
  2058. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  2059. }
  2060. static void set_display_channel(void)
  2061. {
  2062. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  2063. is keeped on lvds_setting_info2 */
  2064. if (viafb_LCD2_ON &&
  2065. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  2066. /* For dual channel LCD: */
  2067. /* Set to Dual LVDS channel. */
  2068. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2069. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  2070. /* For LCD+DFP: */
  2071. /* Set to LVDS1 + TMDS channel. */
  2072. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  2073. } else if (viafb_DVI_ON) {
  2074. /* Set to single TMDS channel. */
  2075. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  2076. } else if (viafb_LCD_ON) {
  2077. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  2078. /* For dual channel LCD: */
  2079. /* Set to Dual LVDS channel. */
  2080. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2081. } else {
  2082. /* Set to LVDS0 + LVDS1 channel. */
  2083. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  2084. }
  2085. }
  2086. }
  2087. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  2088. struct VideoModeTable *vmode_tbl1, int video_bpp1)
  2089. {
  2090. int i, j;
  2091. int port;
  2092. u8 value, index, mask;
  2093. struct crt_mode_table *crt_timing;
  2094. struct crt_mode_table *crt_timing1 = NULL;
  2095. device_screen_off();
  2096. crt_timing = vmode_tbl->crtc;
  2097. if (viafb_SAMM_ON == 1) {
  2098. crt_timing1 = vmode_tbl1->crtc;
  2099. }
  2100. inb(VIAStatus);
  2101. outb(0x00, VIAAR);
  2102. /* Write Common Setting for Video Mode */
  2103. switch (viaparinfo->chip_info->gfx_chip_name) {
  2104. case UNICHROME_CLE266:
  2105. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  2106. break;
  2107. case UNICHROME_K400:
  2108. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  2109. break;
  2110. case UNICHROME_K800:
  2111. case UNICHROME_PM800:
  2112. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  2113. break;
  2114. case UNICHROME_CN700:
  2115. case UNICHROME_K8M890:
  2116. case UNICHROME_P4M890:
  2117. case UNICHROME_P4M900:
  2118. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  2119. break;
  2120. case UNICHROME_CX700:
  2121. case UNICHROME_VX800:
  2122. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  2123. break;
  2124. case UNICHROME_VX855:
  2125. viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
  2126. break;
  2127. }
  2128. device_off();
  2129. /* Fill VPIT Parameters */
  2130. /* Write Misc Register */
  2131. outb(VPIT.Misc, VIA_MISC_REG_WRITE);
  2132. /* Write Sequencer */
  2133. for (i = 1; i <= StdSR; i++)
  2134. via_write_reg(VIASR, i, VPIT.SR[i - 1]);
  2135. viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
  2136. viafb_set_iga_path();
  2137. /* Write CRTC */
  2138. viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
  2139. /* Write Graphic Controller */
  2140. for (i = 0; i < StdGR; i++)
  2141. via_write_reg(VIAGR, i, VPIT.GR[i]);
  2142. /* Write Attribute Controller */
  2143. for (i = 0; i < StdAR; i++) {
  2144. inb(VIAStatus);
  2145. outb(i, VIAAR);
  2146. outb(VPIT.AR[i], VIAAR);
  2147. }
  2148. inb(VIAStatus);
  2149. outb(0x20, VIAAR);
  2150. /* Update Patch Register */
  2151. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
  2152. || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
  2153. && vmode_tbl->crtc[0].crtc.hor_addr == 1024
  2154. && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
  2155. for (j = 0; j < res_patch_table[0].table_length; j++) {
  2156. index = res_patch_table[0].io_reg_table[j].index;
  2157. port = res_patch_table[0].io_reg_table[j].port;
  2158. value = res_patch_table[0].io_reg_table[j].value;
  2159. mask = res_patch_table[0].io_reg_table[j].mask;
  2160. viafb_write_reg_mask(index, port, value, mask);
  2161. }
  2162. }
  2163. via_set_primary_pitch(viafbinfo->fix.line_length);
  2164. via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
  2165. : viafbinfo->fix.line_length);
  2166. via_set_primary_color_depth(viaparinfo->depth);
  2167. via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
  2168. : viaparinfo->depth);
  2169. /* Update Refresh Rate Setting */
  2170. /* Clear On Screen */
  2171. /* CRT set mode */
  2172. if (viafb_CRT_ON) {
  2173. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  2174. IGA2)) {
  2175. viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
  2176. video_bpp1 / 8,
  2177. viaparinfo->crt_setting_info->iga_path);
  2178. } else {
  2179. viafb_fill_crtc_timing(crt_timing, vmode_tbl,
  2180. video_bpp / 8,
  2181. viaparinfo->crt_setting_info->iga_path);
  2182. }
  2183. set_crt_output_path(viaparinfo->crt_setting_info->iga_path);
  2184. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  2185. to 8 alignment (1368),there is several pixels (2 pixels)
  2186. on right side of screen. */
  2187. if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
  2188. viafb_unlock_crt();
  2189. viafb_write_reg(CR02, VIACR,
  2190. viafb_read_reg(VIACR, CR02) - 1);
  2191. viafb_lock_crt();
  2192. }
  2193. }
  2194. if (viafb_DVI_ON) {
  2195. if (viafb_SAMM_ON &&
  2196. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2197. viafb_dvi_set_mode(viafb_get_mode
  2198. (viaparinfo->tmds_setting_info->h_active,
  2199. viaparinfo->tmds_setting_info->
  2200. v_active),
  2201. video_bpp1, viaparinfo->
  2202. tmds_setting_info->iga_path);
  2203. } else {
  2204. viafb_dvi_set_mode(viafb_get_mode
  2205. (viaparinfo->tmds_setting_info->h_active,
  2206. viaparinfo->
  2207. tmds_setting_info->v_active),
  2208. video_bpp, viaparinfo->
  2209. tmds_setting_info->iga_path);
  2210. }
  2211. }
  2212. if (viafb_LCD_ON) {
  2213. if (viafb_SAMM_ON &&
  2214. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2215. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2216. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2217. lvds_setting_info,
  2218. &viaparinfo->chip_info->lvds_chip_info);
  2219. } else {
  2220. /* IGA1 doesn't have LCD scaling, so set it center. */
  2221. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2222. viaparinfo->lvds_setting_info->display_method =
  2223. LCD_CENTERING;
  2224. }
  2225. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2226. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2227. lvds_setting_info,
  2228. &viaparinfo->chip_info->lvds_chip_info);
  2229. }
  2230. }
  2231. if (viafb_LCD2_ON) {
  2232. if (viafb_SAMM_ON &&
  2233. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2234. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2235. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2236. lvds_setting_info2,
  2237. &viaparinfo->chip_info->lvds_chip_info2);
  2238. } else {
  2239. /* IGA1 doesn't have LCD scaling, so set it center. */
  2240. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2241. viaparinfo->lvds_setting_info2->display_method =
  2242. LCD_CENTERING;
  2243. }
  2244. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2245. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2246. lvds_setting_info2,
  2247. &viaparinfo->chip_info->lvds_chip_info2);
  2248. }
  2249. }
  2250. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2251. && (viafb_LCD_ON || viafb_DVI_ON))
  2252. set_display_channel();
  2253. /* If set mode normally, save resolution information for hot-plug . */
  2254. if (!viafb_hotplug) {
  2255. viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
  2256. viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
  2257. viafb_hotplug_bpp = video_bpp;
  2258. viafb_hotplug_refresh = viafb_refresh;
  2259. if (viafb_DVI_ON)
  2260. viafb_DeviceStatus = DVI_Device;
  2261. else
  2262. viafb_DeviceStatus = CRT_Device;
  2263. }
  2264. device_on();
  2265. if (viafb_SAMM_ON == 1)
  2266. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  2267. device_screen_on();
  2268. return 1;
  2269. }
  2270. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2271. {
  2272. int i;
  2273. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2274. if ((hres == res_map_refresh_tbl[i].hres)
  2275. && (vres == res_map_refresh_tbl[i].vres)
  2276. && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
  2277. return res_map_refresh_tbl[i].pixclock;
  2278. }
  2279. return RES_640X480_60HZ_PIXCLOCK;
  2280. }
  2281. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2282. {
  2283. #define REFRESH_TOLERANCE 3
  2284. int i, nearest = -1, diff = REFRESH_TOLERANCE;
  2285. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2286. if ((hres == res_map_refresh_tbl[i].hres)
  2287. && (vres == res_map_refresh_tbl[i].vres)
  2288. && (diff > (abs(long_refresh -
  2289. res_map_refresh_tbl[i].vmode_refresh)))) {
  2290. diff = abs(long_refresh - res_map_refresh_tbl[i].
  2291. vmode_refresh);
  2292. nearest = i;
  2293. }
  2294. }
  2295. #undef REFRESH_TOLERANCE
  2296. if (nearest > 0)
  2297. return res_map_refresh_tbl[nearest].vmode_refresh;
  2298. return 60;
  2299. }
  2300. static void device_off(void)
  2301. {
  2302. viafb_crt_disable();
  2303. viafb_dvi_disable();
  2304. viafb_lcd_disable();
  2305. }
  2306. static void device_on(void)
  2307. {
  2308. if (viafb_CRT_ON == 1)
  2309. viafb_crt_enable();
  2310. if (viafb_DVI_ON == 1)
  2311. viafb_dvi_enable();
  2312. if (viafb_LCD_ON == 1)
  2313. viafb_lcd_enable();
  2314. }
  2315. void viafb_crt_disable(void)
  2316. {
  2317. viafb_write_reg_mask(CR36, VIACR, BIT5 + BIT4, BIT5 + BIT4);
  2318. }
  2319. void viafb_crt_enable(void)
  2320. {
  2321. viafb_write_reg_mask(CR36, VIACR, 0x0, BIT5 + BIT4);
  2322. }
  2323. static void enable_second_display_channel(void)
  2324. {
  2325. /* to enable second display channel. */
  2326. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2327. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2328. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2329. }
  2330. static void disable_second_display_channel(void)
  2331. {
  2332. /* to disable second display channel. */
  2333. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2334. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2335. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2336. }
  2337. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2338. *p_gfx_dpa_setting)
  2339. {
  2340. switch (output_interface) {
  2341. case INTERFACE_DVP0:
  2342. {
  2343. /* DVP0 Clock Polarity and Adjust: */
  2344. viafb_write_reg_mask(CR96, VIACR,
  2345. p_gfx_dpa_setting->DVP0, 0x0F);
  2346. /* DVP0 Clock and Data Pads Driving: */
  2347. viafb_write_reg_mask(SR1E, VIASR,
  2348. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2349. viafb_write_reg_mask(SR2A, VIASR,
  2350. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2351. BIT4);
  2352. viafb_write_reg_mask(SR1B, VIASR,
  2353. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2354. viafb_write_reg_mask(SR2A, VIASR,
  2355. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2356. break;
  2357. }
  2358. case INTERFACE_DVP1:
  2359. {
  2360. /* DVP1 Clock Polarity and Adjust: */
  2361. viafb_write_reg_mask(CR9B, VIACR,
  2362. p_gfx_dpa_setting->DVP1, 0x0F);
  2363. /* DVP1 Clock and Data Pads Driving: */
  2364. viafb_write_reg_mask(SR65, VIASR,
  2365. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2366. break;
  2367. }
  2368. case INTERFACE_DFP_HIGH:
  2369. {
  2370. viafb_write_reg_mask(CR97, VIACR,
  2371. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2372. break;
  2373. }
  2374. case INTERFACE_DFP_LOW:
  2375. {
  2376. viafb_write_reg_mask(CR99, VIACR,
  2377. p_gfx_dpa_setting->DFPLow, 0x0F);
  2378. break;
  2379. }
  2380. case INTERFACE_DFP:
  2381. {
  2382. viafb_write_reg_mask(CR97, VIACR,
  2383. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2384. viafb_write_reg_mask(CR99, VIACR,
  2385. p_gfx_dpa_setting->DFPLow, 0x0F);
  2386. break;
  2387. }
  2388. }
  2389. }
  2390. /*According var's xres, yres fill var's other timing information*/
  2391. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2392. struct VideoModeTable *vmode_tbl)
  2393. {
  2394. struct crt_mode_table *crt_timing = NULL;
  2395. struct display_timing crt_reg;
  2396. int i = 0, index = 0;
  2397. crt_timing = vmode_tbl->crtc;
  2398. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2399. index = i;
  2400. if (crt_timing[i].refresh_rate == refresh)
  2401. break;
  2402. }
  2403. crt_reg = crt_timing[index].crtc;
  2404. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2405. var->left_margin =
  2406. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2407. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2408. var->hsync_len = crt_reg.hor_sync_end;
  2409. var->upper_margin =
  2410. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2411. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2412. var->vsync_len = crt_reg.ver_sync_end;
  2413. }