intel_lvds.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Dave Airlie <airlied@linux.ie>
  27. * Jesse Barnes <jesse.barnes@intel.com>
  28. */
  29. #include <acpi/button.h>
  30. #include <linux/dmi.h>
  31. #include <linux/i2c.h>
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "drm_crtc.h"
  35. #include "drm_edid.h"
  36. #include "intel_drv.h"
  37. #include "i915_drm.h"
  38. #include "i915_drv.h"
  39. #include <linux/acpi.h>
  40. /* Private structure for the integrated LVDS support */
  41. struct intel_lvds_priv {
  42. int fitting_mode;
  43. u32 pfit_control;
  44. u32 pfit_pgm_ratios;
  45. };
  46. /**
  47. * Sets the backlight level.
  48. *
  49. * \param level backlight level, from 0 to intel_lvds_get_max_backlight().
  50. */
  51. static void intel_lvds_set_backlight(struct drm_device *dev, int level)
  52. {
  53. struct drm_i915_private *dev_priv = dev->dev_private;
  54. u32 blc_pwm_ctl, reg;
  55. if (HAS_PCH_SPLIT(dev))
  56. reg = BLC_PWM_CPU_CTL;
  57. else
  58. reg = BLC_PWM_CTL;
  59. blc_pwm_ctl = I915_READ(reg) & ~BACKLIGHT_DUTY_CYCLE_MASK;
  60. I915_WRITE(reg, (blc_pwm_ctl |
  61. (level << BACKLIGHT_DUTY_CYCLE_SHIFT)));
  62. }
  63. /**
  64. * Returns the maximum level of the backlight duty cycle field.
  65. */
  66. static u32 intel_lvds_get_max_backlight(struct drm_device *dev)
  67. {
  68. struct drm_i915_private *dev_priv = dev->dev_private;
  69. u32 reg;
  70. if (HAS_PCH_SPLIT(dev))
  71. reg = BLC_PWM_PCH_CTL2;
  72. else
  73. reg = BLC_PWM_CTL;
  74. return ((I915_READ(reg) & BACKLIGHT_MODULATION_FREQ_MASK) >>
  75. BACKLIGHT_MODULATION_FREQ_SHIFT) * 2;
  76. }
  77. /**
  78. * Sets the power state for the panel.
  79. */
  80. static void intel_lvds_set_power(struct drm_device *dev, bool on)
  81. {
  82. struct drm_i915_private *dev_priv = dev->dev_private;
  83. u32 pp_status, ctl_reg, status_reg, lvds_reg;
  84. if (HAS_PCH_SPLIT(dev)) {
  85. ctl_reg = PCH_PP_CONTROL;
  86. status_reg = PCH_PP_STATUS;
  87. lvds_reg = PCH_LVDS;
  88. } else {
  89. ctl_reg = PP_CONTROL;
  90. status_reg = PP_STATUS;
  91. lvds_reg = LVDS;
  92. }
  93. if (on) {
  94. I915_WRITE(lvds_reg, I915_READ(lvds_reg) | LVDS_PORT_EN);
  95. POSTING_READ(lvds_reg);
  96. I915_WRITE(ctl_reg, I915_READ(ctl_reg) |
  97. POWER_TARGET_ON);
  98. do {
  99. pp_status = I915_READ(status_reg);
  100. } while ((pp_status & PP_ON) == 0);
  101. intel_lvds_set_backlight(dev, dev_priv->backlight_duty_cycle);
  102. } else {
  103. intel_lvds_set_backlight(dev, 0);
  104. I915_WRITE(ctl_reg, I915_READ(ctl_reg) &
  105. ~POWER_TARGET_ON);
  106. do {
  107. pp_status = I915_READ(status_reg);
  108. } while (pp_status & PP_ON);
  109. I915_WRITE(lvds_reg, I915_READ(lvds_reg) & ~LVDS_PORT_EN);
  110. POSTING_READ(lvds_reg);
  111. }
  112. }
  113. static void intel_lvds_dpms(struct drm_encoder *encoder, int mode)
  114. {
  115. struct drm_device *dev = encoder->dev;
  116. if (mode == DRM_MODE_DPMS_ON)
  117. intel_lvds_set_power(dev, true);
  118. else
  119. intel_lvds_set_power(dev, false);
  120. /* XXX: We never power down the LVDS pairs. */
  121. }
  122. static void intel_lvds_save(struct drm_connector *connector)
  123. {
  124. struct drm_device *dev = connector->dev;
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. u32 pp_on_reg, pp_off_reg, pp_ctl_reg, pp_div_reg;
  127. u32 pwm_ctl_reg;
  128. if (HAS_PCH_SPLIT(dev)) {
  129. pp_on_reg = PCH_PP_ON_DELAYS;
  130. pp_off_reg = PCH_PP_OFF_DELAYS;
  131. pp_ctl_reg = PCH_PP_CONTROL;
  132. pp_div_reg = PCH_PP_DIVISOR;
  133. pwm_ctl_reg = BLC_PWM_CPU_CTL;
  134. } else {
  135. pp_on_reg = PP_ON_DELAYS;
  136. pp_off_reg = PP_OFF_DELAYS;
  137. pp_ctl_reg = PP_CONTROL;
  138. pp_div_reg = PP_DIVISOR;
  139. pwm_ctl_reg = BLC_PWM_CTL;
  140. }
  141. dev_priv->savePP_ON = I915_READ(pp_on_reg);
  142. dev_priv->savePP_OFF = I915_READ(pp_off_reg);
  143. dev_priv->savePP_CONTROL = I915_READ(pp_ctl_reg);
  144. dev_priv->savePP_DIVISOR = I915_READ(pp_div_reg);
  145. dev_priv->saveBLC_PWM_CTL = I915_READ(pwm_ctl_reg);
  146. dev_priv->backlight_duty_cycle = (dev_priv->saveBLC_PWM_CTL &
  147. BACKLIGHT_DUTY_CYCLE_MASK);
  148. /*
  149. * If the light is off at server startup, just make it full brightness
  150. */
  151. if (dev_priv->backlight_duty_cycle == 0)
  152. dev_priv->backlight_duty_cycle =
  153. intel_lvds_get_max_backlight(dev);
  154. }
  155. static void intel_lvds_restore(struct drm_connector *connector)
  156. {
  157. struct drm_device *dev = connector->dev;
  158. struct drm_i915_private *dev_priv = dev->dev_private;
  159. u32 pp_on_reg, pp_off_reg, pp_ctl_reg, pp_div_reg;
  160. u32 pwm_ctl_reg;
  161. if (HAS_PCH_SPLIT(dev)) {
  162. pp_on_reg = PCH_PP_ON_DELAYS;
  163. pp_off_reg = PCH_PP_OFF_DELAYS;
  164. pp_ctl_reg = PCH_PP_CONTROL;
  165. pp_div_reg = PCH_PP_DIVISOR;
  166. pwm_ctl_reg = BLC_PWM_CPU_CTL;
  167. } else {
  168. pp_on_reg = PP_ON_DELAYS;
  169. pp_off_reg = PP_OFF_DELAYS;
  170. pp_ctl_reg = PP_CONTROL;
  171. pp_div_reg = PP_DIVISOR;
  172. pwm_ctl_reg = BLC_PWM_CTL;
  173. }
  174. I915_WRITE(pwm_ctl_reg, dev_priv->saveBLC_PWM_CTL);
  175. I915_WRITE(pp_on_reg, dev_priv->savePP_ON);
  176. I915_WRITE(pp_off_reg, dev_priv->savePP_OFF);
  177. I915_WRITE(pp_div_reg, dev_priv->savePP_DIVISOR);
  178. I915_WRITE(pp_ctl_reg, dev_priv->savePP_CONTROL);
  179. if (dev_priv->savePP_CONTROL & POWER_TARGET_ON)
  180. intel_lvds_set_power(dev, true);
  181. else
  182. intel_lvds_set_power(dev, false);
  183. }
  184. static int intel_lvds_mode_valid(struct drm_connector *connector,
  185. struct drm_display_mode *mode)
  186. {
  187. struct drm_device *dev = connector->dev;
  188. struct drm_i915_private *dev_priv = dev->dev_private;
  189. struct drm_display_mode *fixed_mode = dev_priv->panel_fixed_mode;
  190. if (fixed_mode) {
  191. if (mode->hdisplay > fixed_mode->hdisplay)
  192. return MODE_PANEL;
  193. if (mode->vdisplay > fixed_mode->vdisplay)
  194. return MODE_PANEL;
  195. }
  196. return MODE_OK;
  197. }
  198. static bool intel_lvds_mode_fixup(struct drm_encoder *encoder,
  199. struct drm_display_mode *mode,
  200. struct drm_display_mode *adjusted_mode)
  201. {
  202. /*
  203. * float point operation is not supported . So the PANEL_RATIO_FACTOR
  204. * is defined, which can avoid the float point computation when
  205. * calculating the panel ratio.
  206. */
  207. #define PANEL_RATIO_FACTOR 8192
  208. struct drm_device *dev = encoder->dev;
  209. struct drm_i915_private *dev_priv = dev->dev_private;
  210. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  211. struct drm_encoder *tmp_encoder;
  212. struct intel_output *intel_output = enc_to_intel_output(encoder);
  213. struct intel_lvds_priv *lvds_priv = intel_output->dev_priv;
  214. u32 pfit_control = 0, pfit_pgm_ratios = 0;
  215. int left_border = 0, right_border = 0, top_border = 0;
  216. int bottom_border = 0;
  217. bool border = 0;
  218. int panel_ratio, desired_ratio, vert_scale, horiz_scale;
  219. int horiz_ratio, vert_ratio;
  220. u32 hsync_width, vsync_width;
  221. u32 hblank_width, vblank_width;
  222. u32 hsync_pos, vsync_pos;
  223. /* Should never happen!! */
  224. if (!IS_I965G(dev) && intel_crtc->pipe == 0) {
  225. DRM_ERROR("Can't support LVDS on pipe A\n");
  226. return false;
  227. }
  228. /* Should never happen!! */
  229. list_for_each_entry(tmp_encoder, &dev->mode_config.encoder_list, head) {
  230. if (tmp_encoder != encoder && tmp_encoder->crtc == encoder->crtc) {
  231. DRM_ERROR("Can't enable LVDS and another "
  232. "encoder on the same pipe\n");
  233. return false;
  234. }
  235. }
  236. /* If we don't have a panel mode, there is nothing we can do */
  237. if (dev_priv->panel_fixed_mode == NULL)
  238. return true;
  239. /*
  240. * If we have timings from the BIOS for the panel, put them in
  241. * to the adjusted mode. The CRTC will be set up for this mode,
  242. * with the panel scaling set up to source from the H/VDisplay
  243. * of the original mode.
  244. */
  245. if (dev_priv->panel_fixed_mode != NULL) {
  246. adjusted_mode->hdisplay = dev_priv->panel_fixed_mode->hdisplay;
  247. adjusted_mode->hsync_start =
  248. dev_priv->panel_fixed_mode->hsync_start;
  249. adjusted_mode->hsync_end =
  250. dev_priv->panel_fixed_mode->hsync_end;
  251. adjusted_mode->htotal = dev_priv->panel_fixed_mode->htotal;
  252. adjusted_mode->vdisplay = dev_priv->panel_fixed_mode->vdisplay;
  253. adjusted_mode->vsync_start =
  254. dev_priv->panel_fixed_mode->vsync_start;
  255. adjusted_mode->vsync_end =
  256. dev_priv->panel_fixed_mode->vsync_end;
  257. adjusted_mode->vtotal = dev_priv->panel_fixed_mode->vtotal;
  258. adjusted_mode->clock = dev_priv->panel_fixed_mode->clock;
  259. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  260. }
  261. /* Make sure pre-965s set dither correctly */
  262. if (!IS_I965G(dev)) {
  263. if (dev_priv->panel_wants_dither || dev_priv->lvds_dither)
  264. pfit_control |= PANEL_8TO6_DITHER_ENABLE;
  265. }
  266. /* Native modes don't need fitting */
  267. if (adjusted_mode->hdisplay == mode->hdisplay &&
  268. adjusted_mode->vdisplay == mode->vdisplay) {
  269. pfit_pgm_ratios = 0;
  270. border = 0;
  271. goto out;
  272. }
  273. /* full screen scale for now */
  274. if (HAS_PCH_SPLIT(dev))
  275. goto out;
  276. /* 965+ wants fuzzy fitting */
  277. if (IS_I965G(dev))
  278. pfit_control |= (intel_crtc->pipe << PFIT_PIPE_SHIFT) |
  279. PFIT_FILTER_FUZZY;
  280. hsync_width = adjusted_mode->crtc_hsync_end -
  281. adjusted_mode->crtc_hsync_start;
  282. vsync_width = adjusted_mode->crtc_vsync_end -
  283. adjusted_mode->crtc_vsync_start;
  284. hblank_width = adjusted_mode->crtc_hblank_end -
  285. adjusted_mode->crtc_hblank_start;
  286. vblank_width = adjusted_mode->crtc_vblank_end -
  287. adjusted_mode->crtc_vblank_start;
  288. /*
  289. * Deal with panel fitting options. Figure out how to stretch the
  290. * image based on its aspect ratio & the current panel fitting mode.
  291. */
  292. panel_ratio = adjusted_mode->hdisplay * PANEL_RATIO_FACTOR /
  293. adjusted_mode->vdisplay;
  294. desired_ratio = mode->hdisplay * PANEL_RATIO_FACTOR /
  295. mode->vdisplay;
  296. /*
  297. * Enable automatic panel scaling for non-native modes so that they fill
  298. * the screen. Should be enabled before the pipe is enabled, according
  299. * to register description and PRM.
  300. * Change the value here to see the borders for debugging
  301. */
  302. if (!HAS_PCH_SPLIT(dev)) {
  303. I915_WRITE(BCLRPAT_A, 0);
  304. I915_WRITE(BCLRPAT_B, 0);
  305. }
  306. switch (lvds_priv->fitting_mode) {
  307. case DRM_MODE_SCALE_CENTER:
  308. /*
  309. * For centered modes, we have to calculate border widths &
  310. * heights and modify the values programmed into the CRTC.
  311. */
  312. left_border = (adjusted_mode->hdisplay - mode->hdisplay) / 2;
  313. right_border = left_border;
  314. if (mode->hdisplay & 1)
  315. right_border++;
  316. top_border = (adjusted_mode->vdisplay - mode->vdisplay) / 2;
  317. bottom_border = top_border;
  318. if (mode->vdisplay & 1)
  319. bottom_border++;
  320. /* Set active & border values */
  321. adjusted_mode->crtc_hdisplay = mode->hdisplay;
  322. /* Keep the boder be even */
  323. if (right_border & 1)
  324. right_border++;
  325. /* use the border directly instead of border minuse one */
  326. adjusted_mode->crtc_hblank_start = mode->hdisplay +
  327. right_border;
  328. /* keep the blank width constant */
  329. adjusted_mode->crtc_hblank_end =
  330. adjusted_mode->crtc_hblank_start + hblank_width;
  331. /* get the hsync pos relative to hblank start */
  332. hsync_pos = (hblank_width - hsync_width) / 2;
  333. /* keep the hsync pos be even */
  334. if (hsync_pos & 1)
  335. hsync_pos++;
  336. adjusted_mode->crtc_hsync_start =
  337. adjusted_mode->crtc_hblank_start + hsync_pos;
  338. /* keep the hsync width constant */
  339. adjusted_mode->crtc_hsync_end =
  340. adjusted_mode->crtc_hsync_start + hsync_width;
  341. adjusted_mode->crtc_vdisplay = mode->vdisplay;
  342. /* use the border instead of border minus one */
  343. adjusted_mode->crtc_vblank_start = mode->vdisplay +
  344. bottom_border;
  345. /* keep the vblank width constant */
  346. adjusted_mode->crtc_vblank_end =
  347. adjusted_mode->crtc_vblank_start + vblank_width;
  348. /* get the vsync start postion relative to vblank start */
  349. vsync_pos = (vblank_width - vsync_width) / 2;
  350. adjusted_mode->crtc_vsync_start =
  351. adjusted_mode->crtc_vblank_start + vsync_pos;
  352. /* keep the vsync width constant */
  353. adjusted_mode->crtc_vsync_end =
  354. adjusted_mode->crtc_vsync_start + vsync_width;
  355. border = 1;
  356. break;
  357. case DRM_MODE_SCALE_ASPECT:
  358. /* Scale but preserve the spect ratio */
  359. pfit_control |= PFIT_ENABLE;
  360. if (IS_I965G(dev)) {
  361. /* 965+ is easy, it does everything in hw */
  362. if (panel_ratio > desired_ratio)
  363. pfit_control |= PFIT_SCALING_PILLAR;
  364. else if (panel_ratio < desired_ratio)
  365. pfit_control |= PFIT_SCALING_LETTER;
  366. else
  367. pfit_control |= PFIT_SCALING_AUTO;
  368. } else {
  369. /*
  370. * For earlier chips we have to calculate the scaling
  371. * ratio by hand and program it into the
  372. * PFIT_PGM_RATIO register
  373. */
  374. u32 horiz_bits, vert_bits, bits = 12;
  375. horiz_ratio = mode->hdisplay * PANEL_RATIO_FACTOR/
  376. adjusted_mode->hdisplay;
  377. vert_ratio = mode->vdisplay * PANEL_RATIO_FACTOR/
  378. adjusted_mode->vdisplay;
  379. horiz_scale = adjusted_mode->hdisplay *
  380. PANEL_RATIO_FACTOR / mode->hdisplay;
  381. vert_scale = adjusted_mode->vdisplay *
  382. PANEL_RATIO_FACTOR / mode->vdisplay;
  383. /* retain aspect ratio */
  384. if (panel_ratio > desired_ratio) { /* Pillar */
  385. u32 scaled_width;
  386. scaled_width = mode->hdisplay * vert_scale /
  387. PANEL_RATIO_FACTOR;
  388. horiz_ratio = vert_ratio;
  389. pfit_control |= (VERT_AUTO_SCALE |
  390. VERT_INTERP_BILINEAR |
  391. HORIZ_INTERP_BILINEAR);
  392. /* Pillar will have left/right borders */
  393. left_border = (adjusted_mode->hdisplay -
  394. scaled_width) / 2;
  395. right_border = left_border;
  396. if (mode->hdisplay & 1) /* odd resolutions */
  397. right_border++;
  398. /* keep the border be even */
  399. if (right_border & 1)
  400. right_border++;
  401. adjusted_mode->crtc_hdisplay = scaled_width;
  402. /* use border instead of border minus one */
  403. adjusted_mode->crtc_hblank_start =
  404. scaled_width + right_border;
  405. /* keep the hblank width constant */
  406. adjusted_mode->crtc_hblank_end =
  407. adjusted_mode->crtc_hblank_start +
  408. hblank_width;
  409. /*
  410. * get the hsync start pos relative to
  411. * hblank start
  412. */
  413. hsync_pos = (hblank_width - hsync_width) / 2;
  414. /* keep the hsync_pos be even */
  415. if (hsync_pos & 1)
  416. hsync_pos++;
  417. adjusted_mode->crtc_hsync_start =
  418. adjusted_mode->crtc_hblank_start +
  419. hsync_pos;
  420. /* keept hsync width constant */
  421. adjusted_mode->crtc_hsync_end =
  422. adjusted_mode->crtc_hsync_start +
  423. hsync_width;
  424. border = 1;
  425. } else if (panel_ratio < desired_ratio) { /* letter */
  426. u32 scaled_height = mode->vdisplay *
  427. horiz_scale / PANEL_RATIO_FACTOR;
  428. vert_ratio = horiz_ratio;
  429. pfit_control |= (HORIZ_AUTO_SCALE |
  430. VERT_INTERP_BILINEAR |
  431. HORIZ_INTERP_BILINEAR);
  432. /* Letterbox will have top/bottom border */
  433. top_border = (adjusted_mode->vdisplay -
  434. scaled_height) / 2;
  435. bottom_border = top_border;
  436. if (mode->vdisplay & 1)
  437. bottom_border++;
  438. adjusted_mode->crtc_vdisplay = scaled_height;
  439. /* use border instead of border minus one */
  440. adjusted_mode->crtc_vblank_start =
  441. scaled_height + bottom_border;
  442. /* keep the vblank width constant */
  443. adjusted_mode->crtc_vblank_end =
  444. adjusted_mode->crtc_vblank_start +
  445. vblank_width;
  446. /*
  447. * get the vsync start pos relative to
  448. * vblank start
  449. */
  450. vsync_pos = (vblank_width - vsync_width) / 2;
  451. adjusted_mode->crtc_vsync_start =
  452. adjusted_mode->crtc_vblank_start +
  453. vsync_pos;
  454. /* keep the vsync width constant */
  455. adjusted_mode->crtc_vsync_end =
  456. adjusted_mode->crtc_vsync_start +
  457. vsync_width;
  458. border = 1;
  459. } else {
  460. /* Aspects match, Let hw scale both directions */
  461. pfit_control |= (VERT_AUTO_SCALE |
  462. HORIZ_AUTO_SCALE |
  463. VERT_INTERP_BILINEAR |
  464. HORIZ_INTERP_BILINEAR);
  465. }
  466. horiz_bits = (1 << bits) * horiz_ratio /
  467. PANEL_RATIO_FACTOR;
  468. vert_bits = (1 << bits) * vert_ratio /
  469. PANEL_RATIO_FACTOR;
  470. pfit_pgm_ratios =
  471. ((vert_bits << PFIT_VERT_SCALE_SHIFT) &
  472. PFIT_VERT_SCALE_MASK) |
  473. ((horiz_bits << PFIT_HORIZ_SCALE_SHIFT) &
  474. PFIT_HORIZ_SCALE_MASK);
  475. }
  476. break;
  477. case DRM_MODE_SCALE_FULLSCREEN:
  478. /*
  479. * Full scaling, even if it changes the aspect ratio.
  480. * Fortunately this is all done for us in hw.
  481. */
  482. pfit_control |= PFIT_ENABLE;
  483. if (IS_I965G(dev))
  484. pfit_control |= PFIT_SCALING_AUTO;
  485. else
  486. pfit_control |= (VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
  487. VERT_INTERP_BILINEAR |
  488. HORIZ_INTERP_BILINEAR);
  489. break;
  490. default:
  491. break;
  492. }
  493. out:
  494. lvds_priv->pfit_control = pfit_control;
  495. lvds_priv->pfit_pgm_ratios = pfit_pgm_ratios;
  496. /*
  497. * When there exists the border, it means that the LVDS_BORDR
  498. * should be enabled.
  499. */
  500. if (border)
  501. dev_priv->lvds_border_bits |= LVDS_BORDER_ENABLE;
  502. else
  503. dev_priv->lvds_border_bits &= ~(LVDS_BORDER_ENABLE);
  504. /*
  505. * XXX: It would be nice to support lower refresh rates on the
  506. * panels to reduce power consumption, and perhaps match the
  507. * user's requested refresh rate.
  508. */
  509. return true;
  510. }
  511. static void intel_lvds_prepare(struct drm_encoder *encoder)
  512. {
  513. struct drm_device *dev = encoder->dev;
  514. struct drm_i915_private *dev_priv = dev->dev_private;
  515. u32 reg;
  516. if (HAS_PCH_SPLIT(dev))
  517. reg = BLC_PWM_CPU_CTL;
  518. else
  519. reg = BLC_PWM_CTL;
  520. dev_priv->saveBLC_PWM_CTL = I915_READ(reg);
  521. dev_priv->backlight_duty_cycle = (dev_priv->saveBLC_PWM_CTL &
  522. BACKLIGHT_DUTY_CYCLE_MASK);
  523. intel_lvds_set_power(dev, false);
  524. }
  525. static void intel_lvds_commit( struct drm_encoder *encoder)
  526. {
  527. struct drm_device *dev = encoder->dev;
  528. struct drm_i915_private *dev_priv = dev->dev_private;
  529. if (dev_priv->backlight_duty_cycle == 0)
  530. dev_priv->backlight_duty_cycle =
  531. intel_lvds_get_max_backlight(dev);
  532. intel_lvds_set_power(dev, true);
  533. }
  534. static void intel_lvds_mode_set(struct drm_encoder *encoder,
  535. struct drm_display_mode *mode,
  536. struct drm_display_mode *adjusted_mode)
  537. {
  538. struct drm_device *dev = encoder->dev;
  539. struct drm_i915_private *dev_priv = dev->dev_private;
  540. struct intel_output *intel_output = enc_to_intel_output(encoder);
  541. struct intel_lvds_priv *lvds_priv = intel_output->dev_priv;
  542. /*
  543. * The LVDS pin pair will already have been turned on in the
  544. * intel_crtc_mode_set since it has a large impact on the DPLL
  545. * settings.
  546. */
  547. if (HAS_PCH_SPLIT(dev))
  548. return;
  549. /*
  550. * Enable automatic panel scaling so that non-native modes fill the
  551. * screen. Should be enabled before the pipe is enabled, according to
  552. * register description and PRM.
  553. */
  554. I915_WRITE(PFIT_PGM_RATIOS, lvds_priv->pfit_pgm_ratios);
  555. I915_WRITE(PFIT_CONTROL, lvds_priv->pfit_control);
  556. }
  557. /**
  558. * Detect the LVDS connection.
  559. *
  560. * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
  561. * connected and closed means disconnected. We also send hotplug events as
  562. * needed, using lid status notification from the input layer.
  563. */
  564. static enum drm_connector_status intel_lvds_detect(struct drm_connector *connector)
  565. {
  566. struct drm_device *dev = connector->dev;
  567. enum drm_connector_status status = connector_status_connected;
  568. /* ACPI lid methods were generally unreliable in this generation, so
  569. * don't even bother.
  570. */
  571. if (IS_GEN2(dev) || IS_GEN3(dev))
  572. return connector_status_connected;
  573. return status;
  574. }
  575. /**
  576. * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
  577. */
  578. static int intel_lvds_get_modes(struct drm_connector *connector)
  579. {
  580. struct drm_device *dev = connector->dev;
  581. struct intel_output *intel_output = to_intel_output(connector);
  582. struct drm_i915_private *dev_priv = dev->dev_private;
  583. int ret = 0;
  584. ret = intel_ddc_get_modes(intel_output);
  585. if (ret)
  586. return ret;
  587. /* Didn't get an EDID, so
  588. * Set wide sync ranges so we get all modes
  589. * handed to valid_mode for checking
  590. */
  591. connector->display_info.min_vfreq = 0;
  592. connector->display_info.max_vfreq = 200;
  593. connector->display_info.min_hfreq = 0;
  594. connector->display_info.max_hfreq = 200;
  595. if (dev_priv->panel_fixed_mode != NULL) {
  596. struct drm_display_mode *mode;
  597. mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
  598. drm_mode_probed_add(connector, mode);
  599. return 1;
  600. }
  601. return 0;
  602. }
  603. /*
  604. * Lid events. Note the use of 'modeset_on_lid':
  605. * - we set it on lid close, and reset it on open
  606. * - we use it as a "only once" bit (ie we ignore
  607. * duplicate events where it was already properly
  608. * set/reset)
  609. * - the suspend/resume paths will also set it to
  610. * zero, since they restore the mode ("lid open").
  611. */
  612. static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
  613. void *unused)
  614. {
  615. struct drm_i915_private *dev_priv =
  616. container_of(nb, struct drm_i915_private, lid_notifier);
  617. struct drm_device *dev = dev_priv->dev;
  618. struct drm_connector *connector = dev_priv->int_lvds_connector;
  619. /*
  620. * check and update the status of LVDS connector after receiving
  621. * the LID nofication event.
  622. */
  623. if (connector)
  624. connector->status = connector->funcs->detect(connector);
  625. if (!acpi_lid_open()) {
  626. dev_priv->modeset_on_lid = 1;
  627. return NOTIFY_OK;
  628. }
  629. if (!dev_priv->modeset_on_lid)
  630. return NOTIFY_OK;
  631. dev_priv->modeset_on_lid = 0;
  632. mutex_lock(&dev->mode_config.mutex);
  633. drm_helper_resume_force_mode(dev);
  634. mutex_unlock(&dev->mode_config.mutex);
  635. return NOTIFY_OK;
  636. }
  637. /**
  638. * intel_lvds_destroy - unregister and free LVDS structures
  639. * @connector: connector to free
  640. *
  641. * Unregister the DDC bus for this connector then free the driver private
  642. * structure.
  643. */
  644. static void intel_lvds_destroy(struct drm_connector *connector)
  645. {
  646. struct drm_device *dev = connector->dev;
  647. struct intel_output *intel_output = to_intel_output(connector);
  648. struct drm_i915_private *dev_priv = dev->dev_private;
  649. if (intel_output->ddc_bus)
  650. intel_i2c_destroy(intel_output->ddc_bus);
  651. if (dev_priv->lid_notifier.notifier_call)
  652. acpi_lid_notifier_unregister(&dev_priv->lid_notifier);
  653. drm_sysfs_connector_remove(connector);
  654. drm_connector_cleanup(connector);
  655. kfree(connector);
  656. }
  657. static int intel_lvds_set_property(struct drm_connector *connector,
  658. struct drm_property *property,
  659. uint64_t value)
  660. {
  661. struct drm_device *dev = connector->dev;
  662. struct intel_output *intel_output =
  663. to_intel_output(connector);
  664. if (property == dev->mode_config.scaling_mode_property &&
  665. connector->encoder) {
  666. struct drm_crtc *crtc = connector->encoder->crtc;
  667. struct intel_lvds_priv *lvds_priv = intel_output->dev_priv;
  668. if (value == DRM_MODE_SCALE_NONE) {
  669. DRM_DEBUG_KMS("no scaling not supported\n");
  670. return 0;
  671. }
  672. if (lvds_priv->fitting_mode == value) {
  673. /* the LVDS scaling property is not changed */
  674. return 0;
  675. }
  676. lvds_priv->fitting_mode = value;
  677. if (crtc && crtc->enabled) {
  678. /*
  679. * If the CRTC is enabled, the display will be changed
  680. * according to the new panel fitting mode.
  681. */
  682. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  683. crtc->x, crtc->y, crtc->fb);
  684. }
  685. }
  686. return 0;
  687. }
  688. static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = {
  689. .dpms = intel_lvds_dpms,
  690. .mode_fixup = intel_lvds_mode_fixup,
  691. .prepare = intel_lvds_prepare,
  692. .mode_set = intel_lvds_mode_set,
  693. .commit = intel_lvds_commit,
  694. };
  695. static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
  696. .get_modes = intel_lvds_get_modes,
  697. .mode_valid = intel_lvds_mode_valid,
  698. .best_encoder = intel_best_encoder,
  699. };
  700. static const struct drm_connector_funcs intel_lvds_connector_funcs = {
  701. .dpms = drm_helper_connector_dpms,
  702. .save = intel_lvds_save,
  703. .restore = intel_lvds_restore,
  704. .detect = intel_lvds_detect,
  705. .fill_modes = drm_helper_probe_single_connector_modes,
  706. .set_property = intel_lvds_set_property,
  707. .destroy = intel_lvds_destroy,
  708. };
  709. static void intel_lvds_enc_destroy(struct drm_encoder *encoder)
  710. {
  711. drm_encoder_cleanup(encoder);
  712. }
  713. static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
  714. .destroy = intel_lvds_enc_destroy,
  715. };
  716. static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
  717. {
  718. DRM_DEBUG_KMS("Skipping LVDS initialization for %s\n", id->ident);
  719. return 1;
  720. }
  721. /* These systems claim to have LVDS, but really don't */
  722. static const struct dmi_system_id intel_no_lvds[] = {
  723. {
  724. .callback = intel_no_lvds_dmi_callback,
  725. .ident = "Apple Mac Mini (Core series)",
  726. .matches = {
  727. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  728. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
  729. },
  730. },
  731. {
  732. .callback = intel_no_lvds_dmi_callback,
  733. .ident = "Apple Mac Mini (Core 2 series)",
  734. .matches = {
  735. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  736. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
  737. },
  738. },
  739. {
  740. .callback = intel_no_lvds_dmi_callback,
  741. .ident = "MSI IM-945GSE-A",
  742. .matches = {
  743. DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
  744. DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
  745. },
  746. },
  747. {
  748. .callback = intel_no_lvds_dmi_callback,
  749. .ident = "Dell Studio Hybrid",
  750. .matches = {
  751. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  752. DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
  753. },
  754. },
  755. {
  756. .callback = intel_no_lvds_dmi_callback,
  757. .ident = "AOpen Mini PC",
  758. .matches = {
  759. DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
  760. DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
  761. },
  762. },
  763. {
  764. .callback = intel_no_lvds_dmi_callback,
  765. .ident = "AOpen Mini PC MP915",
  766. .matches = {
  767. DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
  768. DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
  769. },
  770. },
  771. {
  772. .callback = intel_no_lvds_dmi_callback,
  773. .ident = "Aopen i945GTt-VFA",
  774. .matches = {
  775. DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
  776. },
  777. },
  778. { } /* terminating entry */
  779. };
  780. /**
  781. * intel_find_lvds_downclock - find the reduced downclock for LVDS in EDID
  782. * @dev: drm device
  783. * @connector: LVDS connector
  784. *
  785. * Find the reduced downclock for LVDS in EDID.
  786. */
  787. static void intel_find_lvds_downclock(struct drm_device *dev,
  788. struct drm_connector *connector)
  789. {
  790. struct drm_i915_private *dev_priv = dev->dev_private;
  791. struct drm_display_mode *scan, *panel_fixed_mode;
  792. int temp_downclock;
  793. panel_fixed_mode = dev_priv->panel_fixed_mode;
  794. temp_downclock = panel_fixed_mode->clock;
  795. mutex_lock(&dev->mode_config.mutex);
  796. list_for_each_entry(scan, &connector->probed_modes, head) {
  797. /*
  798. * If one mode has the same resolution with the fixed_panel
  799. * mode while they have the different refresh rate, it means
  800. * that the reduced downclock is found for the LVDS. In such
  801. * case we can set the different FPx0/1 to dynamically select
  802. * between low and high frequency.
  803. */
  804. if (scan->hdisplay == panel_fixed_mode->hdisplay &&
  805. scan->hsync_start == panel_fixed_mode->hsync_start &&
  806. scan->hsync_end == panel_fixed_mode->hsync_end &&
  807. scan->htotal == panel_fixed_mode->htotal &&
  808. scan->vdisplay == panel_fixed_mode->vdisplay &&
  809. scan->vsync_start == panel_fixed_mode->vsync_start &&
  810. scan->vsync_end == panel_fixed_mode->vsync_end &&
  811. scan->vtotal == panel_fixed_mode->vtotal) {
  812. if (scan->clock < temp_downclock) {
  813. /*
  814. * The downclock is already found. But we
  815. * expect to find the lower downclock.
  816. */
  817. temp_downclock = scan->clock;
  818. }
  819. }
  820. }
  821. mutex_unlock(&dev->mode_config.mutex);
  822. if (temp_downclock < panel_fixed_mode->clock &&
  823. i915_lvds_downclock) {
  824. /* We found the downclock for LVDS. */
  825. dev_priv->lvds_downclock_avail = 1;
  826. dev_priv->lvds_downclock = temp_downclock;
  827. DRM_DEBUG_KMS("LVDS downclock is found in EDID. "
  828. "Normal clock %dKhz, downclock %dKhz\n",
  829. panel_fixed_mode->clock, temp_downclock);
  830. }
  831. return;
  832. }
  833. /*
  834. * Enumerate the child dev array parsed from VBT to check whether
  835. * the LVDS is present.
  836. * If it is present, return 1.
  837. * If it is not present, return false.
  838. * If no child dev is parsed from VBT, it assumes that the LVDS is present.
  839. * Note: The addin_offset should also be checked for LVDS panel.
  840. * Only when it is non-zero, it is assumed that it is present.
  841. */
  842. static int lvds_is_present_in_vbt(struct drm_device *dev)
  843. {
  844. struct drm_i915_private *dev_priv = dev->dev_private;
  845. struct child_device_config *p_child;
  846. int i, ret;
  847. if (!dev_priv->child_dev_num)
  848. return 1;
  849. ret = 0;
  850. for (i = 0; i < dev_priv->child_dev_num; i++) {
  851. p_child = dev_priv->child_dev + i;
  852. /*
  853. * If the device type is not LFP, continue.
  854. * If the device type is 0x22, it is also regarded as LFP.
  855. */
  856. if (p_child->device_type != DEVICE_TYPE_INT_LFP &&
  857. p_child->device_type != DEVICE_TYPE_LFP)
  858. continue;
  859. /* The addin_offset should be checked. Only when it is
  860. * non-zero, it is regarded as present.
  861. */
  862. if (p_child->addin_offset) {
  863. ret = 1;
  864. break;
  865. }
  866. }
  867. return ret;
  868. }
  869. /**
  870. * intel_lvds_init - setup LVDS connectors on this device
  871. * @dev: drm device
  872. *
  873. * Create the connector, register the LVDS DDC bus, and try to figure out what
  874. * modes we can display on the LVDS panel (if present).
  875. */
  876. void intel_lvds_init(struct drm_device *dev)
  877. {
  878. struct drm_i915_private *dev_priv = dev->dev_private;
  879. struct intel_output *intel_output;
  880. struct drm_connector *connector;
  881. struct drm_encoder *encoder;
  882. struct drm_display_mode *scan; /* *modes, *bios_mode; */
  883. struct drm_crtc *crtc;
  884. struct intel_lvds_priv *lvds_priv;
  885. u32 lvds;
  886. int pipe, gpio = GPIOC;
  887. /* Skip init on machines we know falsely report LVDS */
  888. if (dmi_check_system(intel_no_lvds))
  889. return;
  890. if (!lvds_is_present_in_vbt(dev)) {
  891. DRM_DEBUG_KMS("LVDS is not present in VBT\n");
  892. return;
  893. }
  894. if (HAS_PCH_SPLIT(dev)) {
  895. if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
  896. return;
  897. if (dev_priv->edp_support) {
  898. DRM_DEBUG_KMS("disable LVDS for eDP support\n");
  899. return;
  900. }
  901. gpio = PCH_GPIOC;
  902. }
  903. intel_output = kzalloc(sizeof(struct intel_output) +
  904. sizeof(struct intel_lvds_priv), GFP_KERNEL);
  905. if (!intel_output) {
  906. return;
  907. }
  908. connector = &intel_output->base;
  909. encoder = &intel_output->enc;
  910. drm_connector_init(dev, &intel_output->base, &intel_lvds_connector_funcs,
  911. DRM_MODE_CONNECTOR_LVDS);
  912. drm_encoder_init(dev, &intel_output->enc, &intel_lvds_enc_funcs,
  913. DRM_MODE_ENCODER_LVDS);
  914. drm_mode_connector_attach_encoder(&intel_output->base, &intel_output->enc);
  915. intel_output->type = INTEL_OUTPUT_LVDS;
  916. intel_output->clone_mask = (1 << INTEL_LVDS_CLONE_BIT);
  917. intel_output->crtc_mask = (1 << 1);
  918. drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs);
  919. drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
  920. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  921. connector->interlace_allowed = false;
  922. connector->doublescan_allowed = false;
  923. lvds_priv = (struct intel_lvds_priv *)(intel_output + 1);
  924. intel_output->dev_priv = lvds_priv;
  925. /* create the scaling mode property */
  926. drm_mode_create_scaling_mode_property(dev);
  927. /*
  928. * the initial panel fitting mode will be FULL_SCREEN.
  929. */
  930. drm_connector_attach_property(&intel_output->base,
  931. dev->mode_config.scaling_mode_property,
  932. DRM_MODE_SCALE_FULLSCREEN);
  933. lvds_priv->fitting_mode = DRM_MODE_SCALE_FULLSCREEN;
  934. /*
  935. * LVDS discovery:
  936. * 1) check for EDID on DDC
  937. * 2) check for VBT data
  938. * 3) check to see if LVDS is already on
  939. * if none of the above, no panel
  940. * 4) make sure lid is open
  941. * if closed, act like it's not there for now
  942. */
  943. /* Set up the DDC bus. */
  944. intel_output->ddc_bus = intel_i2c_create(dev, gpio, "LVDSDDC_C");
  945. if (!intel_output->ddc_bus) {
  946. dev_printk(KERN_ERR, &dev->pdev->dev, "DDC bus registration "
  947. "failed.\n");
  948. goto failed;
  949. }
  950. /*
  951. * Attempt to get the fixed panel mode from DDC. Assume that the
  952. * preferred mode is the right one.
  953. */
  954. intel_ddc_get_modes(intel_output);
  955. list_for_each_entry(scan, &connector->probed_modes, head) {
  956. mutex_lock(&dev->mode_config.mutex);
  957. if (scan->type & DRM_MODE_TYPE_PREFERRED) {
  958. dev_priv->panel_fixed_mode =
  959. drm_mode_duplicate(dev, scan);
  960. mutex_unlock(&dev->mode_config.mutex);
  961. intel_find_lvds_downclock(dev, connector);
  962. goto out;
  963. }
  964. mutex_unlock(&dev->mode_config.mutex);
  965. }
  966. /* Failed to get EDID, what about VBT? */
  967. if (dev_priv->lfp_lvds_vbt_mode) {
  968. mutex_lock(&dev->mode_config.mutex);
  969. dev_priv->panel_fixed_mode =
  970. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  971. mutex_unlock(&dev->mode_config.mutex);
  972. if (dev_priv->panel_fixed_mode) {
  973. dev_priv->panel_fixed_mode->type |=
  974. DRM_MODE_TYPE_PREFERRED;
  975. goto out;
  976. }
  977. }
  978. /*
  979. * If we didn't get EDID, try checking if the panel is already turned
  980. * on. If so, assume that whatever is currently programmed is the
  981. * correct mode.
  982. */
  983. /* Ironlake: FIXME if still fail, not try pipe mode now */
  984. if (HAS_PCH_SPLIT(dev))
  985. goto failed;
  986. lvds = I915_READ(LVDS);
  987. pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
  988. crtc = intel_get_crtc_from_pipe(dev, pipe);
  989. if (crtc && (lvds & LVDS_PORT_EN)) {
  990. dev_priv->panel_fixed_mode = intel_crtc_mode_get(dev, crtc);
  991. if (dev_priv->panel_fixed_mode) {
  992. dev_priv->panel_fixed_mode->type |=
  993. DRM_MODE_TYPE_PREFERRED;
  994. goto out;
  995. }
  996. }
  997. /* If we still don't have a mode after all that, give up. */
  998. if (!dev_priv->panel_fixed_mode)
  999. goto failed;
  1000. out:
  1001. if (HAS_PCH_SPLIT(dev)) {
  1002. u32 pwm;
  1003. /* make sure PWM is enabled */
  1004. pwm = I915_READ(BLC_PWM_CPU_CTL2);
  1005. pwm |= (PWM_ENABLE | PWM_PIPE_B);
  1006. I915_WRITE(BLC_PWM_CPU_CTL2, pwm);
  1007. pwm = I915_READ(BLC_PWM_PCH_CTL1);
  1008. pwm |= PWM_PCH_ENABLE;
  1009. I915_WRITE(BLC_PWM_PCH_CTL1, pwm);
  1010. }
  1011. dev_priv->lid_notifier.notifier_call = intel_lid_notify;
  1012. if (acpi_lid_notifier_register(&dev_priv->lid_notifier)) {
  1013. DRM_DEBUG_KMS("lid notifier registration failed\n");
  1014. dev_priv->lid_notifier.notifier_call = NULL;
  1015. }
  1016. /* keep the LVDS connector */
  1017. dev_priv->int_lvds_connector = connector;
  1018. drm_sysfs_connector_add(connector);
  1019. return;
  1020. failed:
  1021. DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
  1022. if (intel_output->ddc_bus)
  1023. intel_i2c_destroy(intel_output->ddc_bus);
  1024. drm_connector_cleanup(connector);
  1025. drm_encoder_cleanup(encoder);
  1026. kfree(intel_output);
  1027. }