lba_pci.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626
  1. /*
  2. **
  3. ** PCI Lower Bus Adapter (LBA) manager
  4. **
  5. ** (c) Copyright 1999,2000 Grant Grundler
  6. ** (c) Copyright 1999,2000 Hewlett-Packard Company
  7. **
  8. ** This program is free software; you can redistribute it and/or modify
  9. ** it under the terms of the GNU General Public License as published by
  10. ** the Free Software Foundation; either version 2 of the License, or
  11. ** (at your option) any later version.
  12. **
  13. **
  14. ** This module primarily provides access to PCI bus (config/IOport
  15. ** spaces) on platforms with an SBA/LBA chipset. A/B/C/J/L/N-class
  16. ** with 4 digit model numbers - eg C3000 (and A400...sigh).
  17. **
  18. ** LBA driver isn't as simple as the Dino driver because:
  19. ** (a) this chip has substantial bug fixes between revisions
  20. ** (Only one Dino bug has a software workaround :^( )
  21. ** (b) has more options which we don't (yet) support (DMA hints, OLARD)
  22. ** (c) IRQ support lives in the I/O SAPIC driver (not with PCI driver)
  23. ** (d) play nicely with both PAT and "Legacy" PA-RISC firmware (PDC).
  24. ** (dino only deals with "Legacy" PDC)
  25. **
  26. ** LBA driver passes the I/O SAPIC HPA to the I/O SAPIC driver.
  27. ** (I/O SAPIC is integratd in the LBA chip).
  28. **
  29. ** FIXME: Add support to SBA and LBA drivers for DMA hint sets
  30. ** FIXME: Add support for PCI card hot-plug (OLARD).
  31. */
  32. #include <linux/delay.h>
  33. #include <linux/types.h>
  34. #include <linux/kernel.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/init.h> /* for __init and __devinit */
  37. #include <linux/pci.h>
  38. #include <linux/ioport.h>
  39. #include <linux/slab.h>
  40. #include <linux/smp_lock.h>
  41. #include <asm/byteorder.h>
  42. #include <asm/pdc.h>
  43. #include <asm/pdcpat.h>
  44. #include <asm/page.h>
  45. #include <asm/system.h>
  46. #include <asm/ropes.h>
  47. #include <asm/hardware.h> /* for register_parisc_driver() stuff */
  48. #include <asm/parisc-device.h>
  49. #include <asm/io.h> /* read/write stuff */
  50. #undef DEBUG_LBA /* general stuff */
  51. #undef DEBUG_LBA_PORT /* debug I/O Port access */
  52. #undef DEBUG_LBA_CFG /* debug Config Space Access (ie PCI Bus walk) */
  53. #undef DEBUG_LBA_PAT /* debug PCI Resource Mgt code - PDC PAT only */
  54. #undef FBB_SUPPORT /* Fast Back-Back xfers - NOT READY YET */
  55. #ifdef DEBUG_LBA
  56. #define DBG(x...) printk(x)
  57. #else
  58. #define DBG(x...)
  59. #endif
  60. #ifdef DEBUG_LBA_PORT
  61. #define DBG_PORT(x...) printk(x)
  62. #else
  63. #define DBG_PORT(x...)
  64. #endif
  65. #ifdef DEBUG_LBA_CFG
  66. #define DBG_CFG(x...) printk(x)
  67. #else
  68. #define DBG_CFG(x...)
  69. #endif
  70. #ifdef DEBUG_LBA_PAT
  71. #define DBG_PAT(x...) printk(x)
  72. #else
  73. #define DBG_PAT(x...)
  74. #endif
  75. /*
  76. ** Config accessor functions only pass in the 8-bit bus number and not
  77. ** the 8-bit "PCI Segment" number. Each LBA will be assigned a PCI bus
  78. ** number based on what firmware wrote into the scratch register.
  79. **
  80. ** The "secondary" bus number is set to this before calling
  81. ** pci_register_ops(). If any PPB's are present, the scan will
  82. ** discover them and update the "secondary" and "subordinate"
  83. ** fields in the pci_bus structure.
  84. **
  85. ** Changes in the configuration *may* result in a different
  86. ** bus number for each LBA depending on what firmware does.
  87. */
  88. #define MODULE_NAME "LBA"
  89. /* non-postable I/O port space, densely packed */
  90. #define LBA_PORT_BASE (PCI_F_EXTEND | 0xfee00000UL)
  91. static void __iomem *astro_iop_base __read_mostly;
  92. static u32 lba_t32;
  93. /* lba flags */
  94. #define LBA_FLAG_SKIP_PROBE 0x10
  95. #define LBA_SKIP_PROBE(d) ((d)->flags & LBA_FLAG_SKIP_PROBE)
  96. /* Looks nice and keeps the compiler happy */
  97. #define LBA_DEV(d) ((struct lba_device *) (d))
  98. /*
  99. ** Only allow 8 subsidiary busses per LBA
  100. ** Problem is the PCI bus numbering is globally shared.
  101. */
  102. #define LBA_MAX_NUM_BUSES 8
  103. /************************************
  104. * LBA register read and write support
  105. *
  106. * BE WARNED: register writes are posted.
  107. * (ie follow writes which must reach HW with a read)
  108. */
  109. #define READ_U8(addr) __raw_readb(addr)
  110. #define READ_U16(addr) __raw_readw(addr)
  111. #define READ_U32(addr) __raw_readl(addr)
  112. #define WRITE_U8(value, addr) __raw_writeb(value, addr)
  113. #define WRITE_U16(value, addr) __raw_writew(value, addr)
  114. #define WRITE_U32(value, addr) __raw_writel(value, addr)
  115. #define READ_REG8(addr) readb(addr)
  116. #define READ_REG16(addr) readw(addr)
  117. #define READ_REG32(addr) readl(addr)
  118. #define READ_REG64(addr) readq(addr)
  119. #define WRITE_REG8(value, addr) writeb(value, addr)
  120. #define WRITE_REG16(value, addr) writew(value, addr)
  121. #define WRITE_REG32(value, addr) writel(value, addr)
  122. #define LBA_CFG_TOK(bus,dfn) ((u32) ((bus)<<16 | (dfn)<<8))
  123. #define LBA_CFG_BUS(tok) ((u8) ((tok)>>16))
  124. #define LBA_CFG_DEV(tok) ((u8) ((tok)>>11) & 0x1f)
  125. #define LBA_CFG_FUNC(tok) ((u8) ((tok)>>8 ) & 0x7)
  126. /*
  127. ** Extract LBA (Rope) number from HPA
  128. ** REVISIT: 16 ropes for Stretch/Ike?
  129. */
  130. #define ROPES_PER_IOC 8
  131. #define LBA_NUM(x) ((((unsigned long) x) >> 13) & (ROPES_PER_IOC-1))
  132. static void
  133. lba_dump_res(struct resource *r, int d)
  134. {
  135. int i;
  136. if (NULL == r)
  137. return;
  138. printk(KERN_DEBUG "(%p)", r->parent);
  139. for (i = d; i ; --i) printk(" ");
  140. printk(KERN_DEBUG "%p [%lx,%lx]/%lx\n", r,
  141. (long)r->start, (long)r->end, r->flags);
  142. lba_dump_res(r->child, d+2);
  143. lba_dump_res(r->sibling, d);
  144. }
  145. /*
  146. ** LBA rev 2.0, 2.1, 2.2, and 3.0 bus walks require a complex
  147. ** workaround for cfg cycles:
  148. ** -- preserve LBA state
  149. ** -- prevent any DMA from occurring
  150. ** -- turn on smart mode
  151. ** -- probe with config writes before doing config reads
  152. ** -- check ERROR_STATUS
  153. ** -- clear ERROR_STATUS
  154. ** -- restore LBA state
  155. **
  156. ** The workaround is only used for device discovery.
  157. */
  158. static int lba_device_present(u8 bus, u8 dfn, struct lba_device *d)
  159. {
  160. u8 first_bus = d->hba.hba_bus->secondary;
  161. u8 last_sub_bus = d->hba.hba_bus->subordinate;
  162. if ((bus < first_bus) ||
  163. (bus > last_sub_bus) ||
  164. ((bus - first_bus) >= LBA_MAX_NUM_BUSES)) {
  165. return 0;
  166. }
  167. return 1;
  168. }
  169. #define LBA_CFG_SETUP(d, tok) { \
  170. /* Save contents of error config register. */ \
  171. error_config = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG); \
  172. \
  173. /* Save contents of status control register. */ \
  174. status_control = READ_REG32(d->hba.base_addr + LBA_STAT_CTL); \
  175. \
  176. /* For LBA rev 2.0, 2.1, 2.2, and 3.0, we must disable DMA \
  177. ** arbitration for full bus walks. \
  178. */ \
  179. /* Save contents of arb mask register. */ \
  180. arb_mask = READ_REG32(d->hba.base_addr + LBA_ARB_MASK); \
  181. \
  182. /* \
  183. * Turn off all device arbitration bits (i.e. everything \
  184. * except arbitration enable bit). \
  185. */ \
  186. WRITE_REG32(0x1, d->hba.base_addr + LBA_ARB_MASK); \
  187. \
  188. /* \
  189. * Set the smart mode bit so that master aborts don't cause \
  190. * LBA to go into PCI fatal mode (required). \
  191. */ \
  192. WRITE_REG32(error_config | LBA_SMART_MODE, d->hba.base_addr + LBA_ERROR_CONFIG); \
  193. }
  194. #define LBA_CFG_PROBE(d, tok) { \
  195. /* \
  196. * Setup Vendor ID write and read back the address register \
  197. * to make sure that LBA is the bus master. \
  198. */ \
  199. WRITE_REG32(tok | PCI_VENDOR_ID, (d)->hba.base_addr + LBA_PCI_CFG_ADDR);\
  200. /* \
  201. * Read address register to ensure that LBA is the bus master, \
  202. * which implies that DMA traffic has stopped when DMA arb is off. \
  203. */ \
  204. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  205. /* \
  206. * Generate a cfg write cycle (will have no affect on \
  207. * Vendor ID register since read-only). \
  208. */ \
  209. WRITE_REG32(~0, (d)->hba.base_addr + LBA_PCI_CFG_DATA); \
  210. /* \
  211. * Make sure write has completed before proceeding further, \
  212. * i.e. before setting clear enable. \
  213. */ \
  214. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  215. }
  216. /*
  217. * HPREVISIT:
  218. * -- Can't tell if config cycle got the error.
  219. *
  220. * OV bit is broken until rev 4.0, so can't use OV bit and
  221. * LBA_ERROR_LOG_ADDR to tell if error belongs to config cycle.
  222. *
  223. * As of rev 4.0, no longer need the error check.
  224. *
  225. * -- Even if we could tell, we still want to return -1
  226. * for **ANY** error (not just master abort).
  227. *
  228. * -- Only clear non-fatal errors (we don't want to bring
  229. * LBA out of pci-fatal mode).
  230. *
  231. * Actually, there is still a race in which
  232. * we could be clearing a fatal error. We will
  233. * live with this during our initial bus walk
  234. * until rev 4.0 (no driver activity during
  235. * initial bus walk). The initial bus walk
  236. * has race conditions concerning the use of
  237. * smart mode as well.
  238. */
  239. #define LBA_MASTER_ABORT_ERROR 0xc
  240. #define LBA_FATAL_ERROR 0x10
  241. #define LBA_CFG_MASTER_ABORT_CHECK(d, base, tok, error) { \
  242. u32 error_status = 0; \
  243. /* \
  244. * Set clear enable (CE) bit. Unset by HW when new \
  245. * errors are logged -- LBA HW ERS section 14.3.3). \
  246. */ \
  247. WRITE_REG32(status_control | CLEAR_ERRLOG_ENABLE, base + LBA_STAT_CTL); \
  248. error_status = READ_REG32(base + LBA_ERROR_STATUS); \
  249. if ((error_status & 0x1f) != 0) { \
  250. /* \
  251. * Fail the config read request. \
  252. */ \
  253. error = 1; \
  254. if ((error_status & LBA_FATAL_ERROR) == 0) { \
  255. /* \
  256. * Clear error status (if fatal bit not set) by setting \
  257. * clear error log bit (CL). \
  258. */ \
  259. WRITE_REG32(status_control | CLEAR_ERRLOG, base + LBA_STAT_CTL); \
  260. } \
  261. } \
  262. }
  263. #define LBA_CFG_TR4_ADDR_SETUP(d, addr) \
  264. WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR);
  265. #define LBA_CFG_ADDR_SETUP(d, addr) { \
  266. WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  267. /* \
  268. * Read address register to ensure that LBA is the bus master, \
  269. * which implies that DMA traffic has stopped when DMA arb is off. \
  270. */ \
  271. lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
  272. }
  273. #define LBA_CFG_RESTORE(d, base) { \
  274. /* \
  275. * Restore status control register (turn off clear enable). \
  276. */ \
  277. WRITE_REG32(status_control, base + LBA_STAT_CTL); \
  278. /* \
  279. * Restore error config register (turn off smart mode). \
  280. */ \
  281. WRITE_REG32(error_config, base + LBA_ERROR_CONFIG); \
  282. /* \
  283. * Restore arb mask register (reenables DMA arbitration). \
  284. */ \
  285. WRITE_REG32(arb_mask, base + LBA_ARB_MASK); \
  286. }
  287. static unsigned int
  288. lba_rd_cfg(struct lba_device *d, u32 tok, u8 reg, u32 size)
  289. {
  290. u32 data = ~0U;
  291. int error = 0;
  292. u32 arb_mask = 0; /* used by LBA_CFG_SETUP/RESTORE */
  293. u32 error_config = 0; /* used by LBA_CFG_SETUP/RESTORE */
  294. u32 status_control = 0; /* used by LBA_CFG_SETUP/RESTORE */
  295. LBA_CFG_SETUP(d, tok);
  296. LBA_CFG_PROBE(d, tok);
  297. LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
  298. if (!error) {
  299. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  300. LBA_CFG_ADDR_SETUP(d, tok | reg);
  301. switch (size) {
  302. case 1: data = (u32) READ_REG8(data_reg + (reg & 3)); break;
  303. case 2: data = (u32) READ_REG16(data_reg+ (reg & 2)); break;
  304. case 4: data = READ_REG32(data_reg); break;
  305. }
  306. }
  307. LBA_CFG_RESTORE(d, d->hba.base_addr);
  308. return(data);
  309. }
  310. static int elroy_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
  311. {
  312. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  313. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  314. u32 tok = LBA_CFG_TOK(local_bus, devfn);
  315. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  316. if ((pos > 255) || (devfn > 255))
  317. return -EINVAL;
  318. /* FIXME: B2K/C3600 workaround is always use old method... */
  319. /* if (!LBA_SKIP_PROBE(d)) */ {
  320. /* original - Generate config cycle on broken elroy
  321. with risk we will miss PCI bus errors. */
  322. *data = lba_rd_cfg(d, tok, pos, size);
  323. DBG_CFG("%s(%x+%2x) -> 0x%x (a)\n", __FUNCTION__, tok, pos, *data);
  324. return 0;
  325. }
  326. if (LBA_SKIP_PROBE(d) && !lba_device_present(bus->secondary, devfn, d)) {
  327. DBG_CFG("%s(%x+%2x) -> -1 (b)\n", __FUNCTION__, tok, pos);
  328. /* either don't want to look or know device isn't present. */
  329. *data = ~0U;
  330. return(0);
  331. }
  332. /* Basic Algorithm
  333. ** Should only get here on fully working LBA rev.
  334. ** This is how simple the code should have been.
  335. */
  336. LBA_CFG_ADDR_SETUP(d, tok | pos);
  337. switch(size) {
  338. case 1: *data = READ_REG8 (data_reg + (pos & 3)); break;
  339. case 2: *data = READ_REG16(data_reg + (pos & 2)); break;
  340. case 4: *data = READ_REG32(data_reg); break;
  341. }
  342. DBG_CFG("%s(%x+%2x) -> 0x%x (c)\n", __FUNCTION__, tok, pos, *data);
  343. return 0;
  344. }
  345. static void
  346. lba_wr_cfg(struct lba_device *d, u32 tok, u8 reg, u32 data, u32 size)
  347. {
  348. int error = 0;
  349. u32 arb_mask = 0;
  350. u32 error_config = 0;
  351. u32 status_control = 0;
  352. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  353. LBA_CFG_SETUP(d, tok);
  354. LBA_CFG_ADDR_SETUP(d, tok | reg);
  355. switch (size) {
  356. case 1: WRITE_REG8 (data, data_reg + (reg & 3)); break;
  357. case 2: WRITE_REG16(data, data_reg + (reg & 2)); break;
  358. case 4: WRITE_REG32(data, data_reg); break;
  359. }
  360. LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
  361. LBA_CFG_RESTORE(d, d->hba.base_addr);
  362. }
  363. /*
  364. * LBA 4.0 config write code implements non-postable semantics
  365. * by doing a read of CONFIG ADDR after the write.
  366. */
  367. static int elroy_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
  368. {
  369. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  370. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  371. u32 tok = LBA_CFG_TOK(local_bus,devfn);
  372. if ((pos > 255) || (devfn > 255))
  373. return -EINVAL;
  374. if (!LBA_SKIP_PROBE(d)) {
  375. /* Original Workaround */
  376. lba_wr_cfg(d, tok, pos, (u32) data, size);
  377. DBG_CFG("%s(%x+%2x) = 0x%x (a)\n", __FUNCTION__, tok, pos,data);
  378. return 0;
  379. }
  380. if (LBA_SKIP_PROBE(d) && (!lba_device_present(bus->secondary, devfn, d))) {
  381. DBG_CFG("%s(%x+%2x) = 0x%x (b)\n", __FUNCTION__, tok, pos,data);
  382. return 1; /* New Workaround */
  383. }
  384. DBG_CFG("%s(%x+%2x) = 0x%x (c)\n", __FUNCTION__, tok, pos, data);
  385. /* Basic Algorithm */
  386. LBA_CFG_ADDR_SETUP(d, tok | pos);
  387. switch(size) {
  388. case 1: WRITE_REG8 (data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 3));
  389. break;
  390. case 2: WRITE_REG16(data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 2));
  391. break;
  392. case 4: WRITE_REG32(data, d->hba.base_addr + LBA_PCI_CFG_DATA);
  393. break;
  394. }
  395. /* flush posted write */
  396. lba_t32 = READ_REG32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
  397. return 0;
  398. }
  399. static struct pci_ops elroy_cfg_ops = {
  400. .read = elroy_cfg_read,
  401. .write = elroy_cfg_write,
  402. };
  403. /*
  404. * The mercury_cfg_ops are slightly misnamed; they're also used for Elroy
  405. * TR4.0 as no additional bugs were found in this areea between Elroy and
  406. * Mercury
  407. */
  408. static int mercury_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
  409. {
  410. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  411. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  412. u32 tok = LBA_CFG_TOK(local_bus, devfn);
  413. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  414. if ((pos > 255) || (devfn > 255))
  415. return -EINVAL;
  416. LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
  417. switch(size) {
  418. case 1:
  419. *data = READ_REG8(data_reg + (pos & 3));
  420. break;
  421. case 2:
  422. *data = READ_REG16(data_reg + (pos & 2));
  423. break;
  424. case 4:
  425. *data = READ_REG32(data_reg); break;
  426. break;
  427. }
  428. DBG_CFG("mercury_cfg_read(%x+%2x) -> 0x%x\n", tok, pos, *data);
  429. return 0;
  430. }
  431. /*
  432. * LBA 4.0 config write code implements non-postable semantics
  433. * by doing a read of CONFIG ADDR after the write.
  434. */
  435. static int mercury_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
  436. {
  437. struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
  438. void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
  439. u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
  440. u32 tok = LBA_CFG_TOK(local_bus,devfn);
  441. if ((pos > 255) || (devfn > 255))
  442. return -EINVAL;
  443. DBG_CFG("%s(%x+%2x) <- 0x%x (c)\n", __FUNCTION__, tok, pos, data);
  444. LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
  445. switch(size) {
  446. case 1:
  447. WRITE_REG8 (data, data_reg + (pos & 3));
  448. break;
  449. case 2:
  450. WRITE_REG16(data, data_reg + (pos & 2));
  451. break;
  452. case 4:
  453. WRITE_REG32(data, data_reg);
  454. break;
  455. }
  456. /* flush posted write */
  457. lba_t32 = READ_U32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
  458. return 0;
  459. }
  460. static struct pci_ops mercury_cfg_ops = {
  461. .read = mercury_cfg_read,
  462. .write = mercury_cfg_write,
  463. };
  464. static void
  465. lba_bios_init(void)
  466. {
  467. DBG(MODULE_NAME ": lba_bios_init\n");
  468. }
  469. #ifdef CONFIG_64BIT
  470. /*
  471. ** Determine if a device is already configured.
  472. ** If so, reserve it resources.
  473. **
  474. ** Read PCI cfg command register and see if I/O or MMIO is enabled.
  475. ** PAT has to enable the devices it's using.
  476. **
  477. ** Note: resources are fixed up before we try to claim them.
  478. */
  479. static void
  480. lba_claim_dev_resources(struct pci_dev *dev)
  481. {
  482. u16 cmd;
  483. int i, srch_flags;
  484. (void) pci_read_config_word(dev, PCI_COMMAND, &cmd);
  485. srch_flags = (cmd & PCI_COMMAND_IO) ? IORESOURCE_IO : 0;
  486. if (cmd & PCI_COMMAND_MEMORY)
  487. srch_flags |= IORESOURCE_MEM;
  488. if (!srch_flags)
  489. return;
  490. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  491. if (dev->resource[i].flags & srch_flags) {
  492. pci_claim_resource(dev, i);
  493. DBG(" claimed %s %d [%lx,%lx]/%lx\n",
  494. pci_name(dev), i,
  495. dev->resource[i].start,
  496. dev->resource[i].end,
  497. dev->resource[i].flags
  498. );
  499. }
  500. }
  501. }
  502. /*
  503. * truncate_pat_collision: Deal with overlaps or outright collisions
  504. * between PAT PDC reported ranges.
  505. *
  506. * Broken PA8800 firmware will report lmmio range that
  507. * overlaps with CPU HPA. Just truncate the lmmio range.
  508. *
  509. * BEWARE: conflicts with this lmmio range may be an
  510. * elmmio range which is pointing down another rope.
  511. *
  512. * FIXME: only deals with one collision per range...theoretically we
  513. * could have several. Supporting more than one collision will get messy.
  514. */
  515. static unsigned long
  516. truncate_pat_collision(struct resource *root, struct resource *new)
  517. {
  518. unsigned long start = new->start;
  519. unsigned long end = new->end;
  520. struct resource *tmp = root->child;
  521. if (end <= start || start < root->start || !tmp)
  522. return 0;
  523. /* find first overlap */
  524. while (tmp && tmp->end < start)
  525. tmp = tmp->sibling;
  526. /* no entries overlap */
  527. if (!tmp) return 0;
  528. /* found one that starts behind the new one
  529. ** Don't need to do anything.
  530. */
  531. if (tmp->start >= end) return 0;
  532. if (tmp->start <= start) {
  533. /* "front" of new one overlaps */
  534. new->start = tmp->end + 1;
  535. if (tmp->end >= end) {
  536. /* AACCKK! totally overlaps! drop this range. */
  537. return 1;
  538. }
  539. }
  540. if (tmp->end < end ) {
  541. /* "end" of new one overlaps */
  542. new->end = tmp->start - 1;
  543. }
  544. printk(KERN_WARNING "LBA: Truncating lmmio_space [%lx/%lx] "
  545. "to [%lx,%lx]\n",
  546. start, end,
  547. (long)new->start, (long)new->end );
  548. return 0; /* truncation successful */
  549. }
  550. #else
  551. #define lba_claim_dev_resources(dev) do { } while (0)
  552. #define truncate_pat_collision(r,n) (0)
  553. #endif
  554. /*
  555. ** The algorithm is generic code.
  556. ** But it needs to access local data structures to get the IRQ base.
  557. ** Could make this a "pci_fixup_irq(bus, region)" but not sure
  558. ** it's worth it.
  559. **
  560. ** Called by do_pci_scan_bus() immediately after each PCI bus is walked.
  561. ** Resources aren't allocated until recursive buswalk below HBA is completed.
  562. */
  563. static void
  564. lba_fixup_bus(struct pci_bus *bus)
  565. {
  566. struct list_head *ln;
  567. #ifdef FBB_SUPPORT
  568. u16 status;
  569. #endif
  570. struct lba_device *ldev = LBA_DEV(parisc_walk_tree(bus->bridge));
  571. int lba_portbase = HBA_PORT_BASE(ldev->hba.hba_num);
  572. DBG("lba_fixup_bus(0x%p) bus %d platform_data 0x%p\n",
  573. bus, bus->secondary, bus->bridge->platform_data);
  574. /*
  575. ** Properly Setup MMIO resources for this bus.
  576. ** pci_alloc_primary_bus() mangles this.
  577. */
  578. if (bus->self) {
  579. /* PCI-PCI Bridge */
  580. pci_read_bridge_bases(bus);
  581. } else {
  582. /* Host-PCI Bridge */
  583. int err, i;
  584. DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
  585. ldev->hba.io_space.name,
  586. ldev->hba.io_space.start, ldev->hba.io_space.end,
  587. ldev->hba.io_space.flags);
  588. DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
  589. ldev->hba.lmmio_space.name,
  590. ldev->hba.lmmio_space.start, ldev->hba.lmmio_space.end,
  591. ldev->hba.lmmio_space.flags);
  592. err = request_resource(&ioport_resource, &(ldev->hba.io_space));
  593. if (err < 0) {
  594. lba_dump_res(&ioport_resource, 2);
  595. BUG();
  596. }
  597. /* advertize Host bridge resources to PCI bus */
  598. bus->resource[0] = &(ldev->hba.io_space);
  599. i = 1;
  600. if (ldev->hba.elmmio_space.start) {
  601. err = request_resource(&iomem_resource,
  602. &(ldev->hba.elmmio_space));
  603. if (err < 0) {
  604. printk("FAILED: lba_fixup_bus() request for "
  605. "elmmio_space [%lx/%lx]\n",
  606. (long)ldev->hba.elmmio_space.start,
  607. (long)ldev->hba.elmmio_space.end);
  608. /* lba_dump_res(&iomem_resource, 2); */
  609. /* BUG(); */
  610. } else
  611. bus->resource[i++] = &(ldev->hba.elmmio_space);
  612. }
  613. /* Overlaps with elmmio can (and should) fail here.
  614. * We will prune (or ignore) the distributed range.
  615. *
  616. * FIXME: SBA code should register all elmmio ranges first.
  617. * that would take care of elmmio ranges routed
  618. * to a different rope (already discovered) from
  619. * getting registered *after* LBA code has already
  620. * registered it's distributed lmmio range.
  621. */
  622. if (truncate_pat_collision(&iomem_resource,
  623. &(ldev->hba.lmmio_space))) {
  624. printk(KERN_WARNING "LBA: lmmio_space [%lx/%lx] duplicate!\n",
  625. (long)ldev->hba.lmmio_space.start,
  626. (long)ldev->hba.lmmio_space.end);
  627. } else {
  628. err = request_resource(&iomem_resource, &(ldev->hba.lmmio_space));
  629. if (err < 0) {
  630. printk(KERN_ERR "FAILED: lba_fixup_bus() request for "
  631. "lmmio_space [%lx/%lx]\n",
  632. (long)ldev->hba.lmmio_space.start,
  633. (long)ldev->hba.lmmio_space.end);
  634. } else
  635. bus->resource[i++] = &(ldev->hba.lmmio_space);
  636. }
  637. #ifdef CONFIG_64BIT
  638. /* GMMIO is distributed range. Every LBA/Rope gets part it. */
  639. if (ldev->hba.gmmio_space.flags) {
  640. err = request_resource(&iomem_resource, &(ldev->hba.gmmio_space));
  641. if (err < 0) {
  642. printk("FAILED: lba_fixup_bus() request for "
  643. "gmmio_space [%lx/%lx]\n",
  644. (long)ldev->hba.gmmio_space.start,
  645. (long)ldev->hba.gmmio_space.end);
  646. lba_dump_res(&iomem_resource, 2);
  647. BUG();
  648. }
  649. bus->resource[i++] = &(ldev->hba.gmmio_space);
  650. }
  651. #endif
  652. }
  653. list_for_each(ln, &bus->devices) {
  654. int i;
  655. struct pci_dev *dev = pci_dev_b(ln);
  656. DBG("lba_fixup_bus() %s\n", pci_name(dev));
  657. /* Virtualize Device/Bridge Resources. */
  658. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
  659. struct resource *res = &dev->resource[i];
  660. /* If resource not allocated - skip it */
  661. if (!res->start)
  662. continue;
  663. if (res->flags & IORESOURCE_IO) {
  664. DBG("lba_fixup_bus() I/O Ports [%lx/%lx] -> ",
  665. res->start, res->end);
  666. res->start |= lba_portbase;
  667. res->end |= lba_portbase;
  668. DBG("[%lx/%lx]\n", res->start, res->end);
  669. } else if (res->flags & IORESOURCE_MEM) {
  670. /*
  671. ** Convert PCI (IO_VIEW) addresses to
  672. ** processor (PA_VIEW) addresses
  673. */
  674. DBG("lba_fixup_bus() MMIO [%lx/%lx] -> ",
  675. res->start, res->end);
  676. res->start = PCI_HOST_ADDR(HBA_DATA(ldev), res->start);
  677. res->end = PCI_HOST_ADDR(HBA_DATA(ldev), res->end);
  678. DBG("[%lx/%lx]\n", res->start, res->end);
  679. } else {
  680. DBG("lba_fixup_bus() WTF? 0x%lx [%lx/%lx] XXX",
  681. res->flags, res->start, res->end);
  682. }
  683. }
  684. #ifdef FBB_SUPPORT
  685. /*
  686. ** If one device does not support FBB transfers,
  687. ** No one on the bus can be allowed to use them.
  688. */
  689. (void) pci_read_config_word(dev, PCI_STATUS, &status);
  690. bus->bridge_ctl &= ~(status & PCI_STATUS_FAST_BACK);
  691. #endif
  692. if (is_pdc_pat()) {
  693. /* Claim resources for PDC's devices */
  694. lba_claim_dev_resources(dev);
  695. }
  696. /*
  697. ** P2PB's have no IRQs. ignore them.
  698. */
  699. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
  700. continue;
  701. /* Adjust INTERRUPT_LINE for this dev */
  702. iosapic_fixup_irq(ldev->iosapic_obj, dev);
  703. }
  704. #ifdef FBB_SUPPORT
  705. /* FIXME/REVISIT - finish figuring out to set FBB on both
  706. ** pci_setup_bridge() clobbers PCI_BRIDGE_CONTROL.
  707. ** Can't fixup here anyway....garr...
  708. */
  709. if (fbb_enable) {
  710. if (bus->self) {
  711. u8 control;
  712. /* enable on PPB */
  713. (void) pci_read_config_byte(bus->self, PCI_BRIDGE_CONTROL, &control);
  714. (void) pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, control | PCI_STATUS_FAST_BACK);
  715. } else {
  716. /* enable on LBA */
  717. }
  718. fbb_enable = PCI_COMMAND_FAST_BACK;
  719. }
  720. /* Lastly enable FBB/PERR/SERR on all devices too */
  721. list_for_each(ln, &bus->devices) {
  722. (void) pci_read_config_word(dev, PCI_COMMAND, &status);
  723. status |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR | fbb_enable;
  724. (void) pci_write_config_word(dev, PCI_COMMAND, status);
  725. }
  726. #endif
  727. }
  728. struct pci_bios_ops lba_bios_ops = {
  729. .init = lba_bios_init,
  730. .fixup_bus = lba_fixup_bus,
  731. };
  732. /*******************************************************
  733. **
  734. ** LBA Sprockets "I/O Port" Space Accessor Functions
  735. **
  736. ** This set of accessor functions is intended for use with
  737. ** "legacy firmware" (ie Sprockets on Allegro/Forte boxes).
  738. **
  739. ** Many PCI devices don't require use of I/O port space (eg Tulip,
  740. ** NCR720) since they export the same registers to both MMIO and
  741. ** I/O port space. In general I/O port space is slower than
  742. ** MMIO since drivers are designed so PIO writes can be posted.
  743. **
  744. ********************************************************/
  745. #define LBA_PORT_IN(size, mask) \
  746. static u##size lba_astro_in##size (struct pci_hba_data *d, u16 addr) \
  747. { \
  748. u##size t; \
  749. t = READ_REG##size(astro_iop_base + addr); \
  750. DBG_PORT(" 0x%x\n", t); \
  751. return (t); \
  752. }
  753. LBA_PORT_IN( 8, 3)
  754. LBA_PORT_IN(16, 2)
  755. LBA_PORT_IN(32, 0)
  756. /*
  757. ** BUG X4107: Ordering broken - DMA RD return can bypass PIO WR
  758. **
  759. ** Fixed in Elroy 2.2. The READ_U32(..., LBA_FUNC_ID) below is
  760. ** guarantee non-postable completion semantics - not avoid X4107.
  761. ** The READ_U32 only guarantees the write data gets to elroy but
  762. ** out to the PCI bus. We can't read stuff from I/O port space
  763. ** since we don't know what has side-effects. Attempting to read
  764. ** from configuration space would be suicidal given the number of
  765. ** bugs in that elroy functionality.
  766. **
  767. ** Description:
  768. ** DMA read results can improperly pass PIO writes (X4107). The
  769. ** result of this bug is that if a processor modifies a location in
  770. ** memory after having issued PIO writes, the PIO writes are not
  771. ** guaranteed to be completed before a PCI device is allowed to see
  772. ** the modified data in a DMA read.
  773. **
  774. ** Note that IKE bug X3719 in TR1 IKEs will result in the same
  775. ** symptom.
  776. **
  777. ** Workaround:
  778. ** The workaround for this bug is to always follow a PIO write with
  779. ** a PIO read to the same bus before starting DMA on that PCI bus.
  780. **
  781. */
  782. #define LBA_PORT_OUT(size, mask) \
  783. static void lba_astro_out##size (struct pci_hba_data *d, u16 addr, u##size val) \
  784. { \
  785. DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __FUNCTION__, d, addr, val); \
  786. WRITE_REG##size(val, astro_iop_base + addr); \
  787. if (LBA_DEV(d)->hw_rev < 3) \
  788. lba_t32 = READ_U32(d->base_addr + LBA_FUNC_ID); \
  789. }
  790. LBA_PORT_OUT( 8, 3)
  791. LBA_PORT_OUT(16, 2)
  792. LBA_PORT_OUT(32, 0)
  793. static struct pci_port_ops lba_astro_port_ops = {
  794. .inb = lba_astro_in8,
  795. .inw = lba_astro_in16,
  796. .inl = lba_astro_in32,
  797. .outb = lba_astro_out8,
  798. .outw = lba_astro_out16,
  799. .outl = lba_astro_out32
  800. };
  801. #ifdef CONFIG_64BIT
  802. #define PIOP_TO_GMMIO(lba, addr) \
  803. ((lba)->iop_base + (((addr)&0xFFFC)<<10) + ((addr)&3))
  804. /*******************************************************
  805. **
  806. ** LBA PAT "I/O Port" Space Accessor Functions
  807. **
  808. ** This set of accessor functions is intended for use with
  809. ** "PAT PDC" firmware (ie Prelude/Rhapsody/Piranha boxes).
  810. **
  811. ** This uses the PIOP space located in the first 64MB of GMMIO.
  812. ** Each rope gets a full 64*KB* (ie 4 bytes per page) this way.
  813. ** bits 1:0 stay the same. bits 15:2 become 25:12.
  814. ** Then add the base and we can generate an I/O Port cycle.
  815. ********************************************************/
  816. #undef LBA_PORT_IN
  817. #define LBA_PORT_IN(size, mask) \
  818. static u##size lba_pat_in##size (struct pci_hba_data *l, u16 addr) \
  819. { \
  820. u##size t; \
  821. DBG_PORT("%s(0x%p, 0x%x) ->", __FUNCTION__, l, addr); \
  822. t = READ_REG##size(PIOP_TO_GMMIO(LBA_DEV(l), addr)); \
  823. DBG_PORT(" 0x%x\n", t); \
  824. return (t); \
  825. }
  826. LBA_PORT_IN( 8, 3)
  827. LBA_PORT_IN(16, 2)
  828. LBA_PORT_IN(32, 0)
  829. #undef LBA_PORT_OUT
  830. #define LBA_PORT_OUT(size, mask) \
  831. static void lba_pat_out##size (struct pci_hba_data *l, u16 addr, u##size val) \
  832. { \
  833. void __iomem *where = PIOP_TO_GMMIO(LBA_DEV(l), addr); \
  834. DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __FUNCTION__, l, addr, val); \
  835. WRITE_REG##size(val, where); \
  836. /* flush the I/O down to the elroy at least */ \
  837. lba_t32 = READ_U32(l->base_addr + LBA_FUNC_ID); \
  838. }
  839. LBA_PORT_OUT( 8, 3)
  840. LBA_PORT_OUT(16, 2)
  841. LBA_PORT_OUT(32, 0)
  842. static struct pci_port_ops lba_pat_port_ops = {
  843. .inb = lba_pat_in8,
  844. .inw = lba_pat_in16,
  845. .inl = lba_pat_in32,
  846. .outb = lba_pat_out8,
  847. .outw = lba_pat_out16,
  848. .outl = lba_pat_out32
  849. };
  850. /*
  851. ** make range information from PDC available to PCI subsystem.
  852. ** We make the PDC call here in order to get the PCI bus range
  853. ** numbers. The rest will get forwarded in pcibios_fixup_bus().
  854. ** We don't have a struct pci_bus assigned to us yet.
  855. */
  856. static void
  857. lba_pat_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
  858. {
  859. unsigned long bytecnt;
  860. pdc_pat_cell_mod_maddr_block_t pa_pdc_cell; /* PA_VIEW */
  861. pdc_pat_cell_mod_maddr_block_t io_pdc_cell; /* IO_VIEW */
  862. long io_count;
  863. long status; /* PDC return status */
  864. long pa_count;
  865. int i;
  866. /* return cell module (IO view) */
  867. status = pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
  868. PA_VIEW, & pa_pdc_cell);
  869. pa_count = pa_pdc_cell.mod[1];
  870. status |= pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
  871. IO_VIEW, &io_pdc_cell);
  872. io_count = io_pdc_cell.mod[1];
  873. /* We've already done this once for device discovery...*/
  874. if (status != PDC_OK) {
  875. panic("pdc_pat_cell_module() call failed for LBA!\n");
  876. }
  877. if (PAT_GET_ENTITY(pa_pdc_cell.mod_info) != PAT_ENTITY_LBA) {
  878. panic("pdc_pat_cell_module() entity returned != PAT_ENTITY_LBA!\n");
  879. }
  880. /*
  881. ** Inspect the resources PAT tells us about
  882. */
  883. for (i = 0; i < pa_count; i++) {
  884. struct {
  885. unsigned long type;
  886. unsigned long start;
  887. unsigned long end; /* aka finish */
  888. } *p, *io;
  889. struct resource *r;
  890. p = (void *) &(pa_pdc_cell.mod[2+i*3]);
  891. io = (void *) &(io_pdc_cell.mod[2+i*3]);
  892. /* Convert the PAT range data to PCI "struct resource" */
  893. switch(p->type & 0xff) {
  894. case PAT_PBNUM:
  895. lba_dev->hba.bus_num.start = p->start;
  896. lba_dev->hba.bus_num.end = p->end;
  897. break;
  898. case PAT_LMMIO:
  899. /* used to fix up pre-initialized MEM BARs */
  900. if (!lba_dev->hba.lmmio_space.start) {
  901. sprintf(lba_dev->hba.lmmio_name,
  902. "PCI%02x LMMIO",
  903. (int)lba_dev->hba.bus_num.start);
  904. lba_dev->hba.lmmio_space_offset = p->start -
  905. io->start;
  906. r = &lba_dev->hba.lmmio_space;
  907. r->name = lba_dev->hba.lmmio_name;
  908. } else if (!lba_dev->hba.elmmio_space.start) {
  909. sprintf(lba_dev->hba.elmmio_name,
  910. "PCI%02x ELMMIO",
  911. (int)lba_dev->hba.bus_num.start);
  912. r = &lba_dev->hba.elmmio_space;
  913. r->name = lba_dev->hba.elmmio_name;
  914. } else {
  915. printk(KERN_WARNING MODULE_NAME
  916. " only supports 2 LMMIO resources!\n");
  917. break;
  918. }
  919. r->start = p->start;
  920. r->end = p->end;
  921. r->flags = IORESOURCE_MEM;
  922. r->parent = r->sibling = r->child = NULL;
  923. break;
  924. case PAT_GMMIO:
  925. /* MMIO space > 4GB phys addr; for 64-bit BAR */
  926. sprintf(lba_dev->hba.gmmio_name, "PCI%02x GMMIO",
  927. (int)lba_dev->hba.bus_num.start);
  928. r = &lba_dev->hba.gmmio_space;
  929. r->name = lba_dev->hba.gmmio_name;
  930. r->start = p->start;
  931. r->end = p->end;
  932. r->flags = IORESOURCE_MEM;
  933. r->parent = r->sibling = r->child = NULL;
  934. break;
  935. case PAT_NPIOP:
  936. printk(KERN_WARNING MODULE_NAME
  937. " range[%d] : ignoring NPIOP (0x%lx)\n",
  938. i, p->start);
  939. break;
  940. case PAT_PIOP:
  941. /*
  942. ** Postable I/O port space is per PCI host adapter.
  943. ** base of 64MB PIOP region
  944. */
  945. lba_dev->iop_base = ioremap_nocache(p->start, 64 * 1024 * 1024);
  946. sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
  947. (int)lba_dev->hba.bus_num.start);
  948. r = &lba_dev->hba.io_space;
  949. r->name = lba_dev->hba.io_name;
  950. r->start = HBA_PORT_BASE(lba_dev->hba.hba_num);
  951. r->end = r->start + HBA_PORT_SPACE_SIZE - 1;
  952. r->flags = IORESOURCE_IO;
  953. r->parent = r->sibling = r->child = NULL;
  954. break;
  955. default:
  956. printk(KERN_WARNING MODULE_NAME
  957. " range[%d] : unknown pat range type (0x%lx)\n",
  958. i, p->type & 0xff);
  959. break;
  960. }
  961. }
  962. }
  963. #else
  964. /* keep compiler from complaining about missing declarations */
  965. #define lba_pat_port_ops lba_astro_port_ops
  966. #define lba_pat_resources(pa_dev, lba_dev)
  967. #endif /* CONFIG_64BIT */
  968. extern void sba_distributed_lmmio(struct parisc_device *, struct resource *);
  969. extern void sba_directed_lmmio(struct parisc_device *, struct resource *);
  970. static void
  971. lba_legacy_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
  972. {
  973. struct resource *r;
  974. int lba_num;
  975. lba_dev->hba.lmmio_space_offset = PCI_F_EXTEND;
  976. /*
  977. ** With "legacy" firmware, the lowest byte of FW_SCRATCH
  978. ** represents bus->secondary and the second byte represents
  979. ** bus->subsidiary (i.e. highest PPB programmed by firmware).
  980. ** PCI bus walk *should* end up with the same result.
  981. ** FIXME: But we don't have sanity checks in PCI or LBA.
  982. */
  983. lba_num = READ_REG32(lba_dev->hba.base_addr + LBA_FW_SCRATCH);
  984. r = &(lba_dev->hba.bus_num);
  985. r->name = "LBA PCI Busses";
  986. r->start = lba_num & 0xff;
  987. r->end = (lba_num>>8) & 0xff;
  988. /* Set up local PCI Bus resources - we don't need them for
  989. ** Legacy boxes but it's nice to see in /proc/iomem.
  990. */
  991. r = &(lba_dev->hba.lmmio_space);
  992. sprintf(lba_dev->hba.lmmio_name, "PCI%02x LMMIO",
  993. (int)lba_dev->hba.bus_num.start);
  994. r->name = lba_dev->hba.lmmio_name;
  995. #if 1
  996. /* We want the CPU -> IO routing of addresses.
  997. * The SBA BASE/MASK registers control CPU -> IO routing.
  998. * Ask SBA what is routed to this rope/LBA.
  999. */
  1000. sba_distributed_lmmio(pa_dev, r);
  1001. #else
  1002. /*
  1003. * The LBA BASE/MASK registers control IO -> System routing.
  1004. *
  1005. * The following code works but doesn't get us what we want.
  1006. * Well, only because firmware (v5.0) on C3000 doesn't program
  1007. * the LBA BASE/MASE registers to be the exact inverse of
  1008. * the corresponding SBA registers. Other Astro/Pluto
  1009. * based platform firmware may do it right.
  1010. *
  1011. * Should someone want to mess with MSI, they may need to
  1012. * reprogram LBA BASE/MASK registers. Thus preserve the code
  1013. * below until MSI is known to work on C3000/A500/N4000/RP3440.
  1014. *
  1015. * Using the code below, /proc/iomem shows:
  1016. * ...
  1017. * f0000000-f0ffffff : PCI00 LMMIO
  1018. * f05d0000-f05d0000 : lcd_data
  1019. * f05d0008-f05d0008 : lcd_cmd
  1020. * f1000000-f1ffffff : PCI01 LMMIO
  1021. * f4000000-f4ffffff : PCI02 LMMIO
  1022. * f4000000-f4001fff : sym53c8xx
  1023. * f4002000-f4003fff : sym53c8xx
  1024. * f4004000-f40043ff : sym53c8xx
  1025. * f4005000-f40053ff : sym53c8xx
  1026. * f4007000-f4007fff : ohci_hcd
  1027. * f4008000-f40083ff : tulip
  1028. * f6000000-f6ffffff : PCI03 LMMIO
  1029. * f8000000-fbffffff : PCI00 ELMMIO
  1030. * fa100000-fa4fffff : stifb mmio
  1031. * fb000000-fb1fffff : stifb fb
  1032. *
  1033. * But everything listed under PCI02 actually lives under PCI00.
  1034. * This is clearly wrong.
  1035. *
  1036. * Asking SBA how things are routed tells the correct story:
  1037. * LMMIO_BASE/MASK/ROUTE f4000001 fc000000 00000000
  1038. * DIR0_BASE/MASK/ROUTE fa000001 fe000000 00000006
  1039. * DIR1_BASE/MASK/ROUTE f9000001 ff000000 00000004
  1040. * DIR2_BASE/MASK/ROUTE f0000000 fc000000 00000000
  1041. * DIR3_BASE/MASK/ROUTE f0000000 fc000000 00000000
  1042. *
  1043. * Which looks like this in /proc/iomem:
  1044. * f4000000-f47fffff : PCI00 LMMIO
  1045. * f4000000-f4001fff : sym53c8xx
  1046. * ...[deteled core devices - same as above]...
  1047. * f4008000-f40083ff : tulip
  1048. * f4800000-f4ffffff : PCI01 LMMIO
  1049. * f6000000-f67fffff : PCI02 LMMIO
  1050. * f7000000-f77fffff : PCI03 LMMIO
  1051. * f9000000-f9ffffff : PCI02 ELMMIO
  1052. * fa000000-fbffffff : PCI03 ELMMIO
  1053. * fa100000-fa4fffff : stifb mmio
  1054. * fb000000-fb1fffff : stifb fb
  1055. *
  1056. * ie all Built-in core are under now correctly under PCI00.
  1057. * The "PCI02 ELMMIO" directed range is for:
  1058. * +-[02]---03.0 3Dfx Interactive, Inc. Voodoo 2
  1059. *
  1060. * All is well now.
  1061. */
  1062. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_BASE);
  1063. if (r->start & 1) {
  1064. unsigned long rsize;
  1065. r->flags = IORESOURCE_MEM;
  1066. /* mmio_mask also clears Enable bit */
  1067. r->start &= mmio_mask;
  1068. r->start = PCI_HOST_ADDR(HBA_DATA(lba_dev), r->start);
  1069. rsize = ~ READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_MASK);
  1070. /*
  1071. ** Each rope only gets part of the distributed range.
  1072. ** Adjust "window" for this rope.
  1073. */
  1074. rsize /= ROPES_PER_IOC;
  1075. r->start += (rsize + 1) * LBA_NUM(pa_dev->hpa.start);
  1076. r->end = r->start + rsize;
  1077. } else {
  1078. r->end = r->start = 0; /* Not enabled. */
  1079. }
  1080. #endif
  1081. /*
  1082. ** "Directed" ranges are used when the "distributed range" isn't
  1083. ** sufficient for all devices below a given LBA. Typically devices
  1084. ** like graphics cards or X25 may need a directed range when the
  1085. ** bus has multiple slots (ie multiple devices) or the device
  1086. ** needs more than the typical 4 or 8MB a distributed range offers.
  1087. **
  1088. ** The main reason for ignoring it now frigging complications.
  1089. ** Directed ranges may overlap (and have precedence) over
  1090. ** distributed ranges. Or a distributed range assigned to a unused
  1091. ** rope may be used by a directed range on a different rope.
  1092. ** Support for graphics devices may require fixing this
  1093. ** since they may be assigned a directed range which overlaps
  1094. ** an existing (but unused portion of) distributed range.
  1095. */
  1096. r = &(lba_dev->hba.elmmio_space);
  1097. sprintf(lba_dev->hba.elmmio_name, "PCI%02x ELMMIO",
  1098. (int)lba_dev->hba.bus_num.start);
  1099. r->name = lba_dev->hba.elmmio_name;
  1100. #if 1
  1101. /* See comment which precedes call to sba_directed_lmmio() */
  1102. sba_directed_lmmio(pa_dev, r);
  1103. #else
  1104. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_BASE);
  1105. if (r->start & 1) {
  1106. unsigned long rsize;
  1107. r->flags = IORESOURCE_MEM;
  1108. /* mmio_mask also clears Enable bit */
  1109. r->start &= mmio_mask;
  1110. r->start = PCI_HOST_ADDR(HBA_DATA(lba_dev), r->start);
  1111. rsize = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_MASK);
  1112. r->end = r->start + ~rsize;
  1113. }
  1114. #endif
  1115. r = &(lba_dev->hba.io_space);
  1116. sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
  1117. (int)lba_dev->hba.bus_num.start);
  1118. r->name = lba_dev->hba.io_name;
  1119. r->flags = IORESOURCE_IO;
  1120. r->start = READ_REG32(lba_dev->hba.base_addr + LBA_IOS_BASE) & ~1L;
  1121. r->end = r->start + (READ_REG32(lba_dev->hba.base_addr + LBA_IOS_MASK) ^ (HBA_PORT_SPACE_SIZE - 1));
  1122. /* Virtualize the I/O Port space ranges */
  1123. lba_num = HBA_PORT_BASE(lba_dev->hba.hba_num);
  1124. r->start |= lba_num;
  1125. r->end |= lba_num;
  1126. }
  1127. /**************************************************************************
  1128. **
  1129. ** LBA initialization code (HW and SW)
  1130. **
  1131. ** o identify LBA chip itself
  1132. ** o initialize LBA chip modes (HardFail)
  1133. ** o FIXME: initialize DMA hints for reasonable defaults
  1134. ** o enable configuration functions
  1135. ** o call pci_register_ops() to discover devs (fixup/fixup_bus get invoked)
  1136. **
  1137. **************************************************************************/
  1138. static int __init
  1139. lba_hw_init(struct lba_device *d)
  1140. {
  1141. u32 stat;
  1142. u32 bus_reset; /* PDC_PAT_BUG */
  1143. #if 0
  1144. printk(KERN_DEBUG "LBA %lx STAT_CTL %Lx ERROR_CFG %Lx STATUS %Lx DMA_CTL %Lx\n",
  1145. d->hba.base_addr,
  1146. READ_REG64(d->hba.base_addr + LBA_STAT_CTL),
  1147. READ_REG64(d->hba.base_addr + LBA_ERROR_CONFIG),
  1148. READ_REG64(d->hba.base_addr + LBA_ERROR_STATUS),
  1149. READ_REG64(d->hba.base_addr + LBA_DMA_CTL) );
  1150. printk(KERN_DEBUG " ARB mask %Lx pri %Lx mode %Lx mtlt %Lx\n",
  1151. READ_REG64(d->hba.base_addr + LBA_ARB_MASK),
  1152. READ_REG64(d->hba.base_addr + LBA_ARB_PRI),
  1153. READ_REG64(d->hba.base_addr + LBA_ARB_MODE),
  1154. READ_REG64(d->hba.base_addr + LBA_ARB_MTLT) );
  1155. printk(KERN_DEBUG " HINT cfg 0x%Lx\n",
  1156. READ_REG64(d->hba.base_addr + LBA_HINT_CFG));
  1157. printk(KERN_DEBUG " HINT reg ");
  1158. { int i;
  1159. for (i=LBA_HINT_BASE; i< (14*8 + LBA_HINT_BASE); i+=8)
  1160. printk(" %Lx", READ_REG64(d->hba.base_addr + i));
  1161. }
  1162. printk("\n");
  1163. #endif /* DEBUG_LBA_PAT */
  1164. #ifdef CONFIG_64BIT
  1165. /*
  1166. * FIXME add support for PDC_PAT_IO "Get slot status" - OLAR support
  1167. * Only N-Class and up can really make use of Get slot status.
  1168. * maybe L-class too but I've never played with it there.
  1169. */
  1170. #endif
  1171. /* PDC_PAT_BUG: exhibited in rev 40.48 on L2000 */
  1172. bus_reset = READ_REG32(d->hba.base_addr + LBA_STAT_CTL + 4) & 1;
  1173. if (bus_reset) {
  1174. printk(KERN_DEBUG "NOTICE: PCI bus reset still asserted! (clearing)\n");
  1175. }
  1176. stat = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG);
  1177. if (stat & LBA_SMART_MODE) {
  1178. printk(KERN_DEBUG "NOTICE: LBA in SMART mode! (cleared)\n");
  1179. stat &= ~LBA_SMART_MODE;
  1180. WRITE_REG32(stat, d->hba.base_addr + LBA_ERROR_CONFIG);
  1181. }
  1182. /* Set HF mode as the default (vs. -1 mode). */
  1183. stat = READ_REG32(d->hba.base_addr + LBA_STAT_CTL);
  1184. WRITE_REG32(stat | HF_ENABLE, d->hba.base_addr + LBA_STAT_CTL);
  1185. /*
  1186. ** Writing a zero to STAT_CTL.rf (bit 0) will clear reset signal
  1187. ** if it's not already set. If we just cleared the PCI Bus Reset
  1188. ** signal, wait a bit for the PCI devices to recover and setup.
  1189. */
  1190. if (bus_reset)
  1191. mdelay(pci_post_reset_delay);
  1192. if (0 == READ_REG32(d->hba.base_addr + LBA_ARB_MASK)) {
  1193. /*
  1194. ** PDC_PAT_BUG: PDC rev 40.48 on L2000.
  1195. ** B2000/C3600/J6000 also have this problem?
  1196. **
  1197. ** Elroys with hot pluggable slots don't get configured
  1198. ** correctly if the slot is empty. ARB_MASK is set to 0
  1199. ** and we can't master transactions on the bus if it's
  1200. ** not at least one. 0x3 enables elroy and first slot.
  1201. */
  1202. printk(KERN_DEBUG "NOTICE: Enabling PCI Arbitration\n");
  1203. WRITE_REG32(0x3, d->hba.base_addr + LBA_ARB_MASK);
  1204. }
  1205. /*
  1206. ** FIXME: Hint registers are programmed with default hint
  1207. ** values by firmware. Hints should be sane even if we
  1208. ** can't reprogram them the way drivers want.
  1209. */
  1210. return 0;
  1211. }
  1212. /*
  1213. * Unfortunately, when firmware numbers busses, it doesn't take into account
  1214. * Cardbus bridges. So we have to renumber the busses to suit ourselves.
  1215. * Elroy/Mercury don't actually know what bus number they're attached to;
  1216. * we use bus 0 to indicate the directly attached bus and any other bus
  1217. * number will be taken care of by the PCI-PCI bridge.
  1218. */
  1219. static unsigned int lba_next_bus = 0;
  1220. /*
  1221. * Determine if lba should claim this chip (return 0) or not (return 1).
  1222. * If so, initialize the chip and tell other partners in crime they
  1223. * have work to do.
  1224. */
  1225. static int __init
  1226. lba_driver_probe(struct parisc_device *dev)
  1227. {
  1228. struct lba_device *lba_dev;
  1229. struct pci_bus *lba_bus;
  1230. struct pci_ops *cfg_ops;
  1231. u32 func_class;
  1232. void *tmp_obj;
  1233. char *version;
  1234. void __iomem *addr = ioremap_nocache(dev->hpa.start, 4096);
  1235. /* Read HW Rev First */
  1236. func_class = READ_REG32(addr + LBA_FCLASS);
  1237. if (IS_ELROY(dev)) {
  1238. func_class &= 0xf;
  1239. switch (func_class) {
  1240. case 0: version = "TR1.0"; break;
  1241. case 1: version = "TR2.0"; break;
  1242. case 2: version = "TR2.1"; break;
  1243. case 3: version = "TR2.2"; break;
  1244. case 4: version = "TR3.0"; break;
  1245. case 5: version = "TR4.0"; break;
  1246. default: version = "TR4+";
  1247. }
  1248. printk(KERN_INFO "Elroy version %s (0x%x) found at 0x%lx\n",
  1249. version, func_class & 0xf, (long)dev->hpa.start);
  1250. if (func_class < 2) {
  1251. printk(KERN_WARNING "Can't support LBA older than "
  1252. "TR2.1 - continuing under adversity.\n");
  1253. }
  1254. #if 0
  1255. /* Elroy TR4.0 should work with simple algorithm.
  1256. But it doesn't. Still missing something. *sigh*
  1257. */
  1258. if (func_class > 4) {
  1259. cfg_ops = &mercury_cfg_ops;
  1260. } else
  1261. #endif
  1262. {
  1263. cfg_ops = &elroy_cfg_ops;
  1264. }
  1265. } else if (IS_MERCURY(dev) || IS_QUICKSILVER(dev)) {
  1266. int major, minor;
  1267. func_class &= 0xff;
  1268. major = func_class >> 4, minor = func_class & 0xf;
  1269. /* We could use one printk for both Elroy and Mercury,
  1270. * but for the mask for func_class.
  1271. */
  1272. printk(KERN_INFO "%s version TR%d.%d (0x%x) found at 0x%lx\n",
  1273. IS_MERCURY(dev) ? "Mercury" : "Quicksilver", major,
  1274. minor, func_class, (long)dev->hpa.start);
  1275. cfg_ops = &mercury_cfg_ops;
  1276. } else {
  1277. printk(KERN_ERR "Unknown LBA found at 0x%lx\n",
  1278. (long)dev->hpa.start);
  1279. return -ENODEV;
  1280. }
  1281. /* Tell I/O SAPIC driver we have a IRQ handler/region. */
  1282. tmp_obj = iosapic_register(dev->hpa.start + LBA_IOSAPIC_BASE);
  1283. /* NOTE: PCI devices (e.g. 103c:1005 graphics card) which don't
  1284. ** have an IRT entry will get NULL back from iosapic code.
  1285. */
  1286. lba_dev = kzalloc(sizeof(struct lba_device), GFP_KERNEL);
  1287. if (!lba_dev) {
  1288. printk(KERN_ERR "lba_init_chip - couldn't alloc lba_device\n");
  1289. return(1);
  1290. }
  1291. /* ---------- First : initialize data we already have --------- */
  1292. lba_dev->hw_rev = func_class;
  1293. lba_dev->hba.base_addr = addr;
  1294. lba_dev->hba.dev = dev;
  1295. lba_dev->iosapic_obj = tmp_obj; /* save interrupt handle */
  1296. lba_dev->hba.iommu = sba_get_iommu(dev); /* get iommu data */
  1297. parisc_set_drvdata(dev, lba_dev);
  1298. /* ------------ Second : initialize common stuff ---------- */
  1299. pci_bios = &lba_bios_ops;
  1300. pcibios_register_hba(HBA_DATA(lba_dev));
  1301. spin_lock_init(&lba_dev->lba_lock);
  1302. if (lba_hw_init(lba_dev))
  1303. return(1);
  1304. /* ---------- Third : setup I/O Port and MMIO resources --------- */
  1305. if (is_pdc_pat()) {
  1306. /* PDC PAT firmware uses PIOP region of GMMIO space. */
  1307. pci_port = &lba_pat_port_ops;
  1308. /* Go ask PDC PAT what resources this LBA has */
  1309. lba_pat_resources(dev, lba_dev);
  1310. } else {
  1311. if (!astro_iop_base) {
  1312. /* Sprockets PDC uses NPIOP region */
  1313. astro_iop_base = ioremap_nocache(LBA_PORT_BASE, 64 * 1024);
  1314. pci_port = &lba_astro_port_ops;
  1315. }
  1316. /* Poke the chip a bit for /proc output */
  1317. lba_legacy_resources(dev, lba_dev);
  1318. }
  1319. if (lba_dev->hba.bus_num.start < lba_next_bus)
  1320. lba_dev->hba.bus_num.start = lba_next_bus;
  1321. dev->dev.platform_data = lba_dev;
  1322. lba_bus = lba_dev->hba.hba_bus =
  1323. pci_scan_bus_parented(&dev->dev, lba_dev->hba.bus_num.start,
  1324. cfg_ops, NULL);
  1325. if (lba_bus) {
  1326. lba_next_bus = lba_bus->subordinate + 1;
  1327. pci_bus_add_devices(lba_bus);
  1328. }
  1329. /* This is in lieu of calling pci_assign_unassigned_resources() */
  1330. if (is_pdc_pat()) {
  1331. /* assign resources to un-initialized devices */
  1332. DBG_PAT("LBA pci_bus_size_bridges()\n");
  1333. pci_bus_size_bridges(lba_bus);
  1334. DBG_PAT("LBA pci_bus_assign_resources()\n");
  1335. pci_bus_assign_resources(lba_bus);
  1336. #ifdef DEBUG_LBA_PAT
  1337. DBG_PAT("\nLBA PIOP resource tree\n");
  1338. lba_dump_res(&lba_dev->hba.io_space, 2);
  1339. DBG_PAT("\nLBA LMMIO resource tree\n");
  1340. lba_dump_res(&lba_dev->hba.lmmio_space, 2);
  1341. #endif
  1342. }
  1343. pci_enable_bridges(lba_bus);
  1344. /*
  1345. ** Once PCI register ops has walked the bus, access to config
  1346. ** space is restricted. Avoids master aborts on config cycles.
  1347. ** Early LBA revs go fatal on *any* master abort.
  1348. */
  1349. if (cfg_ops == &elroy_cfg_ops) {
  1350. lba_dev->flags |= LBA_FLAG_SKIP_PROBE;
  1351. }
  1352. /* Whew! Finally done! Tell services we got this one covered. */
  1353. return 0;
  1354. }
  1355. static struct parisc_device_id lba_tbl[] = {
  1356. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, ELROY_HVERS, 0xa },
  1357. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, MERCURY_HVERS, 0xa },
  1358. { HPHW_BRIDGE, HVERSION_REV_ANY_ID, QUICKSILVER_HVERS, 0xa },
  1359. { 0, }
  1360. };
  1361. static struct parisc_driver lba_driver = {
  1362. .name = MODULE_NAME,
  1363. .id_table = lba_tbl,
  1364. .probe = lba_driver_probe,
  1365. };
  1366. /*
  1367. ** One time initialization to let the world know the LBA was found.
  1368. ** Must be called exactly once before pci_init().
  1369. */
  1370. void __init lba_init(void)
  1371. {
  1372. register_parisc_driver(&lba_driver);
  1373. }
  1374. /*
  1375. ** Initialize the IBASE/IMASK registers for LBA (Elroy).
  1376. ** Only called from sba_iommu.c in order to route ranges (MMIO vs DMA).
  1377. ** sba_iommu is responsible for locking (none needed at init time).
  1378. */
  1379. void lba_set_iregs(struct parisc_device *lba, u32 ibase, u32 imask)
  1380. {
  1381. void __iomem * base_addr = ioremap_nocache(lba->hpa.start, 4096);
  1382. imask <<= 2; /* adjust for hints - 2 more bits */
  1383. /* Make sure we aren't trying to set bits that aren't writeable. */
  1384. WARN_ON((ibase & 0x001fffff) != 0);
  1385. WARN_ON((imask & 0x001fffff) != 0);
  1386. DBG("%s() ibase 0x%x imask 0x%x\n", __FUNCTION__, ibase, imask);
  1387. WRITE_REG32( imask, base_addr + LBA_IMASK);
  1388. WRITE_REG32( ibase, base_addr + LBA_IBASE);
  1389. iounmap(base_addr);
  1390. }