smpboot.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/setup.h>
  66. #include <asm/uv/uv.h>
  67. #include <linux/mc146818rtc.h>
  68. #include <asm/smpboot_hooks.h>
  69. #include <asm/i8259.h>
  70. /* State of each CPU */
  71. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  72. /* Store all idle threads, this can be reused instead of creating
  73. * a new thread. Also avoids complicated thread destroy functionality
  74. * for idle threads.
  75. */
  76. #ifdef CONFIG_HOTPLUG_CPU
  77. /*
  78. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  79. * removed after init for !CONFIG_HOTPLUG_CPU.
  80. */
  81. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  82. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  83. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  84. /*
  85. * We need this for trampoline_base protection from concurrent accesses when
  86. * off- and onlining cores wildly.
  87. */
  88. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  89. void cpu_hotplug_driver_lock(void)
  90. {
  91. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  92. }
  93. void cpu_hotplug_driver_unlock(void)
  94. {
  95. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  96. }
  97. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  98. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  99. #else
  100. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  101. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  102. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  103. #endif
  104. /* Number of siblings per CPU package */
  105. int smp_num_siblings = 1;
  106. EXPORT_SYMBOL(smp_num_siblings);
  107. /* Last level cache ID of each logical CPU */
  108. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  109. /* representing HT siblings of each logical CPU */
  110. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  111. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  112. /* representing HT and core siblings of each logical CPU */
  113. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  114. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  115. /* Per CPU bogomips and other parameters */
  116. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  117. EXPORT_PER_CPU_SYMBOL(cpu_info);
  118. atomic_t init_deasserted;
  119. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  120. /* set up a mapping between cpu and node. */
  121. static void map_cpu_to_node(int cpu, int node)
  122. {
  123. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  124. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  125. }
  126. /* undo a mapping between cpu and node. */
  127. static void unmap_cpu_to_node(int cpu)
  128. {
  129. int node;
  130. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  131. for (node = 0; node < MAX_NUMNODES; node++)
  132. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  133. }
  134. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  135. #define map_cpu_to_node(cpu, node) ({})
  136. #define unmap_cpu_to_node(cpu) ({})
  137. #endif
  138. #ifdef CONFIG_X86_32
  139. static void map_cpu_to_logical_apicid(void)
  140. {
  141. int cpu = smp_processor_id();
  142. int node;
  143. node = numa_cpu_node(cpu);
  144. if (!node_online(node))
  145. node = first_online_node;
  146. map_cpu_to_node(cpu, node);
  147. }
  148. void numa_remove_cpu(int cpu)
  149. {
  150. unmap_cpu_to_node(cpu);
  151. }
  152. #else
  153. #define map_cpu_to_logical_apicid() do {} while (0)
  154. #endif
  155. /*
  156. * Report back to the Boot Processor.
  157. * Running on AP.
  158. */
  159. static void __cpuinit smp_callin(void)
  160. {
  161. int cpuid, phys_id;
  162. unsigned long timeout;
  163. /*
  164. * If waken up by an INIT in an 82489DX configuration
  165. * we may get here before an INIT-deassert IPI reaches
  166. * our local APIC. We have to wait for the IPI or we'll
  167. * lock up on an APIC access.
  168. */
  169. if (apic->wait_for_init_deassert)
  170. apic->wait_for_init_deassert(&init_deasserted);
  171. /*
  172. * (This works even if the APIC is not enabled.)
  173. */
  174. phys_id = read_apic_id();
  175. cpuid = smp_processor_id();
  176. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  177. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  178. phys_id, cpuid);
  179. }
  180. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  181. /*
  182. * STARTUP IPIs are fragile beasts as they might sometimes
  183. * trigger some glue motherboard logic. Complete APIC bus
  184. * silence for 1 second, this overestimates the time the
  185. * boot CPU is spending to send the up to 2 STARTUP IPIs
  186. * by a factor of two. This should be enough.
  187. */
  188. /*
  189. * Waiting 2s total for startup (udelay is not yet working)
  190. */
  191. timeout = jiffies + 2*HZ;
  192. while (time_before(jiffies, timeout)) {
  193. /*
  194. * Has the boot CPU finished it's STARTUP sequence?
  195. */
  196. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  197. break;
  198. cpu_relax();
  199. }
  200. if (!time_before(jiffies, timeout)) {
  201. panic("%s: CPU%d started up but did not get a callout!\n",
  202. __func__, cpuid);
  203. }
  204. /*
  205. * the boot CPU has finished the init stage and is spinning
  206. * on callin_map until we finish. We are free to set up this
  207. * CPU, first the APIC. (this is probably redundant on most
  208. * boards)
  209. */
  210. pr_debug("CALLIN, before setup_local_APIC().\n");
  211. if (apic->smp_callin_clear_local_apic)
  212. apic->smp_callin_clear_local_apic();
  213. setup_local_APIC();
  214. end_local_APIC_setup();
  215. map_cpu_to_logical_apicid();
  216. /*
  217. * Need to setup vector mappings before we enable interrupts.
  218. */
  219. setup_vector_irq(smp_processor_id());
  220. /*
  221. * Get our bogomips.
  222. *
  223. * Need to enable IRQs because it can take longer and then
  224. * the NMI watchdog might kill us.
  225. */
  226. local_irq_enable();
  227. calibrate_delay();
  228. local_irq_disable();
  229. pr_debug("Stack at about %p\n", &cpuid);
  230. /*
  231. * Save our processor parameters
  232. */
  233. smp_store_cpu_info(cpuid);
  234. /*
  235. * This must be done before setting cpu_online_mask
  236. * or calling notify_cpu_starting.
  237. */
  238. set_cpu_sibling_map(raw_smp_processor_id());
  239. wmb();
  240. notify_cpu_starting(cpuid);
  241. /*
  242. * Allow the master to continue.
  243. */
  244. cpumask_set_cpu(cpuid, cpu_callin_mask);
  245. }
  246. /*
  247. * Activate a secondary processor.
  248. */
  249. notrace static void __cpuinit start_secondary(void *unused)
  250. {
  251. /*
  252. * Don't put *anything* before cpu_init(), SMP booting is too
  253. * fragile that we want to limit the things done here to the
  254. * most necessary things.
  255. */
  256. cpu_init();
  257. preempt_disable();
  258. smp_callin();
  259. #ifdef CONFIG_X86_32
  260. /* switch away from the initial page table */
  261. load_cr3(swapper_pg_dir);
  262. __flush_tlb_all();
  263. #endif
  264. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  265. barrier();
  266. /*
  267. * Check TSC synchronization with the BP:
  268. */
  269. check_tsc_sync_target();
  270. /*
  271. * We need to hold call_lock, so there is no inconsistency
  272. * between the time smp_call_function() determines number of
  273. * IPI recipients, and the time when the determination is made
  274. * for which cpus receive the IPI. Holding this
  275. * lock helps us to not include this cpu in a currently in progress
  276. * smp_call_function().
  277. *
  278. * We need to hold vector_lock so there the set of online cpus
  279. * does not change while we are assigning vectors to cpus. Holding
  280. * this lock ensures we don't half assign or remove an irq from a cpu.
  281. */
  282. ipi_call_lock();
  283. lock_vector_lock();
  284. set_cpu_online(smp_processor_id(), true);
  285. unlock_vector_lock();
  286. ipi_call_unlock();
  287. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  288. x86_platform.nmi_init();
  289. /* enable local interrupts */
  290. local_irq_enable();
  291. /* to prevent fake stack check failure in clock setup */
  292. boot_init_stack_canary();
  293. x86_cpuinit.setup_percpu_clockev();
  294. wmb();
  295. cpu_idle();
  296. }
  297. #ifdef CONFIG_CPUMASK_OFFSTACK
  298. /* In this case, llc_shared_map is a pointer to a cpumask. */
  299. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  300. const struct cpuinfo_x86 *src)
  301. {
  302. struct cpumask *llc = dst->llc_shared_map;
  303. *dst = *src;
  304. dst->llc_shared_map = llc;
  305. }
  306. #else
  307. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  308. const struct cpuinfo_x86 *src)
  309. {
  310. *dst = *src;
  311. }
  312. #endif /* CONFIG_CPUMASK_OFFSTACK */
  313. /*
  314. * The bootstrap kernel entry code has set these up. Save them for
  315. * a given CPU
  316. */
  317. void __cpuinit smp_store_cpu_info(int id)
  318. {
  319. struct cpuinfo_x86 *c = &cpu_data(id);
  320. copy_cpuinfo_x86(c, &boot_cpu_data);
  321. c->cpu_index = id;
  322. if (id != 0)
  323. identify_secondary_cpu(c);
  324. }
  325. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  326. {
  327. struct cpuinfo_x86 *c1 = &cpu_data(cpu1);
  328. struct cpuinfo_x86 *c2 = &cpu_data(cpu2);
  329. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  330. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  331. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  332. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  333. cpumask_set_cpu(cpu1, c2->llc_shared_map);
  334. cpumask_set_cpu(cpu2, c1->llc_shared_map);
  335. }
  336. void __cpuinit set_cpu_sibling_map(int cpu)
  337. {
  338. int i;
  339. struct cpuinfo_x86 *c = &cpu_data(cpu);
  340. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  341. if (smp_num_siblings > 1) {
  342. for_each_cpu(i, cpu_sibling_setup_mask) {
  343. struct cpuinfo_x86 *o = &cpu_data(i);
  344. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  345. if (c->phys_proc_id == o->phys_proc_id &&
  346. c->compute_unit_id == o->compute_unit_id)
  347. link_thread_siblings(cpu, i);
  348. } else if (c->phys_proc_id == o->phys_proc_id &&
  349. c->cpu_core_id == o->cpu_core_id) {
  350. link_thread_siblings(cpu, i);
  351. }
  352. }
  353. } else {
  354. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  355. }
  356. cpumask_set_cpu(cpu, c->llc_shared_map);
  357. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  358. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  359. c->booted_cores = 1;
  360. return;
  361. }
  362. for_each_cpu(i, cpu_sibling_setup_mask) {
  363. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  364. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  365. cpumask_set_cpu(i, c->llc_shared_map);
  366. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  367. }
  368. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  369. cpumask_set_cpu(i, cpu_core_mask(cpu));
  370. cpumask_set_cpu(cpu, cpu_core_mask(i));
  371. /*
  372. * Does this new cpu bringup a new core?
  373. */
  374. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  375. /*
  376. * for each core in package, increment
  377. * the booted_cores for this new cpu
  378. */
  379. if (cpumask_first(cpu_sibling_mask(i)) == i)
  380. c->booted_cores++;
  381. /*
  382. * increment the core count for all
  383. * the other cpus in this package
  384. */
  385. if (i != cpu)
  386. cpu_data(i).booted_cores++;
  387. } else if (i != cpu && !c->booted_cores)
  388. c->booted_cores = cpu_data(i).booted_cores;
  389. }
  390. }
  391. }
  392. /* maps the cpu to the sched domain representing multi-core */
  393. const struct cpumask *cpu_coregroup_mask(int cpu)
  394. {
  395. struct cpuinfo_x86 *c = &cpu_data(cpu);
  396. /*
  397. * For perf, we return last level cache shared map.
  398. * And for power savings, we return cpu_core_map
  399. */
  400. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  401. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  402. return cpu_core_mask(cpu);
  403. else
  404. return c->llc_shared_map;
  405. }
  406. static void impress_friends(void)
  407. {
  408. int cpu;
  409. unsigned long bogosum = 0;
  410. /*
  411. * Allow the user to impress friends.
  412. */
  413. pr_debug("Before bogomips.\n");
  414. for_each_possible_cpu(cpu)
  415. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  416. bogosum += cpu_data(cpu).loops_per_jiffy;
  417. printk(KERN_INFO
  418. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  419. num_online_cpus(),
  420. bogosum/(500000/HZ),
  421. (bogosum/(5000/HZ))%100);
  422. pr_debug("Before bogocount - setting activated=1.\n");
  423. }
  424. void __inquire_remote_apic(int apicid)
  425. {
  426. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  427. char *names[] = { "ID", "VERSION", "SPIV" };
  428. int timeout;
  429. u32 status;
  430. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  431. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  432. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  433. /*
  434. * Wait for idle.
  435. */
  436. status = safe_apic_wait_icr_idle();
  437. if (status)
  438. printk(KERN_CONT
  439. "a previous APIC delivery may have failed\n");
  440. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  441. timeout = 0;
  442. do {
  443. udelay(100);
  444. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  445. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  446. switch (status) {
  447. case APIC_ICR_RR_VALID:
  448. status = apic_read(APIC_RRR);
  449. printk(KERN_CONT "%08x\n", status);
  450. break;
  451. default:
  452. printk(KERN_CONT "failed\n");
  453. }
  454. }
  455. }
  456. /*
  457. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  458. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  459. * won't ... remember to clear down the APIC, etc later.
  460. */
  461. int __cpuinit
  462. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  463. {
  464. unsigned long send_status, accept_status = 0;
  465. int maxlvt;
  466. /* Target chip */
  467. /* Boot on the stack */
  468. /* Kick the second */
  469. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  470. pr_debug("Waiting for send to finish...\n");
  471. send_status = safe_apic_wait_icr_idle();
  472. /*
  473. * Give the other CPU some time to accept the IPI.
  474. */
  475. udelay(200);
  476. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  477. maxlvt = lapic_get_maxlvt();
  478. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  479. apic_write(APIC_ESR, 0);
  480. accept_status = (apic_read(APIC_ESR) & 0xEF);
  481. }
  482. pr_debug("NMI sent.\n");
  483. if (send_status)
  484. printk(KERN_ERR "APIC never delivered???\n");
  485. if (accept_status)
  486. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  487. return (send_status | accept_status);
  488. }
  489. static int __cpuinit
  490. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  491. {
  492. unsigned long send_status, accept_status = 0;
  493. int maxlvt, num_starts, j;
  494. maxlvt = lapic_get_maxlvt();
  495. /*
  496. * Be paranoid about clearing APIC errors.
  497. */
  498. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  499. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  500. apic_write(APIC_ESR, 0);
  501. apic_read(APIC_ESR);
  502. }
  503. pr_debug("Asserting INIT.\n");
  504. /*
  505. * Turn INIT on target chip
  506. */
  507. /*
  508. * Send IPI
  509. */
  510. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  511. phys_apicid);
  512. pr_debug("Waiting for send to finish...\n");
  513. send_status = safe_apic_wait_icr_idle();
  514. mdelay(10);
  515. pr_debug("Deasserting INIT.\n");
  516. /* Target chip */
  517. /* Send IPI */
  518. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  519. pr_debug("Waiting for send to finish...\n");
  520. send_status = safe_apic_wait_icr_idle();
  521. mb();
  522. atomic_set(&init_deasserted, 1);
  523. /*
  524. * Should we send STARTUP IPIs ?
  525. *
  526. * Determine this based on the APIC version.
  527. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  528. */
  529. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  530. num_starts = 2;
  531. else
  532. num_starts = 0;
  533. /*
  534. * Paravirt / VMI wants a startup IPI hook here to set up the
  535. * target processor state.
  536. */
  537. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  538. (unsigned long)stack_start.sp);
  539. /*
  540. * Run STARTUP IPI loop.
  541. */
  542. pr_debug("#startup loops: %d.\n", num_starts);
  543. for (j = 1; j <= num_starts; j++) {
  544. pr_debug("Sending STARTUP #%d.\n", j);
  545. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  546. apic_write(APIC_ESR, 0);
  547. apic_read(APIC_ESR);
  548. pr_debug("After apic_write.\n");
  549. /*
  550. * STARTUP IPI
  551. */
  552. /* Target chip */
  553. /* Boot on the stack */
  554. /* Kick the second */
  555. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  556. phys_apicid);
  557. /*
  558. * Give the other CPU some time to accept the IPI.
  559. */
  560. udelay(300);
  561. pr_debug("Startup point 1.\n");
  562. pr_debug("Waiting for send to finish...\n");
  563. send_status = safe_apic_wait_icr_idle();
  564. /*
  565. * Give the other CPU some time to accept the IPI.
  566. */
  567. udelay(200);
  568. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  569. apic_write(APIC_ESR, 0);
  570. accept_status = (apic_read(APIC_ESR) & 0xEF);
  571. if (send_status || accept_status)
  572. break;
  573. }
  574. pr_debug("After Startup.\n");
  575. if (send_status)
  576. printk(KERN_ERR "APIC never delivered???\n");
  577. if (accept_status)
  578. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  579. return (send_status | accept_status);
  580. }
  581. struct create_idle {
  582. struct work_struct work;
  583. struct task_struct *idle;
  584. struct completion done;
  585. int cpu;
  586. };
  587. static void __cpuinit do_fork_idle(struct work_struct *work)
  588. {
  589. struct create_idle *c_idle =
  590. container_of(work, struct create_idle, work);
  591. c_idle->idle = fork_idle(c_idle->cpu);
  592. complete(&c_idle->done);
  593. }
  594. /* reduce the number of lines printed when booting a large cpu count system */
  595. static void __cpuinit announce_cpu(int cpu, int apicid)
  596. {
  597. static int current_node = -1;
  598. int node = early_cpu_to_node(cpu);
  599. if (system_state == SYSTEM_BOOTING) {
  600. if (node != current_node) {
  601. if (current_node > (-1))
  602. pr_cont(" Ok.\n");
  603. current_node = node;
  604. pr_info("Booting Node %3d, Processors ", node);
  605. }
  606. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  607. return;
  608. } else
  609. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  610. node, cpu, apicid);
  611. }
  612. /*
  613. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  614. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  615. * Returns zero if CPU booted OK, else error code from
  616. * ->wakeup_secondary_cpu.
  617. */
  618. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  619. {
  620. unsigned long boot_error = 0;
  621. unsigned long start_ip;
  622. int timeout;
  623. struct create_idle c_idle = {
  624. .cpu = cpu,
  625. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  626. };
  627. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  628. alternatives_smp_switch(1);
  629. c_idle.idle = get_idle_for_cpu(cpu);
  630. /*
  631. * We can't use kernel_thread since we must avoid to
  632. * reschedule the child.
  633. */
  634. if (c_idle.idle) {
  635. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  636. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  637. init_idle(c_idle.idle, cpu);
  638. goto do_rest;
  639. }
  640. schedule_work(&c_idle.work);
  641. wait_for_completion(&c_idle.done);
  642. if (IS_ERR(c_idle.idle)) {
  643. printk("failed fork for CPU %d\n", cpu);
  644. destroy_work_on_stack(&c_idle.work);
  645. return PTR_ERR(c_idle.idle);
  646. }
  647. set_idle_for_cpu(cpu, c_idle.idle);
  648. do_rest:
  649. per_cpu(current_task, cpu) = c_idle.idle;
  650. #ifdef CONFIG_X86_32
  651. /* Stack for startup_32 can be just as for start_secondary onwards */
  652. irq_ctx_init(cpu);
  653. #else
  654. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  655. initial_gs = per_cpu_offset(cpu);
  656. per_cpu(kernel_stack, cpu) =
  657. (unsigned long)task_stack_page(c_idle.idle) -
  658. KERNEL_STACK_OFFSET + THREAD_SIZE;
  659. #endif
  660. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  661. initial_code = (unsigned long)start_secondary;
  662. stack_start.sp = (void *) c_idle.idle->thread.sp;
  663. /* start_ip had better be page-aligned! */
  664. start_ip = setup_trampoline();
  665. /* So we see what's up */
  666. announce_cpu(cpu, apicid);
  667. /*
  668. * This grunge runs the startup process for
  669. * the targeted processor.
  670. */
  671. atomic_set(&init_deasserted, 0);
  672. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  673. pr_debug("Setting warm reset code and vector.\n");
  674. smpboot_setup_warm_reset_vector(start_ip);
  675. /*
  676. * Be paranoid about clearing APIC errors.
  677. */
  678. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  679. apic_write(APIC_ESR, 0);
  680. apic_read(APIC_ESR);
  681. }
  682. }
  683. /*
  684. * Kick the secondary CPU. Use the method in the APIC driver
  685. * if it's defined - or use an INIT boot APIC message otherwise:
  686. */
  687. if (apic->wakeup_secondary_cpu)
  688. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  689. else
  690. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  691. if (!boot_error) {
  692. /*
  693. * allow APs to start initializing.
  694. */
  695. pr_debug("Before Callout %d.\n", cpu);
  696. cpumask_set_cpu(cpu, cpu_callout_mask);
  697. pr_debug("After Callout %d.\n", cpu);
  698. /*
  699. * Wait 5s total for a response
  700. */
  701. for (timeout = 0; timeout < 50000; timeout++) {
  702. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  703. break; /* It has booted */
  704. udelay(100);
  705. /*
  706. * Allow other tasks to run while we wait for the
  707. * AP to come online. This also gives a chance
  708. * for the MTRR work(triggered by the AP coming online)
  709. * to be completed in the stop machine context.
  710. */
  711. schedule();
  712. }
  713. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  714. pr_debug("CPU%d: has booted.\n", cpu);
  715. else {
  716. boot_error = 1;
  717. if (*((volatile unsigned char *)trampoline_base)
  718. == 0xA5)
  719. /* trampoline started but...? */
  720. pr_err("CPU%d: Stuck ??\n", cpu);
  721. else
  722. /* trampoline code not run */
  723. pr_err("CPU%d: Not responding.\n", cpu);
  724. if (apic->inquire_remote_apic)
  725. apic->inquire_remote_apic(apicid);
  726. }
  727. }
  728. if (boot_error) {
  729. /* Try to put things back the way they were before ... */
  730. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  731. /* was set by do_boot_cpu() */
  732. cpumask_clear_cpu(cpu, cpu_callout_mask);
  733. /* was set by cpu_init() */
  734. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  735. set_cpu_present(cpu, false);
  736. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  737. }
  738. /* mark "stuck" area as not stuck */
  739. *((volatile unsigned long *)trampoline_base) = 0;
  740. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  741. /*
  742. * Cleanup possible dangling ends...
  743. */
  744. smpboot_restore_warm_reset_vector();
  745. }
  746. destroy_work_on_stack(&c_idle.work);
  747. return boot_error;
  748. }
  749. int __cpuinit native_cpu_up(unsigned int cpu)
  750. {
  751. int apicid = apic->cpu_present_to_apicid(cpu);
  752. unsigned long flags;
  753. int err;
  754. WARN_ON(irqs_disabled());
  755. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  756. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  757. !physid_isset(apicid, phys_cpu_present_map)) {
  758. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  759. return -EINVAL;
  760. }
  761. /*
  762. * Already booted CPU?
  763. */
  764. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  765. pr_debug("do_boot_cpu %d Already started\n", cpu);
  766. return -ENOSYS;
  767. }
  768. /*
  769. * Save current MTRR state in case it was changed since early boot
  770. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  771. */
  772. mtrr_save_state();
  773. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  774. err = do_boot_cpu(apicid, cpu);
  775. if (err) {
  776. pr_debug("do_boot_cpu failed %d\n", err);
  777. return -EIO;
  778. }
  779. /*
  780. * Check TSC synchronization with the AP (keep irqs disabled
  781. * while doing so):
  782. */
  783. local_irq_save(flags);
  784. check_tsc_sync_source(cpu);
  785. local_irq_restore(flags);
  786. while (!cpu_online(cpu)) {
  787. cpu_relax();
  788. touch_nmi_watchdog();
  789. }
  790. return 0;
  791. }
  792. /*
  793. * Fall back to non SMP mode after errors.
  794. *
  795. * RED-PEN audit/test this more. I bet there is more state messed up here.
  796. */
  797. static __init void disable_smp(void)
  798. {
  799. init_cpu_present(cpumask_of(0));
  800. init_cpu_possible(cpumask_of(0));
  801. smpboot_clear_io_apic_irqs();
  802. if (smp_found_config)
  803. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  804. else
  805. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  806. map_cpu_to_logical_apicid();
  807. cpumask_set_cpu(0, cpu_sibling_mask(0));
  808. cpumask_set_cpu(0, cpu_core_mask(0));
  809. }
  810. /*
  811. * Various sanity checks.
  812. */
  813. static int __init smp_sanity_check(unsigned max_cpus)
  814. {
  815. preempt_disable();
  816. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  817. if (def_to_bigsmp && nr_cpu_ids > 8) {
  818. unsigned int cpu;
  819. unsigned nr;
  820. printk(KERN_WARNING
  821. "More than 8 CPUs detected - skipping them.\n"
  822. "Use CONFIG_X86_BIGSMP.\n");
  823. nr = 0;
  824. for_each_present_cpu(cpu) {
  825. if (nr >= 8)
  826. set_cpu_present(cpu, false);
  827. nr++;
  828. }
  829. nr = 0;
  830. for_each_possible_cpu(cpu) {
  831. if (nr >= 8)
  832. set_cpu_possible(cpu, false);
  833. nr++;
  834. }
  835. nr_cpu_ids = 8;
  836. }
  837. #endif
  838. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  839. printk(KERN_WARNING
  840. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  841. hard_smp_processor_id());
  842. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  843. }
  844. /*
  845. * If we couldn't find an SMP configuration at boot time,
  846. * get out of here now!
  847. */
  848. if (!smp_found_config && !acpi_lapic) {
  849. preempt_enable();
  850. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  851. disable_smp();
  852. if (APIC_init_uniprocessor())
  853. printk(KERN_NOTICE "Local APIC not detected."
  854. " Using dummy APIC emulation.\n");
  855. return -1;
  856. }
  857. /*
  858. * Should not be necessary because the MP table should list the boot
  859. * CPU too, but we do it for the sake of robustness anyway.
  860. */
  861. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  862. printk(KERN_NOTICE
  863. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  864. boot_cpu_physical_apicid);
  865. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  866. }
  867. preempt_enable();
  868. /*
  869. * If we couldn't find a local APIC, then get out of here now!
  870. */
  871. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  872. !cpu_has_apic) {
  873. if (!disable_apic) {
  874. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  875. boot_cpu_physical_apicid);
  876. pr_err("... forcing use of dummy APIC emulation."
  877. "(tell your hw vendor)\n");
  878. }
  879. smpboot_clear_io_apic();
  880. arch_disable_smp_support();
  881. return -1;
  882. }
  883. verify_local_APIC();
  884. /*
  885. * If SMP should be disabled, then really disable it!
  886. */
  887. if (!max_cpus) {
  888. printk(KERN_INFO "SMP mode deactivated.\n");
  889. smpboot_clear_io_apic();
  890. connect_bsp_APIC();
  891. setup_local_APIC();
  892. end_local_APIC_setup();
  893. return -1;
  894. }
  895. return 0;
  896. }
  897. static void __init smp_cpu_index_default(void)
  898. {
  899. int i;
  900. struct cpuinfo_x86 *c;
  901. for_each_possible_cpu(i) {
  902. c = &cpu_data(i);
  903. /* mark all to hotplug */
  904. c->cpu_index = nr_cpu_ids;
  905. }
  906. }
  907. /*
  908. * Prepare for SMP bootup. The MP table or ACPI has been read
  909. * earlier. Just do some sanity checking here and enable APIC mode.
  910. */
  911. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  912. {
  913. unsigned int i;
  914. preempt_disable();
  915. smp_cpu_index_default();
  916. memcpy(__this_cpu_ptr(&cpu_info), &boot_cpu_data, sizeof(cpu_info));
  917. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  918. mb();
  919. /*
  920. * Setup boot CPU information
  921. */
  922. smp_store_cpu_info(0); /* Final full version of the data */
  923. current_thread_info()->cpu = 0; /* needed? */
  924. for_each_possible_cpu(i) {
  925. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  926. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  927. zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  928. }
  929. set_cpu_sibling_map(0);
  930. if (smp_sanity_check(max_cpus) < 0) {
  931. printk(KERN_INFO "SMP disabled\n");
  932. disable_smp();
  933. goto out;
  934. }
  935. default_setup_apic_routing();
  936. preempt_disable();
  937. if (read_apic_id() != boot_cpu_physical_apicid) {
  938. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  939. read_apic_id(), boot_cpu_physical_apicid);
  940. /* Or can we switch back to PIC here? */
  941. }
  942. preempt_enable();
  943. connect_bsp_APIC();
  944. /*
  945. * Switch from PIC to APIC mode.
  946. */
  947. setup_local_APIC();
  948. /*
  949. * Enable IO APIC before setting up error vector
  950. */
  951. if (!skip_ioapic_setup && nr_ioapics)
  952. enable_IO_APIC();
  953. end_local_APIC_setup();
  954. map_cpu_to_logical_apicid();
  955. if (apic->setup_portio_remap)
  956. apic->setup_portio_remap();
  957. smpboot_setup_io_apic();
  958. /*
  959. * Set up local APIC timer on boot CPU.
  960. */
  961. printk(KERN_INFO "CPU%d: ", 0);
  962. print_cpu_info(&cpu_data(0));
  963. x86_init.timers.setup_percpu_clockev();
  964. if (is_uv_system())
  965. uv_system_init();
  966. set_mtrr_aps_delayed_init();
  967. out:
  968. preempt_enable();
  969. }
  970. void arch_disable_nonboot_cpus_begin(void)
  971. {
  972. /*
  973. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  974. * In the suspend path, we will be back in the SMP mode shortly anyways.
  975. */
  976. skip_smp_alternatives = true;
  977. }
  978. void arch_disable_nonboot_cpus_end(void)
  979. {
  980. skip_smp_alternatives = false;
  981. }
  982. void arch_enable_nonboot_cpus_begin(void)
  983. {
  984. set_mtrr_aps_delayed_init();
  985. }
  986. void arch_enable_nonboot_cpus_end(void)
  987. {
  988. mtrr_aps_init();
  989. }
  990. /*
  991. * Early setup to make printk work.
  992. */
  993. void __init native_smp_prepare_boot_cpu(void)
  994. {
  995. int me = smp_processor_id();
  996. switch_to_new_gdt(me);
  997. /* already set me in cpu_online_mask in boot_cpu_init() */
  998. cpumask_set_cpu(me, cpu_callout_mask);
  999. per_cpu(cpu_state, me) = CPU_ONLINE;
  1000. }
  1001. void __init native_smp_cpus_done(unsigned int max_cpus)
  1002. {
  1003. pr_debug("Boot done.\n");
  1004. impress_friends();
  1005. #ifdef CONFIG_X86_IO_APIC
  1006. setup_ioapic_dest();
  1007. #endif
  1008. mtrr_aps_init();
  1009. }
  1010. static int __initdata setup_possible_cpus = -1;
  1011. static int __init _setup_possible_cpus(char *str)
  1012. {
  1013. get_option(&str, &setup_possible_cpus);
  1014. return 0;
  1015. }
  1016. early_param("possible_cpus", _setup_possible_cpus);
  1017. /*
  1018. * cpu_possible_mask should be static, it cannot change as cpu's
  1019. * are onlined, or offlined. The reason is per-cpu data-structures
  1020. * are allocated by some modules at init time, and dont expect to
  1021. * do this dynamically on cpu arrival/departure.
  1022. * cpu_present_mask on the other hand can change dynamically.
  1023. * In case when cpu_hotplug is not compiled, then we resort to current
  1024. * behaviour, which is cpu_possible == cpu_present.
  1025. * - Ashok Raj
  1026. *
  1027. * Three ways to find out the number of additional hotplug CPUs:
  1028. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1029. * - The user can overwrite it with possible_cpus=NUM
  1030. * - Otherwise don't reserve additional CPUs.
  1031. * We do this because additional CPUs waste a lot of memory.
  1032. * -AK
  1033. */
  1034. __init void prefill_possible_map(void)
  1035. {
  1036. int i, possible;
  1037. /* no processor from mptable or madt */
  1038. if (!num_processors)
  1039. num_processors = 1;
  1040. i = setup_max_cpus ?: 1;
  1041. if (setup_possible_cpus == -1) {
  1042. possible = num_processors;
  1043. #ifdef CONFIG_HOTPLUG_CPU
  1044. if (setup_max_cpus)
  1045. possible += disabled_cpus;
  1046. #else
  1047. if (possible > i)
  1048. possible = i;
  1049. #endif
  1050. } else
  1051. possible = setup_possible_cpus;
  1052. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1053. /* nr_cpu_ids could be reduced via nr_cpus= */
  1054. if (possible > nr_cpu_ids) {
  1055. printk(KERN_WARNING
  1056. "%d Processors exceeds NR_CPUS limit of %d\n",
  1057. possible, nr_cpu_ids);
  1058. possible = nr_cpu_ids;
  1059. }
  1060. #ifdef CONFIG_HOTPLUG_CPU
  1061. if (!setup_max_cpus)
  1062. #endif
  1063. if (possible > i) {
  1064. printk(KERN_WARNING
  1065. "%d Processors exceeds max_cpus limit of %u\n",
  1066. possible, setup_max_cpus);
  1067. possible = i;
  1068. }
  1069. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1070. possible, max_t(int, possible - num_processors, 0));
  1071. for (i = 0; i < possible; i++)
  1072. set_cpu_possible(i, true);
  1073. for (; i < NR_CPUS; i++)
  1074. set_cpu_possible(i, false);
  1075. nr_cpu_ids = possible;
  1076. }
  1077. #ifdef CONFIG_HOTPLUG_CPU
  1078. static void remove_siblinginfo(int cpu)
  1079. {
  1080. int sibling;
  1081. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1082. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1083. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1084. /*/
  1085. * last thread sibling in this cpu core going down
  1086. */
  1087. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1088. cpu_data(sibling).booted_cores--;
  1089. }
  1090. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1091. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1092. cpumask_clear(cpu_sibling_mask(cpu));
  1093. cpumask_clear(cpu_core_mask(cpu));
  1094. c->phys_proc_id = 0;
  1095. c->cpu_core_id = 0;
  1096. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1097. }
  1098. static void __ref remove_cpu_from_maps(int cpu)
  1099. {
  1100. set_cpu_online(cpu, false);
  1101. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1102. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1103. /* was set by cpu_init() */
  1104. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1105. numa_remove_cpu(cpu);
  1106. }
  1107. void cpu_disable_common(void)
  1108. {
  1109. int cpu = smp_processor_id();
  1110. remove_siblinginfo(cpu);
  1111. /* It's now safe to remove this processor from the online map */
  1112. lock_vector_lock();
  1113. remove_cpu_from_maps(cpu);
  1114. unlock_vector_lock();
  1115. fixup_irqs();
  1116. }
  1117. int native_cpu_disable(void)
  1118. {
  1119. int cpu = smp_processor_id();
  1120. /*
  1121. * Perhaps use cpufreq to drop frequency, but that could go
  1122. * into generic code.
  1123. *
  1124. * We won't take down the boot processor on i386 due to some
  1125. * interrupts only being able to be serviced by the BSP.
  1126. * Especially so if we're not using an IOAPIC -zwane
  1127. */
  1128. if (cpu == 0)
  1129. return -EBUSY;
  1130. clear_local_APIC();
  1131. cpu_disable_common();
  1132. return 0;
  1133. }
  1134. void native_cpu_die(unsigned int cpu)
  1135. {
  1136. /* We don't do anything here: idle task is faking death itself. */
  1137. unsigned int i;
  1138. for (i = 0; i < 10; i++) {
  1139. /* They ack this in play_dead by setting CPU_DEAD */
  1140. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1141. if (system_state == SYSTEM_RUNNING)
  1142. pr_info("CPU %u is now offline\n", cpu);
  1143. if (1 == num_online_cpus())
  1144. alternatives_smp_switch(0);
  1145. return;
  1146. }
  1147. msleep(100);
  1148. }
  1149. pr_err("CPU %u didn't die...\n", cpu);
  1150. }
  1151. void play_dead_common(void)
  1152. {
  1153. idle_task_exit();
  1154. reset_lazy_tlbstate();
  1155. c1e_remove_cpu(raw_smp_processor_id());
  1156. mb();
  1157. /* Ack it */
  1158. __this_cpu_write(cpu_state, CPU_DEAD);
  1159. /*
  1160. * With physical CPU hotplug, we should halt the cpu
  1161. */
  1162. local_irq_disable();
  1163. }
  1164. /*
  1165. * We need to flush the caches before going to sleep, lest we have
  1166. * dirty data in our caches when we come back up.
  1167. */
  1168. static inline void mwait_play_dead(void)
  1169. {
  1170. unsigned int eax, ebx, ecx, edx;
  1171. unsigned int highest_cstate = 0;
  1172. unsigned int highest_subcstate = 0;
  1173. int i;
  1174. void *mwait_ptr;
  1175. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1176. if (!(cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)))
  1177. return;
  1178. if (!cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLSH))
  1179. return;
  1180. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1181. return;
  1182. eax = CPUID_MWAIT_LEAF;
  1183. ecx = 0;
  1184. native_cpuid(&eax, &ebx, &ecx, &edx);
  1185. /*
  1186. * eax will be 0 if EDX enumeration is not valid.
  1187. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1188. */
  1189. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1190. eax = 0;
  1191. } else {
  1192. edx >>= MWAIT_SUBSTATE_SIZE;
  1193. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1194. if (edx & MWAIT_SUBSTATE_MASK) {
  1195. highest_cstate = i;
  1196. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1197. }
  1198. }
  1199. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1200. (highest_subcstate - 1);
  1201. }
  1202. /*
  1203. * This should be a memory location in a cache line which is
  1204. * unlikely to be touched by other processors. The actual
  1205. * content is immaterial as it is not actually modified in any way.
  1206. */
  1207. mwait_ptr = &current_thread_info()->flags;
  1208. wbinvd();
  1209. while (1) {
  1210. /*
  1211. * The CLFLUSH is a workaround for erratum AAI65 for
  1212. * the Xeon 7400 series. It's not clear it is actually
  1213. * needed, but it should be harmless in either case.
  1214. * The WBINVD is insufficient due to the spurious-wakeup
  1215. * case where we return around the loop.
  1216. */
  1217. clflush(mwait_ptr);
  1218. __monitor(mwait_ptr, 0, 0);
  1219. mb();
  1220. __mwait(eax, 0);
  1221. }
  1222. }
  1223. static inline void hlt_play_dead(void)
  1224. {
  1225. if (__this_cpu_read(cpu_info.x86) >= 4)
  1226. wbinvd();
  1227. while (1) {
  1228. native_halt();
  1229. }
  1230. }
  1231. void native_play_dead(void)
  1232. {
  1233. play_dead_common();
  1234. tboot_shutdown(TB_SHUTDOWN_WFS);
  1235. mwait_play_dead(); /* Only returns on failure */
  1236. hlt_play_dead();
  1237. }
  1238. #else /* ... !CONFIG_HOTPLUG_CPU */
  1239. int native_cpu_disable(void)
  1240. {
  1241. return -ENOSYS;
  1242. }
  1243. void native_cpu_die(unsigned int cpu)
  1244. {
  1245. /* We said "no" in __cpu_disable */
  1246. BUG();
  1247. }
  1248. void native_play_dead(void)
  1249. {
  1250. BUG();
  1251. }
  1252. #endif