intel_sdvo.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/delay.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "drm_crtc.h"
  33. #include "intel_drv.h"
  34. #include "drm_edid.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. #include "intel_sdvo_regs.h"
  38. #include <linux/dmi.h>
  39. static char *tv_format_names[] = {
  40. "NTSC_M" , "NTSC_J" , "NTSC_443",
  41. "PAL_B" , "PAL_D" , "PAL_G" ,
  42. "PAL_H" , "PAL_I" , "PAL_M" ,
  43. "PAL_N" , "PAL_NC" , "PAL_60" ,
  44. "SECAM_B" , "SECAM_D" , "SECAM_G" ,
  45. "SECAM_K" , "SECAM_K1", "SECAM_L" ,
  46. "SECAM_60"
  47. };
  48. #define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
  49. struct intel_sdvo_priv {
  50. u8 slave_addr;
  51. /* Register for the SDVO device: SDVOB or SDVOC */
  52. int sdvo_reg;
  53. /* Active outputs controlled by this SDVO output */
  54. uint16_t controlled_output;
  55. /*
  56. * Capabilities of the SDVO device returned by
  57. * i830_sdvo_get_capabilities()
  58. */
  59. struct intel_sdvo_caps caps;
  60. /* Pixel clock limitations reported by the SDVO device, in kHz */
  61. int pixel_clock_min, pixel_clock_max;
  62. /*
  63. * For multiple function SDVO device,
  64. * this is for current attached outputs.
  65. */
  66. uint16_t attached_output;
  67. /**
  68. * This is set if we're going to treat the device as TV-out.
  69. *
  70. * While we have these nice friendly flags for output types that ought
  71. * to decide this for us, the S-Video output on our HDMI+S-Video card
  72. * shows up as RGB1 (VGA).
  73. */
  74. bool is_tv;
  75. /* This is for current tv format name */
  76. char *tv_format_name;
  77. /* This contains all current supported TV format */
  78. char *tv_format_supported[TV_FORMAT_NUM];
  79. int format_supported_num;
  80. struct drm_property *tv_format_property;
  81. struct drm_property *tv_format_name_property[TV_FORMAT_NUM];
  82. /**
  83. * This is set if we treat the device as HDMI, instead of DVI.
  84. */
  85. bool is_hdmi;
  86. /**
  87. * This is set if we detect output of sdvo device as LVDS.
  88. */
  89. bool is_lvds;
  90. /**
  91. * This is sdvo flags for input timing.
  92. */
  93. uint8_t sdvo_flags;
  94. /**
  95. * This is sdvo fixed pannel mode pointer
  96. */
  97. struct drm_display_mode *sdvo_lvds_fixed_mode;
  98. /**
  99. * Returned SDTV resolutions allowed for the current format, if the
  100. * device reported it.
  101. */
  102. struct intel_sdvo_sdtv_resolution_reply sdtv_resolutions;
  103. /*
  104. * supported encoding mode, used to determine whether HDMI is
  105. * supported
  106. */
  107. struct intel_sdvo_encode encode;
  108. /* DDC bus used by this SDVO encoder */
  109. uint8_t ddc_bus;
  110. /* Mac mini hack -- use the same DDC as the analog connector */
  111. struct i2c_adapter *analog_ddc_bus;
  112. /* add the property for the SDVO-TV */
  113. struct drm_property *left_property;
  114. struct drm_property *right_property;
  115. struct drm_property *top_property;
  116. struct drm_property *bottom_property;
  117. struct drm_property *hpos_property;
  118. struct drm_property *vpos_property;
  119. /* add the property for the SDVO-TV/LVDS */
  120. struct drm_property *brightness_property;
  121. struct drm_property *contrast_property;
  122. struct drm_property *saturation_property;
  123. struct drm_property *hue_property;
  124. /* Add variable to record current setting for the above property */
  125. u32 left_margin, right_margin, top_margin, bottom_margin;
  126. /* this is to get the range of margin.*/
  127. u32 max_hscan, max_vscan;
  128. u32 max_hpos, cur_hpos;
  129. u32 max_vpos, cur_vpos;
  130. u32 cur_brightness, max_brightness;
  131. u32 cur_contrast, max_contrast;
  132. u32 cur_saturation, max_saturation;
  133. u32 cur_hue, max_hue;
  134. };
  135. static bool
  136. intel_sdvo_output_setup(struct intel_encoder *intel_encoder, uint16_t flags);
  137. /**
  138. * Writes the SDVOB or SDVOC with the given value, but always writes both
  139. * SDVOB and SDVOC to work around apparent hardware issues (according to
  140. * comments in the BIOS).
  141. */
  142. static void intel_sdvo_write_sdvox(struct intel_encoder *intel_encoder, u32 val)
  143. {
  144. struct drm_device *dev = intel_encoder->base.dev;
  145. struct drm_i915_private *dev_priv = dev->dev_private;
  146. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  147. u32 bval = val, cval = val;
  148. int i;
  149. if (sdvo_priv->sdvo_reg == SDVOB) {
  150. cval = I915_READ(SDVOC);
  151. } else {
  152. bval = I915_READ(SDVOB);
  153. }
  154. /*
  155. * Write the registers twice for luck. Sometimes,
  156. * writing them only once doesn't appear to 'stick'.
  157. * The BIOS does this too. Yay, magic
  158. */
  159. for (i = 0; i < 2; i++)
  160. {
  161. I915_WRITE(SDVOB, bval);
  162. I915_READ(SDVOB);
  163. I915_WRITE(SDVOC, cval);
  164. I915_READ(SDVOC);
  165. }
  166. }
  167. static bool intel_sdvo_read_byte(struct intel_encoder *intel_encoder, u8 addr,
  168. u8 *ch)
  169. {
  170. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  171. u8 out_buf[2];
  172. u8 buf[2];
  173. int ret;
  174. struct i2c_msg msgs[] = {
  175. {
  176. .addr = sdvo_priv->slave_addr >> 1,
  177. .flags = 0,
  178. .len = 1,
  179. .buf = out_buf,
  180. },
  181. {
  182. .addr = sdvo_priv->slave_addr >> 1,
  183. .flags = I2C_M_RD,
  184. .len = 1,
  185. .buf = buf,
  186. }
  187. };
  188. out_buf[0] = addr;
  189. out_buf[1] = 0;
  190. if ((ret = i2c_transfer(intel_encoder->i2c_bus, msgs, 2)) == 2)
  191. {
  192. *ch = buf[0];
  193. return true;
  194. }
  195. DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
  196. return false;
  197. }
  198. static bool intel_sdvo_write_byte(struct intel_encoder *intel_encoder, int addr,
  199. u8 ch)
  200. {
  201. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  202. u8 out_buf[2];
  203. struct i2c_msg msgs[] = {
  204. {
  205. .addr = sdvo_priv->slave_addr >> 1,
  206. .flags = 0,
  207. .len = 2,
  208. .buf = out_buf,
  209. }
  210. };
  211. out_buf[0] = addr;
  212. out_buf[1] = ch;
  213. if (i2c_transfer(intel_encoder->i2c_bus, msgs, 1) == 1)
  214. {
  215. return true;
  216. }
  217. return false;
  218. }
  219. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  220. /** Mapping of command numbers to names, for debug output */
  221. static const struct _sdvo_cmd_name {
  222. u8 cmd;
  223. char *name;
  224. } sdvo_cmd_names[] = {
  225. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  226. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  227. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  228. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  229. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  230. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  231. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  232. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  233. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  234. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  235. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  236. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  237. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  238. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  239. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  240. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  241. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  242. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  243. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  244. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  245. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  246. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  247. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  248. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  249. SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  250. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  251. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  252. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  253. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  254. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  255. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  256. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  257. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  258. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  259. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  260. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
  261. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
  262. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
  263. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
  264. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
  265. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
  266. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
  267. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
  268. /* Add the op code for SDVO enhancements */
  269. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_POSITION_H),
  270. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POSITION_H),
  271. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_POSITION_H),
  272. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_POSITION_V),
  273. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POSITION_V),
  274. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_POSITION_V),
  275. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
  276. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
  277. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
  278. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
  279. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
  280. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
  281. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
  282. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
  283. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
  284. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
  285. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
  286. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
  287. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
  288. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
  289. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
  290. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
  291. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
  292. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
  293. /* HDMI op code */
  294. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
  295. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
  296. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
  297. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
  298. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
  299. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
  300. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
  301. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
  302. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
  303. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
  304. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
  305. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
  306. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
  307. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
  308. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
  309. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
  310. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
  311. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
  312. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
  313. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
  314. };
  315. #define SDVO_NAME(dev_priv) ((dev_priv)->sdvo_reg == SDVOB ? "SDVOB" : "SDVOC")
  316. #define SDVO_PRIV(encoder) ((struct intel_sdvo_priv *) (encoder)->dev_priv)
  317. static void intel_sdvo_debug_write(struct intel_encoder *intel_encoder, u8 cmd,
  318. void *args, int args_len)
  319. {
  320. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  321. int i;
  322. DRM_DEBUG_KMS("%s: W: %02X ",
  323. SDVO_NAME(sdvo_priv), cmd);
  324. for (i = 0; i < args_len; i++)
  325. DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
  326. for (; i < 8; i++)
  327. DRM_LOG_KMS(" ");
  328. for (i = 0; i < sizeof(sdvo_cmd_names) / sizeof(sdvo_cmd_names[0]); i++) {
  329. if (cmd == sdvo_cmd_names[i].cmd) {
  330. DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
  331. break;
  332. }
  333. }
  334. if (i == sizeof(sdvo_cmd_names)/ sizeof(sdvo_cmd_names[0]))
  335. DRM_LOG_KMS("(%02X)", cmd);
  336. DRM_LOG_KMS("\n");
  337. }
  338. static void intel_sdvo_write_cmd(struct intel_encoder *intel_encoder, u8 cmd,
  339. void *args, int args_len)
  340. {
  341. int i;
  342. intel_sdvo_debug_write(intel_encoder, cmd, args, args_len);
  343. for (i = 0; i < args_len; i++) {
  344. intel_sdvo_write_byte(intel_encoder, SDVO_I2C_ARG_0 - i,
  345. ((u8*)args)[i]);
  346. }
  347. intel_sdvo_write_byte(intel_encoder, SDVO_I2C_OPCODE, cmd);
  348. }
  349. static const char *cmd_status_names[] = {
  350. "Power on",
  351. "Success",
  352. "Not supported",
  353. "Invalid arg",
  354. "Pending",
  355. "Target not specified",
  356. "Scaling not supported"
  357. };
  358. static void intel_sdvo_debug_response(struct intel_encoder *intel_encoder,
  359. void *response, int response_len,
  360. u8 status)
  361. {
  362. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  363. int i;
  364. DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(sdvo_priv));
  365. for (i = 0; i < response_len; i++)
  366. DRM_LOG_KMS("%02X ", ((u8 *)response)[i]);
  367. for (; i < 8; i++)
  368. DRM_LOG_KMS(" ");
  369. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  370. DRM_LOG_KMS("(%s)", cmd_status_names[status]);
  371. else
  372. DRM_LOG_KMS("(??? %d)", status);
  373. DRM_LOG_KMS("\n");
  374. }
  375. static u8 intel_sdvo_read_response(struct intel_encoder *intel_encoder,
  376. void *response, int response_len)
  377. {
  378. int i;
  379. u8 status;
  380. u8 retry = 50;
  381. while (retry--) {
  382. /* Read the command response */
  383. for (i = 0; i < response_len; i++) {
  384. intel_sdvo_read_byte(intel_encoder,
  385. SDVO_I2C_RETURN_0 + i,
  386. &((u8 *)response)[i]);
  387. }
  388. /* read the return status */
  389. intel_sdvo_read_byte(intel_encoder, SDVO_I2C_CMD_STATUS,
  390. &status);
  391. intel_sdvo_debug_response(intel_encoder, response, response_len,
  392. status);
  393. if (status != SDVO_CMD_STATUS_PENDING)
  394. return status;
  395. mdelay(50);
  396. }
  397. return status;
  398. }
  399. static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
  400. {
  401. if (mode->clock >= 100000)
  402. return 1;
  403. else if (mode->clock >= 50000)
  404. return 2;
  405. else
  406. return 4;
  407. }
  408. /**
  409. * Try to read the response after issuie the DDC switch command. But it
  410. * is noted that we must do the action of reading response and issuing DDC
  411. * switch command in one I2C transaction. Otherwise when we try to start
  412. * another I2C transaction after issuing the DDC bus switch, it will be
  413. * switched to the internal SDVO register.
  414. */
  415. static void intel_sdvo_set_control_bus_switch(struct intel_encoder *intel_encoder,
  416. u8 target)
  417. {
  418. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  419. u8 out_buf[2], cmd_buf[2], ret_value[2], ret;
  420. struct i2c_msg msgs[] = {
  421. {
  422. .addr = sdvo_priv->slave_addr >> 1,
  423. .flags = 0,
  424. .len = 2,
  425. .buf = out_buf,
  426. },
  427. /* the following two are to read the response */
  428. {
  429. .addr = sdvo_priv->slave_addr >> 1,
  430. .flags = 0,
  431. .len = 1,
  432. .buf = cmd_buf,
  433. },
  434. {
  435. .addr = sdvo_priv->slave_addr >> 1,
  436. .flags = I2C_M_RD,
  437. .len = 1,
  438. .buf = ret_value,
  439. },
  440. };
  441. intel_sdvo_debug_write(intel_encoder, SDVO_CMD_SET_CONTROL_BUS_SWITCH,
  442. &target, 1);
  443. /* write the DDC switch command argument */
  444. intel_sdvo_write_byte(intel_encoder, SDVO_I2C_ARG_0, target);
  445. out_buf[0] = SDVO_I2C_OPCODE;
  446. out_buf[1] = SDVO_CMD_SET_CONTROL_BUS_SWITCH;
  447. cmd_buf[0] = SDVO_I2C_CMD_STATUS;
  448. cmd_buf[1] = 0;
  449. ret_value[0] = 0;
  450. ret_value[1] = 0;
  451. ret = i2c_transfer(intel_encoder->i2c_bus, msgs, 3);
  452. if (ret != 3) {
  453. /* failure in I2C transfer */
  454. DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
  455. return;
  456. }
  457. if (ret_value[0] != SDVO_CMD_STATUS_SUCCESS) {
  458. DRM_DEBUG_KMS("DDC switch command returns response %d\n",
  459. ret_value[0]);
  460. return;
  461. }
  462. return;
  463. }
  464. static bool intel_sdvo_set_target_input(struct intel_encoder *intel_encoder, bool target_0, bool target_1)
  465. {
  466. struct intel_sdvo_set_target_input_args targets = {0};
  467. u8 status;
  468. if (target_0 && target_1)
  469. return SDVO_CMD_STATUS_NOTSUPP;
  470. if (target_1)
  471. targets.target_1 = 1;
  472. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_TARGET_INPUT, &targets,
  473. sizeof(targets));
  474. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  475. return (status == SDVO_CMD_STATUS_SUCCESS);
  476. }
  477. /**
  478. * Return whether each input is trained.
  479. *
  480. * This function is making an assumption about the layout of the response,
  481. * which should be checked against the docs.
  482. */
  483. static bool intel_sdvo_get_trained_inputs(struct intel_encoder *intel_encoder, bool *input_1, bool *input_2)
  484. {
  485. struct intel_sdvo_get_trained_inputs_response response;
  486. u8 status;
  487. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_TRAINED_INPUTS, NULL, 0);
  488. status = intel_sdvo_read_response(intel_encoder, &response, sizeof(response));
  489. if (status != SDVO_CMD_STATUS_SUCCESS)
  490. return false;
  491. *input_1 = response.input0_trained;
  492. *input_2 = response.input1_trained;
  493. return true;
  494. }
  495. static bool intel_sdvo_set_active_outputs(struct intel_encoder *intel_encoder,
  496. u16 outputs)
  497. {
  498. u8 status;
  499. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ACTIVE_OUTPUTS, &outputs,
  500. sizeof(outputs));
  501. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  502. return (status == SDVO_CMD_STATUS_SUCCESS);
  503. }
  504. static bool intel_sdvo_set_encoder_power_state(struct intel_encoder *intel_encoder,
  505. int mode)
  506. {
  507. u8 status, state = SDVO_ENCODER_STATE_ON;
  508. switch (mode) {
  509. case DRM_MODE_DPMS_ON:
  510. state = SDVO_ENCODER_STATE_ON;
  511. break;
  512. case DRM_MODE_DPMS_STANDBY:
  513. state = SDVO_ENCODER_STATE_STANDBY;
  514. break;
  515. case DRM_MODE_DPMS_SUSPEND:
  516. state = SDVO_ENCODER_STATE_SUSPEND;
  517. break;
  518. case DRM_MODE_DPMS_OFF:
  519. state = SDVO_ENCODER_STATE_OFF;
  520. break;
  521. }
  522. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ENCODER_POWER_STATE, &state,
  523. sizeof(state));
  524. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  525. return (status == SDVO_CMD_STATUS_SUCCESS);
  526. }
  527. static bool intel_sdvo_get_input_pixel_clock_range(struct intel_encoder *intel_encoder,
  528. int *clock_min,
  529. int *clock_max)
  530. {
  531. struct intel_sdvo_pixel_clock_range clocks;
  532. u8 status;
  533. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
  534. NULL, 0);
  535. status = intel_sdvo_read_response(intel_encoder, &clocks, sizeof(clocks));
  536. if (status != SDVO_CMD_STATUS_SUCCESS)
  537. return false;
  538. /* Convert the values from units of 10 kHz to kHz. */
  539. *clock_min = clocks.min * 10;
  540. *clock_max = clocks.max * 10;
  541. return true;
  542. }
  543. static bool intel_sdvo_set_target_output(struct intel_encoder *intel_encoder,
  544. u16 outputs)
  545. {
  546. u8 status;
  547. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_TARGET_OUTPUT, &outputs,
  548. sizeof(outputs));
  549. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  550. return (status == SDVO_CMD_STATUS_SUCCESS);
  551. }
  552. static bool intel_sdvo_set_timing(struct intel_encoder *intel_encoder, u8 cmd,
  553. struct intel_sdvo_dtd *dtd)
  554. {
  555. u8 status;
  556. intel_sdvo_write_cmd(intel_encoder, cmd, &dtd->part1, sizeof(dtd->part1));
  557. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  558. if (status != SDVO_CMD_STATUS_SUCCESS)
  559. return false;
  560. intel_sdvo_write_cmd(intel_encoder, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  561. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  562. if (status != SDVO_CMD_STATUS_SUCCESS)
  563. return false;
  564. return true;
  565. }
  566. static bool intel_sdvo_set_input_timing(struct intel_encoder *intel_encoder,
  567. struct intel_sdvo_dtd *dtd)
  568. {
  569. return intel_sdvo_set_timing(intel_encoder,
  570. SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
  571. }
  572. static bool intel_sdvo_set_output_timing(struct intel_encoder *intel_encoder,
  573. struct intel_sdvo_dtd *dtd)
  574. {
  575. return intel_sdvo_set_timing(intel_encoder,
  576. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
  577. }
  578. static bool
  579. intel_sdvo_create_preferred_input_timing(struct intel_encoder *intel_encoder,
  580. uint16_t clock,
  581. uint16_t width,
  582. uint16_t height)
  583. {
  584. struct intel_sdvo_preferred_input_timing_args args;
  585. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  586. uint8_t status;
  587. memset(&args, 0, sizeof(args));
  588. args.clock = clock;
  589. args.width = width;
  590. args.height = height;
  591. args.interlace = 0;
  592. if (sdvo_priv->is_lvds &&
  593. (sdvo_priv->sdvo_lvds_fixed_mode->hdisplay != width ||
  594. sdvo_priv->sdvo_lvds_fixed_mode->vdisplay != height))
  595. args.scaled = 1;
  596. intel_sdvo_write_cmd(intel_encoder,
  597. SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
  598. &args, sizeof(args));
  599. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  600. if (status != SDVO_CMD_STATUS_SUCCESS)
  601. return false;
  602. return true;
  603. }
  604. static bool intel_sdvo_get_preferred_input_timing(struct intel_encoder *intel_encoder,
  605. struct intel_sdvo_dtd *dtd)
  606. {
  607. bool status;
  608. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
  609. NULL, 0);
  610. status = intel_sdvo_read_response(intel_encoder, &dtd->part1,
  611. sizeof(dtd->part1));
  612. if (status != SDVO_CMD_STATUS_SUCCESS)
  613. return false;
  614. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
  615. NULL, 0);
  616. status = intel_sdvo_read_response(intel_encoder, &dtd->part2,
  617. sizeof(dtd->part2));
  618. if (status != SDVO_CMD_STATUS_SUCCESS)
  619. return false;
  620. return false;
  621. }
  622. static bool intel_sdvo_set_clock_rate_mult(struct intel_encoder *intel_encoder, u8 val)
  623. {
  624. u8 status;
  625. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
  626. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  627. if (status != SDVO_CMD_STATUS_SUCCESS)
  628. return false;
  629. return true;
  630. }
  631. static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
  632. struct drm_display_mode *mode)
  633. {
  634. uint16_t width, height;
  635. uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  636. uint16_t h_sync_offset, v_sync_offset;
  637. width = mode->crtc_hdisplay;
  638. height = mode->crtc_vdisplay;
  639. /* do some mode translations */
  640. h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
  641. h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  642. v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
  643. v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  644. h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
  645. v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
  646. dtd->part1.clock = mode->clock / 10;
  647. dtd->part1.h_active = width & 0xff;
  648. dtd->part1.h_blank = h_blank_len & 0xff;
  649. dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
  650. ((h_blank_len >> 8) & 0xf);
  651. dtd->part1.v_active = height & 0xff;
  652. dtd->part1.v_blank = v_blank_len & 0xff;
  653. dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
  654. ((v_blank_len >> 8) & 0xf);
  655. dtd->part2.h_sync_off = h_sync_offset & 0xff;
  656. dtd->part2.h_sync_width = h_sync_len & 0xff;
  657. dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  658. (v_sync_len & 0xf);
  659. dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
  660. ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
  661. ((v_sync_len & 0x30) >> 4);
  662. dtd->part2.dtd_flags = 0x18;
  663. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  664. dtd->part2.dtd_flags |= 0x2;
  665. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  666. dtd->part2.dtd_flags |= 0x4;
  667. dtd->part2.sdvo_flags = 0;
  668. dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
  669. dtd->part2.reserved = 0;
  670. }
  671. static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
  672. struct intel_sdvo_dtd *dtd)
  673. {
  674. mode->hdisplay = dtd->part1.h_active;
  675. mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
  676. mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
  677. mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
  678. mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
  679. mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
  680. mode->htotal = mode->hdisplay + dtd->part1.h_blank;
  681. mode->htotal += (dtd->part1.h_high & 0xf) << 8;
  682. mode->vdisplay = dtd->part1.v_active;
  683. mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
  684. mode->vsync_start = mode->vdisplay;
  685. mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
  686. mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
  687. mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
  688. mode->vsync_end = mode->vsync_start +
  689. (dtd->part2.v_sync_off_width & 0xf);
  690. mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
  691. mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
  692. mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
  693. mode->clock = dtd->part1.clock * 10;
  694. mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
  695. if (dtd->part2.dtd_flags & 0x2)
  696. mode->flags |= DRM_MODE_FLAG_PHSYNC;
  697. if (dtd->part2.dtd_flags & 0x4)
  698. mode->flags |= DRM_MODE_FLAG_PVSYNC;
  699. }
  700. static bool intel_sdvo_get_supp_encode(struct intel_encoder *intel_encoder,
  701. struct intel_sdvo_encode *encode)
  702. {
  703. uint8_t status;
  704. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_SUPP_ENCODE, NULL, 0);
  705. status = intel_sdvo_read_response(intel_encoder, encode, sizeof(*encode));
  706. if (status != SDVO_CMD_STATUS_SUCCESS) { /* non-support means DVI */
  707. memset(encode, 0, sizeof(*encode));
  708. return false;
  709. }
  710. return true;
  711. }
  712. static bool intel_sdvo_set_encode(struct intel_encoder *intel_encoder,
  713. uint8_t mode)
  714. {
  715. uint8_t status;
  716. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ENCODE, &mode, 1);
  717. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  718. return (status == SDVO_CMD_STATUS_SUCCESS);
  719. }
  720. static bool intel_sdvo_set_colorimetry(struct intel_encoder *intel_encoder,
  721. uint8_t mode)
  722. {
  723. uint8_t status;
  724. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
  725. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  726. return (status == SDVO_CMD_STATUS_SUCCESS);
  727. }
  728. #if 0
  729. static void intel_sdvo_dump_hdmi_buf(struct intel_encoder *intel_encoder)
  730. {
  731. int i, j;
  732. uint8_t set_buf_index[2];
  733. uint8_t av_split;
  734. uint8_t buf_size;
  735. uint8_t buf[48];
  736. uint8_t *pos;
  737. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, NULL, 0);
  738. intel_sdvo_read_response(encoder, &av_split, 1);
  739. for (i = 0; i <= av_split; i++) {
  740. set_buf_index[0] = i; set_buf_index[1] = 0;
  741. intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
  742. set_buf_index, 2);
  743. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
  744. intel_sdvo_read_response(encoder, &buf_size, 1);
  745. pos = buf;
  746. for (j = 0; j <= buf_size; j += 8) {
  747. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
  748. NULL, 0);
  749. intel_sdvo_read_response(encoder, pos, 8);
  750. pos += 8;
  751. }
  752. }
  753. }
  754. #endif
  755. static void intel_sdvo_set_hdmi_buf(struct intel_encoder *intel_encoder,
  756. int index,
  757. uint8_t *data, int8_t size, uint8_t tx_rate)
  758. {
  759. uint8_t set_buf_index[2];
  760. set_buf_index[0] = index;
  761. set_buf_index[1] = 0;
  762. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_HBUF_INDEX,
  763. set_buf_index, 2);
  764. for (; size > 0; size -= 8) {
  765. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_HBUF_DATA, data, 8);
  766. data += 8;
  767. }
  768. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_HBUF_TXRATE, &tx_rate, 1);
  769. }
  770. static uint8_t intel_sdvo_calc_hbuf_csum(uint8_t *data, uint8_t size)
  771. {
  772. uint8_t csum = 0;
  773. int i;
  774. for (i = 0; i < size; i++)
  775. csum += data[i];
  776. return 0x100 - csum;
  777. }
  778. #define DIP_TYPE_AVI 0x82
  779. #define DIP_VERSION_AVI 0x2
  780. #define DIP_LEN_AVI 13
  781. struct dip_infoframe {
  782. uint8_t type;
  783. uint8_t version;
  784. uint8_t len;
  785. uint8_t checksum;
  786. union {
  787. struct {
  788. /* Packet Byte #1 */
  789. uint8_t S:2;
  790. uint8_t B:2;
  791. uint8_t A:1;
  792. uint8_t Y:2;
  793. uint8_t rsvd1:1;
  794. /* Packet Byte #2 */
  795. uint8_t R:4;
  796. uint8_t M:2;
  797. uint8_t C:2;
  798. /* Packet Byte #3 */
  799. uint8_t SC:2;
  800. uint8_t Q:2;
  801. uint8_t EC:3;
  802. uint8_t ITC:1;
  803. /* Packet Byte #4 */
  804. uint8_t VIC:7;
  805. uint8_t rsvd2:1;
  806. /* Packet Byte #5 */
  807. uint8_t PR:4;
  808. uint8_t rsvd3:4;
  809. /* Packet Byte #6~13 */
  810. uint16_t top_bar_end;
  811. uint16_t bottom_bar_start;
  812. uint16_t left_bar_end;
  813. uint16_t right_bar_start;
  814. } avi;
  815. struct {
  816. /* Packet Byte #1 */
  817. uint8_t channel_count:3;
  818. uint8_t rsvd1:1;
  819. uint8_t coding_type:4;
  820. /* Packet Byte #2 */
  821. uint8_t sample_size:2; /* SS0, SS1 */
  822. uint8_t sample_frequency:3;
  823. uint8_t rsvd2:3;
  824. /* Packet Byte #3 */
  825. uint8_t coding_type_private:5;
  826. uint8_t rsvd3:3;
  827. /* Packet Byte #4 */
  828. uint8_t channel_allocation;
  829. /* Packet Byte #5 */
  830. uint8_t rsvd4:3;
  831. uint8_t level_shift:4;
  832. uint8_t downmix_inhibit:1;
  833. } audio;
  834. uint8_t payload[28];
  835. } __attribute__ ((packed)) u;
  836. } __attribute__((packed));
  837. static void intel_sdvo_set_avi_infoframe(struct intel_encoder *intel_encoder,
  838. struct drm_display_mode * mode)
  839. {
  840. struct dip_infoframe avi_if = {
  841. .type = DIP_TYPE_AVI,
  842. .version = DIP_VERSION_AVI,
  843. .len = DIP_LEN_AVI,
  844. };
  845. avi_if.checksum = intel_sdvo_calc_hbuf_csum((uint8_t *)&avi_if,
  846. 4 + avi_if.len);
  847. intel_sdvo_set_hdmi_buf(intel_encoder, 1, (uint8_t *)&avi_if,
  848. 4 + avi_if.len,
  849. SDVO_HBUF_TX_VSYNC);
  850. }
  851. static void intel_sdvo_set_tv_format(struct intel_encoder *intel_encoder)
  852. {
  853. struct intel_sdvo_tv_format format;
  854. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  855. uint32_t format_map, i;
  856. uint8_t status;
  857. for (i = 0; i < TV_FORMAT_NUM; i++)
  858. if (tv_format_names[i] == sdvo_priv->tv_format_name)
  859. break;
  860. format_map = 1 << i;
  861. memset(&format, 0, sizeof(format));
  862. memcpy(&format, &format_map, sizeof(format_map) > sizeof(format) ?
  863. sizeof(format) : sizeof(format_map));
  864. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_TV_FORMAT, &format_map,
  865. sizeof(format));
  866. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  867. if (status != SDVO_CMD_STATUS_SUCCESS)
  868. DRM_DEBUG_KMS("%s: Failed to set TV format\n",
  869. SDVO_NAME(sdvo_priv));
  870. }
  871. static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
  872. struct drm_display_mode *mode,
  873. struct drm_display_mode *adjusted_mode)
  874. {
  875. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  876. struct intel_sdvo_priv *dev_priv = intel_encoder->dev_priv;
  877. if (dev_priv->is_tv) {
  878. struct intel_sdvo_dtd output_dtd;
  879. bool success;
  880. /* We need to construct preferred input timings based on our
  881. * output timings. To do that, we have to set the output
  882. * timings, even though this isn't really the right place in
  883. * the sequence to do it. Oh well.
  884. */
  885. /* Set output timings */
  886. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  887. intel_sdvo_set_target_output(intel_encoder,
  888. dev_priv->controlled_output);
  889. intel_sdvo_set_output_timing(intel_encoder, &output_dtd);
  890. /* Set the input timing to the screen. Assume always input 0. */
  891. intel_sdvo_set_target_input(intel_encoder, true, false);
  892. success = intel_sdvo_create_preferred_input_timing(intel_encoder,
  893. mode->clock / 10,
  894. mode->hdisplay,
  895. mode->vdisplay);
  896. if (success) {
  897. struct intel_sdvo_dtd input_dtd;
  898. intel_sdvo_get_preferred_input_timing(intel_encoder,
  899. &input_dtd);
  900. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  901. dev_priv->sdvo_flags = input_dtd.part2.sdvo_flags;
  902. drm_mode_set_crtcinfo(adjusted_mode, 0);
  903. mode->clock = adjusted_mode->clock;
  904. adjusted_mode->clock *=
  905. intel_sdvo_get_pixel_multiplier(mode);
  906. } else {
  907. return false;
  908. }
  909. } else if (dev_priv->is_lvds) {
  910. struct intel_sdvo_dtd output_dtd;
  911. bool success;
  912. drm_mode_set_crtcinfo(dev_priv->sdvo_lvds_fixed_mode, 0);
  913. /* Set output timings */
  914. intel_sdvo_get_dtd_from_mode(&output_dtd,
  915. dev_priv->sdvo_lvds_fixed_mode);
  916. intel_sdvo_set_target_output(intel_encoder,
  917. dev_priv->controlled_output);
  918. intel_sdvo_set_output_timing(intel_encoder, &output_dtd);
  919. /* Set the input timing to the screen. Assume always input 0. */
  920. intel_sdvo_set_target_input(intel_encoder, true, false);
  921. success = intel_sdvo_create_preferred_input_timing(
  922. intel_encoder,
  923. mode->clock / 10,
  924. mode->hdisplay,
  925. mode->vdisplay);
  926. if (success) {
  927. struct intel_sdvo_dtd input_dtd;
  928. intel_sdvo_get_preferred_input_timing(intel_encoder,
  929. &input_dtd);
  930. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  931. dev_priv->sdvo_flags = input_dtd.part2.sdvo_flags;
  932. drm_mode_set_crtcinfo(adjusted_mode, 0);
  933. mode->clock = adjusted_mode->clock;
  934. adjusted_mode->clock *=
  935. intel_sdvo_get_pixel_multiplier(mode);
  936. } else {
  937. return false;
  938. }
  939. } else {
  940. /* Make the CRTC code factor in the SDVO pixel multiplier. The
  941. * SDVO device will be told of the multiplier during mode_set.
  942. */
  943. adjusted_mode->clock *= intel_sdvo_get_pixel_multiplier(mode);
  944. }
  945. return true;
  946. }
  947. static void intel_sdvo_mode_set(struct drm_encoder *encoder,
  948. struct drm_display_mode *mode,
  949. struct drm_display_mode *adjusted_mode)
  950. {
  951. struct drm_device *dev = encoder->dev;
  952. struct drm_i915_private *dev_priv = dev->dev_private;
  953. struct drm_crtc *crtc = encoder->crtc;
  954. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  955. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  956. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  957. u32 sdvox = 0;
  958. int sdvo_pixel_multiply;
  959. struct intel_sdvo_in_out_map in_out;
  960. struct intel_sdvo_dtd input_dtd;
  961. u8 status;
  962. if (!mode)
  963. return;
  964. /* First, set the input mapping for the first input to our controlled
  965. * output. This is only correct if we're a single-input device, in
  966. * which case the first input is the output from the appropriate SDVO
  967. * channel on the motherboard. In a two-input device, the first input
  968. * will be SDVOB and the second SDVOC.
  969. */
  970. in_out.in0 = sdvo_priv->controlled_output;
  971. in_out.in1 = 0;
  972. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_IN_OUT_MAP,
  973. &in_out, sizeof(in_out));
  974. status = intel_sdvo_read_response(intel_encoder, NULL, 0);
  975. if (sdvo_priv->is_hdmi) {
  976. intel_sdvo_set_avi_infoframe(intel_encoder, mode);
  977. sdvox |= SDVO_AUDIO_ENABLE;
  978. }
  979. /* We have tried to get input timing in mode_fixup, and filled into
  980. adjusted_mode */
  981. if (sdvo_priv->is_tv || sdvo_priv->is_lvds) {
  982. intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
  983. input_dtd.part2.sdvo_flags = sdvo_priv->sdvo_flags;
  984. } else
  985. intel_sdvo_get_dtd_from_mode(&input_dtd, mode);
  986. /* If it's a TV, we already set the output timing in mode_fixup.
  987. * Otherwise, the output timing is equal to the input timing.
  988. */
  989. if (!sdvo_priv->is_tv && !sdvo_priv->is_lvds) {
  990. /* Set the output timing to the screen */
  991. intel_sdvo_set_target_output(intel_encoder,
  992. sdvo_priv->controlled_output);
  993. intel_sdvo_set_output_timing(intel_encoder, &input_dtd);
  994. }
  995. /* Set the input timing to the screen. Assume always input 0. */
  996. intel_sdvo_set_target_input(intel_encoder, true, false);
  997. if (sdvo_priv->is_tv)
  998. intel_sdvo_set_tv_format(intel_encoder);
  999. /* We would like to use intel_sdvo_create_preferred_input_timing() to
  1000. * provide the device with a timing it can support, if it supports that
  1001. * feature. However, presumably we would need to adjust the CRTC to
  1002. * output the preferred timing, and we don't support that currently.
  1003. */
  1004. #if 0
  1005. success = intel_sdvo_create_preferred_input_timing(encoder, clock,
  1006. width, height);
  1007. if (success) {
  1008. struct intel_sdvo_dtd *input_dtd;
  1009. intel_sdvo_get_preferred_input_timing(encoder, &input_dtd);
  1010. intel_sdvo_set_input_timing(encoder, &input_dtd);
  1011. }
  1012. #else
  1013. intel_sdvo_set_input_timing(intel_encoder, &input_dtd);
  1014. #endif
  1015. switch (intel_sdvo_get_pixel_multiplier(mode)) {
  1016. case 1:
  1017. intel_sdvo_set_clock_rate_mult(intel_encoder,
  1018. SDVO_CLOCK_RATE_MULT_1X);
  1019. break;
  1020. case 2:
  1021. intel_sdvo_set_clock_rate_mult(intel_encoder,
  1022. SDVO_CLOCK_RATE_MULT_2X);
  1023. break;
  1024. case 4:
  1025. intel_sdvo_set_clock_rate_mult(intel_encoder,
  1026. SDVO_CLOCK_RATE_MULT_4X);
  1027. break;
  1028. }
  1029. /* Set the SDVO control regs. */
  1030. if (IS_I965G(dev)) {
  1031. sdvox |= SDVO_BORDER_ENABLE |
  1032. SDVO_VSYNC_ACTIVE_HIGH |
  1033. SDVO_HSYNC_ACTIVE_HIGH;
  1034. } else {
  1035. sdvox |= I915_READ(sdvo_priv->sdvo_reg);
  1036. switch (sdvo_priv->sdvo_reg) {
  1037. case SDVOB:
  1038. sdvox &= SDVOB_PRESERVE_MASK;
  1039. break;
  1040. case SDVOC:
  1041. sdvox &= SDVOC_PRESERVE_MASK;
  1042. break;
  1043. }
  1044. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  1045. }
  1046. if (intel_crtc->pipe == 1)
  1047. sdvox |= SDVO_PIPE_B_SELECT;
  1048. sdvo_pixel_multiply = intel_sdvo_get_pixel_multiplier(mode);
  1049. if (IS_I965G(dev)) {
  1050. /* done in crtc_mode_set as the dpll_md reg must be written early */
  1051. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  1052. /* done in crtc_mode_set as it lives inside the dpll register */
  1053. } else {
  1054. sdvox |= (sdvo_pixel_multiply - 1) << SDVO_PORT_MULTIPLY_SHIFT;
  1055. }
  1056. if (sdvo_priv->sdvo_flags & SDVO_NEED_TO_STALL)
  1057. sdvox |= SDVO_STALL_SELECT;
  1058. intel_sdvo_write_sdvox(intel_encoder, sdvox);
  1059. }
  1060. static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
  1061. {
  1062. struct drm_device *dev = encoder->dev;
  1063. struct drm_i915_private *dev_priv = dev->dev_private;
  1064. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1065. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1066. u32 temp;
  1067. if (mode != DRM_MODE_DPMS_ON) {
  1068. intel_sdvo_set_active_outputs(intel_encoder, 0);
  1069. if (0)
  1070. intel_sdvo_set_encoder_power_state(intel_encoder, mode);
  1071. if (mode == DRM_MODE_DPMS_OFF) {
  1072. temp = I915_READ(sdvo_priv->sdvo_reg);
  1073. if ((temp & SDVO_ENABLE) != 0) {
  1074. intel_sdvo_write_sdvox(intel_encoder, temp & ~SDVO_ENABLE);
  1075. }
  1076. }
  1077. } else {
  1078. bool input1, input2;
  1079. int i;
  1080. u8 status;
  1081. temp = I915_READ(sdvo_priv->sdvo_reg);
  1082. if ((temp & SDVO_ENABLE) == 0)
  1083. intel_sdvo_write_sdvox(intel_encoder, temp | SDVO_ENABLE);
  1084. for (i = 0; i < 2; i++)
  1085. intel_wait_for_vblank(dev);
  1086. status = intel_sdvo_get_trained_inputs(intel_encoder, &input1,
  1087. &input2);
  1088. /* Warn if the device reported failure to sync.
  1089. * A lot of SDVO devices fail to notify of sync, but it's
  1090. * a given it the status is a success, we succeeded.
  1091. */
  1092. if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
  1093. DRM_DEBUG_KMS("First %s output reported failure to "
  1094. "sync\n", SDVO_NAME(sdvo_priv));
  1095. }
  1096. if (0)
  1097. intel_sdvo_set_encoder_power_state(intel_encoder, mode);
  1098. intel_sdvo_set_active_outputs(intel_encoder, sdvo_priv->controlled_output);
  1099. }
  1100. return;
  1101. }
  1102. static int intel_sdvo_mode_valid(struct drm_connector *connector,
  1103. struct drm_display_mode *mode)
  1104. {
  1105. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1106. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1107. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1108. return MODE_NO_DBLESCAN;
  1109. if (sdvo_priv->pixel_clock_min > mode->clock)
  1110. return MODE_CLOCK_LOW;
  1111. if (sdvo_priv->pixel_clock_max < mode->clock)
  1112. return MODE_CLOCK_HIGH;
  1113. if (sdvo_priv->is_lvds == true) {
  1114. if (sdvo_priv->sdvo_lvds_fixed_mode == NULL)
  1115. return MODE_PANEL;
  1116. if (mode->hdisplay > sdvo_priv->sdvo_lvds_fixed_mode->hdisplay)
  1117. return MODE_PANEL;
  1118. if (mode->vdisplay > sdvo_priv->sdvo_lvds_fixed_mode->vdisplay)
  1119. return MODE_PANEL;
  1120. }
  1121. return MODE_OK;
  1122. }
  1123. static bool intel_sdvo_get_capabilities(struct intel_encoder *intel_encoder, struct intel_sdvo_caps *caps)
  1124. {
  1125. u8 status;
  1126. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_DEVICE_CAPS, NULL, 0);
  1127. status = intel_sdvo_read_response(intel_encoder, caps, sizeof(*caps));
  1128. if (status != SDVO_CMD_STATUS_SUCCESS)
  1129. return false;
  1130. return true;
  1131. }
  1132. struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
  1133. {
  1134. struct drm_connector *connector = NULL;
  1135. struct intel_encoder *iout = NULL;
  1136. struct intel_sdvo_priv *sdvo;
  1137. /* find the sdvo connector */
  1138. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1139. iout = to_intel_encoder(connector);
  1140. if (iout->type != INTEL_OUTPUT_SDVO)
  1141. continue;
  1142. sdvo = iout->dev_priv;
  1143. if (sdvo->sdvo_reg == SDVOB && sdvoB)
  1144. return connector;
  1145. if (sdvo->sdvo_reg == SDVOC && !sdvoB)
  1146. return connector;
  1147. }
  1148. return NULL;
  1149. }
  1150. int intel_sdvo_supports_hotplug(struct drm_connector *connector)
  1151. {
  1152. u8 response[2];
  1153. u8 status;
  1154. struct intel_encoder *intel_encoder;
  1155. DRM_DEBUG_KMS("\n");
  1156. if (!connector)
  1157. return 0;
  1158. intel_encoder = to_intel_encoder(connector);
  1159. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
  1160. status = intel_sdvo_read_response(intel_encoder, &response, 2);
  1161. if (response[0] !=0)
  1162. return 1;
  1163. return 0;
  1164. }
  1165. void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
  1166. {
  1167. u8 response[2];
  1168. u8 status;
  1169. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1170. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1171. intel_sdvo_read_response(intel_encoder, &response, 2);
  1172. if (on) {
  1173. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
  1174. status = intel_sdvo_read_response(intel_encoder, &response, 2);
  1175. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1176. } else {
  1177. response[0] = 0;
  1178. response[1] = 0;
  1179. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1180. }
  1181. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1182. intel_sdvo_read_response(intel_encoder, &response, 2);
  1183. }
  1184. static bool
  1185. intel_sdvo_multifunc_encoder(struct intel_encoder *intel_encoder)
  1186. {
  1187. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1188. int caps = 0;
  1189. if (sdvo_priv->caps.output_flags &
  1190. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
  1191. caps++;
  1192. if (sdvo_priv->caps.output_flags &
  1193. (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1))
  1194. caps++;
  1195. if (sdvo_priv->caps.output_flags &
  1196. (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_SVID1))
  1197. caps++;
  1198. if (sdvo_priv->caps.output_flags &
  1199. (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_CVBS1))
  1200. caps++;
  1201. if (sdvo_priv->caps.output_flags &
  1202. (SDVO_OUTPUT_YPRPB0 | SDVO_OUTPUT_YPRPB1))
  1203. caps++;
  1204. if (sdvo_priv->caps.output_flags &
  1205. (SDVO_OUTPUT_SCART0 | SDVO_OUTPUT_SCART1))
  1206. caps++;
  1207. if (sdvo_priv->caps.output_flags &
  1208. (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1))
  1209. caps++;
  1210. return (caps > 1);
  1211. }
  1212. static struct drm_connector *
  1213. intel_find_analog_connector(struct drm_device *dev)
  1214. {
  1215. struct drm_connector *connector;
  1216. struct intel_encoder *intel_encoder;
  1217. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1218. intel_encoder = to_intel_encoder(connector);
  1219. if (intel_encoder->type == INTEL_OUTPUT_ANALOG)
  1220. return connector;
  1221. }
  1222. return NULL;
  1223. }
  1224. static int
  1225. intel_analog_is_connected(struct drm_device *dev)
  1226. {
  1227. struct drm_connector *analog_connector;
  1228. analog_connector = intel_find_analog_connector(dev);
  1229. if (!analog_connector)
  1230. return false;
  1231. if (analog_connector->funcs->detect(analog_connector) ==
  1232. connector_status_disconnected)
  1233. return false;
  1234. return true;
  1235. }
  1236. enum drm_connector_status
  1237. intel_sdvo_hdmi_sink_detect(struct drm_connector *connector, u16 response)
  1238. {
  1239. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1240. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1241. enum drm_connector_status status = connector_status_connected;
  1242. struct edid *edid = NULL;
  1243. edid = drm_get_edid(&intel_encoder->base,
  1244. intel_encoder->ddc_bus);
  1245. /* This is only applied to SDVO cards with multiple outputs */
  1246. if (edid == NULL && intel_sdvo_multifunc_encoder(intel_encoder)) {
  1247. uint8_t saved_ddc, temp_ddc;
  1248. saved_ddc = sdvo_priv->ddc_bus;
  1249. temp_ddc = sdvo_priv->ddc_bus >> 1;
  1250. /*
  1251. * Don't use the 1 as the argument of DDC bus switch to get
  1252. * the EDID. It is used for SDVO SPD ROM.
  1253. */
  1254. while(temp_ddc > 1) {
  1255. sdvo_priv->ddc_bus = temp_ddc;
  1256. edid = drm_get_edid(&intel_encoder->base,
  1257. intel_encoder->ddc_bus);
  1258. if (edid) {
  1259. /*
  1260. * When we can get the EDID, maybe it is the
  1261. * correct DDC bus. Update it.
  1262. */
  1263. sdvo_priv->ddc_bus = temp_ddc;
  1264. break;
  1265. }
  1266. temp_ddc >>= 1;
  1267. }
  1268. if (edid == NULL)
  1269. sdvo_priv->ddc_bus = saved_ddc;
  1270. }
  1271. /* when there is no edid and no monitor is connected with VGA
  1272. * port, try to use the CRT ddc to read the EDID for DVI-connector
  1273. */
  1274. if (edid == NULL &&
  1275. sdvo_priv->analog_ddc_bus &&
  1276. !intel_analog_is_connected(intel_encoder->base.dev))
  1277. edid = drm_get_edid(&intel_encoder->base,
  1278. sdvo_priv->analog_ddc_bus);
  1279. if (edid != NULL) {
  1280. /* Don't report the output as connected if it's a DVI-I
  1281. * connector with a non-digital EDID coming out.
  1282. */
  1283. if (response & (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)) {
  1284. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  1285. sdvo_priv->is_hdmi =
  1286. drm_detect_hdmi_monitor(edid);
  1287. else
  1288. status = connector_status_disconnected;
  1289. }
  1290. kfree(edid);
  1291. intel_encoder->base.display_info.raw_edid = NULL;
  1292. } else if (response & (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
  1293. status = connector_status_disconnected;
  1294. return status;
  1295. }
  1296. static enum drm_connector_status intel_sdvo_detect(struct drm_connector *connector)
  1297. {
  1298. uint16_t response;
  1299. u8 status;
  1300. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1301. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1302. intel_sdvo_write_cmd(intel_encoder,
  1303. SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0);
  1304. if (sdvo_priv->is_tv) {
  1305. /* add 30ms delay when the output type is SDVO-TV */
  1306. mdelay(30);
  1307. }
  1308. status = intel_sdvo_read_response(intel_encoder, &response, 2);
  1309. DRM_DEBUG_KMS("SDVO response %d %d\n", response & 0xff, response >> 8);
  1310. if (status != SDVO_CMD_STATUS_SUCCESS)
  1311. return connector_status_unknown;
  1312. if (response == 0)
  1313. return connector_status_disconnected;
  1314. if (intel_sdvo_multifunc_encoder(intel_encoder) &&
  1315. sdvo_priv->attached_output != response) {
  1316. if (sdvo_priv->controlled_output != response &&
  1317. intel_sdvo_output_setup(intel_encoder, response) != true)
  1318. return connector_status_unknown;
  1319. sdvo_priv->attached_output = response;
  1320. }
  1321. return intel_sdvo_hdmi_sink_detect(connector, response);
  1322. }
  1323. static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
  1324. {
  1325. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1326. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1327. int num_modes;
  1328. /* set the bus switch and get the modes */
  1329. num_modes = intel_ddc_get_modes(connector, intel_encoder->ddc_bus);
  1330. /*
  1331. * Mac mini hack. On this device, the DVI-I connector shares one DDC
  1332. * link between analog and digital outputs. So, if the regular SDVO
  1333. * DDC fails, check to see if the analog output is disconnected, in
  1334. * which case we'll look there for the digital DDC data.
  1335. */
  1336. if (num_modes == 0 &&
  1337. sdvo_priv->analog_ddc_bus &&
  1338. !intel_analog_is_connected(intel_encoder->base.dev)) {
  1339. /* Switch to the analog ddc bus and try that
  1340. */
  1341. (void) intel_ddc_get_modes(connector, sdvo_priv->analog_ddc_bus);
  1342. }
  1343. }
  1344. /*
  1345. * Set of SDVO TV modes.
  1346. * Note! This is in reply order (see loop in get_tv_modes).
  1347. * XXX: all 60Hz refresh?
  1348. */
  1349. struct drm_display_mode sdvo_tv_modes[] = {
  1350. { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
  1351. 416, 0, 200, 201, 232, 233, 0,
  1352. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1353. { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
  1354. 416, 0, 240, 241, 272, 273, 0,
  1355. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1356. { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
  1357. 496, 0, 300, 301, 332, 333, 0,
  1358. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1359. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
  1360. 736, 0, 350, 351, 382, 383, 0,
  1361. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1362. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
  1363. 736, 0, 400, 401, 432, 433, 0,
  1364. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1365. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
  1366. 736, 0, 480, 481, 512, 513, 0,
  1367. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1368. { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
  1369. 800, 0, 480, 481, 512, 513, 0,
  1370. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1371. { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
  1372. 800, 0, 576, 577, 608, 609, 0,
  1373. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1374. { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
  1375. 816, 0, 350, 351, 382, 383, 0,
  1376. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1377. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
  1378. 816, 0, 400, 401, 432, 433, 0,
  1379. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1380. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
  1381. 816, 0, 480, 481, 512, 513, 0,
  1382. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1383. { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
  1384. 816, 0, 540, 541, 572, 573, 0,
  1385. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1386. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
  1387. 816, 0, 576, 577, 608, 609, 0,
  1388. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1389. { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
  1390. 864, 0, 576, 577, 608, 609, 0,
  1391. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1392. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
  1393. 896, 0, 600, 601, 632, 633, 0,
  1394. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1395. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
  1396. 928, 0, 624, 625, 656, 657, 0,
  1397. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1398. { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
  1399. 1016, 0, 766, 767, 798, 799, 0,
  1400. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1401. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
  1402. 1120, 0, 768, 769, 800, 801, 0,
  1403. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1404. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
  1405. 1376, 0, 1024, 1025, 1056, 1057, 0,
  1406. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1407. };
  1408. static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
  1409. {
  1410. struct intel_encoder *output = to_intel_encoder(connector);
  1411. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1412. struct intel_sdvo_sdtv_resolution_request tv_res;
  1413. uint32_t reply = 0, format_map = 0;
  1414. int i;
  1415. uint8_t status;
  1416. /* Read the list of supported input resolutions for the selected TV
  1417. * format.
  1418. */
  1419. for (i = 0; i < TV_FORMAT_NUM; i++)
  1420. if (tv_format_names[i] == sdvo_priv->tv_format_name)
  1421. break;
  1422. format_map = (1 << i);
  1423. memcpy(&tv_res, &format_map,
  1424. sizeof(struct intel_sdvo_sdtv_resolution_request) >
  1425. sizeof(format_map) ? sizeof(format_map) :
  1426. sizeof(struct intel_sdvo_sdtv_resolution_request));
  1427. intel_sdvo_set_target_output(output, sdvo_priv->controlled_output);
  1428. intel_sdvo_write_cmd(output, SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
  1429. &tv_res, sizeof(tv_res));
  1430. status = intel_sdvo_read_response(output, &reply, 3);
  1431. if (status != SDVO_CMD_STATUS_SUCCESS)
  1432. return;
  1433. for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
  1434. if (reply & (1 << i)) {
  1435. struct drm_display_mode *nmode;
  1436. nmode = drm_mode_duplicate(connector->dev,
  1437. &sdvo_tv_modes[i]);
  1438. if (nmode)
  1439. drm_mode_probed_add(connector, nmode);
  1440. }
  1441. }
  1442. static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
  1443. {
  1444. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1445. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1446. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1447. struct drm_display_mode *newmode;
  1448. /*
  1449. * Attempt to get the mode list from DDC.
  1450. * Assume that the preferred modes are
  1451. * arranged in priority order.
  1452. */
  1453. intel_ddc_get_modes(connector, intel_encoder->ddc_bus);
  1454. if (list_empty(&connector->probed_modes) == false)
  1455. goto end;
  1456. /* Fetch modes from VBT */
  1457. if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
  1458. newmode = drm_mode_duplicate(connector->dev,
  1459. dev_priv->sdvo_lvds_vbt_mode);
  1460. if (newmode != NULL) {
  1461. /* Guarantee the mode is preferred */
  1462. newmode->type = (DRM_MODE_TYPE_PREFERRED |
  1463. DRM_MODE_TYPE_DRIVER);
  1464. drm_mode_probed_add(connector, newmode);
  1465. }
  1466. }
  1467. end:
  1468. list_for_each_entry(newmode, &connector->probed_modes, head) {
  1469. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1470. sdvo_priv->sdvo_lvds_fixed_mode =
  1471. drm_mode_duplicate(connector->dev, newmode);
  1472. break;
  1473. }
  1474. }
  1475. }
  1476. static int intel_sdvo_get_modes(struct drm_connector *connector)
  1477. {
  1478. struct intel_encoder *output = to_intel_encoder(connector);
  1479. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1480. if (sdvo_priv->is_tv)
  1481. intel_sdvo_get_tv_modes(connector);
  1482. else if (sdvo_priv->is_lvds == true)
  1483. intel_sdvo_get_lvds_modes(connector);
  1484. else
  1485. intel_sdvo_get_ddc_modes(connector);
  1486. if (list_empty(&connector->probed_modes))
  1487. return 0;
  1488. return 1;
  1489. }
  1490. static
  1491. void intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
  1492. {
  1493. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1494. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1495. struct drm_device *dev = connector->dev;
  1496. if (sdvo_priv->is_tv) {
  1497. if (sdvo_priv->left_property)
  1498. drm_property_destroy(dev, sdvo_priv->left_property);
  1499. if (sdvo_priv->right_property)
  1500. drm_property_destroy(dev, sdvo_priv->right_property);
  1501. if (sdvo_priv->top_property)
  1502. drm_property_destroy(dev, sdvo_priv->top_property);
  1503. if (sdvo_priv->bottom_property)
  1504. drm_property_destroy(dev, sdvo_priv->bottom_property);
  1505. if (sdvo_priv->hpos_property)
  1506. drm_property_destroy(dev, sdvo_priv->hpos_property);
  1507. if (sdvo_priv->vpos_property)
  1508. drm_property_destroy(dev, sdvo_priv->vpos_property);
  1509. }
  1510. if (sdvo_priv->is_tv) {
  1511. if (sdvo_priv->saturation_property)
  1512. drm_property_destroy(dev,
  1513. sdvo_priv->saturation_property);
  1514. if (sdvo_priv->contrast_property)
  1515. drm_property_destroy(dev,
  1516. sdvo_priv->contrast_property);
  1517. if (sdvo_priv->hue_property)
  1518. drm_property_destroy(dev, sdvo_priv->hue_property);
  1519. }
  1520. if (sdvo_priv->is_tv || sdvo_priv->is_lvds) {
  1521. if (sdvo_priv->brightness_property)
  1522. drm_property_destroy(dev,
  1523. sdvo_priv->brightness_property);
  1524. }
  1525. return;
  1526. }
  1527. static void intel_sdvo_destroy(struct drm_connector *connector)
  1528. {
  1529. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1530. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1531. if (intel_encoder->i2c_bus)
  1532. intel_i2c_destroy(intel_encoder->i2c_bus);
  1533. if (intel_encoder->ddc_bus)
  1534. intel_i2c_destroy(intel_encoder->ddc_bus);
  1535. if (sdvo_priv->analog_ddc_bus)
  1536. intel_i2c_destroy(sdvo_priv->analog_ddc_bus);
  1537. if (sdvo_priv->sdvo_lvds_fixed_mode != NULL)
  1538. drm_mode_destroy(connector->dev,
  1539. sdvo_priv->sdvo_lvds_fixed_mode);
  1540. if (sdvo_priv->tv_format_property)
  1541. drm_property_destroy(connector->dev,
  1542. sdvo_priv->tv_format_property);
  1543. if (sdvo_priv->is_tv || sdvo_priv->is_lvds)
  1544. intel_sdvo_destroy_enhance_property(connector);
  1545. drm_sysfs_connector_remove(connector);
  1546. drm_connector_cleanup(connector);
  1547. kfree(intel_encoder);
  1548. }
  1549. static int
  1550. intel_sdvo_set_property(struct drm_connector *connector,
  1551. struct drm_property *property,
  1552. uint64_t val)
  1553. {
  1554. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1555. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1556. struct drm_encoder *encoder = &intel_encoder->enc;
  1557. struct drm_crtc *crtc = encoder->crtc;
  1558. int ret = 0;
  1559. bool changed = false;
  1560. uint8_t cmd, status;
  1561. uint16_t temp_value;
  1562. ret = drm_connector_property_set_value(connector, property, val);
  1563. if (ret < 0)
  1564. goto out;
  1565. if (property == sdvo_priv->tv_format_property) {
  1566. if (val >= TV_FORMAT_NUM) {
  1567. ret = -EINVAL;
  1568. goto out;
  1569. }
  1570. if (sdvo_priv->tv_format_name ==
  1571. sdvo_priv->tv_format_supported[val])
  1572. goto out;
  1573. sdvo_priv->tv_format_name = sdvo_priv->tv_format_supported[val];
  1574. changed = true;
  1575. }
  1576. if (sdvo_priv->is_tv || sdvo_priv->is_lvds) {
  1577. cmd = 0;
  1578. temp_value = val;
  1579. if (sdvo_priv->left_property == property) {
  1580. drm_connector_property_set_value(connector,
  1581. sdvo_priv->right_property, val);
  1582. if (sdvo_priv->left_margin == temp_value)
  1583. goto out;
  1584. sdvo_priv->left_margin = temp_value;
  1585. sdvo_priv->right_margin = temp_value;
  1586. temp_value = sdvo_priv->max_hscan -
  1587. sdvo_priv->left_margin;
  1588. cmd = SDVO_CMD_SET_OVERSCAN_H;
  1589. } else if (sdvo_priv->right_property == property) {
  1590. drm_connector_property_set_value(connector,
  1591. sdvo_priv->left_property, val);
  1592. if (sdvo_priv->right_margin == temp_value)
  1593. goto out;
  1594. sdvo_priv->left_margin = temp_value;
  1595. sdvo_priv->right_margin = temp_value;
  1596. temp_value = sdvo_priv->max_hscan -
  1597. sdvo_priv->left_margin;
  1598. cmd = SDVO_CMD_SET_OVERSCAN_H;
  1599. } else if (sdvo_priv->top_property == property) {
  1600. drm_connector_property_set_value(connector,
  1601. sdvo_priv->bottom_property, val);
  1602. if (sdvo_priv->top_margin == temp_value)
  1603. goto out;
  1604. sdvo_priv->top_margin = temp_value;
  1605. sdvo_priv->bottom_margin = temp_value;
  1606. temp_value = sdvo_priv->max_vscan -
  1607. sdvo_priv->top_margin;
  1608. cmd = SDVO_CMD_SET_OVERSCAN_V;
  1609. } else if (sdvo_priv->bottom_property == property) {
  1610. drm_connector_property_set_value(connector,
  1611. sdvo_priv->top_property, val);
  1612. if (sdvo_priv->bottom_margin == temp_value)
  1613. goto out;
  1614. sdvo_priv->top_margin = temp_value;
  1615. sdvo_priv->bottom_margin = temp_value;
  1616. temp_value = sdvo_priv->max_vscan -
  1617. sdvo_priv->top_margin;
  1618. cmd = SDVO_CMD_SET_OVERSCAN_V;
  1619. } else if (sdvo_priv->hpos_property == property) {
  1620. if (sdvo_priv->cur_hpos == temp_value)
  1621. goto out;
  1622. cmd = SDVO_CMD_SET_POSITION_H;
  1623. sdvo_priv->cur_hpos = temp_value;
  1624. } else if (sdvo_priv->vpos_property == property) {
  1625. if (sdvo_priv->cur_vpos == temp_value)
  1626. goto out;
  1627. cmd = SDVO_CMD_SET_POSITION_V;
  1628. sdvo_priv->cur_vpos = temp_value;
  1629. } else if (sdvo_priv->saturation_property == property) {
  1630. if (sdvo_priv->cur_saturation == temp_value)
  1631. goto out;
  1632. cmd = SDVO_CMD_SET_SATURATION;
  1633. sdvo_priv->cur_saturation = temp_value;
  1634. } else if (sdvo_priv->contrast_property == property) {
  1635. if (sdvo_priv->cur_contrast == temp_value)
  1636. goto out;
  1637. cmd = SDVO_CMD_SET_CONTRAST;
  1638. sdvo_priv->cur_contrast = temp_value;
  1639. } else if (sdvo_priv->hue_property == property) {
  1640. if (sdvo_priv->cur_hue == temp_value)
  1641. goto out;
  1642. cmd = SDVO_CMD_SET_HUE;
  1643. sdvo_priv->cur_hue = temp_value;
  1644. } else if (sdvo_priv->brightness_property == property) {
  1645. if (sdvo_priv->cur_brightness == temp_value)
  1646. goto out;
  1647. cmd = SDVO_CMD_SET_BRIGHTNESS;
  1648. sdvo_priv->cur_brightness = temp_value;
  1649. }
  1650. if (cmd) {
  1651. intel_sdvo_write_cmd(intel_encoder, cmd, &temp_value, 2);
  1652. status = intel_sdvo_read_response(intel_encoder,
  1653. NULL, 0);
  1654. if (status != SDVO_CMD_STATUS_SUCCESS) {
  1655. DRM_DEBUG_KMS("Incorrect SDVO command \n");
  1656. return -EINVAL;
  1657. }
  1658. changed = true;
  1659. }
  1660. }
  1661. if (changed && crtc)
  1662. drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
  1663. crtc->y, crtc->fb);
  1664. out:
  1665. return ret;
  1666. }
  1667. static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
  1668. .dpms = intel_sdvo_dpms,
  1669. .mode_fixup = intel_sdvo_mode_fixup,
  1670. .prepare = intel_encoder_prepare,
  1671. .mode_set = intel_sdvo_mode_set,
  1672. .commit = intel_encoder_commit,
  1673. };
  1674. static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
  1675. .dpms = drm_helper_connector_dpms,
  1676. .detect = intel_sdvo_detect,
  1677. .fill_modes = drm_helper_probe_single_connector_modes,
  1678. .set_property = intel_sdvo_set_property,
  1679. .destroy = intel_sdvo_destroy,
  1680. };
  1681. static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
  1682. .get_modes = intel_sdvo_get_modes,
  1683. .mode_valid = intel_sdvo_mode_valid,
  1684. .best_encoder = intel_best_encoder,
  1685. };
  1686. static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  1687. {
  1688. drm_encoder_cleanup(encoder);
  1689. }
  1690. static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
  1691. .destroy = intel_sdvo_enc_destroy,
  1692. };
  1693. /**
  1694. * Choose the appropriate DDC bus for control bus switch command for this
  1695. * SDVO output based on the controlled output.
  1696. *
  1697. * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
  1698. * outputs, then LVDS outputs.
  1699. */
  1700. static void
  1701. intel_sdvo_select_ddc_bus(struct intel_sdvo_priv *dev_priv)
  1702. {
  1703. uint16_t mask = 0;
  1704. unsigned int num_bits;
  1705. /* Make a mask of outputs less than or equal to our own priority in the
  1706. * list.
  1707. */
  1708. switch (dev_priv->controlled_output) {
  1709. case SDVO_OUTPUT_LVDS1:
  1710. mask |= SDVO_OUTPUT_LVDS1;
  1711. case SDVO_OUTPUT_LVDS0:
  1712. mask |= SDVO_OUTPUT_LVDS0;
  1713. case SDVO_OUTPUT_TMDS1:
  1714. mask |= SDVO_OUTPUT_TMDS1;
  1715. case SDVO_OUTPUT_TMDS0:
  1716. mask |= SDVO_OUTPUT_TMDS0;
  1717. case SDVO_OUTPUT_RGB1:
  1718. mask |= SDVO_OUTPUT_RGB1;
  1719. case SDVO_OUTPUT_RGB0:
  1720. mask |= SDVO_OUTPUT_RGB0;
  1721. break;
  1722. }
  1723. /* Count bits to find what number we are in the priority list. */
  1724. mask &= dev_priv->caps.output_flags;
  1725. num_bits = hweight16(mask);
  1726. if (num_bits > 3) {
  1727. /* if more than 3 outputs, default to DDC bus 3 for now */
  1728. num_bits = 3;
  1729. }
  1730. /* Corresponds to SDVO_CONTROL_BUS_DDCx */
  1731. dev_priv->ddc_bus = 1 << num_bits;
  1732. }
  1733. static bool
  1734. intel_sdvo_get_digital_encoding_mode(struct intel_encoder *output)
  1735. {
  1736. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1737. uint8_t status;
  1738. intel_sdvo_set_target_output(output, sdvo_priv->controlled_output);
  1739. intel_sdvo_write_cmd(output, SDVO_CMD_GET_ENCODE, NULL, 0);
  1740. status = intel_sdvo_read_response(output, &sdvo_priv->is_hdmi, 1);
  1741. if (status != SDVO_CMD_STATUS_SUCCESS)
  1742. return false;
  1743. return true;
  1744. }
  1745. static struct intel_encoder *
  1746. intel_sdvo_chan_to_intel_encoder(struct intel_i2c_chan *chan)
  1747. {
  1748. struct drm_device *dev = chan->drm_dev;
  1749. struct drm_connector *connector;
  1750. struct intel_encoder *intel_encoder = NULL;
  1751. list_for_each_entry(connector,
  1752. &dev->mode_config.connector_list, head) {
  1753. if (to_intel_encoder(connector)->ddc_bus == &chan->adapter) {
  1754. intel_encoder = to_intel_encoder(connector);
  1755. break;
  1756. }
  1757. }
  1758. return intel_encoder;
  1759. }
  1760. static int intel_sdvo_master_xfer(struct i2c_adapter *i2c_adap,
  1761. struct i2c_msg msgs[], int num)
  1762. {
  1763. struct intel_encoder *intel_encoder;
  1764. struct intel_sdvo_priv *sdvo_priv;
  1765. struct i2c_algo_bit_data *algo_data;
  1766. const struct i2c_algorithm *algo;
  1767. algo_data = (struct i2c_algo_bit_data *)i2c_adap->algo_data;
  1768. intel_encoder =
  1769. intel_sdvo_chan_to_intel_encoder(
  1770. (struct intel_i2c_chan *)(algo_data->data));
  1771. if (intel_encoder == NULL)
  1772. return -EINVAL;
  1773. sdvo_priv = intel_encoder->dev_priv;
  1774. algo = intel_encoder->i2c_bus->algo;
  1775. intel_sdvo_set_control_bus_switch(intel_encoder, sdvo_priv->ddc_bus);
  1776. return algo->master_xfer(i2c_adap, msgs, num);
  1777. }
  1778. static struct i2c_algorithm intel_sdvo_i2c_bit_algo = {
  1779. .master_xfer = intel_sdvo_master_xfer,
  1780. };
  1781. static u8
  1782. intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
  1783. {
  1784. struct drm_i915_private *dev_priv = dev->dev_private;
  1785. struct sdvo_device_mapping *my_mapping, *other_mapping;
  1786. if (sdvo_reg == SDVOB) {
  1787. my_mapping = &dev_priv->sdvo_mappings[0];
  1788. other_mapping = &dev_priv->sdvo_mappings[1];
  1789. } else {
  1790. my_mapping = &dev_priv->sdvo_mappings[1];
  1791. other_mapping = &dev_priv->sdvo_mappings[0];
  1792. }
  1793. /* If the BIOS described our SDVO device, take advantage of it. */
  1794. if (my_mapping->slave_addr)
  1795. return my_mapping->slave_addr;
  1796. /* If the BIOS only described a different SDVO device, use the
  1797. * address that it isn't using.
  1798. */
  1799. if (other_mapping->slave_addr) {
  1800. if (other_mapping->slave_addr == 0x70)
  1801. return 0x72;
  1802. else
  1803. return 0x70;
  1804. }
  1805. /* No SDVO device info is found for another DVO port,
  1806. * so use mapping assumption we had before BIOS parsing.
  1807. */
  1808. if (sdvo_reg == SDVOB)
  1809. return 0x70;
  1810. else
  1811. return 0x72;
  1812. }
  1813. static int intel_sdvo_bad_tv_callback(const struct dmi_system_id *id)
  1814. {
  1815. DRM_DEBUG_KMS("Ignoring bad SDVO TV connector for %s\n", id->ident);
  1816. return 1;
  1817. }
  1818. static struct dmi_system_id intel_sdvo_bad_tv[] = {
  1819. {
  1820. .callback = intel_sdvo_bad_tv_callback,
  1821. .ident = "IntelG45/ICH10R/DME1737",
  1822. .matches = {
  1823. DMI_MATCH(DMI_SYS_VENDOR, "IBM CORPORATION"),
  1824. DMI_MATCH(DMI_PRODUCT_NAME, "4800784"),
  1825. },
  1826. },
  1827. { } /* terminating entry */
  1828. };
  1829. static bool
  1830. intel_sdvo_output_setup(struct intel_encoder *intel_encoder, uint16_t flags)
  1831. {
  1832. struct drm_connector *connector = &intel_encoder->base;
  1833. struct drm_encoder *encoder = &intel_encoder->enc;
  1834. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1835. bool ret = true, registered = false;
  1836. sdvo_priv->is_tv = false;
  1837. intel_encoder->needs_tv_clock = false;
  1838. sdvo_priv->is_lvds = false;
  1839. if (device_is_registered(&connector->kdev)) {
  1840. drm_sysfs_connector_remove(connector);
  1841. registered = true;
  1842. }
  1843. if (flags &
  1844. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)) {
  1845. if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_TMDS0)
  1846. sdvo_priv->controlled_output = SDVO_OUTPUT_TMDS0;
  1847. else
  1848. sdvo_priv->controlled_output = SDVO_OUTPUT_TMDS1;
  1849. encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
  1850. connector->connector_type = DRM_MODE_CONNECTOR_DVID;
  1851. if (intel_sdvo_get_supp_encode(intel_encoder,
  1852. &sdvo_priv->encode) &&
  1853. intel_sdvo_get_digital_encoding_mode(intel_encoder) &&
  1854. sdvo_priv->is_hdmi) {
  1855. /* enable hdmi encoding mode if supported */
  1856. intel_sdvo_set_encode(intel_encoder, SDVO_ENCODE_HDMI);
  1857. intel_sdvo_set_colorimetry(intel_encoder,
  1858. SDVO_COLORIMETRY_RGB256);
  1859. connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
  1860. intel_encoder->clone_mask =
  1861. (1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  1862. (1 << INTEL_ANALOG_CLONE_BIT);
  1863. }
  1864. } else if ((flags & SDVO_OUTPUT_SVID0) &&
  1865. !dmi_check_system(intel_sdvo_bad_tv)) {
  1866. sdvo_priv->controlled_output = SDVO_OUTPUT_SVID0;
  1867. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  1868. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  1869. sdvo_priv->is_tv = true;
  1870. intel_encoder->needs_tv_clock = true;
  1871. intel_encoder->clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
  1872. } else if (flags & SDVO_OUTPUT_RGB0) {
  1873. sdvo_priv->controlled_output = SDVO_OUTPUT_RGB0;
  1874. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  1875. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  1876. intel_encoder->clone_mask = (1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  1877. (1 << INTEL_ANALOG_CLONE_BIT);
  1878. } else if (flags & SDVO_OUTPUT_RGB1) {
  1879. sdvo_priv->controlled_output = SDVO_OUTPUT_RGB1;
  1880. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  1881. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  1882. intel_encoder->clone_mask = (1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  1883. (1 << INTEL_ANALOG_CLONE_BIT);
  1884. } else if (flags & SDVO_OUTPUT_CVBS0) {
  1885. sdvo_priv->controlled_output = SDVO_OUTPUT_CVBS0;
  1886. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  1887. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  1888. sdvo_priv->is_tv = true;
  1889. intel_encoder->needs_tv_clock = true;
  1890. intel_encoder->clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
  1891. } else if (flags & SDVO_OUTPUT_LVDS0) {
  1892. sdvo_priv->controlled_output = SDVO_OUTPUT_LVDS0;
  1893. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  1894. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  1895. sdvo_priv->is_lvds = true;
  1896. intel_encoder->clone_mask = (1 << INTEL_ANALOG_CLONE_BIT) |
  1897. (1 << INTEL_SDVO_LVDS_CLONE_BIT);
  1898. } else if (flags & SDVO_OUTPUT_LVDS1) {
  1899. sdvo_priv->controlled_output = SDVO_OUTPUT_LVDS1;
  1900. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  1901. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  1902. sdvo_priv->is_lvds = true;
  1903. intel_encoder->clone_mask = (1 << INTEL_ANALOG_CLONE_BIT) |
  1904. (1 << INTEL_SDVO_LVDS_CLONE_BIT);
  1905. } else {
  1906. unsigned char bytes[2];
  1907. sdvo_priv->controlled_output = 0;
  1908. memcpy(bytes, &sdvo_priv->caps.output_flags, 2);
  1909. DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
  1910. SDVO_NAME(sdvo_priv),
  1911. bytes[0], bytes[1]);
  1912. ret = false;
  1913. }
  1914. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1915. if (ret && registered)
  1916. ret = drm_sysfs_connector_add(connector) == 0 ? true : false;
  1917. return ret;
  1918. }
  1919. static void intel_sdvo_tv_create_property(struct drm_connector *connector)
  1920. {
  1921. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1922. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1923. struct intel_sdvo_tv_format format;
  1924. uint32_t format_map, i;
  1925. uint8_t status;
  1926. intel_sdvo_set_target_output(intel_encoder,
  1927. sdvo_priv->controlled_output);
  1928. intel_sdvo_write_cmd(intel_encoder,
  1929. SDVO_CMD_GET_SUPPORTED_TV_FORMATS, NULL, 0);
  1930. status = intel_sdvo_read_response(intel_encoder,
  1931. &format, sizeof(format));
  1932. if (status != SDVO_CMD_STATUS_SUCCESS)
  1933. return;
  1934. memcpy(&format_map, &format, sizeof(format) > sizeof(format_map) ?
  1935. sizeof(format_map) : sizeof(format));
  1936. if (format_map == 0)
  1937. return;
  1938. sdvo_priv->format_supported_num = 0;
  1939. for (i = 0 ; i < TV_FORMAT_NUM; i++)
  1940. if (format_map & (1 << i)) {
  1941. sdvo_priv->tv_format_supported
  1942. [sdvo_priv->format_supported_num++] =
  1943. tv_format_names[i];
  1944. }
  1945. sdvo_priv->tv_format_property =
  1946. drm_property_create(
  1947. connector->dev, DRM_MODE_PROP_ENUM,
  1948. "mode", sdvo_priv->format_supported_num);
  1949. for (i = 0; i < sdvo_priv->format_supported_num; i++)
  1950. drm_property_add_enum(
  1951. sdvo_priv->tv_format_property, i,
  1952. i, sdvo_priv->tv_format_supported[i]);
  1953. sdvo_priv->tv_format_name = sdvo_priv->tv_format_supported[0];
  1954. drm_connector_attach_property(
  1955. connector, sdvo_priv->tv_format_property, 0);
  1956. }
  1957. static void intel_sdvo_create_enhance_property(struct drm_connector *connector)
  1958. {
  1959. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  1960. struct intel_sdvo_priv *sdvo_priv = intel_encoder->dev_priv;
  1961. struct intel_sdvo_enhancements_reply sdvo_data;
  1962. struct drm_device *dev = connector->dev;
  1963. uint8_t status;
  1964. uint16_t response, data_value[2];
  1965. intel_sdvo_write_cmd(intel_encoder, SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
  1966. NULL, 0);
  1967. status = intel_sdvo_read_response(intel_encoder, &sdvo_data,
  1968. sizeof(sdvo_data));
  1969. if (status != SDVO_CMD_STATUS_SUCCESS) {
  1970. DRM_DEBUG_KMS(" incorrect response is returned\n");
  1971. return;
  1972. }
  1973. response = *((uint16_t *)&sdvo_data);
  1974. if (!response) {
  1975. DRM_DEBUG_KMS("No enhancement is supported\n");
  1976. return;
  1977. }
  1978. if (sdvo_priv->is_tv) {
  1979. /* when horizontal overscan is supported, Add the left/right
  1980. * property
  1981. */
  1982. if (sdvo_data.overscan_h) {
  1983. intel_sdvo_write_cmd(intel_encoder,
  1984. SDVO_CMD_GET_MAX_OVERSCAN_H, NULL, 0);
  1985. status = intel_sdvo_read_response(intel_encoder,
  1986. &data_value, 4);
  1987. if (status != SDVO_CMD_STATUS_SUCCESS) {
  1988. DRM_DEBUG_KMS("Incorrect SDVO max "
  1989. "h_overscan\n");
  1990. return;
  1991. }
  1992. intel_sdvo_write_cmd(intel_encoder,
  1993. SDVO_CMD_GET_OVERSCAN_H, NULL, 0);
  1994. status = intel_sdvo_read_response(intel_encoder,
  1995. &response, 2);
  1996. if (status != SDVO_CMD_STATUS_SUCCESS) {
  1997. DRM_DEBUG_KMS("Incorrect SDVO h_overscan\n");
  1998. return;
  1999. }
  2000. sdvo_priv->max_hscan = data_value[0];
  2001. sdvo_priv->left_margin = data_value[0] - response;
  2002. sdvo_priv->right_margin = sdvo_priv->left_margin;
  2003. sdvo_priv->left_property =
  2004. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2005. "left_margin", 2);
  2006. sdvo_priv->left_property->values[0] = 0;
  2007. sdvo_priv->left_property->values[1] = data_value[0];
  2008. drm_connector_attach_property(connector,
  2009. sdvo_priv->left_property,
  2010. sdvo_priv->left_margin);
  2011. sdvo_priv->right_property =
  2012. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2013. "right_margin", 2);
  2014. sdvo_priv->right_property->values[0] = 0;
  2015. sdvo_priv->right_property->values[1] = data_value[0];
  2016. drm_connector_attach_property(connector,
  2017. sdvo_priv->right_property,
  2018. sdvo_priv->right_margin);
  2019. DRM_DEBUG_KMS("h_overscan: max %d, "
  2020. "default %d, current %d\n",
  2021. data_value[0], data_value[1], response);
  2022. }
  2023. if (sdvo_data.overscan_v) {
  2024. intel_sdvo_write_cmd(intel_encoder,
  2025. SDVO_CMD_GET_MAX_OVERSCAN_V, NULL, 0);
  2026. status = intel_sdvo_read_response(intel_encoder,
  2027. &data_value, 4);
  2028. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2029. DRM_DEBUG_KMS("Incorrect SDVO max "
  2030. "v_overscan\n");
  2031. return;
  2032. }
  2033. intel_sdvo_write_cmd(intel_encoder,
  2034. SDVO_CMD_GET_OVERSCAN_V, NULL, 0);
  2035. status = intel_sdvo_read_response(intel_encoder,
  2036. &response, 2);
  2037. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2038. DRM_DEBUG_KMS("Incorrect SDVO v_overscan\n");
  2039. return;
  2040. }
  2041. sdvo_priv->max_vscan = data_value[0];
  2042. sdvo_priv->top_margin = data_value[0] - response;
  2043. sdvo_priv->bottom_margin = sdvo_priv->top_margin;
  2044. sdvo_priv->top_property =
  2045. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2046. "top_margin", 2);
  2047. sdvo_priv->top_property->values[0] = 0;
  2048. sdvo_priv->top_property->values[1] = data_value[0];
  2049. drm_connector_attach_property(connector,
  2050. sdvo_priv->top_property,
  2051. sdvo_priv->top_margin);
  2052. sdvo_priv->bottom_property =
  2053. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2054. "bottom_margin", 2);
  2055. sdvo_priv->bottom_property->values[0] = 0;
  2056. sdvo_priv->bottom_property->values[1] = data_value[0];
  2057. drm_connector_attach_property(connector,
  2058. sdvo_priv->bottom_property,
  2059. sdvo_priv->bottom_margin);
  2060. DRM_DEBUG_KMS("v_overscan: max %d, "
  2061. "default %d, current %d\n",
  2062. data_value[0], data_value[1], response);
  2063. }
  2064. if (sdvo_data.position_h) {
  2065. intel_sdvo_write_cmd(intel_encoder,
  2066. SDVO_CMD_GET_MAX_POSITION_H, NULL, 0);
  2067. status = intel_sdvo_read_response(intel_encoder,
  2068. &data_value, 4);
  2069. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2070. DRM_DEBUG_KMS("Incorrect SDVO Max h_pos\n");
  2071. return;
  2072. }
  2073. intel_sdvo_write_cmd(intel_encoder,
  2074. SDVO_CMD_GET_POSITION_H, NULL, 0);
  2075. status = intel_sdvo_read_response(intel_encoder,
  2076. &response, 2);
  2077. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2078. DRM_DEBUG_KMS("Incorrect SDVO get h_postion\n");
  2079. return;
  2080. }
  2081. sdvo_priv->max_hpos = data_value[0];
  2082. sdvo_priv->cur_hpos = response;
  2083. sdvo_priv->hpos_property =
  2084. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2085. "hpos", 2);
  2086. sdvo_priv->hpos_property->values[0] = 0;
  2087. sdvo_priv->hpos_property->values[1] = data_value[0];
  2088. drm_connector_attach_property(connector,
  2089. sdvo_priv->hpos_property,
  2090. sdvo_priv->cur_hpos);
  2091. DRM_DEBUG_KMS("h_position: max %d, "
  2092. "default %d, current %d\n",
  2093. data_value[0], data_value[1], response);
  2094. }
  2095. if (sdvo_data.position_v) {
  2096. intel_sdvo_write_cmd(intel_encoder,
  2097. SDVO_CMD_GET_MAX_POSITION_V, NULL, 0);
  2098. status = intel_sdvo_read_response(intel_encoder,
  2099. &data_value, 4);
  2100. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2101. DRM_DEBUG_KMS("Incorrect SDVO Max v_pos\n");
  2102. return;
  2103. }
  2104. intel_sdvo_write_cmd(intel_encoder,
  2105. SDVO_CMD_GET_POSITION_V, NULL, 0);
  2106. status = intel_sdvo_read_response(intel_encoder,
  2107. &response, 2);
  2108. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2109. DRM_DEBUG_KMS("Incorrect SDVO get v_postion\n");
  2110. return;
  2111. }
  2112. sdvo_priv->max_vpos = data_value[0];
  2113. sdvo_priv->cur_vpos = response;
  2114. sdvo_priv->vpos_property =
  2115. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2116. "vpos", 2);
  2117. sdvo_priv->vpos_property->values[0] = 0;
  2118. sdvo_priv->vpos_property->values[1] = data_value[0];
  2119. drm_connector_attach_property(connector,
  2120. sdvo_priv->vpos_property,
  2121. sdvo_priv->cur_vpos);
  2122. DRM_DEBUG_KMS("v_position: max %d, "
  2123. "default %d, current %d\n",
  2124. data_value[0], data_value[1], response);
  2125. }
  2126. }
  2127. if (sdvo_priv->is_tv) {
  2128. if (sdvo_data.saturation) {
  2129. intel_sdvo_write_cmd(intel_encoder,
  2130. SDVO_CMD_GET_MAX_SATURATION, NULL, 0);
  2131. status = intel_sdvo_read_response(intel_encoder,
  2132. &data_value, 4);
  2133. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2134. DRM_DEBUG_KMS("Incorrect SDVO Max sat\n");
  2135. return;
  2136. }
  2137. intel_sdvo_write_cmd(intel_encoder,
  2138. SDVO_CMD_GET_SATURATION, NULL, 0);
  2139. status = intel_sdvo_read_response(intel_encoder,
  2140. &response, 2);
  2141. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2142. DRM_DEBUG_KMS("Incorrect SDVO get sat\n");
  2143. return;
  2144. }
  2145. sdvo_priv->max_saturation = data_value[0];
  2146. sdvo_priv->cur_saturation = response;
  2147. sdvo_priv->saturation_property =
  2148. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2149. "saturation", 2);
  2150. sdvo_priv->saturation_property->values[0] = 0;
  2151. sdvo_priv->saturation_property->values[1] =
  2152. data_value[0];
  2153. drm_connector_attach_property(connector,
  2154. sdvo_priv->saturation_property,
  2155. sdvo_priv->cur_saturation);
  2156. DRM_DEBUG_KMS("saturation: max %d, "
  2157. "default %d, current %d\n",
  2158. data_value[0], data_value[1], response);
  2159. }
  2160. if (sdvo_data.contrast) {
  2161. intel_sdvo_write_cmd(intel_encoder,
  2162. SDVO_CMD_GET_MAX_CONTRAST, NULL, 0);
  2163. status = intel_sdvo_read_response(intel_encoder,
  2164. &data_value, 4);
  2165. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2166. DRM_DEBUG_KMS("Incorrect SDVO Max contrast\n");
  2167. return;
  2168. }
  2169. intel_sdvo_write_cmd(intel_encoder,
  2170. SDVO_CMD_GET_CONTRAST, NULL, 0);
  2171. status = intel_sdvo_read_response(intel_encoder,
  2172. &response, 2);
  2173. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2174. DRM_DEBUG_KMS("Incorrect SDVO get contrast\n");
  2175. return;
  2176. }
  2177. sdvo_priv->max_contrast = data_value[0];
  2178. sdvo_priv->cur_contrast = response;
  2179. sdvo_priv->contrast_property =
  2180. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2181. "contrast", 2);
  2182. sdvo_priv->contrast_property->values[0] = 0;
  2183. sdvo_priv->contrast_property->values[1] = data_value[0];
  2184. drm_connector_attach_property(connector,
  2185. sdvo_priv->contrast_property,
  2186. sdvo_priv->cur_contrast);
  2187. DRM_DEBUG_KMS("contrast: max %d, "
  2188. "default %d, current %d\n",
  2189. data_value[0], data_value[1], response);
  2190. }
  2191. if (sdvo_data.hue) {
  2192. intel_sdvo_write_cmd(intel_encoder,
  2193. SDVO_CMD_GET_MAX_HUE, NULL, 0);
  2194. status = intel_sdvo_read_response(intel_encoder,
  2195. &data_value, 4);
  2196. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2197. DRM_DEBUG_KMS("Incorrect SDVO Max hue\n");
  2198. return;
  2199. }
  2200. intel_sdvo_write_cmd(intel_encoder,
  2201. SDVO_CMD_GET_HUE, NULL, 0);
  2202. status = intel_sdvo_read_response(intel_encoder,
  2203. &response, 2);
  2204. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2205. DRM_DEBUG_KMS("Incorrect SDVO get hue\n");
  2206. return;
  2207. }
  2208. sdvo_priv->max_hue = data_value[0];
  2209. sdvo_priv->cur_hue = response;
  2210. sdvo_priv->hue_property =
  2211. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2212. "hue", 2);
  2213. sdvo_priv->hue_property->values[0] = 0;
  2214. sdvo_priv->hue_property->values[1] =
  2215. data_value[0];
  2216. drm_connector_attach_property(connector,
  2217. sdvo_priv->hue_property,
  2218. sdvo_priv->cur_hue);
  2219. DRM_DEBUG_KMS("hue: max %d, default %d, current %d\n",
  2220. data_value[0], data_value[1], response);
  2221. }
  2222. }
  2223. if (sdvo_priv->is_tv || sdvo_priv->is_lvds) {
  2224. if (sdvo_data.brightness) {
  2225. intel_sdvo_write_cmd(intel_encoder,
  2226. SDVO_CMD_GET_MAX_BRIGHTNESS, NULL, 0);
  2227. status = intel_sdvo_read_response(intel_encoder,
  2228. &data_value, 4);
  2229. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2230. DRM_DEBUG_KMS("Incorrect SDVO Max bright\n");
  2231. return;
  2232. }
  2233. intel_sdvo_write_cmd(intel_encoder,
  2234. SDVO_CMD_GET_BRIGHTNESS, NULL, 0);
  2235. status = intel_sdvo_read_response(intel_encoder,
  2236. &response, 2);
  2237. if (status != SDVO_CMD_STATUS_SUCCESS) {
  2238. DRM_DEBUG_KMS("Incorrect SDVO get brigh\n");
  2239. return;
  2240. }
  2241. sdvo_priv->max_brightness = data_value[0];
  2242. sdvo_priv->cur_brightness = response;
  2243. sdvo_priv->brightness_property =
  2244. drm_property_create(dev, DRM_MODE_PROP_RANGE,
  2245. "brightness", 2);
  2246. sdvo_priv->brightness_property->values[0] = 0;
  2247. sdvo_priv->brightness_property->values[1] =
  2248. data_value[0];
  2249. drm_connector_attach_property(connector,
  2250. sdvo_priv->brightness_property,
  2251. sdvo_priv->cur_brightness);
  2252. DRM_DEBUG_KMS("brightness: max %d, "
  2253. "default %d, current %d\n",
  2254. data_value[0], data_value[1], response);
  2255. }
  2256. }
  2257. return;
  2258. }
  2259. bool intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
  2260. {
  2261. struct drm_i915_private *dev_priv = dev->dev_private;
  2262. struct drm_connector *connector;
  2263. struct intel_encoder *intel_encoder;
  2264. struct intel_sdvo_priv *sdvo_priv;
  2265. u8 ch[0x40];
  2266. int i;
  2267. intel_encoder = kcalloc(sizeof(struct intel_encoder)+sizeof(struct intel_sdvo_priv), 1, GFP_KERNEL);
  2268. if (!intel_encoder) {
  2269. return false;
  2270. }
  2271. sdvo_priv = (struct intel_sdvo_priv *)(intel_encoder + 1);
  2272. sdvo_priv->sdvo_reg = sdvo_reg;
  2273. intel_encoder->dev_priv = sdvo_priv;
  2274. intel_encoder->type = INTEL_OUTPUT_SDVO;
  2275. /* setup the DDC bus. */
  2276. if (sdvo_reg == SDVOB)
  2277. intel_encoder->i2c_bus = intel_i2c_create(dev, GPIOE, "SDVOCTRL_E for SDVOB");
  2278. else
  2279. intel_encoder->i2c_bus = intel_i2c_create(dev, GPIOE, "SDVOCTRL_E for SDVOC");
  2280. if (!intel_encoder->i2c_bus)
  2281. goto err_inteloutput;
  2282. sdvo_priv->slave_addr = intel_sdvo_get_slave_addr(dev, sdvo_reg);
  2283. /* Save the bit-banging i2c functionality for use by the DDC wrapper */
  2284. intel_sdvo_i2c_bit_algo.functionality = intel_encoder->i2c_bus->algo->functionality;
  2285. /* Read the regs to test if we can talk to the device */
  2286. for (i = 0; i < 0x40; i++) {
  2287. if (!intel_sdvo_read_byte(intel_encoder, i, &ch[i])) {
  2288. DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
  2289. sdvo_reg == SDVOB ? 'B' : 'C');
  2290. goto err_i2c;
  2291. }
  2292. }
  2293. /* setup the DDC bus. */
  2294. if (sdvo_reg == SDVOB) {
  2295. intel_encoder->ddc_bus = intel_i2c_create(dev, GPIOE, "SDVOB DDC BUS");
  2296. sdvo_priv->analog_ddc_bus = intel_i2c_create(dev, GPIOA,
  2297. "SDVOB/VGA DDC BUS");
  2298. dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
  2299. } else {
  2300. intel_encoder->ddc_bus = intel_i2c_create(dev, GPIOE, "SDVOC DDC BUS");
  2301. sdvo_priv->analog_ddc_bus = intel_i2c_create(dev, GPIOA,
  2302. "SDVOC/VGA DDC BUS");
  2303. dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
  2304. }
  2305. if (intel_encoder->ddc_bus == NULL)
  2306. goto err_i2c;
  2307. /* Wrap with our custom algo which switches to DDC mode */
  2308. intel_encoder->ddc_bus->algo = &intel_sdvo_i2c_bit_algo;
  2309. /* In default case sdvo lvds is false */
  2310. intel_sdvo_get_capabilities(intel_encoder, &sdvo_priv->caps);
  2311. if (intel_sdvo_output_setup(intel_encoder,
  2312. sdvo_priv->caps.output_flags) != true) {
  2313. DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
  2314. sdvo_reg == SDVOB ? 'B' : 'C');
  2315. goto err_i2c;
  2316. }
  2317. connector = &intel_encoder->base;
  2318. drm_connector_init(dev, connector, &intel_sdvo_connector_funcs,
  2319. connector->connector_type);
  2320. drm_connector_helper_add(connector, &intel_sdvo_connector_helper_funcs);
  2321. connector->interlace_allowed = 0;
  2322. connector->doublescan_allowed = 0;
  2323. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  2324. drm_encoder_init(dev, &intel_encoder->enc,
  2325. &intel_sdvo_enc_funcs, intel_encoder->enc.encoder_type);
  2326. drm_encoder_helper_add(&intel_encoder->enc, &intel_sdvo_helper_funcs);
  2327. drm_mode_connector_attach_encoder(&intel_encoder->base, &intel_encoder->enc);
  2328. if (sdvo_priv->is_tv)
  2329. intel_sdvo_tv_create_property(connector);
  2330. if (sdvo_priv->is_tv || sdvo_priv->is_lvds)
  2331. intel_sdvo_create_enhance_property(connector);
  2332. drm_sysfs_connector_add(connector);
  2333. intel_sdvo_select_ddc_bus(sdvo_priv);
  2334. /* Set the input timing to the screen. Assume always input 0. */
  2335. intel_sdvo_set_target_input(intel_encoder, true, false);
  2336. intel_sdvo_get_input_pixel_clock_range(intel_encoder,
  2337. &sdvo_priv->pixel_clock_min,
  2338. &sdvo_priv->pixel_clock_max);
  2339. DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
  2340. "clock range %dMHz - %dMHz, "
  2341. "input 1: %c, input 2: %c, "
  2342. "output 1: %c, output 2: %c\n",
  2343. SDVO_NAME(sdvo_priv),
  2344. sdvo_priv->caps.vendor_id, sdvo_priv->caps.device_id,
  2345. sdvo_priv->caps.device_rev_id,
  2346. sdvo_priv->pixel_clock_min / 1000,
  2347. sdvo_priv->pixel_clock_max / 1000,
  2348. (sdvo_priv->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  2349. (sdvo_priv->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  2350. /* check currently supported outputs */
  2351. sdvo_priv->caps.output_flags &
  2352. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  2353. sdvo_priv->caps.output_flags &
  2354. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  2355. return true;
  2356. err_i2c:
  2357. if (sdvo_priv->analog_ddc_bus != NULL)
  2358. intel_i2c_destroy(sdvo_priv->analog_ddc_bus);
  2359. if (intel_encoder->ddc_bus != NULL)
  2360. intel_i2c_destroy(intel_encoder->ddc_bus);
  2361. if (intel_encoder->i2c_bus != NULL)
  2362. intel_i2c_destroy(intel_encoder->i2c_bus);
  2363. err_inteloutput:
  2364. kfree(intel_encoder);
  2365. return false;
  2366. }