setup-shx3.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * SH-X3 Prototype Setup
  3. *
  4. * Copyright (C) 2007 - 2009 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/io.h>
  15. #include <linux/sh_timer.h>
  16. #include <asm/mmzone.h>
  17. /*
  18. * This intentionally only registers SCIF ports 0, 1, and 3. SCIF 2
  19. * INTEVT values overlap with the FPU EXPEVT ones, requiring special
  20. * demuxing in the exception dispatch path.
  21. *
  22. * As this overlap is something that never should have made it in to
  23. * silicon in the first place, we just refuse to deal with the port at
  24. * all rather than adding infrastructure to hack around it.
  25. */
  26. static struct plat_sci_port sci_platform_data[] = {
  27. {
  28. .mapbase = 0xffc30000,
  29. .flags = UPF_BOOT_AUTOCONF,
  30. .type = PORT_SCIF,
  31. .irqs = { 40, 41, 43, 42 },
  32. }, {
  33. .mapbase = 0xffc40000,
  34. .flags = UPF_BOOT_AUTOCONF,
  35. .type = PORT_SCIF,
  36. .irqs = { 44, 45, 47, 46 },
  37. }, {
  38. .mapbase = 0xffc60000,
  39. .flags = UPF_BOOT_AUTOCONF,
  40. .type = PORT_SCIF,
  41. .irqs = { 52, 53, 55, 54 },
  42. }, {
  43. .flags = 0,
  44. }
  45. };
  46. static struct platform_device sci_device = {
  47. .name = "sh-sci",
  48. .id = -1,
  49. .dev = {
  50. .platform_data = sci_platform_data,
  51. },
  52. };
  53. static struct sh_timer_config tmu0_platform_data = {
  54. .name = "TMU0",
  55. .channel_offset = 0x04,
  56. .timer_bit = 0,
  57. .clk = "peripheral_clk",
  58. .clockevent_rating = 200,
  59. };
  60. static struct resource tmu0_resources[] = {
  61. [0] = {
  62. .name = "TMU0",
  63. .start = 0xffc10008,
  64. .end = 0xffc10013,
  65. .flags = IORESOURCE_MEM,
  66. },
  67. [1] = {
  68. .start = 16,
  69. .flags = IORESOURCE_IRQ,
  70. },
  71. };
  72. static struct platform_device tmu0_device = {
  73. .name = "sh_tmu",
  74. .id = 0,
  75. .dev = {
  76. .platform_data = &tmu0_platform_data,
  77. },
  78. .resource = tmu0_resources,
  79. .num_resources = ARRAY_SIZE(tmu0_resources),
  80. };
  81. static struct sh_timer_config tmu1_platform_data = {
  82. .name = "TMU1",
  83. .channel_offset = 0x10,
  84. .timer_bit = 1,
  85. .clk = "peripheral_clk",
  86. .clocksource_rating = 200,
  87. };
  88. static struct resource tmu1_resources[] = {
  89. [0] = {
  90. .name = "TMU1",
  91. .start = 0xffc10014,
  92. .end = 0xffc1001f,
  93. .flags = IORESOURCE_MEM,
  94. },
  95. [1] = {
  96. .start = 17,
  97. .flags = IORESOURCE_IRQ,
  98. },
  99. };
  100. static struct platform_device tmu1_device = {
  101. .name = "sh_tmu",
  102. .id = 1,
  103. .dev = {
  104. .platform_data = &tmu1_platform_data,
  105. },
  106. .resource = tmu1_resources,
  107. .num_resources = ARRAY_SIZE(tmu1_resources),
  108. };
  109. static struct sh_timer_config tmu2_platform_data = {
  110. .name = "TMU2",
  111. .channel_offset = 0x1c,
  112. .timer_bit = 2,
  113. .clk = "peripheral_clk",
  114. };
  115. static struct resource tmu2_resources[] = {
  116. [0] = {
  117. .name = "TMU2",
  118. .start = 0xffc10020,
  119. .end = 0xffc1002f,
  120. .flags = IORESOURCE_MEM,
  121. },
  122. [1] = {
  123. .start = 18,
  124. .flags = IORESOURCE_IRQ,
  125. },
  126. };
  127. static struct platform_device tmu2_device = {
  128. .name = "sh_tmu",
  129. .id = 2,
  130. .dev = {
  131. .platform_data = &tmu2_platform_data,
  132. },
  133. .resource = tmu2_resources,
  134. .num_resources = ARRAY_SIZE(tmu2_resources),
  135. };
  136. static struct sh_timer_config tmu3_platform_data = {
  137. .name = "TMU3",
  138. .channel_offset = 0x04,
  139. .timer_bit = 0,
  140. .clk = "peripheral_clk",
  141. };
  142. static struct resource tmu3_resources[] = {
  143. [0] = {
  144. .name = "TMU3",
  145. .start = 0xffc20008,
  146. .end = 0xffc20013,
  147. .flags = IORESOURCE_MEM,
  148. },
  149. [1] = {
  150. .start = 19,
  151. .flags = IORESOURCE_IRQ,
  152. },
  153. };
  154. static struct platform_device tmu3_device = {
  155. .name = "sh_tmu",
  156. .id = 3,
  157. .dev = {
  158. .platform_data = &tmu3_platform_data,
  159. },
  160. .resource = tmu3_resources,
  161. .num_resources = ARRAY_SIZE(tmu3_resources),
  162. };
  163. static struct sh_timer_config tmu4_platform_data = {
  164. .name = "TMU4",
  165. .channel_offset = 0x10,
  166. .timer_bit = 1,
  167. .clk = "peripheral_clk",
  168. };
  169. static struct resource tmu4_resources[] = {
  170. [0] = {
  171. .name = "TMU4",
  172. .start = 0xffc20014,
  173. .end = 0xffc2001f,
  174. .flags = IORESOURCE_MEM,
  175. },
  176. [1] = {
  177. .start = 20,
  178. .flags = IORESOURCE_IRQ,
  179. },
  180. };
  181. static struct platform_device tmu4_device = {
  182. .name = "sh_tmu",
  183. .id = 4,
  184. .dev = {
  185. .platform_data = &tmu4_platform_data,
  186. },
  187. .resource = tmu4_resources,
  188. .num_resources = ARRAY_SIZE(tmu4_resources),
  189. };
  190. static struct sh_timer_config tmu5_platform_data = {
  191. .name = "TMU5",
  192. .channel_offset = 0x1c,
  193. .timer_bit = 2,
  194. .clk = "peripheral_clk",
  195. };
  196. static struct resource tmu5_resources[] = {
  197. [0] = {
  198. .name = "TMU5",
  199. .start = 0xffc20020,
  200. .end = 0xffc2002b,
  201. .flags = IORESOURCE_MEM,
  202. },
  203. [1] = {
  204. .start = 21,
  205. .flags = IORESOURCE_IRQ,
  206. },
  207. };
  208. static struct platform_device tmu5_device = {
  209. .name = "sh_tmu",
  210. .id = 5,
  211. .dev = {
  212. .platform_data = &tmu5_platform_data,
  213. },
  214. .resource = tmu5_resources,
  215. .num_resources = ARRAY_SIZE(tmu5_resources),
  216. };
  217. static struct platform_device *shx3_early_devices[] __initdata = {
  218. &tmu0_device,
  219. &tmu1_device,
  220. &tmu2_device,
  221. &tmu3_device,
  222. &tmu4_device,
  223. &tmu5_device,
  224. };
  225. static struct platform_device *shx3_devices[] __initdata = {
  226. &sci_device,
  227. };
  228. static int __init shx3_devices_setup(void)
  229. {
  230. int ret;
  231. ret = platform_add_devices(shx3_early_devices,
  232. ARRAY_SIZE(shx3_early_devices));
  233. if (unlikely(ret != 0))
  234. return ret;
  235. return platform_add_devices(shx3_devices,
  236. ARRAY_SIZE(shx3_devices));
  237. }
  238. arch_initcall(shx3_devices_setup);
  239. void __init plat_early_device_setup(void)
  240. {
  241. early_platform_add_devices(shx3_early_devices,
  242. ARRAY_SIZE(shx3_early_devices));
  243. }
  244. enum {
  245. UNUSED = 0,
  246. /* interrupt sources */
  247. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  248. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  249. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  250. IRL_HHLL, IRL_HHLH, IRL_HHHL,
  251. IRQ0, IRQ1, IRQ2, IRQ3,
  252. HUDII,
  253. TMU0, TMU1, TMU2, TMU3, TMU4, TMU5,
  254. PCII0, PCII1, PCII2, PCII3, PCII4,
  255. PCII5, PCII6, PCII7, PCII8, PCII9,
  256. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  257. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  258. SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI,
  259. SCIF3_ERI, SCIF3_RXI, SCIF3_BRI, SCIF3_TXI,
  260. DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2, DMAC0_DMINT3,
  261. DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE,
  262. DU,
  263. DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8, DMAC1_DMINT9,
  264. DMAC1_DMINT10, DMAC1_DMINT11, DMAC1_DMAE,
  265. IIC, VIN0, VIN1, VCORE0, ATAPI,
  266. DTU0, DTU1, DTU2, DTU3,
  267. FE0, FE1,
  268. GPIO0, GPIO1, GPIO2, GPIO3,
  269. PAM, IRM,
  270. INTICI0, INTICI1, INTICI2, INTICI3,
  271. INTICI4, INTICI5, INTICI6, INTICI7,
  272. /* interrupt groups */
  273. IRL, PCII56789, SCIF0, SCIF1, SCIF2, SCIF3,
  274. DMAC0, DMAC1,
  275. };
  276. static struct intc_vect vectors[] __initdata = {
  277. INTC_VECT(HUDII, 0x3e0),
  278. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  279. INTC_VECT(TMU2, 0x440), INTC_VECT(TMU3, 0x460),
  280. INTC_VECT(TMU4, 0x480), INTC_VECT(TMU5, 0x4a0),
  281. INTC_VECT(PCII0, 0x500), INTC_VECT(PCII1, 0x520),
  282. INTC_VECT(PCII2, 0x540), INTC_VECT(PCII3, 0x560),
  283. INTC_VECT(PCII4, 0x580), INTC_VECT(PCII5, 0x5a0),
  284. INTC_VECT(PCII6, 0x5c0), INTC_VECT(PCII7, 0x5e0),
  285. INTC_VECT(PCII8, 0x600), INTC_VECT(PCII9, 0x620),
  286. INTC_VECT(SCIF0_ERI, 0x700), INTC_VECT(SCIF0_RXI, 0x720),
  287. INTC_VECT(SCIF0_BRI, 0x740), INTC_VECT(SCIF0_TXI, 0x760),
  288. INTC_VECT(SCIF1_ERI, 0x780), INTC_VECT(SCIF1_RXI, 0x7a0),
  289. INTC_VECT(SCIF1_BRI, 0x7c0), INTC_VECT(SCIF1_TXI, 0x7e0),
  290. INTC_VECT(SCIF3_ERI, 0x880), INTC_VECT(SCIF3_RXI, 0x8a0),
  291. INTC_VECT(SCIF3_BRI, 0x8c0), INTC_VECT(SCIF3_TXI, 0x8e0),
  292. INTC_VECT(DMAC0_DMINT0, 0x900), INTC_VECT(DMAC0_DMINT1, 0x920),
  293. INTC_VECT(DMAC0_DMINT2, 0x940), INTC_VECT(DMAC0_DMINT3, 0x960),
  294. INTC_VECT(DMAC0_DMINT4, 0x980), INTC_VECT(DMAC0_DMINT5, 0x9a0),
  295. INTC_VECT(DMAC0_DMAE, 0x9c0),
  296. INTC_VECT(DU, 0x9e0),
  297. INTC_VECT(DMAC1_DMINT6, 0xa00), INTC_VECT(DMAC1_DMINT7, 0xa20),
  298. INTC_VECT(DMAC1_DMINT8, 0xa40), INTC_VECT(DMAC1_DMINT9, 0xa60),
  299. INTC_VECT(DMAC1_DMINT10, 0xa80), INTC_VECT(DMAC1_DMINT11, 0xaa0),
  300. INTC_VECT(DMAC1_DMAE, 0xac0),
  301. INTC_VECT(IIC, 0xae0),
  302. INTC_VECT(VIN0, 0xb00), INTC_VECT(VIN1, 0xb20),
  303. INTC_VECT(VCORE0, 0xb00), INTC_VECT(ATAPI, 0xb60),
  304. INTC_VECT(DTU0, 0xc00), INTC_VECT(DTU0, 0xc20),
  305. INTC_VECT(DTU0, 0xc40),
  306. INTC_VECT(DTU1, 0xc60), INTC_VECT(DTU1, 0xc80),
  307. INTC_VECT(DTU1, 0xca0),
  308. INTC_VECT(DTU2, 0xcc0), INTC_VECT(DTU2, 0xce0),
  309. INTC_VECT(DTU2, 0xd00),
  310. INTC_VECT(DTU3, 0xd20), INTC_VECT(DTU3, 0xd40),
  311. INTC_VECT(DTU3, 0xd60),
  312. INTC_VECT(FE0, 0xe00), INTC_VECT(FE1, 0xe20),
  313. INTC_VECT(GPIO0, 0xe40), INTC_VECT(GPIO1, 0xe60),
  314. INTC_VECT(GPIO2, 0xe80), INTC_VECT(GPIO3, 0xea0),
  315. INTC_VECT(PAM, 0xec0), INTC_VECT(IRM, 0xee0),
  316. INTC_VECT(INTICI0, 0xf00), INTC_VECT(INTICI1, 0xf20),
  317. INTC_VECT(INTICI2, 0xf40), INTC_VECT(INTICI3, 0xf60),
  318. INTC_VECT(INTICI4, 0xf80), INTC_VECT(INTICI5, 0xfa0),
  319. INTC_VECT(INTICI6, 0xfc0), INTC_VECT(INTICI7, 0xfe0),
  320. };
  321. static struct intc_group groups[] __initdata = {
  322. INTC_GROUP(IRL, IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  323. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  324. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  325. IRL_HHLL, IRL_HHLH, IRL_HHHL),
  326. INTC_GROUP(PCII56789, PCII5, PCII6, PCII7, PCII8, PCII9),
  327. INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI),
  328. INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI),
  329. INTC_GROUP(SCIF3, SCIF3_ERI, SCIF3_RXI, SCIF3_BRI, SCIF3_TXI),
  330. INTC_GROUP(DMAC0, DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2,
  331. DMAC0_DMINT3, DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE),
  332. INTC_GROUP(DMAC1, DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8,
  333. DMAC1_DMINT9, DMAC1_DMINT10, DMAC1_DMINT11),
  334. };
  335. static struct intc_mask_reg mask_registers[] __initdata = {
  336. { 0xfe410030, 0xfe410050, 32, /* CnINTMSK0 / CnINTMSKCLR0 */
  337. { IRQ0, IRQ1, IRQ2, IRQ3 } },
  338. { 0xfe410040, 0xfe410060, 32, /* CnINTMSK1 / CnINTMSKCLR1 */
  339. { IRL } },
  340. { 0xfe410820, 0xfe410850, 32, /* CnINT2MSK0 / CnINT2MSKCLR0 */
  341. { FE1, FE0, 0, ATAPI, VCORE0, VIN1, VIN0, IIC,
  342. DU, GPIO3, GPIO2, GPIO1, GPIO0, PAM, 0, 0,
  343. 0, 0, 0, 0, 0, 0, 0, 0, /* HUDI bits ignored */
  344. 0, TMU5, TMU4, TMU3, TMU2, TMU1, TMU0, 0, } },
  345. { 0xfe410830, 0xfe410860, 32, /* CnINT2MSK1 / CnINT2MSKCLR1 */
  346. { 0, 0, 0, 0, DTU3, DTU2, DTU1, DTU0, /* IRM bits ignored */
  347. PCII9, PCII8, PCII7, PCII6, PCII5, PCII4, PCII3, PCII2,
  348. PCII1, PCII0, DMAC1_DMAE, DMAC1_DMINT11,
  349. DMAC1_DMINT10, DMAC1_DMINT9, DMAC1_DMINT8, DMAC1_DMINT7,
  350. DMAC1_DMINT6, DMAC0_DMAE, DMAC0_DMINT5, DMAC0_DMINT4,
  351. DMAC0_DMINT3, DMAC0_DMINT2, DMAC0_DMINT1, DMAC0_DMINT0 } },
  352. { 0xfe410840, 0xfe410870, 32, /* CnINT2MSK2 / CnINT2MSKCLR2 */
  353. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  354. SCIF3_TXI, SCIF3_BRI, SCIF3_RXI, SCIF3_ERI,
  355. SCIF2_TXI, SCIF2_BRI, SCIF2_RXI, SCIF2_ERI,
  356. SCIF1_TXI, SCIF1_BRI, SCIF1_RXI, SCIF1_ERI,
  357. SCIF0_TXI, SCIF0_BRI, SCIF0_RXI, SCIF0_ERI } },
  358. };
  359. static struct intc_prio_reg prio_registers[] __initdata = {
  360. { 0xfe410010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  361. { 0xfe410800, 0, 32, 4, /* INT2PRI0 */ { 0, HUDII, TMU5, TMU4,
  362. TMU3, TMU2, TMU1, TMU0 } },
  363. { 0xfe410804, 0, 32, 4, /* INT2PRI1 */ { DTU3, DTU2, DTU1, DTU0,
  364. SCIF3, SCIF2,
  365. SCIF1, SCIF0 } },
  366. { 0xfe410808, 0, 32, 4, /* INT2PRI2 */ { DMAC1, DMAC0,
  367. PCII56789, PCII4,
  368. PCII3, PCII2,
  369. PCII1, PCII0 } },
  370. { 0xfe41080c, 0, 32, 4, /* INT2PRI3 */ { FE1, FE0, ATAPI, VCORE0,
  371. VIN1, VIN0, IIC, DU} },
  372. { 0xfe410810, 0, 32, 4, /* INT2PRI4 */ { 0, 0, PAM, GPIO3,
  373. GPIO2, GPIO1, GPIO0, IRM } },
  374. { 0xfe410090, 0xfe4100a0, 32, 4, /* CnICIPRI / CnICIPRICLR */
  375. { INTICI7, INTICI6, INTICI5, INTICI4,
  376. INTICI3, INTICI2, INTICI1, INTICI0 }, INTC_SMP(4, 4) },
  377. };
  378. static DECLARE_INTC_DESC(intc_desc, "shx3", vectors, groups,
  379. mask_registers, prio_registers, NULL);
  380. /* Support for external interrupt pins in IRQ mode */
  381. static struct intc_vect vectors_irq[] __initdata = {
  382. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  383. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  384. };
  385. static struct intc_sense_reg sense_registers[] __initdata = {
  386. { 0xfe41001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  387. };
  388. static DECLARE_INTC_DESC(intc_desc_irq, "shx3-irq", vectors_irq, groups,
  389. mask_registers, prio_registers, sense_registers);
  390. /* External interrupt pins in IRL mode */
  391. static struct intc_vect vectors_irl[] __initdata = {
  392. INTC_VECT(IRL_LLLL, 0x200), INTC_VECT(IRL_LLLH, 0x220),
  393. INTC_VECT(IRL_LLHL, 0x240), INTC_VECT(IRL_LLHH, 0x260),
  394. INTC_VECT(IRL_LHLL, 0x280), INTC_VECT(IRL_LHLH, 0x2a0),
  395. INTC_VECT(IRL_LHHL, 0x2c0), INTC_VECT(IRL_LHHH, 0x2e0),
  396. INTC_VECT(IRL_HLLL, 0x300), INTC_VECT(IRL_HLLH, 0x320),
  397. INTC_VECT(IRL_HLHL, 0x340), INTC_VECT(IRL_HLHH, 0x360),
  398. INTC_VECT(IRL_HHLL, 0x380), INTC_VECT(IRL_HHLH, 0x3a0),
  399. INTC_VECT(IRL_HHHL, 0x3c0),
  400. };
  401. static DECLARE_INTC_DESC(intc_desc_irl, "shx3-irl", vectors_irl, groups,
  402. mask_registers, prio_registers, NULL);
  403. void __init plat_irq_setup_pins(int mode)
  404. {
  405. switch (mode) {
  406. case IRQ_MODE_IRQ:
  407. register_intc_controller(&intc_desc_irq);
  408. break;
  409. case IRQ_MODE_IRL3210:
  410. register_intc_controller(&intc_desc_irl);
  411. break;
  412. default:
  413. BUG();
  414. }
  415. }
  416. void __init plat_irq_setup(void)
  417. {
  418. register_intc_controller(&intc_desc);
  419. }
  420. void __init plat_mem_setup(void)
  421. {
  422. unsigned int nid = 1;
  423. /* Register CPU#0 URAM space as Node 1 */
  424. setup_bootmem_node(nid++, 0x145f0000, 0x14610000); /* CPU0 */
  425. #if 0
  426. /* XXX: Not yet.. */
  427. setup_bootmem_node(nid++, 0x14df0000, 0x14e10000); /* CPU1 */
  428. setup_bootmem_node(nid++, 0x155f0000, 0x15610000); /* CPU2 */
  429. setup_bootmem_node(nid++, 0x15df0000, 0x15e10000); /* CPU3 */
  430. #endif
  431. setup_bootmem_node(nid++, 0x16000000, 0x16020000); /* CSM */
  432. }