integrator_cp.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_cp.c
  3. *
  4. * Copyright (C) 2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/list.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/string.h>
  17. #include <linux/device.h>
  18. #include <linux/amba/bus.h>
  19. #include <linux/amba/kmi.h>
  20. #include <linux/amba/clcd.h>
  21. #include <linux/amba/mmci.h>
  22. #include <linux/io.h>
  23. #include <linux/gfp.h>
  24. #include <linux/mtd/physmap.h>
  25. #include <linux/platform_data/clk-integrator.h>
  26. #include <linux/of_irq.h>
  27. #include <linux/of_address.h>
  28. #include <linux/of_platform.h>
  29. #include <linux/sys_soc.h>
  30. #include <mach/hardware.h>
  31. #include <mach/platform.h>
  32. #include <asm/setup.h>
  33. #include <asm/mach-types.h>
  34. #include <asm/hardware/arm_timer.h>
  35. #include <asm/hardware/icst.h>
  36. #include <mach/cm.h>
  37. #include <mach/lm.h>
  38. #include <mach/irqs.h>
  39. #include <asm/mach/arch.h>
  40. #include <asm/mach/irq.h>
  41. #include <asm/mach/map.h>
  42. #include <asm/mach/time.h>
  43. #include <asm/hardware/timer-sp.h>
  44. #include <plat/clcd.h>
  45. #include <plat/fpga-irq.h>
  46. #include <plat/sched_clock.h>
  47. #include "common.h"
  48. #define INTCP_PA_FLASH_BASE 0x24000000
  49. #define INTCP_PA_CLCD_BASE 0xc0000000
  50. #define INTCP_VA_CTRL_BASE __io_address(INTEGRATOR_CP_CTL_BASE)
  51. #define INTCP_FLASHPROG 0x04
  52. #define CINTEGRATOR_FLASHPROG_FLVPPEN (1 << 0)
  53. #define CINTEGRATOR_FLASHPROG_FLWREN (1 << 1)
  54. /*
  55. * Logical Physical
  56. * f1000000 10000000 Core module registers
  57. * f1100000 11000000 System controller registers
  58. * f1200000 12000000 EBI registers
  59. * f1300000 13000000 Counter/Timer
  60. * f1400000 14000000 Interrupt controller
  61. * f1600000 16000000 UART 0
  62. * f1700000 17000000 UART 1
  63. * f1a00000 1a000000 Debug LEDs
  64. * fc900000 c9000000 GPIO
  65. * fca00000 ca000000 SIC
  66. * fcb00000 cb000000 CP system control
  67. */
  68. static struct map_desc intcp_io_desc[] __initdata = {
  69. {
  70. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  71. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  72. .length = SZ_4K,
  73. .type = MT_DEVICE
  74. }, {
  75. .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
  76. .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
  77. .length = SZ_4K,
  78. .type = MT_DEVICE
  79. }, {
  80. .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
  81. .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
  82. .length = SZ_4K,
  83. .type = MT_DEVICE
  84. }, {
  85. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  86. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  87. .length = SZ_4K,
  88. .type = MT_DEVICE
  89. }, {
  90. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  91. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  92. .length = SZ_4K,
  93. .type = MT_DEVICE
  94. }, {
  95. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  96. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  97. .length = SZ_4K,
  98. .type = MT_DEVICE
  99. }, {
  100. .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
  101. .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
  102. .length = SZ_4K,
  103. .type = MT_DEVICE
  104. }, {
  105. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  106. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  107. .length = SZ_4K,
  108. .type = MT_DEVICE
  109. }, {
  110. .virtual = IO_ADDRESS(INTEGRATOR_CP_GPIO_BASE),
  111. .pfn = __phys_to_pfn(INTEGRATOR_CP_GPIO_BASE),
  112. .length = SZ_4K,
  113. .type = MT_DEVICE
  114. }, {
  115. .virtual = IO_ADDRESS(INTEGRATOR_CP_SIC_BASE),
  116. .pfn = __phys_to_pfn(INTEGRATOR_CP_SIC_BASE),
  117. .length = SZ_4K,
  118. .type = MT_DEVICE
  119. }, {
  120. .virtual = IO_ADDRESS(INTEGRATOR_CP_CTL_BASE),
  121. .pfn = __phys_to_pfn(INTEGRATOR_CP_CTL_BASE),
  122. .length = SZ_4K,
  123. .type = MT_DEVICE
  124. }
  125. };
  126. static void __init intcp_map_io(void)
  127. {
  128. iotable_init(intcp_io_desc, ARRAY_SIZE(intcp_io_desc));
  129. }
  130. /*
  131. * Flash handling.
  132. */
  133. static int intcp_flash_init(struct platform_device *dev)
  134. {
  135. u32 val;
  136. val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  137. val |= CINTEGRATOR_FLASHPROG_FLWREN;
  138. writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  139. return 0;
  140. }
  141. static void intcp_flash_exit(struct platform_device *dev)
  142. {
  143. u32 val;
  144. val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  145. val &= ~(CINTEGRATOR_FLASHPROG_FLVPPEN|CINTEGRATOR_FLASHPROG_FLWREN);
  146. writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  147. }
  148. static void intcp_flash_set_vpp(struct platform_device *pdev, int on)
  149. {
  150. u32 val;
  151. val = readl(INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  152. if (on)
  153. val |= CINTEGRATOR_FLASHPROG_FLVPPEN;
  154. else
  155. val &= ~CINTEGRATOR_FLASHPROG_FLVPPEN;
  156. writel(val, INTCP_VA_CTRL_BASE + INTCP_FLASHPROG);
  157. }
  158. static struct physmap_flash_data intcp_flash_data = {
  159. .width = 4,
  160. .init = intcp_flash_init,
  161. .exit = intcp_flash_exit,
  162. .set_vpp = intcp_flash_set_vpp,
  163. };
  164. /*
  165. * It seems that the card insertion interrupt remains active after
  166. * we've acknowledged it. We therefore ignore the interrupt, and
  167. * rely on reading it from the SIC. This also means that we must
  168. * clear the latched interrupt.
  169. */
  170. static unsigned int mmc_status(struct device *dev)
  171. {
  172. unsigned int status = readl(__io_address(0xca000000 + 4));
  173. writel(8, __io_address(INTEGRATOR_CP_CTL_BASE + 8));
  174. return status & 8;
  175. }
  176. static struct mmci_platform_data mmc_data = {
  177. .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
  178. .status = mmc_status,
  179. .gpio_wp = -1,
  180. .gpio_cd = -1,
  181. };
  182. /*
  183. * CLCD support
  184. */
  185. /*
  186. * Ensure VGA is selected.
  187. */
  188. static void cp_clcd_enable(struct clcd_fb *fb)
  189. {
  190. struct fb_var_screeninfo *var = &fb->fb.var;
  191. u32 val = CM_CTRL_STATIC1 | CM_CTRL_STATIC2;
  192. if (var->bits_per_pixel <= 8 ||
  193. (var->bits_per_pixel == 16 && var->green.length == 5))
  194. /* Pseudocolor, RGB555, BGR555 */
  195. val |= CM_CTRL_LCDMUXSEL_VGA555_TFT555;
  196. else if (fb->fb.var.bits_per_pixel <= 16)
  197. /* truecolor RGB565 */
  198. val |= CM_CTRL_LCDMUXSEL_VGA565_TFT555;
  199. else
  200. val = 0; /* no idea for this, don't trust the docs */
  201. cm_control(CM_CTRL_LCDMUXSEL_MASK|
  202. CM_CTRL_LCDEN0|
  203. CM_CTRL_LCDEN1|
  204. CM_CTRL_STATIC1|
  205. CM_CTRL_STATIC2|
  206. CM_CTRL_STATIC|
  207. CM_CTRL_n24BITEN, val);
  208. }
  209. static int cp_clcd_setup(struct clcd_fb *fb)
  210. {
  211. fb->panel = versatile_clcd_get_panel("VGA");
  212. if (!fb->panel)
  213. return -EINVAL;
  214. return versatile_clcd_setup_dma(fb, SZ_1M);
  215. }
  216. static struct clcd_board clcd_data = {
  217. .name = "Integrator/CP",
  218. .caps = CLCD_CAP_5551 | CLCD_CAP_RGB565 | CLCD_CAP_888,
  219. .check = clcdfb_check,
  220. .decode = clcdfb_decode,
  221. .enable = cp_clcd_enable,
  222. .setup = cp_clcd_setup,
  223. .mmap = versatile_clcd_mmap_dma,
  224. .remove = versatile_clcd_remove_dma,
  225. };
  226. #define REFCOUNTER (__io_address(INTEGRATOR_HDR_BASE) + 0x28)
  227. static void __init intcp_init_early(void)
  228. {
  229. #ifdef CONFIG_PLAT_VERSATILE_SCHED_CLOCK
  230. versatile_sched_clock_init(REFCOUNTER, 24000000);
  231. #endif
  232. }
  233. #ifdef CONFIG_OF
  234. static void __init intcp_timer_init_of(void)
  235. {
  236. struct device_node *node;
  237. const char *path;
  238. void __iomem *base;
  239. int err;
  240. int irq;
  241. err = of_property_read_string(of_aliases,
  242. "arm,timer-primary", &path);
  243. if (WARN_ON(err))
  244. return;
  245. node = of_find_node_by_path(path);
  246. base = of_iomap(node, 0);
  247. if (WARN_ON(!base))
  248. return;
  249. writel(0, base + TIMER_CTRL);
  250. sp804_clocksource_init(base, node->name);
  251. err = of_property_read_string(of_aliases,
  252. "arm,timer-secondary", &path);
  253. if (WARN_ON(err))
  254. return;
  255. node = of_find_node_by_path(path);
  256. base = of_iomap(node, 0);
  257. if (WARN_ON(!base))
  258. return;
  259. irq = irq_of_parse_and_map(node, 0);
  260. writel(0, base + TIMER_CTRL);
  261. sp804_clockevents_init(base, irq, node->name);
  262. }
  263. static struct sys_timer cp_of_timer = {
  264. .init = intcp_timer_init_of,
  265. };
  266. static const struct of_device_id fpga_irq_of_match[] __initconst = {
  267. { .compatible = "arm,versatile-fpga-irq", .data = fpga_irq_of_init, },
  268. { /* Sentinel */ }
  269. };
  270. static void __init intcp_init_irq_of(void)
  271. {
  272. of_irq_init(fpga_irq_of_match);
  273. integrator_clk_init(true);
  274. }
  275. /*
  276. * For the Device Tree, add in the UART, MMC and CLCD specifics as AUXDATA
  277. * and enforce the bus names since these are used for clock lookups.
  278. */
  279. static struct of_dev_auxdata intcp_auxdata_lookup[] __initdata = {
  280. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_RTC_BASE,
  281. "rtc", NULL),
  282. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART0_BASE,
  283. "uart0", &integrator_uart_data),
  284. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART1_BASE,
  285. "uart1", &integrator_uart_data),
  286. OF_DEV_AUXDATA("arm,primecell", KMI0_BASE,
  287. "kmi0", NULL),
  288. OF_DEV_AUXDATA("arm,primecell", KMI1_BASE,
  289. "kmi1", NULL),
  290. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_CP_MMC_BASE,
  291. "mmci", &mmc_data),
  292. OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_CP_AACI_BASE,
  293. "aaci", &mmc_data),
  294. OF_DEV_AUXDATA("arm,primecell", INTCP_PA_CLCD_BASE,
  295. "clcd", &clcd_data),
  296. OF_DEV_AUXDATA("cfi-flash", INTCP_PA_FLASH_BASE,
  297. "physmap-flash", &intcp_flash_data),
  298. { /* sentinel */ },
  299. };
  300. /* Base address to the CP controller */
  301. static void __iomem *intcp_con_base;
  302. static void __init intcp_init_of(void)
  303. {
  304. struct device_node *root;
  305. struct device_node *cpcon;
  306. struct device *parent;
  307. struct soc_device *soc_dev;
  308. struct soc_device_attribute *soc_dev_attr;
  309. u32 intcp_sc_id;
  310. int err;
  311. /* Here we create an SoC device for the root node */
  312. root = of_find_node_by_path("/");
  313. if (!root)
  314. return;
  315. cpcon = of_find_node_by_path("/cpcon");
  316. if (!cpcon)
  317. return;
  318. intcp_con_base = of_iomap(cpcon, 0);
  319. if (!intcp_con_base)
  320. return;
  321. intcp_sc_id = readl(intcp_con_base);
  322. soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
  323. if (!soc_dev_attr)
  324. return;
  325. err = of_property_read_string(root, "compatible",
  326. &soc_dev_attr->soc_id);
  327. if (err)
  328. return;
  329. err = of_property_read_string(root, "model", &soc_dev_attr->machine);
  330. if (err)
  331. return;
  332. soc_dev_attr->family = "Integrator";
  333. soc_dev_attr->revision = kasprintf(GFP_KERNEL, "%c",
  334. 'A' + (intcp_sc_id & 0x0f));
  335. soc_dev = soc_device_register(soc_dev_attr);
  336. if (IS_ERR_OR_NULL(soc_dev)) {
  337. kfree(soc_dev_attr->revision);
  338. kfree(soc_dev_attr);
  339. return;
  340. }
  341. parent = soc_device_to_device(soc_dev);
  342. if (!IS_ERR_OR_NULL(parent))
  343. integrator_init_sysfs(parent, intcp_sc_id);
  344. of_platform_populate(root, of_default_bus_match_table,
  345. intcp_auxdata_lookup, parent);
  346. }
  347. static const char * intcp_dt_board_compat[] = {
  348. "arm,integrator-cp",
  349. NULL,
  350. };
  351. DT_MACHINE_START(INTEGRATOR_CP_DT, "ARM Integrator/CP (Device Tree)")
  352. .reserve = integrator_reserve,
  353. .map_io = intcp_map_io,
  354. .nr_irqs = NR_IRQS_INTEGRATOR_CP,
  355. .init_early = intcp_init_early,
  356. .init_irq = intcp_init_irq_of,
  357. .handle_irq = fpga_handle_irq,
  358. .timer = &cp_of_timer,
  359. .init_machine = intcp_init_of,
  360. .restart = integrator_restart,
  361. .dt_compat = intcp_dt_board_compat,
  362. MACHINE_END
  363. #endif
  364. #ifdef CONFIG_ATAGS
  365. /*
  366. * This is where non-devicetree initialization code is collected and stashed
  367. * for eventual deletion.
  368. */
  369. #define INTCP_FLASH_SIZE SZ_32M
  370. static struct resource intcp_flash_resource = {
  371. .start = INTCP_PA_FLASH_BASE,
  372. .end = INTCP_PA_FLASH_BASE + INTCP_FLASH_SIZE - 1,
  373. .flags = IORESOURCE_MEM,
  374. };
  375. static struct platform_device intcp_flash_device = {
  376. .name = "physmap-flash",
  377. .id = 0,
  378. .dev = {
  379. .platform_data = &intcp_flash_data,
  380. },
  381. .num_resources = 1,
  382. .resource = &intcp_flash_resource,
  383. };
  384. #define INTCP_ETH_SIZE 0x10
  385. static struct resource smc91x_resources[] = {
  386. [0] = {
  387. .start = INTEGRATOR_CP_ETH_BASE,
  388. .end = INTEGRATOR_CP_ETH_BASE + INTCP_ETH_SIZE - 1,
  389. .flags = IORESOURCE_MEM,
  390. },
  391. [1] = {
  392. .start = IRQ_CP_ETHINT,
  393. .end = IRQ_CP_ETHINT,
  394. .flags = IORESOURCE_IRQ,
  395. },
  396. };
  397. static struct platform_device smc91x_device = {
  398. .name = "smc91x",
  399. .id = 0,
  400. .num_resources = ARRAY_SIZE(smc91x_resources),
  401. .resource = smc91x_resources,
  402. };
  403. static struct platform_device *intcp_devs[] __initdata = {
  404. &intcp_flash_device,
  405. &smc91x_device,
  406. };
  407. #define INTCP_VA_CIC_BASE __io_address(INTEGRATOR_HDR_BASE + 0x40)
  408. #define INTCP_VA_PIC_BASE __io_address(INTEGRATOR_IC_BASE)
  409. #define INTCP_VA_SIC_BASE __io_address(INTEGRATOR_CP_SIC_BASE)
  410. static void __init intcp_init_irq(void)
  411. {
  412. u32 pic_mask, cic_mask, sic_mask;
  413. /* These masks are for the HW IRQ registers */
  414. pic_mask = ~((~0u) << (11 - IRQ_PIC_START));
  415. pic_mask |= (~((~0u) << (29 - 22))) << 22;
  416. cic_mask = ~((~0u) << (1 + IRQ_CIC_END - IRQ_CIC_START));
  417. sic_mask = ~((~0u) << (1 + IRQ_SIC_END - IRQ_SIC_START));
  418. /*
  419. * Disable all interrupt sources
  420. */
  421. writel(0xffffffff, INTCP_VA_PIC_BASE + IRQ_ENABLE_CLEAR);
  422. writel(0xffffffff, INTCP_VA_PIC_BASE + FIQ_ENABLE_CLEAR);
  423. writel(0xffffffff, INTCP_VA_CIC_BASE + IRQ_ENABLE_CLEAR);
  424. writel(0xffffffff, INTCP_VA_CIC_BASE + FIQ_ENABLE_CLEAR);
  425. writel(sic_mask, INTCP_VA_SIC_BASE + IRQ_ENABLE_CLEAR);
  426. writel(sic_mask, INTCP_VA_SIC_BASE + FIQ_ENABLE_CLEAR);
  427. fpga_irq_init(INTCP_VA_PIC_BASE, "PIC", IRQ_PIC_START,
  428. -1, pic_mask, NULL);
  429. fpga_irq_init(INTCP_VA_CIC_BASE, "CIC", IRQ_CIC_START,
  430. -1, cic_mask, NULL);
  431. fpga_irq_init(INTCP_VA_SIC_BASE, "SIC", IRQ_SIC_START,
  432. IRQ_CP_CPPLDINT, sic_mask, NULL);
  433. integrator_clk_init(true);
  434. }
  435. #define TIMER0_VA_BASE __io_address(INTEGRATOR_TIMER0_BASE)
  436. #define TIMER1_VA_BASE __io_address(INTEGRATOR_TIMER1_BASE)
  437. #define TIMER2_VA_BASE __io_address(INTEGRATOR_TIMER2_BASE)
  438. static void __init intcp_timer_init(void)
  439. {
  440. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  441. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  442. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  443. sp804_clocksource_init(TIMER2_VA_BASE, "timer2");
  444. sp804_clockevents_init(TIMER1_VA_BASE, IRQ_TIMERINT1, "timer1");
  445. }
  446. static struct sys_timer cp_timer = {
  447. .init = intcp_timer_init,
  448. };
  449. #define INTEGRATOR_CP_MMC_IRQS { IRQ_CP_MMCIINT0, IRQ_CP_MMCIINT1 }
  450. #define INTEGRATOR_CP_AACI_IRQS { IRQ_CP_AACIINT }
  451. static AMBA_APB_DEVICE(mmc, "mmci", 0, INTEGRATOR_CP_MMC_BASE,
  452. INTEGRATOR_CP_MMC_IRQS, &mmc_data);
  453. static AMBA_APB_DEVICE(aaci, "aaci", 0, INTEGRATOR_CP_AACI_BASE,
  454. INTEGRATOR_CP_AACI_IRQS, NULL);
  455. static AMBA_AHB_DEVICE(clcd, "clcd", 0, INTCP_PA_CLCD_BASE,
  456. { IRQ_CP_CLCDCINT }, &clcd_data);
  457. static struct amba_device *amba_devs[] __initdata = {
  458. &mmc_device,
  459. &aaci_device,
  460. &clcd_device,
  461. };
  462. static void __init intcp_init(void)
  463. {
  464. int i;
  465. platform_add_devices(intcp_devs, ARRAY_SIZE(intcp_devs));
  466. for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
  467. struct amba_device *d = amba_devs[i];
  468. amba_device_register(d, &iomem_resource);
  469. }
  470. integrator_init(true);
  471. }
  472. MACHINE_START(CINTEGRATOR, "ARM-IntegratorCP")
  473. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  474. .atag_offset = 0x100,
  475. .reserve = integrator_reserve,
  476. .map_io = intcp_map_io,
  477. .nr_irqs = NR_IRQS_INTEGRATOR_CP,
  478. .init_early = intcp_init_early,
  479. .init_irq = intcp_init_irq,
  480. .handle_irq = fpga_handle_irq,
  481. .timer = &cp_timer,
  482. .init_machine = intcp_init,
  483. .restart = integrator_restart,
  484. MACHINE_END
  485. #endif