mmu.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include "irq.h"
  21. #include "mmu.h"
  22. #include "x86.h"
  23. #include "kvm_cache_regs.h"
  24. #include "x86.h"
  25. #include <linux/kvm_host.h>
  26. #include <linux/types.h>
  27. #include <linux/string.h>
  28. #include <linux/mm.h>
  29. #include <linux/highmem.h>
  30. #include <linux/module.h>
  31. #include <linux/swap.h>
  32. #include <linux/hugetlb.h>
  33. #include <linux/compiler.h>
  34. #include <linux/srcu.h>
  35. #include <linux/slab.h>
  36. #include <linux/uaccess.h>
  37. #include <asm/page.h>
  38. #include <asm/cmpxchg.h>
  39. #include <asm/io.h>
  40. #include <asm/vmx.h>
  41. /*
  42. * When setting this variable to true it enables Two-Dimensional-Paging
  43. * where the hardware walks 2 page tables:
  44. * 1. the guest-virtual to guest-physical
  45. * 2. while doing 1. it walks guest-physical to host-physical
  46. * If the hardware supports that we don't need to do shadow paging.
  47. */
  48. bool tdp_enabled = false;
  49. enum {
  50. AUDIT_PRE_PAGE_FAULT,
  51. AUDIT_POST_PAGE_FAULT,
  52. AUDIT_PRE_PTE_WRITE,
  53. AUDIT_POST_PTE_WRITE,
  54. AUDIT_PRE_SYNC,
  55. AUDIT_POST_SYNC
  56. };
  57. char *audit_point_name[] = {
  58. "pre page fault",
  59. "post page fault",
  60. "pre pte write",
  61. "post pte write",
  62. "pre sync",
  63. "post sync"
  64. };
  65. #undef MMU_DEBUG
  66. #ifdef MMU_DEBUG
  67. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  68. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  69. #else
  70. #define pgprintk(x...) do { } while (0)
  71. #define rmap_printk(x...) do { } while (0)
  72. #endif
  73. #ifdef MMU_DEBUG
  74. static int dbg = 0;
  75. module_param(dbg, bool, 0644);
  76. #endif
  77. static int oos_shadow = 1;
  78. module_param(oos_shadow, bool, 0644);
  79. #ifndef MMU_DEBUG
  80. #define ASSERT(x) do { } while (0)
  81. #else
  82. #define ASSERT(x) \
  83. if (!(x)) { \
  84. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  85. __FILE__, __LINE__, #x); \
  86. }
  87. #endif
  88. #define PTE_PREFETCH_NUM 8
  89. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  90. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  91. #define PT64_LEVEL_BITS 9
  92. #define PT64_LEVEL_SHIFT(level) \
  93. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  94. #define PT64_INDEX(address, level)\
  95. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  96. #define PT32_LEVEL_BITS 10
  97. #define PT32_LEVEL_SHIFT(level) \
  98. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  99. #define PT32_LVL_OFFSET_MASK(level) \
  100. (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  101. * PT32_LEVEL_BITS))) - 1))
  102. #define PT32_INDEX(address, level)\
  103. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  104. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  105. #define PT64_DIR_BASE_ADDR_MASK \
  106. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  107. #define PT64_LVL_ADDR_MASK(level) \
  108. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  109. * PT64_LEVEL_BITS))) - 1))
  110. #define PT64_LVL_OFFSET_MASK(level) \
  111. (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  112. * PT64_LEVEL_BITS))) - 1))
  113. #define PT32_BASE_ADDR_MASK PAGE_MASK
  114. #define PT32_DIR_BASE_ADDR_MASK \
  115. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  116. #define PT32_LVL_ADDR_MASK(level) \
  117. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  118. * PT32_LEVEL_BITS))) - 1))
  119. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  120. | PT64_NX_MASK)
  121. #define PTE_LIST_EXT 4
  122. #define ACC_EXEC_MASK 1
  123. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  124. #define ACC_USER_MASK PT_USER_MASK
  125. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  126. #include <trace/events/kvm.h>
  127. #define CREATE_TRACE_POINTS
  128. #include "mmutrace.h"
  129. #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
  130. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  131. struct pte_list_desc {
  132. u64 *sptes[PTE_LIST_EXT];
  133. struct pte_list_desc *more;
  134. };
  135. struct kvm_shadow_walk_iterator {
  136. u64 addr;
  137. hpa_t shadow_addr;
  138. int level;
  139. u64 *sptep;
  140. unsigned index;
  141. };
  142. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  143. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  144. shadow_walk_okay(&(_walker)); \
  145. shadow_walk_next(&(_walker)))
  146. static struct kmem_cache *pte_list_desc_cache;
  147. static struct kmem_cache *mmu_page_header_cache;
  148. static struct percpu_counter kvm_total_used_mmu_pages;
  149. static u64 __read_mostly shadow_trap_nonpresent_pte;
  150. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  151. static u64 __read_mostly shadow_nx_mask;
  152. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  153. static u64 __read_mostly shadow_user_mask;
  154. static u64 __read_mostly shadow_accessed_mask;
  155. static u64 __read_mostly shadow_dirty_mask;
  156. static inline u64 rsvd_bits(int s, int e)
  157. {
  158. return ((1ULL << (e - s + 1)) - 1) << s;
  159. }
  160. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  161. {
  162. shadow_trap_nonpresent_pte = trap_pte;
  163. shadow_notrap_nonpresent_pte = notrap_pte;
  164. }
  165. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  166. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  167. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  168. {
  169. shadow_user_mask = user_mask;
  170. shadow_accessed_mask = accessed_mask;
  171. shadow_dirty_mask = dirty_mask;
  172. shadow_nx_mask = nx_mask;
  173. shadow_x_mask = x_mask;
  174. }
  175. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  176. static int is_cpuid_PSE36(void)
  177. {
  178. return 1;
  179. }
  180. static int is_nx(struct kvm_vcpu *vcpu)
  181. {
  182. return vcpu->arch.efer & EFER_NX;
  183. }
  184. static int is_shadow_present_pte(u64 pte)
  185. {
  186. return pte != shadow_trap_nonpresent_pte
  187. && pte != shadow_notrap_nonpresent_pte;
  188. }
  189. static int is_large_pte(u64 pte)
  190. {
  191. return pte & PT_PAGE_SIZE_MASK;
  192. }
  193. static int is_dirty_gpte(unsigned long pte)
  194. {
  195. return pte & PT_DIRTY_MASK;
  196. }
  197. static int is_rmap_spte(u64 pte)
  198. {
  199. return is_shadow_present_pte(pte);
  200. }
  201. static int is_last_spte(u64 pte, int level)
  202. {
  203. if (level == PT_PAGE_TABLE_LEVEL)
  204. return 1;
  205. if (is_large_pte(pte))
  206. return 1;
  207. return 0;
  208. }
  209. static pfn_t spte_to_pfn(u64 pte)
  210. {
  211. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  212. }
  213. static gfn_t pse36_gfn_delta(u32 gpte)
  214. {
  215. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  216. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  217. }
  218. static void __set_spte(u64 *sptep, u64 spte)
  219. {
  220. set_64bit(sptep, spte);
  221. }
  222. static u64 __xchg_spte(u64 *sptep, u64 new_spte)
  223. {
  224. #ifdef CONFIG_X86_64
  225. return xchg(sptep, new_spte);
  226. #else
  227. u64 old_spte;
  228. do {
  229. old_spte = *sptep;
  230. } while (cmpxchg64(sptep, old_spte, new_spte) != old_spte);
  231. return old_spte;
  232. #endif
  233. }
  234. static bool spte_has_volatile_bits(u64 spte)
  235. {
  236. if (!shadow_accessed_mask)
  237. return false;
  238. if (!is_shadow_present_pte(spte))
  239. return false;
  240. if ((spte & shadow_accessed_mask) &&
  241. (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
  242. return false;
  243. return true;
  244. }
  245. static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
  246. {
  247. return (old_spte & bit_mask) && !(new_spte & bit_mask);
  248. }
  249. static void update_spte(u64 *sptep, u64 new_spte)
  250. {
  251. u64 mask, old_spte = *sptep;
  252. WARN_ON(!is_rmap_spte(new_spte));
  253. new_spte |= old_spte & shadow_dirty_mask;
  254. mask = shadow_accessed_mask;
  255. if (is_writable_pte(old_spte))
  256. mask |= shadow_dirty_mask;
  257. if (!spte_has_volatile_bits(old_spte) || (new_spte & mask) == mask)
  258. __set_spte(sptep, new_spte);
  259. else
  260. old_spte = __xchg_spte(sptep, new_spte);
  261. if (!shadow_accessed_mask)
  262. return;
  263. if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
  264. kvm_set_pfn_accessed(spte_to_pfn(old_spte));
  265. if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
  266. kvm_set_pfn_dirty(spte_to_pfn(old_spte));
  267. }
  268. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  269. struct kmem_cache *base_cache, int min)
  270. {
  271. void *obj;
  272. if (cache->nobjs >= min)
  273. return 0;
  274. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  275. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  276. if (!obj)
  277. return -ENOMEM;
  278. cache->objects[cache->nobjs++] = obj;
  279. }
  280. return 0;
  281. }
  282. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
  283. struct kmem_cache *cache)
  284. {
  285. while (mc->nobjs)
  286. kmem_cache_free(cache, mc->objects[--mc->nobjs]);
  287. }
  288. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  289. int min)
  290. {
  291. void *page;
  292. if (cache->nobjs >= min)
  293. return 0;
  294. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  295. page = (void *)__get_free_page(GFP_KERNEL);
  296. if (!page)
  297. return -ENOMEM;
  298. cache->objects[cache->nobjs++] = page;
  299. }
  300. return 0;
  301. }
  302. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  303. {
  304. while (mc->nobjs)
  305. free_page((unsigned long)mc->objects[--mc->nobjs]);
  306. }
  307. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  308. {
  309. int r;
  310. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
  311. pte_list_desc_cache, 8 + PTE_PREFETCH_NUM);
  312. if (r)
  313. goto out;
  314. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  315. if (r)
  316. goto out;
  317. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  318. mmu_page_header_cache, 4);
  319. out:
  320. return r;
  321. }
  322. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  323. {
  324. mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
  325. pte_list_desc_cache);
  326. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  327. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
  328. mmu_page_header_cache);
  329. }
  330. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  331. size_t size)
  332. {
  333. void *p;
  334. BUG_ON(!mc->nobjs);
  335. p = mc->objects[--mc->nobjs];
  336. return p;
  337. }
  338. static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
  339. {
  340. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache,
  341. sizeof(struct pte_list_desc));
  342. }
  343. static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
  344. {
  345. kmem_cache_free(pte_list_desc_cache, pte_list_desc);
  346. }
  347. static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
  348. {
  349. if (!sp->role.direct)
  350. return sp->gfns[index];
  351. return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
  352. }
  353. static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
  354. {
  355. if (sp->role.direct)
  356. BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
  357. else
  358. sp->gfns[index] = gfn;
  359. }
  360. /*
  361. * Return the pointer to the large page information for a given gfn,
  362. * handling slots that are not large page aligned.
  363. */
  364. static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
  365. struct kvm_memory_slot *slot,
  366. int level)
  367. {
  368. unsigned long idx;
  369. idx = (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
  370. (slot->base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
  371. return &slot->lpage_info[level - 2][idx];
  372. }
  373. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  374. {
  375. struct kvm_memory_slot *slot;
  376. struct kvm_lpage_info *linfo;
  377. int i;
  378. slot = gfn_to_memslot(kvm, gfn);
  379. for (i = PT_DIRECTORY_LEVEL;
  380. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  381. linfo = lpage_info_slot(gfn, slot, i);
  382. linfo->write_count += 1;
  383. }
  384. kvm->arch.indirect_shadow_pages++;
  385. }
  386. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  387. {
  388. struct kvm_memory_slot *slot;
  389. struct kvm_lpage_info *linfo;
  390. int i;
  391. slot = gfn_to_memslot(kvm, gfn);
  392. for (i = PT_DIRECTORY_LEVEL;
  393. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  394. linfo = lpage_info_slot(gfn, slot, i);
  395. linfo->write_count -= 1;
  396. WARN_ON(linfo->write_count < 0);
  397. }
  398. kvm->arch.indirect_shadow_pages--;
  399. }
  400. static int has_wrprotected_page(struct kvm *kvm,
  401. gfn_t gfn,
  402. int level)
  403. {
  404. struct kvm_memory_slot *slot;
  405. struct kvm_lpage_info *linfo;
  406. slot = gfn_to_memslot(kvm, gfn);
  407. if (slot) {
  408. linfo = lpage_info_slot(gfn, slot, level);
  409. return linfo->write_count;
  410. }
  411. return 1;
  412. }
  413. static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
  414. {
  415. unsigned long page_size;
  416. int i, ret = 0;
  417. page_size = kvm_host_page_size(kvm, gfn);
  418. for (i = PT_PAGE_TABLE_LEVEL;
  419. i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
  420. if (page_size >= KVM_HPAGE_SIZE(i))
  421. ret = i;
  422. else
  423. break;
  424. }
  425. return ret;
  426. }
  427. static struct kvm_memory_slot *
  428. gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
  429. bool no_dirty_log)
  430. {
  431. struct kvm_memory_slot *slot;
  432. slot = gfn_to_memslot(vcpu->kvm, gfn);
  433. if (!slot || slot->flags & KVM_MEMSLOT_INVALID ||
  434. (no_dirty_log && slot->dirty_bitmap))
  435. slot = NULL;
  436. return slot;
  437. }
  438. static bool mapping_level_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  439. {
  440. return !gfn_to_memslot_dirty_bitmap(vcpu, large_gfn, true);
  441. }
  442. static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  443. {
  444. int host_level, level, max_level;
  445. host_level = host_mapping_level(vcpu->kvm, large_gfn);
  446. if (host_level == PT_PAGE_TABLE_LEVEL)
  447. return host_level;
  448. max_level = kvm_x86_ops->get_lpage_level() < host_level ?
  449. kvm_x86_ops->get_lpage_level() : host_level;
  450. for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
  451. if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
  452. break;
  453. return level - 1;
  454. }
  455. /*
  456. * Pte mapping structures:
  457. *
  458. * If pte_list bit zero is zero, then pte_list point to the spte.
  459. *
  460. * If pte_list bit zero is one, (then pte_list & ~1) points to a struct
  461. * pte_list_desc containing more mappings.
  462. *
  463. * Returns the number of pte entries before the spte was added or zero if
  464. * the spte was not added.
  465. *
  466. */
  467. static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
  468. unsigned long *pte_list)
  469. {
  470. struct pte_list_desc *desc;
  471. int i, count = 0;
  472. if (!*pte_list) {
  473. rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
  474. *pte_list = (unsigned long)spte;
  475. } else if (!(*pte_list & 1)) {
  476. rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
  477. desc = mmu_alloc_pte_list_desc(vcpu);
  478. desc->sptes[0] = (u64 *)*pte_list;
  479. desc->sptes[1] = spte;
  480. *pte_list = (unsigned long)desc | 1;
  481. ++count;
  482. } else {
  483. rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
  484. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  485. while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
  486. desc = desc->more;
  487. count += PTE_LIST_EXT;
  488. }
  489. if (desc->sptes[PTE_LIST_EXT-1]) {
  490. desc->more = mmu_alloc_pte_list_desc(vcpu);
  491. desc = desc->more;
  492. }
  493. for (i = 0; desc->sptes[i]; ++i)
  494. ++count;
  495. desc->sptes[i] = spte;
  496. }
  497. return count;
  498. }
  499. static u64 *pte_list_next(unsigned long *pte_list, u64 *spte)
  500. {
  501. struct pte_list_desc *desc;
  502. u64 *prev_spte;
  503. int i;
  504. if (!*pte_list)
  505. return NULL;
  506. else if (!(*pte_list & 1)) {
  507. if (!spte)
  508. return (u64 *)*pte_list;
  509. return NULL;
  510. }
  511. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  512. prev_spte = NULL;
  513. while (desc) {
  514. for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i) {
  515. if (prev_spte == spte)
  516. return desc->sptes[i];
  517. prev_spte = desc->sptes[i];
  518. }
  519. desc = desc->more;
  520. }
  521. return NULL;
  522. }
  523. static void
  524. pte_list_desc_remove_entry(unsigned long *pte_list, struct pte_list_desc *desc,
  525. int i, struct pte_list_desc *prev_desc)
  526. {
  527. int j;
  528. for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
  529. ;
  530. desc->sptes[i] = desc->sptes[j];
  531. desc->sptes[j] = NULL;
  532. if (j != 0)
  533. return;
  534. if (!prev_desc && !desc->more)
  535. *pte_list = (unsigned long)desc->sptes[0];
  536. else
  537. if (prev_desc)
  538. prev_desc->more = desc->more;
  539. else
  540. *pte_list = (unsigned long)desc->more | 1;
  541. mmu_free_pte_list_desc(desc);
  542. }
  543. static void pte_list_remove(u64 *spte, unsigned long *pte_list)
  544. {
  545. struct pte_list_desc *desc;
  546. struct pte_list_desc *prev_desc;
  547. int i;
  548. if (!*pte_list) {
  549. printk(KERN_ERR "pte_list_remove: %p 0->BUG\n", spte);
  550. BUG();
  551. } else if (!(*pte_list & 1)) {
  552. rmap_printk("pte_list_remove: %p 1->0\n", spte);
  553. if ((u64 *)*pte_list != spte) {
  554. printk(KERN_ERR "pte_list_remove: %p 1->BUG\n", spte);
  555. BUG();
  556. }
  557. *pte_list = 0;
  558. } else {
  559. rmap_printk("pte_list_remove: %p many->many\n", spte);
  560. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  561. prev_desc = NULL;
  562. while (desc) {
  563. for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
  564. if (desc->sptes[i] == spte) {
  565. pte_list_desc_remove_entry(pte_list,
  566. desc, i,
  567. prev_desc);
  568. return;
  569. }
  570. prev_desc = desc;
  571. desc = desc->more;
  572. }
  573. pr_err("pte_list_remove: %p many->many\n", spte);
  574. BUG();
  575. }
  576. }
  577. typedef void (*pte_list_walk_fn) (u64 *spte);
  578. static void pte_list_walk(unsigned long *pte_list, pte_list_walk_fn fn)
  579. {
  580. struct pte_list_desc *desc;
  581. int i;
  582. if (!*pte_list)
  583. return;
  584. if (!(*pte_list & 1))
  585. return fn((u64 *)*pte_list);
  586. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  587. while (desc) {
  588. for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
  589. fn(desc->sptes[i]);
  590. desc = desc->more;
  591. }
  592. }
  593. /*
  594. * Take gfn and return the reverse mapping to it.
  595. */
  596. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
  597. {
  598. struct kvm_memory_slot *slot;
  599. struct kvm_lpage_info *linfo;
  600. slot = gfn_to_memslot(kvm, gfn);
  601. if (likely(level == PT_PAGE_TABLE_LEVEL))
  602. return &slot->rmap[gfn - slot->base_gfn];
  603. linfo = lpage_info_slot(gfn, slot, level);
  604. return &linfo->rmap_pde;
  605. }
  606. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  607. {
  608. struct kvm_mmu_page *sp;
  609. unsigned long *rmapp;
  610. sp = page_header(__pa(spte));
  611. kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
  612. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  613. return pte_list_add(vcpu, spte, rmapp);
  614. }
  615. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  616. {
  617. return pte_list_next(rmapp, spte);
  618. }
  619. static void rmap_remove(struct kvm *kvm, u64 *spte)
  620. {
  621. struct kvm_mmu_page *sp;
  622. gfn_t gfn;
  623. unsigned long *rmapp;
  624. sp = page_header(__pa(spte));
  625. gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
  626. rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
  627. pte_list_remove(spte, rmapp);
  628. }
  629. static int set_spte_track_bits(u64 *sptep, u64 new_spte)
  630. {
  631. pfn_t pfn;
  632. u64 old_spte = *sptep;
  633. if (!spte_has_volatile_bits(old_spte))
  634. __set_spte(sptep, new_spte);
  635. else
  636. old_spte = __xchg_spte(sptep, new_spte);
  637. if (!is_rmap_spte(old_spte))
  638. return 0;
  639. pfn = spte_to_pfn(old_spte);
  640. if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
  641. kvm_set_pfn_accessed(pfn);
  642. if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
  643. kvm_set_pfn_dirty(pfn);
  644. return 1;
  645. }
  646. static void drop_spte(struct kvm *kvm, u64 *sptep, u64 new_spte)
  647. {
  648. if (set_spte_track_bits(sptep, new_spte))
  649. rmap_remove(kvm, sptep);
  650. }
  651. static int rmap_write_protect(struct kvm *kvm, u64 gfn)
  652. {
  653. unsigned long *rmapp;
  654. u64 *spte;
  655. int i, write_protected = 0;
  656. rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
  657. spte = rmap_next(kvm, rmapp, NULL);
  658. while (spte) {
  659. BUG_ON(!spte);
  660. BUG_ON(!(*spte & PT_PRESENT_MASK));
  661. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  662. if (is_writable_pte(*spte)) {
  663. update_spte(spte, *spte & ~PT_WRITABLE_MASK);
  664. write_protected = 1;
  665. }
  666. spte = rmap_next(kvm, rmapp, spte);
  667. }
  668. /* check for huge page mappings */
  669. for (i = PT_DIRECTORY_LEVEL;
  670. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  671. rmapp = gfn_to_rmap(kvm, gfn, i);
  672. spte = rmap_next(kvm, rmapp, NULL);
  673. while (spte) {
  674. BUG_ON(!spte);
  675. BUG_ON(!(*spte & PT_PRESENT_MASK));
  676. BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
  677. pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
  678. if (is_writable_pte(*spte)) {
  679. drop_spte(kvm, spte,
  680. shadow_trap_nonpresent_pte);
  681. --kvm->stat.lpages;
  682. spte = NULL;
  683. write_protected = 1;
  684. }
  685. spte = rmap_next(kvm, rmapp, spte);
  686. }
  687. }
  688. return write_protected;
  689. }
  690. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
  691. unsigned long data)
  692. {
  693. u64 *spte;
  694. int need_tlb_flush = 0;
  695. while ((spte = rmap_next(kvm, rmapp, NULL))) {
  696. BUG_ON(!(*spte & PT_PRESENT_MASK));
  697. rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
  698. drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
  699. need_tlb_flush = 1;
  700. }
  701. return need_tlb_flush;
  702. }
  703. static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
  704. unsigned long data)
  705. {
  706. int need_flush = 0;
  707. u64 *spte, new_spte;
  708. pte_t *ptep = (pte_t *)data;
  709. pfn_t new_pfn;
  710. WARN_ON(pte_huge(*ptep));
  711. new_pfn = pte_pfn(*ptep);
  712. spte = rmap_next(kvm, rmapp, NULL);
  713. while (spte) {
  714. BUG_ON(!is_shadow_present_pte(*spte));
  715. rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
  716. need_flush = 1;
  717. if (pte_write(*ptep)) {
  718. drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
  719. spte = rmap_next(kvm, rmapp, NULL);
  720. } else {
  721. new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
  722. new_spte |= (u64)new_pfn << PAGE_SHIFT;
  723. new_spte &= ~PT_WRITABLE_MASK;
  724. new_spte &= ~SPTE_HOST_WRITEABLE;
  725. new_spte &= ~shadow_accessed_mask;
  726. set_spte_track_bits(spte, new_spte);
  727. spte = rmap_next(kvm, rmapp, spte);
  728. }
  729. }
  730. if (need_flush)
  731. kvm_flush_remote_tlbs(kvm);
  732. return 0;
  733. }
  734. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  735. unsigned long data,
  736. int (*handler)(struct kvm *kvm, unsigned long *rmapp,
  737. unsigned long data))
  738. {
  739. int i, j;
  740. int ret;
  741. int retval = 0;
  742. struct kvm_memslots *slots;
  743. slots = kvm_memslots(kvm);
  744. for (i = 0; i < slots->nmemslots; i++) {
  745. struct kvm_memory_slot *memslot = &slots->memslots[i];
  746. unsigned long start = memslot->userspace_addr;
  747. unsigned long end;
  748. end = start + (memslot->npages << PAGE_SHIFT);
  749. if (hva >= start && hva < end) {
  750. gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
  751. gfn_t gfn = memslot->base_gfn + gfn_offset;
  752. ret = handler(kvm, &memslot->rmap[gfn_offset], data);
  753. for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
  754. struct kvm_lpage_info *linfo;
  755. linfo = lpage_info_slot(gfn, memslot,
  756. PT_DIRECTORY_LEVEL + j);
  757. ret |= handler(kvm, &linfo->rmap_pde, data);
  758. }
  759. trace_kvm_age_page(hva, memslot, ret);
  760. retval |= ret;
  761. }
  762. }
  763. return retval;
  764. }
  765. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  766. {
  767. return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
  768. }
  769. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  770. {
  771. kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
  772. }
  773. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  774. unsigned long data)
  775. {
  776. u64 *spte;
  777. int young = 0;
  778. /*
  779. * Emulate the accessed bit for EPT, by checking if this page has
  780. * an EPT mapping, and clearing it if it does. On the next access,
  781. * a new EPT mapping will be established.
  782. * This has some overhead, but not as much as the cost of swapping
  783. * out actively used pages or breaking up actively used hugepages.
  784. */
  785. if (!shadow_accessed_mask)
  786. return kvm_unmap_rmapp(kvm, rmapp, data);
  787. spte = rmap_next(kvm, rmapp, NULL);
  788. while (spte) {
  789. int _young;
  790. u64 _spte = *spte;
  791. BUG_ON(!(_spte & PT_PRESENT_MASK));
  792. _young = _spte & PT_ACCESSED_MASK;
  793. if (_young) {
  794. young = 1;
  795. clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  796. }
  797. spte = rmap_next(kvm, rmapp, spte);
  798. }
  799. return young;
  800. }
  801. static int kvm_test_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  802. unsigned long data)
  803. {
  804. u64 *spte;
  805. int young = 0;
  806. /*
  807. * If there's no access bit in the secondary pte set by the
  808. * hardware it's up to gup-fast/gup to set the access bit in
  809. * the primary pte or in the page structure.
  810. */
  811. if (!shadow_accessed_mask)
  812. goto out;
  813. spte = rmap_next(kvm, rmapp, NULL);
  814. while (spte) {
  815. u64 _spte = *spte;
  816. BUG_ON(!(_spte & PT_PRESENT_MASK));
  817. young = _spte & PT_ACCESSED_MASK;
  818. if (young) {
  819. young = 1;
  820. break;
  821. }
  822. spte = rmap_next(kvm, rmapp, spte);
  823. }
  824. out:
  825. return young;
  826. }
  827. #define RMAP_RECYCLE_THRESHOLD 1000
  828. static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  829. {
  830. unsigned long *rmapp;
  831. struct kvm_mmu_page *sp;
  832. sp = page_header(__pa(spte));
  833. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  834. kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
  835. kvm_flush_remote_tlbs(vcpu->kvm);
  836. }
  837. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  838. {
  839. return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
  840. }
  841. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
  842. {
  843. return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
  844. }
  845. #ifdef MMU_DEBUG
  846. static int is_empty_shadow_page(u64 *spt)
  847. {
  848. u64 *pos;
  849. u64 *end;
  850. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  851. if (is_shadow_present_pte(*pos)) {
  852. printk(KERN_ERR "%s: %p %llx\n", __func__,
  853. pos, *pos);
  854. return 0;
  855. }
  856. return 1;
  857. }
  858. #endif
  859. /*
  860. * This value is the sum of all of the kvm instances's
  861. * kvm->arch.n_used_mmu_pages values. We need a global,
  862. * aggregate version in order to make the slab shrinker
  863. * faster
  864. */
  865. static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
  866. {
  867. kvm->arch.n_used_mmu_pages += nr;
  868. percpu_counter_add(&kvm_total_used_mmu_pages, nr);
  869. }
  870. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  871. {
  872. ASSERT(is_empty_shadow_page(sp->spt));
  873. hlist_del(&sp->hash_link);
  874. list_del(&sp->link);
  875. free_page((unsigned long)sp->spt);
  876. if (!sp->role.direct)
  877. free_page((unsigned long)sp->gfns);
  878. kmem_cache_free(mmu_page_header_cache, sp);
  879. kvm_mod_used_mmu_pages(kvm, -1);
  880. }
  881. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  882. {
  883. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  884. }
  885. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  886. struct kvm_mmu_page *sp, u64 *parent_pte)
  887. {
  888. if (!parent_pte)
  889. return;
  890. pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
  891. }
  892. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  893. u64 *parent_pte)
  894. {
  895. pte_list_remove(parent_pte, &sp->parent_ptes);
  896. }
  897. static void drop_parent_pte(struct kvm_mmu_page *sp,
  898. u64 *parent_pte)
  899. {
  900. mmu_page_remove_parent_pte(sp, parent_pte);
  901. __set_spte(parent_pte, shadow_trap_nonpresent_pte);
  902. }
  903. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  904. u64 *parent_pte, int direct)
  905. {
  906. struct kvm_mmu_page *sp;
  907. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache,
  908. sizeof *sp);
  909. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  910. if (!direct)
  911. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache,
  912. PAGE_SIZE);
  913. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  914. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  915. bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
  916. sp->parent_ptes = 0;
  917. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  918. kvm_mod_used_mmu_pages(vcpu->kvm, +1);
  919. return sp;
  920. }
  921. static void mark_unsync(u64 *spte);
  922. static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
  923. {
  924. pte_list_walk(&sp->parent_ptes, mark_unsync);
  925. }
  926. static void mark_unsync(u64 *spte)
  927. {
  928. struct kvm_mmu_page *sp;
  929. unsigned int index;
  930. sp = page_header(__pa(spte));
  931. index = spte - sp->spt;
  932. if (__test_and_set_bit(index, sp->unsync_child_bitmap))
  933. return;
  934. if (sp->unsync_children++)
  935. return;
  936. kvm_mmu_mark_parents_unsync(sp);
  937. }
  938. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  939. struct kvm_mmu_page *sp)
  940. {
  941. int i;
  942. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  943. sp->spt[i] = shadow_trap_nonpresent_pte;
  944. }
  945. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  946. struct kvm_mmu_page *sp)
  947. {
  948. return 1;
  949. }
  950. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  951. {
  952. }
  953. static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
  954. struct kvm_mmu_page *sp, u64 *spte,
  955. const void *pte)
  956. {
  957. WARN_ON(1);
  958. }
  959. #define KVM_PAGE_ARRAY_NR 16
  960. struct kvm_mmu_pages {
  961. struct mmu_page_and_offset {
  962. struct kvm_mmu_page *sp;
  963. unsigned int idx;
  964. } page[KVM_PAGE_ARRAY_NR];
  965. unsigned int nr;
  966. };
  967. #define for_each_unsync_children(bitmap, idx) \
  968. for (idx = find_first_bit(bitmap, 512); \
  969. idx < 512; \
  970. idx = find_next_bit(bitmap, 512, idx+1))
  971. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  972. int idx)
  973. {
  974. int i;
  975. if (sp->unsync)
  976. for (i=0; i < pvec->nr; i++)
  977. if (pvec->page[i].sp == sp)
  978. return 0;
  979. pvec->page[pvec->nr].sp = sp;
  980. pvec->page[pvec->nr].idx = idx;
  981. pvec->nr++;
  982. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  983. }
  984. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  985. struct kvm_mmu_pages *pvec)
  986. {
  987. int i, ret, nr_unsync_leaf = 0;
  988. for_each_unsync_children(sp->unsync_child_bitmap, i) {
  989. struct kvm_mmu_page *child;
  990. u64 ent = sp->spt[i];
  991. if (!is_shadow_present_pte(ent) || is_large_pte(ent))
  992. goto clear_child_bitmap;
  993. child = page_header(ent & PT64_BASE_ADDR_MASK);
  994. if (child->unsync_children) {
  995. if (mmu_pages_add(pvec, child, i))
  996. return -ENOSPC;
  997. ret = __mmu_unsync_walk(child, pvec);
  998. if (!ret)
  999. goto clear_child_bitmap;
  1000. else if (ret > 0)
  1001. nr_unsync_leaf += ret;
  1002. else
  1003. return ret;
  1004. } else if (child->unsync) {
  1005. nr_unsync_leaf++;
  1006. if (mmu_pages_add(pvec, child, i))
  1007. return -ENOSPC;
  1008. } else
  1009. goto clear_child_bitmap;
  1010. continue;
  1011. clear_child_bitmap:
  1012. __clear_bit(i, sp->unsync_child_bitmap);
  1013. sp->unsync_children--;
  1014. WARN_ON((int)sp->unsync_children < 0);
  1015. }
  1016. return nr_unsync_leaf;
  1017. }
  1018. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  1019. struct kvm_mmu_pages *pvec)
  1020. {
  1021. if (!sp->unsync_children)
  1022. return 0;
  1023. mmu_pages_add(pvec, sp, 0);
  1024. return __mmu_unsync_walk(sp, pvec);
  1025. }
  1026. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1027. {
  1028. WARN_ON(!sp->unsync);
  1029. trace_kvm_mmu_sync_page(sp);
  1030. sp->unsync = 0;
  1031. --kvm->stat.mmu_unsync;
  1032. }
  1033. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1034. struct list_head *invalid_list);
  1035. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1036. struct list_head *invalid_list);
  1037. #define for_each_gfn_sp(kvm, sp, gfn, pos) \
  1038. hlist_for_each_entry(sp, pos, \
  1039. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1040. if ((sp)->gfn != (gfn)) {} else
  1041. #define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos) \
  1042. hlist_for_each_entry(sp, pos, \
  1043. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1044. if ((sp)->gfn != (gfn) || (sp)->role.direct || \
  1045. (sp)->role.invalid) {} else
  1046. /* @sp->gfn should be write-protected at the call site */
  1047. static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1048. struct list_head *invalid_list, bool clear_unsync)
  1049. {
  1050. if (sp->role.cr4_pae != !!is_pae(vcpu)) {
  1051. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1052. return 1;
  1053. }
  1054. if (clear_unsync)
  1055. kvm_unlink_unsync_page(vcpu->kvm, sp);
  1056. if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
  1057. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1058. return 1;
  1059. }
  1060. kvm_mmu_flush_tlb(vcpu);
  1061. return 0;
  1062. }
  1063. static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
  1064. struct kvm_mmu_page *sp)
  1065. {
  1066. LIST_HEAD(invalid_list);
  1067. int ret;
  1068. ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
  1069. if (ret)
  1070. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1071. return ret;
  1072. }
  1073. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1074. struct list_head *invalid_list)
  1075. {
  1076. return __kvm_sync_page(vcpu, sp, invalid_list, true);
  1077. }
  1078. /* @gfn should be write-protected at the call site */
  1079. static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1080. {
  1081. struct kvm_mmu_page *s;
  1082. struct hlist_node *node;
  1083. LIST_HEAD(invalid_list);
  1084. bool flush = false;
  1085. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1086. if (!s->unsync)
  1087. continue;
  1088. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1089. kvm_unlink_unsync_page(vcpu->kvm, s);
  1090. if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
  1091. (vcpu->arch.mmu.sync_page(vcpu, s))) {
  1092. kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
  1093. continue;
  1094. }
  1095. flush = true;
  1096. }
  1097. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1098. if (flush)
  1099. kvm_mmu_flush_tlb(vcpu);
  1100. }
  1101. struct mmu_page_path {
  1102. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  1103. unsigned int idx[PT64_ROOT_LEVEL-1];
  1104. };
  1105. #define for_each_sp(pvec, sp, parents, i) \
  1106. for (i = mmu_pages_next(&pvec, &parents, -1), \
  1107. sp = pvec.page[i].sp; \
  1108. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  1109. i = mmu_pages_next(&pvec, &parents, i))
  1110. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  1111. struct mmu_page_path *parents,
  1112. int i)
  1113. {
  1114. int n;
  1115. for (n = i+1; n < pvec->nr; n++) {
  1116. struct kvm_mmu_page *sp = pvec->page[n].sp;
  1117. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1118. parents->idx[0] = pvec->page[n].idx;
  1119. return n;
  1120. }
  1121. parents->parent[sp->role.level-2] = sp;
  1122. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  1123. }
  1124. return n;
  1125. }
  1126. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  1127. {
  1128. struct kvm_mmu_page *sp;
  1129. unsigned int level = 0;
  1130. do {
  1131. unsigned int idx = parents->idx[level];
  1132. sp = parents->parent[level];
  1133. if (!sp)
  1134. return;
  1135. --sp->unsync_children;
  1136. WARN_ON((int)sp->unsync_children < 0);
  1137. __clear_bit(idx, sp->unsync_child_bitmap);
  1138. level++;
  1139. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  1140. }
  1141. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  1142. struct mmu_page_path *parents,
  1143. struct kvm_mmu_pages *pvec)
  1144. {
  1145. parents->parent[parent->role.level-1] = NULL;
  1146. pvec->nr = 0;
  1147. }
  1148. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  1149. struct kvm_mmu_page *parent)
  1150. {
  1151. int i;
  1152. struct kvm_mmu_page *sp;
  1153. struct mmu_page_path parents;
  1154. struct kvm_mmu_pages pages;
  1155. LIST_HEAD(invalid_list);
  1156. kvm_mmu_pages_init(parent, &parents, &pages);
  1157. while (mmu_unsync_walk(parent, &pages)) {
  1158. int protected = 0;
  1159. for_each_sp(pages, sp, parents, i)
  1160. protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
  1161. if (protected)
  1162. kvm_flush_remote_tlbs(vcpu->kvm);
  1163. for_each_sp(pages, sp, parents, i) {
  1164. kvm_sync_page(vcpu, sp, &invalid_list);
  1165. mmu_pages_clear_parents(&parents);
  1166. }
  1167. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1168. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1169. kvm_mmu_pages_init(parent, &parents, &pages);
  1170. }
  1171. }
  1172. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1173. gfn_t gfn,
  1174. gva_t gaddr,
  1175. unsigned level,
  1176. int direct,
  1177. unsigned access,
  1178. u64 *parent_pte)
  1179. {
  1180. union kvm_mmu_page_role role;
  1181. unsigned quadrant;
  1182. struct kvm_mmu_page *sp;
  1183. struct hlist_node *node;
  1184. bool need_sync = false;
  1185. role = vcpu->arch.mmu.base_role;
  1186. role.level = level;
  1187. role.direct = direct;
  1188. if (role.direct)
  1189. role.cr4_pae = 0;
  1190. role.access = access;
  1191. if (!vcpu->arch.mmu.direct_map
  1192. && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1193. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1194. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1195. role.quadrant = quadrant;
  1196. }
  1197. for_each_gfn_sp(vcpu->kvm, sp, gfn, node) {
  1198. if (!need_sync && sp->unsync)
  1199. need_sync = true;
  1200. if (sp->role.word != role.word)
  1201. continue;
  1202. if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
  1203. break;
  1204. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1205. if (sp->unsync_children) {
  1206. kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
  1207. kvm_mmu_mark_parents_unsync(sp);
  1208. } else if (sp->unsync)
  1209. kvm_mmu_mark_parents_unsync(sp);
  1210. trace_kvm_mmu_get_page(sp, false);
  1211. return sp;
  1212. }
  1213. ++vcpu->kvm->stat.mmu_cache_miss;
  1214. sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
  1215. if (!sp)
  1216. return sp;
  1217. sp->gfn = gfn;
  1218. sp->role = role;
  1219. hlist_add_head(&sp->hash_link,
  1220. &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
  1221. if (!direct) {
  1222. if (rmap_write_protect(vcpu->kvm, gfn))
  1223. kvm_flush_remote_tlbs(vcpu->kvm);
  1224. if (level > PT_PAGE_TABLE_LEVEL && need_sync)
  1225. kvm_sync_pages(vcpu, gfn);
  1226. account_shadowed(vcpu->kvm, gfn);
  1227. }
  1228. if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
  1229. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  1230. else
  1231. nonpaging_prefetch_page(vcpu, sp);
  1232. trace_kvm_mmu_get_page(sp, true);
  1233. return sp;
  1234. }
  1235. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1236. struct kvm_vcpu *vcpu, u64 addr)
  1237. {
  1238. iterator->addr = addr;
  1239. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1240. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1241. if (iterator->level == PT64_ROOT_LEVEL &&
  1242. vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
  1243. !vcpu->arch.mmu.direct_map)
  1244. --iterator->level;
  1245. if (iterator->level == PT32E_ROOT_LEVEL) {
  1246. iterator->shadow_addr
  1247. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1248. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1249. --iterator->level;
  1250. if (!iterator->shadow_addr)
  1251. iterator->level = 0;
  1252. }
  1253. }
  1254. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1255. {
  1256. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1257. return false;
  1258. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1259. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1260. return true;
  1261. }
  1262. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1263. {
  1264. if (is_last_spte(*iterator->sptep, iterator->level)) {
  1265. iterator->level = 0;
  1266. return;
  1267. }
  1268. iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
  1269. --iterator->level;
  1270. }
  1271. static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
  1272. {
  1273. u64 spte;
  1274. spte = __pa(sp->spt)
  1275. | PT_PRESENT_MASK | PT_ACCESSED_MASK
  1276. | PT_WRITABLE_MASK | PT_USER_MASK;
  1277. __set_spte(sptep, spte);
  1278. }
  1279. static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
  1280. {
  1281. if (is_large_pte(*sptep)) {
  1282. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1283. kvm_flush_remote_tlbs(vcpu->kvm);
  1284. }
  1285. }
  1286. static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1287. unsigned direct_access)
  1288. {
  1289. if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
  1290. struct kvm_mmu_page *child;
  1291. /*
  1292. * For the direct sp, if the guest pte's dirty bit
  1293. * changed form clean to dirty, it will corrupt the
  1294. * sp's access: allow writable in the read-only sp,
  1295. * so we should update the spte at this point to get
  1296. * a new sp with the correct access.
  1297. */
  1298. child = page_header(*sptep & PT64_BASE_ADDR_MASK);
  1299. if (child->role.access == direct_access)
  1300. return;
  1301. drop_parent_pte(child, sptep);
  1302. kvm_flush_remote_tlbs(vcpu->kvm);
  1303. }
  1304. }
  1305. static void mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
  1306. u64 *spte)
  1307. {
  1308. u64 pte;
  1309. struct kvm_mmu_page *child;
  1310. pte = *spte;
  1311. if (is_shadow_present_pte(pte)) {
  1312. if (is_last_spte(pte, sp->role.level))
  1313. drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
  1314. else {
  1315. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1316. drop_parent_pte(child, spte);
  1317. }
  1318. }
  1319. __set_spte(spte, shadow_trap_nonpresent_pte);
  1320. if (is_large_pte(pte))
  1321. --kvm->stat.lpages;
  1322. }
  1323. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1324. struct kvm_mmu_page *sp)
  1325. {
  1326. unsigned i;
  1327. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1328. mmu_page_zap_pte(kvm, sp, sp->spt + i);
  1329. }
  1330. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1331. {
  1332. mmu_page_remove_parent_pte(sp, parent_pte);
  1333. }
  1334. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  1335. {
  1336. int i;
  1337. struct kvm_vcpu *vcpu;
  1338. kvm_for_each_vcpu(i, vcpu, kvm)
  1339. vcpu->arch.last_pte_updated = NULL;
  1340. }
  1341. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1342. {
  1343. u64 *parent_pte;
  1344. while ((parent_pte = pte_list_next(&sp->parent_ptes, NULL)))
  1345. drop_parent_pte(sp, parent_pte);
  1346. }
  1347. static int mmu_zap_unsync_children(struct kvm *kvm,
  1348. struct kvm_mmu_page *parent,
  1349. struct list_head *invalid_list)
  1350. {
  1351. int i, zapped = 0;
  1352. struct mmu_page_path parents;
  1353. struct kvm_mmu_pages pages;
  1354. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1355. return 0;
  1356. kvm_mmu_pages_init(parent, &parents, &pages);
  1357. while (mmu_unsync_walk(parent, &pages)) {
  1358. struct kvm_mmu_page *sp;
  1359. for_each_sp(pages, sp, parents, i) {
  1360. kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
  1361. mmu_pages_clear_parents(&parents);
  1362. zapped++;
  1363. }
  1364. kvm_mmu_pages_init(parent, &parents, &pages);
  1365. }
  1366. return zapped;
  1367. }
  1368. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1369. struct list_head *invalid_list)
  1370. {
  1371. int ret;
  1372. trace_kvm_mmu_prepare_zap_page(sp);
  1373. ++kvm->stat.mmu_shadow_zapped;
  1374. ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
  1375. kvm_mmu_page_unlink_children(kvm, sp);
  1376. kvm_mmu_unlink_parents(kvm, sp);
  1377. if (!sp->role.invalid && !sp->role.direct)
  1378. unaccount_shadowed(kvm, sp->gfn);
  1379. if (sp->unsync)
  1380. kvm_unlink_unsync_page(kvm, sp);
  1381. if (!sp->root_count) {
  1382. /* Count self */
  1383. ret++;
  1384. list_move(&sp->link, invalid_list);
  1385. } else {
  1386. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1387. kvm_reload_remote_mmus(kvm);
  1388. }
  1389. sp->role.invalid = 1;
  1390. kvm_mmu_reset_last_pte_updated(kvm);
  1391. return ret;
  1392. }
  1393. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1394. struct list_head *invalid_list)
  1395. {
  1396. struct kvm_mmu_page *sp;
  1397. if (list_empty(invalid_list))
  1398. return;
  1399. kvm_flush_remote_tlbs(kvm);
  1400. do {
  1401. sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
  1402. WARN_ON(!sp->role.invalid || sp->root_count);
  1403. kvm_mmu_free_page(kvm, sp);
  1404. } while (!list_empty(invalid_list));
  1405. }
  1406. /*
  1407. * Changing the number of mmu pages allocated to the vm
  1408. * Note: if goal_nr_mmu_pages is too small, you will get dead lock
  1409. */
  1410. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
  1411. {
  1412. LIST_HEAD(invalid_list);
  1413. /*
  1414. * If we set the number of mmu pages to be smaller be than the
  1415. * number of actived pages , we must to free some mmu pages before we
  1416. * change the value
  1417. */
  1418. if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
  1419. while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages &&
  1420. !list_empty(&kvm->arch.active_mmu_pages)) {
  1421. struct kvm_mmu_page *page;
  1422. page = container_of(kvm->arch.active_mmu_pages.prev,
  1423. struct kvm_mmu_page, link);
  1424. kvm_mmu_prepare_zap_page(kvm, page, &invalid_list);
  1425. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1426. }
  1427. goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
  1428. }
  1429. kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
  1430. }
  1431. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1432. {
  1433. struct kvm_mmu_page *sp;
  1434. struct hlist_node *node;
  1435. LIST_HEAD(invalid_list);
  1436. int r;
  1437. pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
  1438. r = 0;
  1439. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1440. pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
  1441. sp->role.word);
  1442. r = 1;
  1443. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1444. }
  1445. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1446. return r;
  1447. }
  1448. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  1449. {
  1450. struct kvm_mmu_page *sp;
  1451. struct hlist_node *node;
  1452. LIST_HEAD(invalid_list);
  1453. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1454. pgprintk("%s: zap %llx %x\n",
  1455. __func__, gfn, sp->role.word);
  1456. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1457. }
  1458. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1459. }
  1460. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  1461. {
  1462. int slot = memslot_id(kvm, gfn);
  1463. struct kvm_mmu_page *sp = page_header(__pa(pte));
  1464. __set_bit(slot, sp->slot_bitmap);
  1465. }
  1466. static void mmu_convert_notrap(struct kvm_mmu_page *sp)
  1467. {
  1468. int i;
  1469. u64 *pt = sp->spt;
  1470. if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
  1471. return;
  1472. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1473. if (pt[i] == shadow_notrap_nonpresent_pte)
  1474. __set_spte(&pt[i], shadow_trap_nonpresent_pte);
  1475. }
  1476. }
  1477. /*
  1478. * The function is based on mtrr_type_lookup() in
  1479. * arch/x86/kernel/cpu/mtrr/generic.c
  1480. */
  1481. static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
  1482. u64 start, u64 end)
  1483. {
  1484. int i;
  1485. u64 base, mask;
  1486. u8 prev_match, curr_match;
  1487. int num_var_ranges = KVM_NR_VAR_MTRR;
  1488. if (!mtrr_state->enabled)
  1489. return 0xFF;
  1490. /* Make end inclusive end, instead of exclusive */
  1491. end--;
  1492. /* Look in fixed ranges. Just return the type as per start */
  1493. if (mtrr_state->have_fixed && (start < 0x100000)) {
  1494. int idx;
  1495. if (start < 0x80000) {
  1496. idx = 0;
  1497. idx += (start >> 16);
  1498. return mtrr_state->fixed_ranges[idx];
  1499. } else if (start < 0xC0000) {
  1500. idx = 1 * 8;
  1501. idx += ((start - 0x80000) >> 14);
  1502. return mtrr_state->fixed_ranges[idx];
  1503. } else if (start < 0x1000000) {
  1504. idx = 3 * 8;
  1505. idx += ((start - 0xC0000) >> 12);
  1506. return mtrr_state->fixed_ranges[idx];
  1507. }
  1508. }
  1509. /*
  1510. * Look in variable ranges
  1511. * Look of multiple ranges matching this address and pick type
  1512. * as per MTRR precedence
  1513. */
  1514. if (!(mtrr_state->enabled & 2))
  1515. return mtrr_state->def_type;
  1516. prev_match = 0xFF;
  1517. for (i = 0; i < num_var_ranges; ++i) {
  1518. unsigned short start_state, end_state;
  1519. if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
  1520. continue;
  1521. base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
  1522. (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
  1523. mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
  1524. (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
  1525. start_state = ((start & mask) == (base & mask));
  1526. end_state = ((end & mask) == (base & mask));
  1527. if (start_state != end_state)
  1528. return 0xFE;
  1529. if ((start & mask) != (base & mask))
  1530. continue;
  1531. curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
  1532. if (prev_match == 0xFF) {
  1533. prev_match = curr_match;
  1534. continue;
  1535. }
  1536. if (prev_match == MTRR_TYPE_UNCACHABLE ||
  1537. curr_match == MTRR_TYPE_UNCACHABLE)
  1538. return MTRR_TYPE_UNCACHABLE;
  1539. if ((prev_match == MTRR_TYPE_WRBACK &&
  1540. curr_match == MTRR_TYPE_WRTHROUGH) ||
  1541. (prev_match == MTRR_TYPE_WRTHROUGH &&
  1542. curr_match == MTRR_TYPE_WRBACK)) {
  1543. prev_match = MTRR_TYPE_WRTHROUGH;
  1544. curr_match = MTRR_TYPE_WRTHROUGH;
  1545. }
  1546. if (prev_match != curr_match)
  1547. return MTRR_TYPE_UNCACHABLE;
  1548. }
  1549. if (prev_match != 0xFF)
  1550. return prev_match;
  1551. return mtrr_state->def_type;
  1552. }
  1553. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
  1554. {
  1555. u8 mtrr;
  1556. mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
  1557. (gfn << PAGE_SHIFT) + PAGE_SIZE);
  1558. if (mtrr == 0xfe || mtrr == 0xff)
  1559. mtrr = MTRR_TYPE_WRBACK;
  1560. return mtrr;
  1561. }
  1562. EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
  1563. static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1564. {
  1565. trace_kvm_mmu_unsync_page(sp);
  1566. ++vcpu->kvm->stat.mmu_unsync;
  1567. sp->unsync = 1;
  1568. kvm_mmu_mark_parents_unsync(sp);
  1569. mmu_convert_notrap(sp);
  1570. }
  1571. static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1572. {
  1573. struct kvm_mmu_page *s;
  1574. struct hlist_node *node;
  1575. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1576. if (s->unsync)
  1577. continue;
  1578. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1579. __kvm_unsync_page(vcpu, s);
  1580. }
  1581. }
  1582. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  1583. bool can_unsync)
  1584. {
  1585. struct kvm_mmu_page *s;
  1586. struct hlist_node *node;
  1587. bool need_unsync = false;
  1588. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1589. if (!can_unsync)
  1590. return 1;
  1591. if (s->role.level != PT_PAGE_TABLE_LEVEL)
  1592. return 1;
  1593. if (!need_unsync && !s->unsync) {
  1594. if (!oos_shadow)
  1595. return 1;
  1596. need_unsync = true;
  1597. }
  1598. }
  1599. if (need_unsync)
  1600. kvm_unsync_pages(vcpu, gfn);
  1601. return 0;
  1602. }
  1603. static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1604. unsigned pte_access, int user_fault,
  1605. int write_fault, int level,
  1606. gfn_t gfn, pfn_t pfn, bool speculative,
  1607. bool can_unsync, bool host_writable)
  1608. {
  1609. u64 spte, entry = *sptep;
  1610. int ret = 0;
  1611. /*
  1612. * We don't set the accessed bit, since we sometimes want to see
  1613. * whether the guest actually used the pte (in order to detect
  1614. * demand paging).
  1615. */
  1616. spte = PT_PRESENT_MASK;
  1617. if (!speculative)
  1618. spte |= shadow_accessed_mask;
  1619. if (pte_access & ACC_EXEC_MASK)
  1620. spte |= shadow_x_mask;
  1621. else
  1622. spte |= shadow_nx_mask;
  1623. if (pte_access & ACC_USER_MASK)
  1624. spte |= shadow_user_mask;
  1625. if (level > PT_PAGE_TABLE_LEVEL)
  1626. spte |= PT_PAGE_SIZE_MASK;
  1627. if (tdp_enabled)
  1628. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  1629. kvm_is_mmio_pfn(pfn));
  1630. if (host_writable)
  1631. spte |= SPTE_HOST_WRITEABLE;
  1632. else
  1633. pte_access &= ~ACC_WRITE_MASK;
  1634. spte |= (u64)pfn << PAGE_SHIFT;
  1635. if ((pte_access & ACC_WRITE_MASK)
  1636. || (!vcpu->arch.mmu.direct_map && write_fault
  1637. && !is_write_protection(vcpu) && !user_fault)) {
  1638. if (level > PT_PAGE_TABLE_LEVEL &&
  1639. has_wrprotected_page(vcpu->kvm, gfn, level)) {
  1640. ret = 1;
  1641. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1642. goto done;
  1643. }
  1644. spte |= PT_WRITABLE_MASK;
  1645. if (!vcpu->arch.mmu.direct_map
  1646. && !(pte_access & ACC_WRITE_MASK)) {
  1647. spte &= ~PT_USER_MASK;
  1648. /*
  1649. * If we converted a user page to a kernel page,
  1650. * so that the kernel can write to it when cr0.wp=0,
  1651. * then we should prevent the kernel from executing it
  1652. * if SMEP is enabled.
  1653. */
  1654. if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
  1655. spte |= PT64_NX_MASK;
  1656. }
  1657. /*
  1658. * Optimization: for pte sync, if spte was writable the hash
  1659. * lookup is unnecessary (and expensive). Write protection
  1660. * is responsibility of mmu_get_page / kvm_sync_page.
  1661. * Same reasoning can be applied to dirty page accounting.
  1662. */
  1663. if (!can_unsync && is_writable_pte(*sptep))
  1664. goto set_pte;
  1665. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  1666. pgprintk("%s: found shadow page for %llx, marking ro\n",
  1667. __func__, gfn);
  1668. ret = 1;
  1669. pte_access &= ~ACC_WRITE_MASK;
  1670. if (is_writable_pte(spte))
  1671. spte &= ~PT_WRITABLE_MASK;
  1672. }
  1673. }
  1674. if (pte_access & ACC_WRITE_MASK)
  1675. mark_page_dirty(vcpu->kvm, gfn);
  1676. set_pte:
  1677. update_spte(sptep, spte);
  1678. /*
  1679. * If we overwrite a writable spte with a read-only one we
  1680. * should flush remote TLBs. Otherwise rmap_write_protect
  1681. * will find a read-only spte, even though the writable spte
  1682. * might be cached on a CPU's TLB.
  1683. */
  1684. if (is_writable_pte(entry) && !is_writable_pte(*sptep))
  1685. kvm_flush_remote_tlbs(vcpu->kvm);
  1686. done:
  1687. return ret;
  1688. }
  1689. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1690. unsigned pt_access, unsigned pte_access,
  1691. int user_fault, int write_fault,
  1692. int *ptwrite, int level, gfn_t gfn,
  1693. pfn_t pfn, bool speculative,
  1694. bool host_writable)
  1695. {
  1696. int was_rmapped = 0;
  1697. int rmap_count;
  1698. pgprintk("%s: spte %llx access %x write_fault %d"
  1699. " user_fault %d gfn %llx\n",
  1700. __func__, *sptep, pt_access,
  1701. write_fault, user_fault, gfn);
  1702. if (is_rmap_spte(*sptep)) {
  1703. /*
  1704. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  1705. * the parent of the now unreachable PTE.
  1706. */
  1707. if (level > PT_PAGE_TABLE_LEVEL &&
  1708. !is_large_pte(*sptep)) {
  1709. struct kvm_mmu_page *child;
  1710. u64 pte = *sptep;
  1711. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1712. drop_parent_pte(child, sptep);
  1713. kvm_flush_remote_tlbs(vcpu->kvm);
  1714. } else if (pfn != spte_to_pfn(*sptep)) {
  1715. pgprintk("hfn old %llx new %llx\n",
  1716. spte_to_pfn(*sptep), pfn);
  1717. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1718. kvm_flush_remote_tlbs(vcpu->kvm);
  1719. } else
  1720. was_rmapped = 1;
  1721. }
  1722. if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
  1723. level, gfn, pfn, speculative, true,
  1724. host_writable)) {
  1725. if (write_fault)
  1726. *ptwrite = 1;
  1727. kvm_mmu_flush_tlb(vcpu);
  1728. }
  1729. pgprintk("%s: setting spte %llx\n", __func__, *sptep);
  1730. pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
  1731. is_large_pte(*sptep)? "2MB" : "4kB",
  1732. *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
  1733. *sptep, sptep);
  1734. if (!was_rmapped && is_large_pte(*sptep))
  1735. ++vcpu->kvm->stat.lpages;
  1736. if (is_shadow_present_pte(*sptep)) {
  1737. page_header_update_slot(vcpu->kvm, sptep, gfn);
  1738. if (!was_rmapped) {
  1739. rmap_count = rmap_add(vcpu, sptep, gfn);
  1740. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  1741. rmap_recycle(vcpu, sptep, gfn);
  1742. }
  1743. }
  1744. kvm_release_pfn_clean(pfn);
  1745. if (speculative) {
  1746. vcpu->arch.last_pte_updated = sptep;
  1747. vcpu->arch.last_pte_gfn = gfn;
  1748. }
  1749. }
  1750. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  1751. {
  1752. }
  1753. static pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
  1754. bool no_dirty_log)
  1755. {
  1756. struct kvm_memory_slot *slot;
  1757. unsigned long hva;
  1758. slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
  1759. if (!slot) {
  1760. get_page(bad_page);
  1761. return page_to_pfn(bad_page);
  1762. }
  1763. hva = gfn_to_hva_memslot(slot, gfn);
  1764. return hva_to_pfn_atomic(vcpu->kvm, hva);
  1765. }
  1766. static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
  1767. struct kvm_mmu_page *sp,
  1768. u64 *start, u64 *end)
  1769. {
  1770. struct page *pages[PTE_PREFETCH_NUM];
  1771. unsigned access = sp->role.access;
  1772. int i, ret;
  1773. gfn_t gfn;
  1774. gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
  1775. if (!gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK))
  1776. return -1;
  1777. ret = gfn_to_page_many_atomic(vcpu->kvm, gfn, pages, end - start);
  1778. if (ret <= 0)
  1779. return -1;
  1780. for (i = 0; i < ret; i++, gfn++, start++)
  1781. mmu_set_spte(vcpu, start, ACC_ALL,
  1782. access, 0, 0, NULL,
  1783. sp->role.level, gfn,
  1784. page_to_pfn(pages[i]), true, true);
  1785. return 0;
  1786. }
  1787. static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
  1788. struct kvm_mmu_page *sp, u64 *sptep)
  1789. {
  1790. u64 *spte, *start = NULL;
  1791. int i;
  1792. WARN_ON(!sp->role.direct);
  1793. i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
  1794. spte = sp->spt + i;
  1795. for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
  1796. if (*spte != shadow_trap_nonpresent_pte || spte == sptep) {
  1797. if (!start)
  1798. continue;
  1799. if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
  1800. break;
  1801. start = NULL;
  1802. } else if (!start)
  1803. start = spte;
  1804. }
  1805. }
  1806. static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
  1807. {
  1808. struct kvm_mmu_page *sp;
  1809. /*
  1810. * Since it's no accessed bit on EPT, it's no way to
  1811. * distinguish between actually accessed translations
  1812. * and prefetched, so disable pte prefetch if EPT is
  1813. * enabled.
  1814. */
  1815. if (!shadow_accessed_mask)
  1816. return;
  1817. sp = page_header(__pa(sptep));
  1818. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  1819. return;
  1820. __direct_pte_prefetch(vcpu, sp, sptep);
  1821. }
  1822. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  1823. int map_writable, int level, gfn_t gfn, pfn_t pfn,
  1824. bool prefault)
  1825. {
  1826. struct kvm_shadow_walk_iterator iterator;
  1827. struct kvm_mmu_page *sp;
  1828. int pt_write = 0;
  1829. gfn_t pseudo_gfn;
  1830. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  1831. if (iterator.level == level) {
  1832. unsigned pte_access = ACC_ALL;
  1833. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, pte_access,
  1834. 0, write, &pt_write,
  1835. level, gfn, pfn, prefault, map_writable);
  1836. direct_pte_prefetch(vcpu, iterator.sptep);
  1837. ++vcpu->stat.pf_fixed;
  1838. break;
  1839. }
  1840. if (*iterator.sptep == shadow_trap_nonpresent_pte) {
  1841. u64 base_addr = iterator.addr;
  1842. base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
  1843. pseudo_gfn = base_addr >> PAGE_SHIFT;
  1844. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  1845. iterator.level - 1,
  1846. 1, ACC_ALL, iterator.sptep);
  1847. if (!sp) {
  1848. pgprintk("nonpaging_map: ENOMEM\n");
  1849. kvm_release_pfn_clean(pfn);
  1850. return -ENOMEM;
  1851. }
  1852. __set_spte(iterator.sptep,
  1853. __pa(sp->spt)
  1854. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  1855. | shadow_user_mask | shadow_x_mask
  1856. | shadow_accessed_mask);
  1857. }
  1858. }
  1859. return pt_write;
  1860. }
  1861. static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
  1862. {
  1863. siginfo_t info;
  1864. info.si_signo = SIGBUS;
  1865. info.si_errno = 0;
  1866. info.si_code = BUS_MCEERR_AR;
  1867. info.si_addr = (void __user *)address;
  1868. info.si_addr_lsb = PAGE_SHIFT;
  1869. send_sig_info(SIGBUS, &info, tsk);
  1870. }
  1871. static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gva_t gva,
  1872. unsigned access, gfn_t gfn, pfn_t pfn)
  1873. {
  1874. kvm_release_pfn_clean(pfn);
  1875. if (is_hwpoison_pfn(pfn)) {
  1876. kvm_send_hwpoison_signal(gfn_to_hva(vcpu->kvm, gfn), current);
  1877. return 0;
  1878. } else if (is_fault_pfn(pfn))
  1879. return -EFAULT;
  1880. vcpu_cache_mmio_info(vcpu, gva, gfn, access);
  1881. return 1;
  1882. }
  1883. static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
  1884. gfn_t *gfnp, pfn_t *pfnp, int *levelp)
  1885. {
  1886. pfn_t pfn = *pfnp;
  1887. gfn_t gfn = *gfnp;
  1888. int level = *levelp;
  1889. /*
  1890. * Check if it's a transparent hugepage. If this would be an
  1891. * hugetlbfs page, level wouldn't be set to
  1892. * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
  1893. * here.
  1894. */
  1895. if (!is_error_pfn(pfn) && !kvm_is_mmio_pfn(pfn) &&
  1896. level == PT_PAGE_TABLE_LEVEL &&
  1897. PageTransCompound(pfn_to_page(pfn)) &&
  1898. !has_wrprotected_page(vcpu->kvm, gfn, PT_DIRECTORY_LEVEL)) {
  1899. unsigned long mask;
  1900. /*
  1901. * mmu_notifier_retry was successful and we hold the
  1902. * mmu_lock here, so the pmd can't become splitting
  1903. * from under us, and in turn
  1904. * __split_huge_page_refcount() can't run from under
  1905. * us and we can safely transfer the refcount from
  1906. * PG_tail to PG_head as we switch the pfn to tail to
  1907. * head.
  1908. */
  1909. *levelp = level = PT_DIRECTORY_LEVEL;
  1910. mask = KVM_PAGES_PER_HPAGE(level) - 1;
  1911. VM_BUG_ON((gfn & mask) != (pfn & mask));
  1912. if (pfn & mask) {
  1913. gfn &= ~mask;
  1914. *gfnp = gfn;
  1915. kvm_release_pfn_clean(pfn);
  1916. pfn &= ~mask;
  1917. if (!get_page_unless_zero(pfn_to_page(pfn)))
  1918. BUG();
  1919. *pfnp = pfn;
  1920. }
  1921. }
  1922. }
  1923. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  1924. gva_t gva, pfn_t *pfn, bool write, bool *writable);
  1925. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn,
  1926. bool prefault)
  1927. {
  1928. int r;
  1929. int level;
  1930. int force_pt_level;
  1931. pfn_t pfn;
  1932. unsigned long mmu_seq;
  1933. bool map_writable;
  1934. force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
  1935. if (likely(!force_pt_level)) {
  1936. level = mapping_level(vcpu, gfn);
  1937. /*
  1938. * This path builds a PAE pagetable - so we can map
  1939. * 2mb pages at maximum. Therefore check if the level
  1940. * is larger than that.
  1941. */
  1942. if (level > PT_DIRECTORY_LEVEL)
  1943. level = PT_DIRECTORY_LEVEL;
  1944. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1945. } else
  1946. level = PT_PAGE_TABLE_LEVEL;
  1947. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1948. smp_rmb();
  1949. if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
  1950. return 0;
  1951. /* mmio */
  1952. if (is_error_pfn(pfn))
  1953. return kvm_handle_bad_page(vcpu, v, ACC_ALL, gfn, pfn);
  1954. spin_lock(&vcpu->kvm->mmu_lock);
  1955. if (mmu_notifier_retry(vcpu, mmu_seq))
  1956. goto out_unlock;
  1957. kvm_mmu_free_some_pages(vcpu);
  1958. if (likely(!force_pt_level))
  1959. transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
  1960. r = __direct_map(vcpu, v, write, map_writable, level, gfn, pfn,
  1961. prefault);
  1962. spin_unlock(&vcpu->kvm->mmu_lock);
  1963. return r;
  1964. out_unlock:
  1965. spin_unlock(&vcpu->kvm->mmu_lock);
  1966. kvm_release_pfn_clean(pfn);
  1967. return 0;
  1968. }
  1969. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  1970. {
  1971. int i;
  1972. struct kvm_mmu_page *sp;
  1973. LIST_HEAD(invalid_list);
  1974. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1975. return;
  1976. spin_lock(&vcpu->kvm->mmu_lock);
  1977. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
  1978. (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
  1979. vcpu->arch.mmu.direct_map)) {
  1980. hpa_t root = vcpu->arch.mmu.root_hpa;
  1981. sp = page_header(root);
  1982. --sp->root_count;
  1983. if (!sp->root_count && sp->role.invalid) {
  1984. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  1985. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1986. }
  1987. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1988. spin_unlock(&vcpu->kvm->mmu_lock);
  1989. return;
  1990. }
  1991. for (i = 0; i < 4; ++i) {
  1992. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1993. if (root) {
  1994. root &= PT64_BASE_ADDR_MASK;
  1995. sp = page_header(root);
  1996. --sp->root_count;
  1997. if (!sp->root_count && sp->role.invalid)
  1998. kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  1999. &invalid_list);
  2000. }
  2001. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2002. }
  2003. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2004. spin_unlock(&vcpu->kvm->mmu_lock);
  2005. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2006. }
  2007. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  2008. {
  2009. int ret = 0;
  2010. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  2011. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  2012. ret = 1;
  2013. }
  2014. return ret;
  2015. }
  2016. static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
  2017. {
  2018. struct kvm_mmu_page *sp;
  2019. unsigned i;
  2020. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2021. spin_lock(&vcpu->kvm->mmu_lock);
  2022. kvm_mmu_free_some_pages(vcpu);
  2023. sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL,
  2024. 1, ACC_ALL, NULL);
  2025. ++sp->root_count;
  2026. spin_unlock(&vcpu->kvm->mmu_lock);
  2027. vcpu->arch.mmu.root_hpa = __pa(sp->spt);
  2028. } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
  2029. for (i = 0; i < 4; ++i) {
  2030. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2031. ASSERT(!VALID_PAGE(root));
  2032. spin_lock(&vcpu->kvm->mmu_lock);
  2033. kvm_mmu_free_some_pages(vcpu);
  2034. sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
  2035. i << 30,
  2036. PT32_ROOT_LEVEL, 1, ACC_ALL,
  2037. NULL);
  2038. root = __pa(sp->spt);
  2039. ++sp->root_count;
  2040. spin_unlock(&vcpu->kvm->mmu_lock);
  2041. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  2042. }
  2043. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2044. } else
  2045. BUG();
  2046. return 0;
  2047. }
  2048. static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
  2049. {
  2050. struct kvm_mmu_page *sp;
  2051. u64 pdptr, pm_mask;
  2052. gfn_t root_gfn;
  2053. int i;
  2054. root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
  2055. if (mmu_check_root(vcpu, root_gfn))
  2056. return 1;
  2057. /*
  2058. * Do we shadow a long mode page table? If so we need to
  2059. * write-protect the guests page table root.
  2060. */
  2061. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2062. hpa_t root = vcpu->arch.mmu.root_hpa;
  2063. ASSERT(!VALID_PAGE(root));
  2064. spin_lock(&vcpu->kvm->mmu_lock);
  2065. kvm_mmu_free_some_pages(vcpu);
  2066. sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
  2067. 0, ACC_ALL, NULL);
  2068. root = __pa(sp->spt);
  2069. ++sp->root_count;
  2070. spin_unlock(&vcpu->kvm->mmu_lock);
  2071. vcpu->arch.mmu.root_hpa = root;
  2072. return 0;
  2073. }
  2074. /*
  2075. * We shadow a 32 bit page table. This may be a legacy 2-level
  2076. * or a PAE 3-level page table. In either case we need to be aware that
  2077. * the shadow page table may be a PAE or a long mode page table.
  2078. */
  2079. pm_mask = PT_PRESENT_MASK;
  2080. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
  2081. pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
  2082. for (i = 0; i < 4; ++i) {
  2083. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2084. ASSERT(!VALID_PAGE(root));
  2085. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  2086. pdptr = kvm_pdptr_read_mmu(vcpu, &vcpu->arch.mmu, i);
  2087. if (!is_present_gpte(pdptr)) {
  2088. vcpu->arch.mmu.pae_root[i] = 0;
  2089. continue;
  2090. }
  2091. root_gfn = pdptr >> PAGE_SHIFT;
  2092. if (mmu_check_root(vcpu, root_gfn))
  2093. return 1;
  2094. }
  2095. spin_lock(&vcpu->kvm->mmu_lock);
  2096. kvm_mmu_free_some_pages(vcpu);
  2097. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  2098. PT32_ROOT_LEVEL, 0,
  2099. ACC_ALL, NULL);
  2100. root = __pa(sp->spt);
  2101. ++sp->root_count;
  2102. spin_unlock(&vcpu->kvm->mmu_lock);
  2103. vcpu->arch.mmu.pae_root[i] = root | pm_mask;
  2104. }
  2105. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2106. /*
  2107. * If we shadow a 32 bit page table with a long mode page
  2108. * table we enter this path.
  2109. */
  2110. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2111. if (vcpu->arch.mmu.lm_root == NULL) {
  2112. /*
  2113. * The additional page necessary for this is only
  2114. * allocated on demand.
  2115. */
  2116. u64 *lm_root;
  2117. lm_root = (void*)get_zeroed_page(GFP_KERNEL);
  2118. if (lm_root == NULL)
  2119. return 1;
  2120. lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
  2121. vcpu->arch.mmu.lm_root = lm_root;
  2122. }
  2123. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
  2124. }
  2125. return 0;
  2126. }
  2127. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  2128. {
  2129. if (vcpu->arch.mmu.direct_map)
  2130. return mmu_alloc_direct_roots(vcpu);
  2131. else
  2132. return mmu_alloc_shadow_roots(vcpu);
  2133. }
  2134. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  2135. {
  2136. int i;
  2137. struct kvm_mmu_page *sp;
  2138. if (vcpu->arch.mmu.direct_map)
  2139. return;
  2140. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2141. return;
  2142. vcpu_clear_mmio_info(vcpu, ~0ul);
  2143. trace_kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
  2144. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2145. hpa_t root = vcpu->arch.mmu.root_hpa;
  2146. sp = page_header(root);
  2147. mmu_sync_children(vcpu, sp);
  2148. trace_kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2149. return;
  2150. }
  2151. for (i = 0; i < 4; ++i) {
  2152. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2153. if (root && VALID_PAGE(root)) {
  2154. root &= PT64_BASE_ADDR_MASK;
  2155. sp = page_header(root);
  2156. mmu_sync_children(vcpu, sp);
  2157. }
  2158. }
  2159. trace_kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2160. }
  2161. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  2162. {
  2163. spin_lock(&vcpu->kvm->mmu_lock);
  2164. mmu_sync_roots(vcpu);
  2165. spin_unlock(&vcpu->kvm->mmu_lock);
  2166. }
  2167. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
  2168. u32 access, struct x86_exception *exception)
  2169. {
  2170. if (exception)
  2171. exception->error_code = 0;
  2172. return vaddr;
  2173. }
  2174. static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
  2175. u32 access,
  2176. struct x86_exception *exception)
  2177. {
  2178. if (exception)
  2179. exception->error_code = 0;
  2180. return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access);
  2181. }
  2182. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  2183. u32 error_code, bool prefault)
  2184. {
  2185. gfn_t gfn;
  2186. int r;
  2187. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  2188. r = mmu_topup_memory_caches(vcpu);
  2189. if (r)
  2190. return r;
  2191. ASSERT(vcpu);
  2192. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2193. gfn = gva >> PAGE_SHIFT;
  2194. return nonpaging_map(vcpu, gva & PAGE_MASK,
  2195. error_code & PFERR_WRITE_MASK, gfn, prefault);
  2196. }
  2197. static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
  2198. {
  2199. struct kvm_arch_async_pf arch;
  2200. arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
  2201. arch.gfn = gfn;
  2202. arch.direct_map = vcpu->arch.mmu.direct_map;
  2203. arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
  2204. return kvm_setup_async_pf(vcpu, gva, gfn, &arch);
  2205. }
  2206. static bool can_do_async_pf(struct kvm_vcpu *vcpu)
  2207. {
  2208. if (unlikely(!irqchip_in_kernel(vcpu->kvm) ||
  2209. kvm_event_needs_reinjection(vcpu)))
  2210. return false;
  2211. return kvm_x86_ops->interrupt_allowed(vcpu);
  2212. }
  2213. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  2214. gva_t gva, pfn_t *pfn, bool write, bool *writable)
  2215. {
  2216. bool async;
  2217. *pfn = gfn_to_pfn_async(vcpu->kvm, gfn, &async, write, writable);
  2218. if (!async)
  2219. return false; /* *pfn has correct page already */
  2220. put_page(pfn_to_page(*pfn));
  2221. if (!prefault && can_do_async_pf(vcpu)) {
  2222. trace_kvm_try_async_get_page(gva, gfn);
  2223. if (kvm_find_async_pf_gfn(vcpu, gfn)) {
  2224. trace_kvm_async_pf_doublefault(gva, gfn);
  2225. kvm_make_request(KVM_REQ_APF_HALT, vcpu);
  2226. return true;
  2227. } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
  2228. return true;
  2229. }
  2230. *pfn = gfn_to_pfn_prot(vcpu->kvm, gfn, write, writable);
  2231. return false;
  2232. }
  2233. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
  2234. bool prefault)
  2235. {
  2236. pfn_t pfn;
  2237. int r;
  2238. int level;
  2239. int force_pt_level;
  2240. gfn_t gfn = gpa >> PAGE_SHIFT;
  2241. unsigned long mmu_seq;
  2242. int write = error_code & PFERR_WRITE_MASK;
  2243. bool map_writable;
  2244. ASSERT(vcpu);
  2245. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2246. r = mmu_topup_memory_caches(vcpu);
  2247. if (r)
  2248. return r;
  2249. force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
  2250. if (likely(!force_pt_level)) {
  2251. level = mapping_level(vcpu, gfn);
  2252. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  2253. } else
  2254. level = PT_PAGE_TABLE_LEVEL;
  2255. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2256. smp_rmb();
  2257. if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
  2258. return 0;
  2259. /* mmio */
  2260. if (is_error_pfn(pfn))
  2261. return kvm_handle_bad_page(vcpu, 0, 0, gfn, pfn);
  2262. spin_lock(&vcpu->kvm->mmu_lock);
  2263. if (mmu_notifier_retry(vcpu, mmu_seq))
  2264. goto out_unlock;
  2265. kvm_mmu_free_some_pages(vcpu);
  2266. if (likely(!force_pt_level))
  2267. transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
  2268. r = __direct_map(vcpu, gpa, write, map_writable,
  2269. level, gfn, pfn, prefault);
  2270. spin_unlock(&vcpu->kvm->mmu_lock);
  2271. return r;
  2272. out_unlock:
  2273. spin_unlock(&vcpu->kvm->mmu_lock);
  2274. kvm_release_pfn_clean(pfn);
  2275. return 0;
  2276. }
  2277. static void nonpaging_free(struct kvm_vcpu *vcpu)
  2278. {
  2279. mmu_free_roots(vcpu);
  2280. }
  2281. static int nonpaging_init_context(struct kvm_vcpu *vcpu,
  2282. struct kvm_mmu *context)
  2283. {
  2284. context->new_cr3 = nonpaging_new_cr3;
  2285. context->page_fault = nonpaging_page_fault;
  2286. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2287. context->free = nonpaging_free;
  2288. context->prefetch_page = nonpaging_prefetch_page;
  2289. context->sync_page = nonpaging_sync_page;
  2290. context->invlpg = nonpaging_invlpg;
  2291. context->update_pte = nonpaging_update_pte;
  2292. context->root_level = 0;
  2293. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2294. context->root_hpa = INVALID_PAGE;
  2295. context->direct_map = true;
  2296. context->nx = false;
  2297. return 0;
  2298. }
  2299. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2300. {
  2301. ++vcpu->stat.tlb_flush;
  2302. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  2303. }
  2304. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  2305. {
  2306. pgprintk("%s: cr3 %lx\n", __func__, kvm_read_cr3(vcpu));
  2307. mmu_free_roots(vcpu);
  2308. }
  2309. static unsigned long get_cr3(struct kvm_vcpu *vcpu)
  2310. {
  2311. return kvm_read_cr3(vcpu);
  2312. }
  2313. static void inject_page_fault(struct kvm_vcpu *vcpu,
  2314. struct x86_exception *fault)
  2315. {
  2316. vcpu->arch.mmu.inject_page_fault(vcpu, fault);
  2317. }
  2318. static void paging_free(struct kvm_vcpu *vcpu)
  2319. {
  2320. nonpaging_free(vcpu);
  2321. }
  2322. static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
  2323. {
  2324. int bit7;
  2325. bit7 = (gpte >> 7) & 1;
  2326. return (gpte & mmu->rsvd_bits_mask[bit7][level-1]) != 0;
  2327. }
  2328. #define PTTYPE 64
  2329. #include "paging_tmpl.h"
  2330. #undef PTTYPE
  2331. #define PTTYPE 32
  2332. #include "paging_tmpl.h"
  2333. #undef PTTYPE
  2334. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
  2335. struct kvm_mmu *context,
  2336. int level)
  2337. {
  2338. int maxphyaddr = cpuid_maxphyaddr(vcpu);
  2339. u64 exb_bit_rsvd = 0;
  2340. if (!context->nx)
  2341. exb_bit_rsvd = rsvd_bits(63, 63);
  2342. switch (level) {
  2343. case PT32_ROOT_LEVEL:
  2344. /* no rsvd bits for 2 level 4K page table entries */
  2345. context->rsvd_bits_mask[0][1] = 0;
  2346. context->rsvd_bits_mask[0][0] = 0;
  2347. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2348. if (!is_pse(vcpu)) {
  2349. context->rsvd_bits_mask[1][1] = 0;
  2350. break;
  2351. }
  2352. if (is_cpuid_PSE36())
  2353. /* 36bits PSE 4MB page */
  2354. context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  2355. else
  2356. /* 32 bits PSE 4MB page */
  2357. context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  2358. break;
  2359. case PT32E_ROOT_LEVEL:
  2360. context->rsvd_bits_mask[0][2] =
  2361. rsvd_bits(maxphyaddr, 63) |
  2362. rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
  2363. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2364. rsvd_bits(maxphyaddr, 62); /* PDE */
  2365. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2366. rsvd_bits(maxphyaddr, 62); /* PTE */
  2367. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2368. rsvd_bits(maxphyaddr, 62) |
  2369. rsvd_bits(13, 20); /* large page */
  2370. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2371. break;
  2372. case PT64_ROOT_LEVEL:
  2373. context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  2374. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2375. context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  2376. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2377. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2378. rsvd_bits(maxphyaddr, 51);
  2379. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2380. rsvd_bits(maxphyaddr, 51);
  2381. context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
  2382. context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
  2383. rsvd_bits(maxphyaddr, 51) |
  2384. rsvd_bits(13, 29);
  2385. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2386. rsvd_bits(maxphyaddr, 51) |
  2387. rsvd_bits(13, 20); /* large page */
  2388. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2389. break;
  2390. }
  2391. }
  2392. static int paging64_init_context_common(struct kvm_vcpu *vcpu,
  2393. struct kvm_mmu *context,
  2394. int level)
  2395. {
  2396. context->nx = is_nx(vcpu);
  2397. reset_rsvds_bits_mask(vcpu, context, level);
  2398. ASSERT(is_pae(vcpu));
  2399. context->new_cr3 = paging_new_cr3;
  2400. context->page_fault = paging64_page_fault;
  2401. context->gva_to_gpa = paging64_gva_to_gpa;
  2402. context->prefetch_page = paging64_prefetch_page;
  2403. context->sync_page = paging64_sync_page;
  2404. context->invlpg = paging64_invlpg;
  2405. context->update_pte = paging64_update_pte;
  2406. context->free = paging_free;
  2407. context->root_level = level;
  2408. context->shadow_root_level = level;
  2409. context->root_hpa = INVALID_PAGE;
  2410. context->direct_map = false;
  2411. return 0;
  2412. }
  2413. static int paging64_init_context(struct kvm_vcpu *vcpu,
  2414. struct kvm_mmu *context)
  2415. {
  2416. return paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
  2417. }
  2418. static int paging32_init_context(struct kvm_vcpu *vcpu,
  2419. struct kvm_mmu *context)
  2420. {
  2421. context->nx = false;
  2422. reset_rsvds_bits_mask(vcpu, context, PT32_ROOT_LEVEL);
  2423. context->new_cr3 = paging_new_cr3;
  2424. context->page_fault = paging32_page_fault;
  2425. context->gva_to_gpa = paging32_gva_to_gpa;
  2426. context->free = paging_free;
  2427. context->prefetch_page = paging32_prefetch_page;
  2428. context->sync_page = paging32_sync_page;
  2429. context->invlpg = paging32_invlpg;
  2430. context->update_pte = paging32_update_pte;
  2431. context->root_level = PT32_ROOT_LEVEL;
  2432. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2433. context->root_hpa = INVALID_PAGE;
  2434. context->direct_map = false;
  2435. return 0;
  2436. }
  2437. static int paging32E_init_context(struct kvm_vcpu *vcpu,
  2438. struct kvm_mmu *context)
  2439. {
  2440. return paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
  2441. }
  2442. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  2443. {
  2444. struct kvm_mmu *context = vcpu->arch.walk_mmu;
  2445. context->base_role.word = 0;
  2446. context->new_cr3 = nonpaging_new_cr3;
  2447. context->page_fault = tdp_page_fault;
  2448. context->free = nonpaging_free;
  2449. context->prefetch_page = nonpaging_prefetch_page;
  2450. context->sync_page = nonpaging_sync_page;
  2451. context->invlpg = nonpaging_invlpg;
  2452. context->update_pte = nonpaging_update_pte;
  2453. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  2454. context->root_hpa = INVALID_PAGE;
  2455. context->direct_map = true;
  2456. context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
  2457. context->get_cr3 = get_cr3;
  2458. context->inject_page_fault = kvm_inject_page_fault;
  2459. context->nx = is_nx(vcpu);
  2460. if (!is_paging(vcpu)) {
  2461. context->nx = false;
  2462. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2463. context->root_level = 0;
  2464. } else if (is_long_mode(vcpu)) {
  2465. context->nx = is_nx(vcpu);
  2466. reset_rsvds_bits_mask(vcpu, context, PT64_ROOT_LEVEL);
  2467. context->gva_to_gpa = paging64_gva_to_gpa;
  2468. context->root_level = PT64_ROOT_LEVEL;
  2469. } else if (is_pae(vcpu)) {
  2470. context->nx = is_nx(vcpu);
  2471. reset_rsvds_bits_mask(vcpu, context, PT32E_ROOT_LEVEL);
  2472. context->gva_to_gpa = paging64_gva_to_gpa;
  2473. context->root_level = PT32E_ROOT_LEVEL;
  2474. } else {
  2475. context->nx = false;
  2476. reset_rsvds_bits_mask(vcpu, context, PT32_ROOT_LEVEL);
  2477. context->gva_to_gpa = paging32_gva_to_gpa;
  2478. context->root_level = PT32_ROOT_LEVEL;
  2479. }
  2480. return 0;
  2481. }
  2482. int kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
  2483. {
  2484. int r;
  2485. bool smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
  2486. ASSERT(vcpu);
  2487. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2488. if (!is_paging(vcpu))
  2489. r = nonpaging_init_context(vcpu, context);
  2490. else if (is_long_mode(vcpu))
  2491. r = paging64_init_context(vcpu, context);
  2492. else if (is_pae(vcpu))
  2493. r = paging32E_init_context(vcpu, context);
  2494. else
  2495. r = paging32_init_context(vcpu, context);
  2496. vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
  2497. vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
  2498. vcpu->arch.mmu.base_role.smep_andnot_wp
  2499. = smep && !is_write_protection(vcpu);
  2500. return r;
  2501. }
  2502. EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
  2503. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  2504. {
  2505. int r = kvm_init_shadow_mmu(vcpu, vcpu->arch.walk_mmu);
  2506. vcpu->arch.walk_mmu->set_cr3 = kvm_x86_ops->set_cr3;
  2507. vcpu->arch.walk_mmu->get_cr3 = get_cr3;
  2508. vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
  2509. return r;
  2510. }
  2511. static int init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
  2512. {
  2513. struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
  2514. g_context->get_cr3 = get_cr3;
  2515. g_context->inject_page_fault = kvm_inject_page_fault;
  2516. /*
  2517. * Note that arch.mmu.gva_to_gpa translates l2_gva to l1_gpa. The
  2518. * translation of l2_gpa to l1_gpa addresses is done using the
  2519. * arch.nested_mmu.gva_to_gpa function. Basically the gva_to_gpa
  2520. * functions between mmu and nested_mmu are swapped.
  2521. */
  2522. if (!is_paging(vcpu)) {
  2523. g_context->nx = false;
  2524. g_context->root_level = 0;
  2525. g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
  2526. } else if (is_long_mode(vcpu)) {
  2527. g_context->nx = is_nx(vcpu);
  2528. reset_rsvds_bits_mask(vcpu, g_context, PT64_ROOT_LEVEL);
  2529. g_context->root_level = PT64_ROOT_LEVEL;
  2530. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  2531. } else if (is_pae(vcpu)) {
  2532. g_context->nx = is_nx(vcpu);
  2533. reset_rsvds_bits_mask(vcpu, g_context, PT32E_ROOT_LEVEL);
  2534. g_context->root_level = PT32E_ROOT_LEVEL;
  2535. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  2536. } else {
  2537. g_context->nx = false;
  2538. reset_rsvds_bits_mask(vcpu, g_context, PT32_ROOT_LEVEL);
  2539. g_context->root_level = PT32_ROOT_LEVEL;
  2540. g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
  2541. }
  2542. return 0;
  2543. }
  2544. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  2545. {
  2546. if (mmu_is_nested(vcpu))
  2547. return init_kvm_nested_mmu(vcpu);
  2548. else if (tdp_enabled)
  2549. return init_kvm_tdp_mmu(vcpu);
  2550. else
  2551. return init_kvm_softmmu(vcpu);
  2552. }
  2553. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  2554. {
  2555. ASSERT(vcpu);
  2556. if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2557. /* mmu.free() should set root_hpa = INVALID_PAGE */
  2558. vcpu->arch.mmu.free(vcpu);
  2559. }
  2560. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  2561. {
  2562. destroy_kvm_mmu(vcpu);
  2563. return init_kvm_mmu(vcpu);
  2564. }
  2565. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  2566. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  2567. {
  2568. int r;
  2569. r = mmu_topup_memory_caches(vcpu);
  2570. if (r)
  2571. goto out;
  2572. r = mmu_alloc_roots(vcpu);
  2573. spin_lock(&vcpu->kvm->mmu_lock);
  2574. mmu_sync_roots(vcpu);
  2575. spin_unlock(&vcpu->kvm->mmu_lock);
  2576. if (r)
  2577. goto out;
  2578. /* set_cr3() should ensure TLB has been flushed */
  2579. vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  2580. out:
  2581. return r;
  2582. }
  2583. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  2584. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  2585. {
  2586. mmu_free_roots(vcpu);
  2587. }
  2588. EXPORT_SYMBOL_GPL(kvm_mmu_unload);
  2589. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  2590. struct kvm_mmu_page *sp, u64 *spte,
  2591. const void *new)
  2592. {
  2593. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  2594. ++vcpu->kvm->stat.mmu_pde_zapped;
  2595. return;
  2596. }
  2597. ++vcpu->kvm->stat.mmu_pte_updated;
  2598. vcpu->arch.mmu.update_pte(vcpu, sp, spte, new);
  2599. }
  2600. static bool need_remote_flush(u64 old, u64 new)
  2601. {
  2602. if (!is_shadow_present_pte(old))
  2603. return false;
  2604. if (!is_shadow_present_pte(new))
  2605. return true;
  2606. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  2607. return true;
  2608. old ^= PT64_NX_MASK;
  2609. new ^= PT64_NX_MASK;
  2610. return (old & ~new & PT64_PERM_MASK) != 0;
  2611. }
  2612. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
  2613. bool remote_flush, bool local_flush)
  2614. {
  2615. if (zap_page)
  2616. return;
  2617. if (remote_flush)
  2618. kvm_flush_remote_tlbs(vcpu->kvm);
  2619. else if (local_flush)
  2620. kvm_mmu_flush_tlb(vcpu);
  2621. }
  2622. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  2623. {
  2624. u64 *spte = vcpu->arch.last_pte_updated;
  2625. return !!(spte && (*spte & shadow_accessed_mask));
  2626. }
  2627. static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
  2628. {
  2629. u64 *spte = vcpu->arch.last_pte_updated;
  2630. if (spte
  2631. && vcpu->arch.last_pte_gfn == gfn
  2632. && shadow_accessed_mask
  2633. && !(*spte & shadow_accessed_mask)
  2634. && is_shadow_present_pte(*spte))
  2635. set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  2636. }
  2637. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2638. const u8 *new, int bytes,
  2639. bool guest_initiated)
  2640. {
  2641. gfn_t gfn = gpa >> PAGE_SHIFT;
  2642. union kvm_mmu_page_role mask = { .word = 0 };
  2643. struct kvm_mmu_page *sp;
  2644. struct hlist_node *node;
  2645. LIST_HEAD(invalid_list);
  2646. u64 entry, gentry, *spte;
  2647. unsigned pte_size, page_offset, misaligned, quadrant, offset;
  2648. int level, npte, invlpg_counter, r, flooded = 0;
  2649. bool remote_flush, local_flush, zap_page;
  2650. /*
  2651. * If we don't have indirect shadow pages, it means no page is
  2652. * write-protected, so we can exit simply.
  2653. */
  2654. if (!ACCESS_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
  2655. return;
  2656. zap_page = remote_flush = local_flush = false;
  2657. offset = offset_in_page(gpa);
  2658. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  2659. invlpg_counter = atomic_read(&vcpu->kvm->arch.invlpg_counter);
  2660. /*
  2661. * Assume that the pte write on a page table of the same type
  2662. * as the current vcpu paging mode since we update the sptes only
  2663. * when they have the same mode.
  2664. */
  2665. if ((is_pae(vcpu) && bytes == 4) || !new) {
  2666. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  2667. if (is_pae(vcpu)) {
  2668. gpa &= ~(gpa_t)7;
  2669. bytes = 8;
  2670. }
  2671. r = kvm_read_guest(vcpu->kvm, gpa, &gentry, min(bytes, 8));
  2672. if (r)
  2673. gentry = 0;
  2674. new = (const u8 *)&gentry;
  2675. }
  2676. switch (bytes) {
  2677. case 4:
  2678. gentry = *(const u32 *)new;
  2679. break;
  2680. case 8:
  2681. gentry = *(const u64 *)new;
  2682. break;
  2683. default:
  2684. gentry = 0;
  2685. break;
  2686. }
  2687. spin_lock(&vcpu->kvm->mmu_lock);
  2688. if (atomic_read(&vcpu->kvm->arch.invlpg_counter) != invlpg_counter)
  2689. gentry = 0;
  2690. kvm_mmu_free_some_pages(vcpu);
  2691. ++vcpu->kvm->stat.mmu_pte_write;
  2692. trace_kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
  2693. if (guest_initiated) {
  2694. kvm_mmu_access_page(vcpu, gfn);
  2695. if (gfn == vcpu->arch.last_pt_write_gfn
  2696. && !last_updated_pte_accessed(vcpu)) {
  2697. ++vcpu->arch.last_pt_write_count;
  2698. if (vcpu->arch.last_pt_write_count >= 3)
  2699. flooded = 1;
  2700. } else {
  2701. vcpu->arch.last_pt_write_gfn = gfn;
  2702. vcpu->arch.last_pt_write_count = 1;
  2703. vcpu->arch.last_pte_updated = NULL;
  2704. }
  2705. }
  2706. mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
  2707. for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node) {
  2708. pte_size = sp->role.cr4_pae ? 8 : 4;
  2709. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  2710. misaligned |= bytes < 4;
  2711. if (misaligned || flooded) {
  2712. /*
  2713. * Misaligned accesses are too much trouble to fix
  2714. * up; also, they usually indicate a page is not used
  2715. * as a page table.
  2716. *
  2717. * If we're seeing too many writes to a page,
  2718. * it may no longer be a page table, or we may be
  2719. * forking, in which case it is better to unmap the
  2720. * page.
  2721. */
  2722. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  2723. gpa, bytes, sp->role.word);
  2724. zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  2725. &invalid_list);
  2726. ++vcpu->kvm->stat.mmu_flooded;
  2727. continue;
  2728. }
  2729. page_offset = offset;
  2730. level = sp->role.level;
  2731. npte = 1;
  2732. if (!sp->role.cr4_pae) {
  2733. page_offset <<= 1; /* 32->64 */
  2734. /*
  2735. * A 32-bit pde maps 4MB while the shadow pdes map
  2736. * only 2MB. So we need to double the offset again
  2737. * and zap two pdes instead of one.
  2738. */
  2739. if (level == PT32_ROOT_LEVEL) {
  2740. page_offset &= ~7; /* kill rounding error */
  2741. page_offset <<= 1;
  2742. npte = 2;
  2743. }
  2744. quadrant = page_offset >> PAGE_SHIFT;
  2745. page_offset &= ~PAGE_MASK;
  2746. if (quadrant != sp->role.quadrant)
  2747. continue;
  2748. }
  2749. local_flush = true;
  2750. spte = &sp->spt[page_offset / sizeof(*spte)];
  2751. while (npte--) {
  2752. entry = *spte;
  2753. mmu_page_zap_pte(vcpu->kvm, sp, spte);
  2754. if (gentry &&
  2755. !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
  2756. & mask.word))
  2757. mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
  2758. if (!remote_flush && need_remote_flush(entry, *spte))
  2759. remote_flush = true;
  2760. ++spte;
  2761. }
  2762. }
  2763. mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
  2764. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2765. trace_kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
  2766. spin_unlock(&vcpu->kvm->mmu_lock);
  2767. }
  2768. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  2769. {
  2770. gpa_t gpa;
  2771. int r;
  2772. if (vcpu->arch.mmu.direct_map)
  2773. return 0;
  2774. gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
  2775. spin_lock(&vcpu->kvm->mmu_lock);
  2776. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2777. spin_unlock(&vcpu->kvm->mmu_lock);
  2778. return r;
  2779. }
  2780. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  2781. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  2782. {
  2783. LIST_HEAD(invalid_list);
  2784. while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES &&
  2785. !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  2786. struct kvm_mmu_page *sp;
  2787. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  2788. struct kvm_mmu_page, link);
  2789. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  2790. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2791. ++vcpu->kvm->stat.mmu_recycled;
  2792. }
  2793. }
  2794. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
  2795. void *insn, int insn_len)
  2796. {
  2797. int r;
  2798. enum emulation_result er;
  2799. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
  2800. if (r < 0)
  2801. goto out;
  2802. if (!r) {
  2803. r = 1;
  2804. goto out;
  2805. }
  2806. r = mmu_topup_memory_caches(vcpu);
  2807. if (r)
  2808. goto out;
  2809. er = x86_emulate_instruction(vcpu, cr2, 0, insn, insn_len);
  2810. switch (er) {
  2811. case EMULATE_DONE:
  2812. return 1;
  2813. case EMULATE_DO_MMIO:
  2814. ++vcpu->stat.mmio_exits;
  2815. /* fall through */
  2816. case EMULATE_FAIL:
  2817. return 0;
  2818. default:
  2819. BUG();
  2820. }
  2821. out:
  2822. return r;
  2823. }
  2824. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  2825. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  2826. {
  2827. vcpu->arch.mmu.invlpg(vcpu, gva);
  2828. kvm_mmu_flush_tlb(vcpu);
  2829. ++vcpu->stat.invlpg;
  2830. }
  2831. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  2832. void kvm_enable_tdp(void)
  2833. {
  2834. tdp_enabled = true;
  2835. }
  2836. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  2837. void kvm_disable_tdp(void)
  2838. {
  2839. tdp_enabled = false;
  2840. }
  2841. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  2842. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  2843. {
  2844. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  2845. if (vcpu->arch.mmu.lm_root != NULL)
  2846. free_page((unsigned long)vcpu->arch.mmu.lm_root);
  2847. }
  2848. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  2849. {
  2850. struct page *page;
  2851. int i;
  2852. ASSERT(vcpu);
  2853. /*
  2854. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  2855. * Therefore we need to allocate shadow page tables in the first
  2856. * 4GB of memory, which happens to fit the DMA32 zone.
  2857. */
  2858. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  2859. if (!page)
  2860. return -ENOMEM;
  2861. vcpu->arch.mmu.pae_root = page_address(page);
  2862. for (i = 0; i < 4; ++i)
  2863. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2864. return 0;
  2865. }
  2866. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  2867. {
  2868. ASSERT(vcpu);
  2869. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2870. return alloc_mmu_pages(vcpu);
  2871. }
  2872. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  2873. {
  2874. ASSERT(vcpu);
  2875. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2876. return init_kvm_mmu(vcpu);
  2877. }
  2878. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  2879. {
  2880. struct kvm_mmu_page *sp;
  2881. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  2882. int i;
  2883. u64 *pt;
  2884. if (!test_bit(slot, sp->slot_bitmap))
  2885. continue;
  2886. pt = sp->spt;
  2887. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  2888. if (!is_shadow_present_pte(pt[i]) ||
  2889. !is_last_spte(pt[i], sp->role.level))
  2890. continue;
  2891. if (is_large_pte(pt[i])) {
  2892. drop_spte(kvm, &pt[i],
  2893. shadow_trap_nonpresent_pte);
  2894. --kvm->stat.lpages;
  2895. continue;
  2896. }
  2897. /* avoid RMW */
  2898. if (is_writable_pte(pt[i]))
  2899. update_spte(&pt[i], pt[i] & ~PT_WRITABLE_MASK);
  2900. }
  2901. }
  2902. kvm_flush_remote_tlbs(kvm);
  2903. }
  2904. void kvm_mmu_zap_all(struct kvm *kvm)
  2905. {
  2906. struct kvm_mmu_page *sp, *node;
  2907. LIST_HEAD(invalid_list);
  2908. spin_lock(&kvm->mmu_lock);
  2909. restart:
  2910. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  2911. if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
  2912. goto restart;
  2913. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  2914. spin_unlock(&kvm->mmu_lock);
  2915. }
  2916. static int kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm,
  2917. struct list_head *invalid_list)
  2918. {
  2919. struct kvm_mmu_page *page;
  2920. page = container_of(kvm->arch.active_mmu_pages.prev,
  2921. struct kvm_mmu_page, link);
  2922. return kvm_mmu_prepare_zap_page(kvm, page, invalid_list);
  2923. }
  2924. static int mmu_shrink(struct shrinker *shrink, struct shrink_control *sc)
  2925. {
  2926. struct kvm *kvm;
  2927. struct kvm *kvm_freed = NULL;
  2928. int nr_to_scan = sc->nr_to_scan;
  2929. if (nr_to_scan == 0)
  2930. goto out;
  2931. raw_spin_lock(&kvm_lock);
  2932. list_for_each_entry(kvm, &vm_list, vm_list) {
  2933. int idx, freed_pages;
  2934. LIST_HEAD(invalid_list);
  2935. idx = srcu_read_lock(&kvm->srcu);
  2936. spin_lock(&kvm->mmu_lock);
  2937. if (!kvm_freed && nr_to_scan > 0 &&
  2938. kvm->arch.n_used_mmu_pages > 0) {
  2939. freed_pages = kvm_mmu_remove_some_alloc_mmu_pages(kvm,
  2940. &invalid_list);
  2941. kvm_freed = kvm;
  2942. }
  2943. nr_to_scan--;
  2944. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  2945. spin_unlock(&kvm->mmu_lock);
  2946. srcu_read_unlock(&kvm->srcu, idx);
  2947. }
  2948. if (kvm_freed)
  2949. list_move_tail(&kvm_freed->vm_list, &vm_list);
  2950. raw_spin_unlock(&kvm_lock);
  2951. out:
  2952. return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
  2953. }
  2954. static struct shrinker mmu_shrinker = {
  2955. .shrink = mmu_shrink,
  2956. .seeks = DEFAULT_SEEKS * 10,
  2957. };
  2958. static void mmu_destroy_caches(void)
  2959. {
  2960. if (pte_list_desc_cache)
  2961. kmem_cache_destroy(pte_list_desc_cache);
  2962. if (mmu_page_header_cache)
  2963. kmem_cache_destroy(mmu_page_header_cache);
  2964. }
  2965. int kvm_mmu_module_init(void)
  2966. {
  2967. pte_list_desc_cache = kmem_cache_create("pte_list_desc",
  2968. sizeof(struct pte_list_desc),
  2969. 0, 0, NULL);
  2970. if (!pte_list_desc_cache)
  2971. goto nomem;
  2972. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  2973. sizeof(struct kvm_mmu_page),
  2974. 0, 0, NULL);
  2975. if (!mmu_page_header_cache)
  2976. goto nomem;
  2977. if (percpu_counter_init(&kvm_total_used_mmu_pages, 0))
  2978. goto nomem;
  2979. register_shrinker(&mmu_shrinker);
  2980. return 0;
  2981. nomem:
  2982. mmu_destroy_caches();
  2983. return -ENOMEM;
  2984. }
  2985. /*
  2986. * Caculate mmu pages needed for kvm.
  2987. */
  2988. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  2989. {
  2990. int i;
  2991. unsigned int nr_mmu_pages;
  2992. unsigned int nr_pages = 0;
  2993. struct kvm_memslots *slots;
  2994. slots = kvm_memslots(kvm);
  2995. for (i = 0; i < slots->nmemslots; i++)
  2996. nr_pages += slots->memslots[i].npages;
  2997. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  2998. nr_mmu_pages = max(nr_mmu_pages,
  2999. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  3000. return nr_mmu_pages;
  3001. }
  3002. static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  3003. unsigned len)
  3004. {
  3005. if (len > buffer->len)
  3006. return NULL;
  3007. return buffer->ptr;
  3008. }
  3009. static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  3010. unsigned len)
  3011. {
  3012. void *ret;
  3013. ret = pv_mmu_peek_buffer(buffer, len);
  3014. if (!ret)
  3015. return ret;
  3016. buffer->ptr += len;
  3017. buffer->len -= len;
  3018. buffer->processed += len;
  3019. return ret;
  3020. }
  3021. static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
  3022. gpa_t addr, gpa_t value)
  3023. {
  3024. int bytes = 8;
  3025. int r;
  3026. if (!is_long_mode(vcpu) && !is_pae(vcpu))
  3027. bytes = 4;
  3028. r = mmu_topup_memory_caches(vcpu);
  3029. if (r)
  3030. return r;
  3031. if (!emulator_write_phys(vcpu, addr, &value, bytes))
  3032. return -EFAULT;
  3033. return 1;
  3034. }
  3035. static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  3036. {
  3037. (void)kvm_set_cr3(vcpu, kvm_read_cr3(vcpu));
  3038. return 1;
  3039. }
  3040. static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
  3041. {
  3042. spin_lock(&vcpu->kvm->mmu_lock);
  3043. mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
  3044. spin_unlock(&vcpu->kvm->mmu_lock);
  3045. return 1;
  3046. }
  3047. static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
  3048. struct kvm_pv_mmu_op_buffer *buffer)
  3049. {
  3050. struct kvm_mmu_op_header *header;
  3051. header = pv_mmu_peek_buffer(buffer, sizeof *header);
  3052. if (!header)
  3053. return 0;
  3054. switch (header->op) {
  3055. case KVM_MMU_OP_WRITE_PTE: {
  3056. struct kvm_mmu_op_write_pte *wpte;
  3057. wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
  3058. if (!wpte)
  3059. return 0;
  3060. return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
  3061. wpte->pte_val);
  3062. }
  3063. case KVM_MMU_OP_FLUSH_TLB: {
  3064. struct kvm_mmu_op_flush_tlb *ftlb;
  3065. ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
  3066. if (!ftlb)
  3067. return 0;
  3068. return kvm_pv_mmu_flush_tlb(vcpu);
  3069. }
  3070. case KVM_MMU_OP_RELEASE_PT: {
  3071. struct kvm_mmu_op_release_pt *rpt;
  3072. rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
  3073. if (!rpt)
  3074. return 0;
  3075. return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
  3076. }
  3077. default: return 0;
  3078. }
  3079. }
  3080. int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
  3081. gpa_t addr, unsigned long *ret)
  3082. {
  3083. int r;
  3084. struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
  3085. buffer->ptr = buffer->buf;
  3086. buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
  3087. buffer->processed = 0;
  3088. r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
  3089. if (r)
  3090. goto out;
  3091. while (buffer->len) {
  3092. r = kvm_pv_mmu_op_one(vcpu, buffer);
  3093. if (r < 0)
  3094. goto out;
  3095. if (r == 0)
  3096. break;
  3097. }
  3098. r = 1;
  3099. out:
  3100. *ret = buffer->processed;
  3101. return r;
  3102. }
  3103. int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
  3104. {
  3105. struct kvm_shadow_walk_iterator iterator;
  3106. int nr_sptes = 0;
  3107. spin_lock(&vcpu->kvm->mmu_lock);
  3108. for_each_shadow_entry(vcpu, addr, iterator) {
  3109. sptes[iterator.level-1] = *iterator.sptep;
  3110. nr_sptes++;
  3111. if (!is_shadow_present_pte(*iterator.sptep))
  3112. break;
  3113. }
  3114. spin_unlock(&vcpu->kvm->mmu_lock);
  3115. return nr_sptes;
  3116. }
  3117. EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
  3118. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  3119. {
  3120. ASSERT(vcpu);
  3121. destroy_kvm_mmu(vcpu);
  3122. free_mmu_pages(vcpu);
  3123. mmu_free_memory_caches(vcpu);
  3124. }
  3125. #ifdef CONFIG_KVM_MMU_AUDIT
  3126. #include "mmu_audit.c"
  3127. #else
  3128. static void mmu_audit_disable(void) { }
  3129. #endif
  3130. void kvm_mmu_module_exit(void)
  3131. {
  3132. mmu_destroy_caches();
  3133. percpu_counter_destroy(&kvm_total_used_mmu_pages);
  3134. unregister_shrinker(&mmu_shrinker);
  3135. mmu_audit_disable();
  3136. }