sun4i_timer.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * Allwinner A1X SoCs timer handling.
  3. *
  4. * Copyright (C) 2012 Maxime Ripard
  5. *
  6. * Maxime Ripard <maxime.ripard@free-electrons.com>
  7. *
  8. * Based on code from
  9. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  10. * Benn Huang <benn@allwinnertech.com>
  11. *
  12. * This file is licensed under the terms of the GNU General Public
  13. * License version 2. This program is licensed "as is" without any
  14. * warranty of any kind, whether express or implied.
  15. */
  16. #include <linux/clk.h>
  17. #include <linux/clockchips.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/irq.h>
  20. #include <linux/irqreturn.h>
  21. #include <linux/sched_clock.h>
  22. #include <linux/of.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #define TIMER_IRQ_EN_REG 0x00
  26. #define TIMER_IRQ_EN(val) BIT(val)
  27. #define TIMER_IRQ_ST_REG 0x04
  28. #define TIMER_CTL_REG(val) (0x10 * val + 0x10)
  29. #define TIMER_CTL_ENABLE BIT(0)
  30. #define TIMER_CTL_RELOAD BIT(1)
  31. #define TIMER_CTL_ONESHOT BIT(7)
  32. #define TIMER_INTVAL_REG(val) (0x10 * (val) + 0x14)
  33. #define TIMER_CNTVAL_REG(val) (0x10 * (val) + 0x18)
  34. #define TIMER_SCAL 16
  35. static void __iomem *timer_base;
  36. /*
  37. * When we disable a timer, we need to wait at least for 2 cycles of
  38. * the timer source clock. We will use for that the clocksource timer
  39. * that is already setup and runs at the same frequency than the other
  40. * timers, and we never will be disabled.
  41. */
  42. static void sun4i_clkevt_sync(void)
  43. {
  44. u32 old = readl(timer_base + TIMER_CNTVAL_REG(1));
  45. while ((old - readl(timer_base + TIMER_CNTVAL_REG(1))) < 3)
  46. cpu_relax();
  47. }
  48. static void sun4i_clkevt_mode(enum clock_event_mode mode,
  49. struct clock_event_device *clk)
  50. {
  51. u32 u = readl(timer_base + TIMER_CTL_REG(0));
  52. switch (mode) {
  53. case CLOCK_EVT_MODE_PERIODIC:
  54. u &= ~(TIMER_CTL_ONESHOT);
  55. writel(u | TIMER_CTL_ENABLE, timer_base + TIMER_CTL_REG(0));
  56. break;
  57. case CLOCK_EVT_MODE_ONESHOT:
  58. writel(u | TIMER_CTL_ONESHOT, timer_base + TIMER_CTL_REG(0));
  59. break;
  60. case CLOCK_EVT_MODE_UNUSED:
  61. case CLOCK_EVT_MODE_SHUTDOWN:
  62. default:
  63. writel(u & ~(TIMER_CTL_ENABLE), timer_base + TIMER_CTL_REG(0));
  64. break;
  65. }
  66. }
  67. static int sun4i_clkevt_next_event(unsigned long evt,
  68. struct clock_event_device *unused)
  69. {
  70. u32 val = readl(timer_base + TIMER_CTL_REG(0));
  71. writel(val & ~TIMER_CTL_ENABLE, timer_base + TIMER_CTL_REG(0));
  72. sun4i_clkevt_sync();
  73. writel(evt, timer_base + TIMER_INTVAL_REG(0));
  74. val = readl(timer_base + TIMER_CTL_REG(0));
  75. writel(val | TIMER_CTL_ENABLE | TIMER_CTL_AUTORELOAD,
  76. timer_base + TIMER_CTL_REG(0));
  77. return 0;
  78. }
  79. static struct clock_event_device sun4i_clockevent = {
  80. .name = "sun4i_tick",
  81. .rating = 300,
  82. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  83. .set_mode = sun4i_clkevt_mode,
  84. .set_next_event = sun4i_clkevt_next_event,
  85. };
  86. static irqreturn_t sun4i_timer_interrupt(int irq, void *dev_id)
  87. {
  88. struct clock_event_device *evt = (struct clock_event_device *)dev_id;
  89. writel(0x1, timer_base + TIMER_IRQ_ST_REG);
  90. evt->event_handler(evt);
  91. return IRQ_HANDLED;
  92. }
  93. static struct irqaction sun4i_timer_irq = {
  94. .name = "sun4i_timer0",
  95. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  96. .handler = sun4i_timer_interrupt,
  97. .dev_id = &sun4i_clockevent,
  98. };
  99. static u32 sun4i_timer_sched_read(void)
  100. {
  101. return ~readl(timer_base + TIMER_CNTVAL_REG(1));
  102. }
  103. static void __init sun4i_timer_init(struct device_node *node)
  104. {
  105. unsigned long rate = 0;
  106. struct clk *clk;
  107. int ret, irq;
  108. u32 val;
  109. timer_base = of_iomap(node, 0);
  110. if (!timer_base)
  111. panic("Can't map registers");
  112. irq = irq_of_parse_and_map(node, 0);
  113. if (irq <= 0)
  114. panic("Can't parse IRQ");
  115. clk = of_clk_get(node, 0);
  116. if (IS_ERR(clk))
  117. panic("Can't get timer clock");
  118. clk_prepare_enable(clk);
  119. rate = clk_get_rate(clk);
  120. writel(~0, timer_base + TIMER_INTVAL_REG(1));
  121. writel(TIMER_CTL_ENABLE | TIMER_CTL_RELOAD |
  122. TIMER_CTL_CLK_SRC(TIMER_CTL_CLK_SRC_OSC24M),
  123. timer_base + TIMER_CTL_REG(1));
  124. setup_sched_clock(sun4i_timer_sched_read, 32, rate);
  125. clocksource_mmio_init(timer_base + TIMER_CNTVAL_REG(1), node->name,
  126. rate, 300, 32, clocksource_mmio_readl_down);
  127. writel(rate / (TIMER_SCAL * HZ),
  128. timer_base + TIMER_INTVAL_REG(0));
  129. /* set clock source to HOSC, 16 pre-division */
  130. val = readl(timer_base + TIMER_CTL_REG(0));
  131. val &= ~(0x07 << 4);
  132. val &= ~(0x03 << 2);
  133. val |= (4 << 4) | (1 << 2);
  134. writel(val, timer_base + TIMER_CTL_REG(0));
  135. /* set mode to auto reload */
  136. val = readl(timer_base + TIMER_CTL_REG(0));
  137. writel(val | TIMER_CTL_RELOAD, timer_base + TIMER_CTL_REG(0));
  138. ret = setup_irq(irq, &sun4i_timer_irq);
  139. if (ret)
  140. pr_warn("failed to setup irq %d\n", irq);
  141. /* Enable timer0 interrupt */
  142. val = readl(timer_base + TIMER_IRQ_EN_REG);
  143. writel(val | TIMER_IRQ_EN(0), timer_base + TIMER_IRQ_EN_REG);
  144. sun4i_clockevent.cpumask = cpumask_of(0);
  145. clockevents_config_and_register(&sun4i_clockevent, rate / TIMER_SCAL,
  146. 0x1, 0xff);
  147. }
  148. CLOCKSOURCE_OF_DECLARE(sun4i, "allwinner,sun4i-timer",
  149. sun4i_timer_init);