ns87415.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * Copyright (C) 1997-1998 Mark Lord <mlord@pobox.com>
  3. * Copyright (C) 1998 Eddie C. Dost <ecd@skynet.be>
  4. * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2004 Grant Grundler <grundler at parisc-linux.org>
  6. *
  7. * Inspired by an earlier effort from David S. Miller <davem@redhat.com>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/hdreg.h>
  14. #include <linux/pci.h>
  15. #include <linux/delay.h>
  16. #include <linux/ide.h>
  17. #include <linux/init.h>
  18. #include <asm/io.h>
  19. #ifdef CONFIG_SUPERIO
  20. /* SUPERIO 87560 is a PoS chip that NatSem denies exists.
  21. * Unfortunately, it's built-in on all Astro-based PA-RISC workstations
  22. * which use the integrated NS87514 cell for CD-ROM support.
  23. * i.e we have to support for CD-ROM installs.
  24. * See drivers/parisc/superio.c for more gory details.
  25. */
  26. #include <asm/superio.h>
  27. static unsigned long superio_ide_status[2];
  28. static unsigned long superio_ide_select[2];
  29. static unsigned long superio_ide_dma_status[2];
  30. #define SUPERIO_IDE_MAX_RETRIES 25
  31. /* Because of a defect in Super I/O, all reads of the PCI DMA status
  32. * registers, IDE status register and the IDE select register need to be
  33. * retried
  34. */
  35. static u8 superio_ide_inb (unsigned long port)
  36. {
  37. if (port == superio_ide_status[0] ||
  38. port == superio_ide_status[1] ||
  39. port == superio_ide_select[0] ||
  40. port == superio_ide_select[1] ||
  41. port == superio_ide_dma_status[0] ||
  42. port == superio_ide_dma_status[1]) {
  43. u8 tmp;
  44. int retries = SUPERIO_IDE_MAX_RETRIES;
  45. /* printk(" [ reading port 0x%x with retry ] ", port); */
  46. do {
  47. tmp = inb(port);
  48. if (tmp == 0)
  49. udelay(50);
  50. } while (tmp == 0 && retries-- > 0);
  51. return tmp;
  52. }
  53. return inb(port);
  54. }
  55. static void superio_tf_read(ide_drive_t *drive, ide_task_t *task)
  56. {
  57. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  58. struct ide_taskfile *tf = &task->tf;
  59. if (task->tf_flags & IDE_TFLAG_IN_DATA) {
  60. u16 data = inw(io_ports->data_addr);
  61. tf->data = data & 0xff;
  62. tf->hob_data = (data >> 8) & 0xff;
  63. }
  64. /* be sure we're looking at the low order bits */
  65. outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
  66. if (task->tf_flags & IDE_TFLAG_IN_NSECT)
  67. tf->nsect = inb(io_ports->nsect_addr);
  68. if (task->tf_flags & IDE_TFLAG_IN_LBAL)
  69. tf->lbal = inb(io_ports->lbal_addr);
  70. if (task->tf_flags & IDE_TFLAG_IN_LBAM)
  71. tf->lbam = inb(io_ports->lbam_addr);
  72. if (task->tf_flags & IDE_TFLAG_IN_LBAH)
  73. tf->lbah = inb(io_ports->lbah_addr);
  74. if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
  75. tf->device = superio_ide_inb(io_ports->device_addr);
  76. if (task->tf_flags & IDE_TFLAG_LBA48) {
  77. outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
  78. if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
  79. tf->hob_feature = inb(io_ports->feature_addr);
  80. if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
  81. tf->hob_nsect = inb(io_ports->nsect_addr);
  82. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
  83. tf->hob_lbal = inb(io_ports->lbal_addr);
  84. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
  85. tf->hob_lbam = inb(io_ports->lbam_addr);
  86. if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
  87. tf->hob_lbah = inb(io_ports->lbah_addr);
  88. }
  89. }
  90. static void __devinit superio_ide_init_iops (struct hwif_s *hwif)
  91. {
  92. struct pci_dev *pdev = to_pci_dev(hwif->dev);
  93. u32 base, dmabase;
  94. u8 port = hwif->channel, tmp;
  95. base = pci_resource_start(pdev, port * 2) & ~3;
  96. dmabase = pci_resource_start(pdev, 4) & ~3;
  97. superio_ide_status[port] = base + 7;
  98. superio_ide_select[port] = base + 6;
  99. superio_ide_dma_status[port] = dmabase + (!port ? 2 : 0xa);
  100. /* Clear error/interrupt, enable dma */
  101. tmp = superio_ide_inb(superio_ide_dma_status[port]);
  102. outb(tmp | 0x66, superio_ide_dma_status[port]);
  103. hwif->tf_read = superio_tf_read;
  104. /* We need to override inb to workaround a SuperIO errata */
  105. hwif->INB = superio_ide_inb;
  106. }
  107. static void __devinit init_iops_ns87415(ide_hwif_t *hwif)
  108. {
  109. struct pci_dev *dev = to_pci_dev(hwif->dev);
  110. if (PCI_SLOT(dev->devfn) == 0xE)
  111. /* Built-in - assume it's under superio. */
  112. superio_ide_init_iops(hwif);
  113. }
  114. #endif
  115. static unsigned int ns87415_count = 0, ns87415_control[MAX_HWIFS] = { 0 };
  116. /*
  117. * This routine either enables/disables (according to drive->present)
  118. * the IRQ associated with the port (HWIF(drive)),
  119. * and selects either PIO or DMA handshaking for the next I/O operation.
  120. */
  121. static void ns87415_prepare_drive (ide_drive_t *drive, unsigned int use_dma)
  122. {
  123. ide_hwif_t *hwif = HWIF(drive);
  124. struct pci_dev *dev = to_pci_dev(hwif->dev);
  125. unsigned int bit, other, new, *old = (unsigned int *) hwif->select_data;
  126. unsigned long flags;
  127. local_irq_save(flags);
  128. new = *old;
  129. /* Adjust IRQ enable bit */
  130. bit = 1 << (8 + hwif->channel);
  131. new = drive->present ? (new & ~bit) : (new | bit);
  132. /* Select PIO or DMA, DMA may only be selected for one drive/channel. */
  133. bit = 1 << (20 + drive->select.b.unit + (hwif->channel << 1));
  134. other = 1 << (20 + (1 - drive->select.b.unit) + (hwif->channel << 1));
  135. new = use_dma ? ((new & ~other) | bit) : (new & ~bit);
  136. if (new != *old) {
  137. unsigned char stat;
  138. /*
  139. * Don't change DMA engine settings while Write Buffers
  140. * are busy.
  141. */
  142. (void) pci_read_config_byte(dev, 0x43, &stat);
  143. while (stat & 0x03) {
  144. udelay(1);
  145. (void) pci_read_config_byte(dev, 0x43, &stat);
  146. }
  147. *old = new;
  148. (void) pci_write_config_dword(dev, 0x40, new);
  149. /*
  150. * And let things settle...
  151. */
  152. udelay(10);
  153. }
  154. local_irq_restore(flags);
  155. }
  156. static void ns87415_selectproc (ide_drive_t *drive)
  157. {
  158. ns87415_prepare_drive (drive, drive->using_dma);
  159. }
  160. static int ns87415_dma_end(ide_drive_t *drive)
  161. {
  162. ide_hwif_t *hwif = HWIF(drive);
  163. u8 dma_stat = 0, dma_cmd = 0;
  164. drive->waiting_for_dma = 0;
  165. dma_stat = hwif->INB(hwif->dma_status);
  166. /* get dma command mode */
  167. dma_cmd = hwif->INB(hwif->dma_command);
  168. /* stop DMA */
  169. outb(dma_cmd & ~1, hwif->dma_command);
  170. /* from ERRATA: clear the INTR & ERROR bits */
  171. dma_cmd = hwif->INB(hwif->dma_command);
  172. outb(dma_cmd | 6, hwif->dma_command);
  173. /* and free any DMA resources */
  174. ide_destroy_dmatable(drive);
  175. /* verify good DMA status */
  176. return (dma_stat & 7) != 4;
  177. }
  178. static int ns87415_dma_setup(ide_drive_t *drive)
  179. {
  180. /* select DMA xfer */
  181. ns87415_prepare_drive(drive, 1);
  182. if (!ide_dma_setup(drive))
  183. return 0;
  184. /* DMA failed: select PIO xfer */
  185. ns87415_prepare_drive(drive, 0);
  186. return 1;
  187. }
  188. static void __devinit init_hwif_ns87415 (ide_hwif_t *hwif)
  189. {
  190. struct pci_dev *dev = to_pci_dev(hwif->dev);
  191. unsigned int ctrl, using_inta;
  192. u8 progif;
  193. #ifdef __sparc_v9__
  194. int timeout;
  195. u8 stat;
  196. #endif
  197. /*
  198. * We cannot probe for IRQ: both ports share common IRQ on INTA.
  199. * Also, leave IRQ masked during drive probing, to prevent infinite
  200. * interrupts from a potentially floating INTA..
  201. *
  202. * IRQs get unmasked in selectproc when drive is first used.
  203. */
  204. (void) pci_read_config_dword(dev, 0x40, &ctrl);
  205. (void) pci_read_config_byte(dev, 0x09, &progif);
  206. /* is irq in "native" mode? */
  207. using_inta = progif & (1 << (hwif->channel << 1));
  208. if (!using_inta)
  209. using_inta = ctrl & (1 << (4 + hwif->channel));
  210. if (hwif->mate) {
  211. hwif->select_data = hwif->mate->select_data;
  212. } else {
  213. hwif->select_data = (unsigned long)
  214. &ns87415_control[ns87415_count++];
  215. ctrl |= (1 << 8) | (1 << 9); /* mask both IRQs */
  216. if (using_inta)
  217. ctrl &= ~(1 << 6); /* unmask INTA */
  218. *((unsigned int *)hwif->select_data) = ctrl;
  219. (void) pci_write_config_dword(dev, 0x40, ctrl);
  220. /*
  221. * Set prefetch size to 512 bytes for both ports,
  222. * but don't turn on/off prefetching here.
  223. */
  224. pci_write_config_byte(dev, 0x55, 0xee);
  225. #ifdef __sparc_v9__
  226. /*
  227. * XXX: Reset the device, if we don't it will not respond to
  228. * SELECT_DRIVE() properly during first ide_probe_port().
  229. */
  230. timeout = 10000;
  231. outb(12, hwif->io_ports.ctl_addr);
  232. udelay(10);
  233. outb(8, hwif->io_ports.ctl_addr);
  234. do {
  235. udelay(50);
  236. stat = hwif->INB(hwif->io_ports.status_addr);
  237. if (stat == 0xff)
  238. break;
  239. } while ((stat & BUSY_STAT) && --timeout);
  240. #endif
  241. }
  242. if (!using_inta)
  243. hwif->irq = __ide_default_irq(hwif->io_ports.data_addr);
  244. else if (!hwif->irq && hwif->mate && hwif->mate->irq)
  245. hwif->irq = hwif->mate->irq; /* share IRQ with mate */
  246. if (!hwif->dma_base)
  247. return;
  248. outb(0x60, hwif->dma_status);
  249. }
  250. static const struct ide_port_ops ns87415_port_ops = {
  251. .selectproc = ns87415_selectproc,
  252. };
  253. static const struct ide_dma_ops ns87415_dma_ops = {
  254. .dma_host_set = ide_dma_host_set,
  255. .dma_setup = ns87415_dma_setup,
  256. .dma_exec_cmd = ide_dma_exec_cmd,
  257. .dma_start = ide_dma_start,
  258. .dma_end = ns87415_dma_end,
  259. .dma_test_irq = ide_dma_test_irq,
  260. .dma_lost_irq = ide_dma_lost_irq,
  261. .dma_timeout = ide_dma_timeout,
  262. };
  263. static const struct ide_port_info ns87415_chipset __devinitdata = {
  264. .name = "NS87415",
  265. #ifdef CONFIG_SUPERIO
  266. .init_iops = init_iops_ns87415,
  267. #endif
  268. .init_hwif = init_hwif_ns87415,
  269. .port_ops = &ns87415_port_ops,
  270. .dma_ops = &ns87415_dma_ops,
  271. .host_flags = IDE_HFLAG_TRUST_BIOS_FOR_DMA |
  272. IDE_HFLAG_NO_ATAPI_DMA,
  273. };
  274. static int __devinit ns87415_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  275. {
  276. return ide_setup_pci_device(dev, &ns87415_chipset);
  277. }
  278. static const struct pci_device_id ns87415_pci_tbl[] = {
  279. { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_87415), 0 },
  280. { 0, },
  281. };
  282. MODULE_DEVICE_TABLE(pci, ns87415_pci_tbl);
  283. static struct pci_driver driver = {
  284. .name = "NS87415_IDE",
  285. .id_table = ns87415_pci_tbl,
  286. .probe = ns87415_init_one,
  287. };
  288. static int __init ns87415_ide_init(void)
  289. {
  290. return ide_pci_register_driver(&driver);
  291. }
  292. module_init(ns87415_ide_init);
  293. MODULE_AUTHOR("Mark Lord, Eddie Dost, Andre Hedrick");
  294. MODULE_DESCRIPTION("PCI driver module for NS87415 IDE");
  295. MODULE_LICENSE("GPL");