cs5520.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * IDE tuning and bus mastering support for the CS5510/CS5520
  3. * chipsets
  4. *
  5. * The CS5510/CS5520 are slightly unusual devices. Unlike the
  6. * typical IDE controllers they do bus mastering with the drive in
  7. * PIO mode and smarter silicon.
  8. *
  9. * The practical upshot of this is that we must always tune the
  10. * drive for the right PIO mode. We must also ignore all the blacklists
  11. * and the drive bus mastering DMA information.
  12. *
  13. * *** This driver is strictly experimental ***
  14. *
  15. * (c) Copyright Red Hat Inc 2002
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License as published by the
  19. * Free Software Foundation; either version 2, or (at your option) any
  20. * later version.
  21. *
  22. * This program is distributed in the hope that it will be useful, but
  23. * WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  25. * General Public License for more details.
  26. *
  27. * For the avoidance of doubt the "preferred form" of this code is one which
  28. * is in an open non patent encumbered format. Where cryptographic key signing
  29. * forms part of the process of creating an executable the information
  30. * including keys needed to generate an equivalently functional executable
  31. * are deemed to be part of the source code.
  32. *
  33. */
  34. #include <linux/module.h>
  35. #include <linux/types.h>
  36. #include <linux/kernel.h>
  37. #include <linux/hdreg.h>
  38. #include <linux/init.h>
  39. #include <linux/pci.h>
  40. #include <linux/ide.h>
  41. #include <linux/dma-mapping.h>
  42. struct pio_clocks
  43. {
  44. int address;
  45. int assert;
  46. int recovery;
  47. };
  48. static struct pio_clocks cs5520_pio_clocks[]={
  49. {3, 6, 11},
  50. {2, 5, 6},
  51. {1, 4, 3},
  52. {1, 3, 2},
  53. {1, 2, 1}
  54. };
  55. static void cs5520_set_pio_mode(ide_drive_t *drive, const u8 pio)
  56. {
  57. ide_hwif_t *hwif = HWIF(drive);
  58. struct pci_dev *pdev = to_pci_dev(hwif->dev);
  59. int controller = drive->dn > 1 ? 1 : 0;
  60. /* FIXME: if DMA = 1 do we need to set the DMA bit here ? */
  61. /* 8bit CAT/CRT - 8bit command timing for channel */
  62. pci_write_config_byte(pdev, 0x62 + controller,
  63. (cs5520_pio_clocks[pio].recovery << 4) |
  64. (cs5520_pio_clocks[pio].assert));
  65. /* 0x64 - 16bit Primary, 0x68 - 16bit Secondary */
  66. /* FIXME: should these use address ? */
  67. /* Data read timing */
  68. pci_write_config_byte(pdev, 0x64 + 4*controller + (drive->dn&1),
  69. (cs5520_pio_clocks[pio].recovery << 4) |
  70. (cs5520_pio_clocks[pio].assert));
  71. /* Write command timing */
  72. pci_write_config_byte(pdev, 0x66 + 4*controller + (drive->dn&1),
  73. (cs5520_pio_clocks[pio].recovery << 4) |
  74. (cs5520_pio_clocks[pio].assert));
  75. }
  76. static void cs5520_set_dma_mode(ide_drive_t *drive, const u8 speed)
  77. {
  78. printk(KERN_ERR "cs55x0: bad ide timing.\n");
  79. cs5520_set_pio_mode(drive, 0);
  80. }
  81. /*
  82. * We wrap the DMA activate to set the vdma flag. This is needed
  83. * so that the IDE DMA layer issues PIO not DMA commands over the
  84. * DMA channel
  85. *
  86. * ATAPI is harder so disable it for now using IDE_HFLAG_NO_ATAPI_DMA
  87. */
  88. static void cs5520_dma_host_set(ide_drive_t *drive, int on)
  89. {
  90. drive->vdma = on;
  91. ide_dma_host_set(drive, on);
  92. }
  93. static const struct ide_port_ops cs5520_port_ops = {
  94. .set_pio_mode = cs5520_set_pio_mode,
  95. .set_dma_mode = cs5520_set_dma_mode,
  96. };
  97. static const struct ide_dma_ops cs5520_dma_ops = {
  98. .dma_host_set = cs5520_dma_host_set,
  99. .dma_setup = ide_dma_setup,
  100. .dma_exec_cmd = ide_dma_exec_cmd,
  101. .dma_start = ide_dma_start,
  102. .dma_end = __ide_dma_end,
  103. .dma_test_irq = ide_dma_test_irq,
  104. .dma_lost_irq = ide_dma_lost_irq,
  105. .dma_timeout = ide_dma_timeout,
  106. };
  107. /* FIXME: VDMA is disabled because it caused system hangs */
  108. #define DECLARE_CS_DEV(name_str) \
  109. { \
  110. .name = name_str, \
  111. .port_ops = &cs5520_port_ops, \
  112. .dma_ops = &cs5520_dma_ops, \
  113. .host_flags = IDE_HFLAG_ISA_PORTS | \
  114. IDE_HFLAG_CS5520 | \
  115. IDE_HFLAG_NO_ATAPI_DMA | \
  116. IDE_HFLAG_ABUSE_SET_DMA_MODE, \
  117. .pio_mask = ATA_PIO4, \
  118. }
  119. static const struct ide_port_info cyrix_chipsets[] __devinitdata = {
  120. /* 0 */ DECLARE_CS_DEV("Cyrix 5510"),
  121. /* 1 */ DECLARE_CS_DEV("Cyrix 5520")
  122. };
  123. /*
  124. * The 5510/5520 are a bit weird. They don't quite set up the way
  125. * the PCI helper layer expects so we must do much of the set up
  126. * work longhand.
  127. */
  128. static int __devinit cs5520_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  129. {
  130. const struct ide_port_info *d = &cyrix_chipsets[id->driver_data];
  131. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  132. ide_setup_pci_noise(dev, d);
  133. /* We must not grab the entire device, it has 'ISA' space in its
  134. * BARS too and we will freak out other bits of the kernel
  135. */
  136. if (pci_enable_device_io(dev)) {
  137. printk(KERN_WARNING "%s: Unable to enable 55x0.\n", d->name);
  138. return -ENODEV;
  139. }
  140. pci_set_master(dev);
  141. if (pci_set_dma_mask(dev, DMA_32BIT_MASK)) {
  142. printk(KERN_WARNING "cs5520: No suitable DMA available.\n");
  143. return -ENODEV;
  144. }
  145. /*
  146. * Now the chipset is configured we can let the core
  147. * do all the device setup for us
  148. */
  149. ide_pci_setup_ports(dev, d, 14, &idx[0]);
  150. ide_device_add(idx, d);
  151. return 0;
  152. }
  153. static const struct pci_device_id cs5520_pci_tbl[] = {
  154. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5510), 0 },
  155. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5520), 1 },
  156. { 0, },
  157. };
  158. MODULE_DEVICE_TABLE(pci, cs5520_pci_tbl);
  159. static struct pci_driver driver = {
  160. .name = "Cyrix_IDE",
  161. .id_table = cs5520_pci_tbl,
  162. .probe = cs5520_init_one,
  163. };
  164. static int __init cs5520_ide_init(void)
  165. {
  166. return ide_pci_register_driver(&driver);
  167. }
  168. module_init(cs5520_ide_init);
  169. MODULE_AUTHOR("Alan Cox");
  170. MODULE_DESCRIPTION("PCI driver module for Cyrix 5510/5520 IDE");
  171. MODULE_LICENSE("GPL");