alim15x3.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592
  1. /*
  2. * Copyright (C) 1998-2000 Michel Aubry, Maintainer
  3. * Copyright (C) 1998-2000 Andrzej Krzysztofowicz, Maintainer
  4. * Copyright (C) 1999-2000 CJ, cjtsai@ali.com.tw, Maintainer
  5. *
  6. * Copyright (C) 1998-2000 Andre Hedrick (andre@linux-ide.org)
  7. * May be copied or modified under the terms of the GNU General Public License
  8. * Copyright (C) 2002 Alan Cox <alan@redhat.com>
  9. * ALi (now ULi M5228) support by Clear Zhang <Clear.Zhang@ali.com.tw>
  10. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  11. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  12. *
  13. * (U)DMA capable version of ali 1533/1543(C), 1535(D)
  14. *
  15. **********************************************************************
  16. * 9/7/99 --Parts from the above author are included and need to be
  17. * converted into standard interface, once I finish the thought.
  18. *
  19. * Recent changes
  20. * Don't use LBA48 mode on ALi <= 0xC4
  21. * Don't poke 0x79 with a non ALi northbridge
  22. * Don't flip undefined bits on newer chipsets (fix Fujitsu laptop hang)
  23. * Allow UDMA6 on revisions > 0xC4
  24. *
  25. * Documentation
  26. * Chipset documentation available under NDA only
  27. *
  28. */
  29. #include <linux/module.h>
  30. #include <linux/types.h>
  31. #include <linux/kernel.h>
  32. #include <linux/pci.h>
  33. #include <linux/hdreg.h>
  34. #include <linux/ide.h>
  35. #include <linux/init.h>
  36. #include <linux/dmi.h>
  37. #include <asm/io.h>
  38. /*
  39. * Allow UDMA on M1543C-E chipset for WDC disks that ignore CRC checking
  40. * (this is DANGEROUS and could result in data corruption).
  41. */
  42. static int wdc_udma;
  43. module_param(wdc_udma, bool, 0);
  44. MODULE_PARM_DESC(wdc_udma,
  45. "allow UDMA on M1543C-E chipset for WDC disks (DANGEROUS)");
  46. /*
  47. * ALi devices are not plug in. Otherwise these static values would
  48. * need to go. They ought to go away anyway
  49. */
  50. static u8 m5229_revision;
  51. static u8 chip_is_1543c_e;
  52. static struct pci_dev *isa_dev;
  53. /**
  54. * ali_set_pio_mode - set host controller for PIO mode
  55. * @drive: drive
  56. * @pio: PIO mode number
  57. *
  58. * Program the controller for the given PIO mode.
  59. */
  60. static void ali_set_pio_mode(ide_drive_t *drive, const u8 pio)
  61. {
  62. ide_hwif_t *hwif = HWIF(drive);
  63. struct pci_dev *dev = to_pci_dev(hwif->dev);
  64. int s_time, a_time, c_time;
  65. u8 s_clc, a_clc, r_clc;
  66. unsigned long flags;
  67. int bus_speed = ide_pci_clk ? ide_pci_clk : system_bus_clock();
  68. int port = hwif->channel ? 0x5c : 0x58;
  69. int portFIFO = hwif->channel ? 0x55 : 0x54;
  70. u8 cd_dma_fifo = 0;
  71. int unit = drive->select.b.unit & 1;
  72. s_time = ide_pio_timings[pio].setup_time;
  73. a_time = ide_pio_timings[pio].active_time;
  74. if ((s_clc = (s_time * bus_speed + 999) / 1000) >= 8)
  75. s_clc = 0;
  76. if ((a_clc = (a_time * bus_speed + 999) / 1000) >= 8)
  77. a_clc = 0;
  78. c_time = ide_pio_timings[pio].cycle_time;
  79. if (!(r_clc = (c_time * bus_speed + 999) / 1000 - a_clc - s_clc)) {
  80. r_clc = 1;
  81. } else {
  82. if (r_clc >= 16)
  83. r_clc = 0;
  84. }
  85. local_irq_save(flags);
  86. /*
  87. * PIO mode => ATA FIFO on, ATAPI FIFO off
  88. */
  89. pci_read_config_byte(dev, portFIFO, &cd_dma_fifo);
  90. if (drive->media==ide_disk) {
  91. if (unit) {
  92. pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0x0F) | 0x50);
  93. } else {
  94. pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0xF0) | 0x05);
  95. }
  96. } else {
  97. if (unit) {
  98. pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0x0F);
  99. } else {
  100. pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0xF0);
  101. }
  102. }
  103. pci_write_config_byte(dev, port, s_clc);
  104. pci_write_config_byte(dev, port+drive->select.b.unit+2, (a_clc << 4) | r_clc);
  105. local_irq_restore(flags);
  106. }
  107. /**
  108. * ali_udma_filter - compute UDMA mask
  109. * @drive: IDE device
  110. *
  111. * Return available UDMA modes.
  112. *
  113. * The actual rules for the ALi are:
  114. * No UDMA on revisions <= 0x20
  115. * Disk only for revisions < 0xC2
  116. * Not WDC drives on M1543C-E (?)
  117. *
  118. * FIXME: WDC ifdef needs to die
  119. */
  120. static u8 ali_udma_filter(ide_drive_t *drive)
  121. {
  122. if (m5229_revision > 0x20 && m5229_revision < 0xC2) {
  123. if (drive->media != ide_disk)
  124. return 0;
  125. #ifndef CONFIG_WDC_ALI15X3
  126. if (chip_is_1543c_e && strstr(drive->id->model, "WDC ") &&
  127. wdc_udma == 0)
  128. return 0;
  129. #endif
  130. }
  131. return drive->hwif->ultra_mask;
  132. }
  133. /**
  134. * ali_set_dma_mode - set host controller for DMA mode
  135. * @drive: drive
  136. * @speed: DMA mode
  137. *
  138. * Configure the hardware for the desired IDE transfer mode.
  139. */
  140. static void ali_set_dma_mode(ide_drive_t *drive, const u8 speed)
  141. {
  142. ide_hwif_t *hwif = HWIF(drive);
  143. struct pci_dev *dev = to_pci_dev(hwif->dev);
  144. u8 speed1 = speed;
  145. u8 unit = (drive->select.b.unit & 0x01);
  146. u8 tmpbyte = 0x00;
  147. int m5229_udma = (hwif->channel) ? 0x57 : 0x56;
  148. if (speed == XFER_UDMA_6)
  149. speed1 = 0x47;
  150. if (speed < XFER_UDMA_0) {
  151. u8 ultra_enable = (unit) ? 0x7f : 0xf7;
  152. /*
  153. * clear "ultra enable" bit
  154. */
  155. pci_read_config_byte(dev, m5229_udma, &tmpbyte);
  156. tmpbyte &= ultra_enable;
  157. pci_write_config_byte(dev, m5229_udma, tmpbyte);
  158. /*
  159. * FIXME: Oh, my... DMA timings are never set.
  160. */
  161. } else {
  162. pci_read_config_byte(dev, m5229_udma, &tmpbyte);
  163. tmpbyte &= (0x0f << ((1-unit) << 2));
  164. /*
  165. * enable ultra dma and set timing
  166. */
  167. tmpbyte |= ((0x08 | ((4-speed1)&0x07)) << (unit << 2));
  168. pci_write_config_byte(dev, m5229_udma, tmpbyte);
  169. if (speed >= XFER_UDMA_3) {
  170. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  171. tmpbyte |= 1;
  172. pci_write_config_byte(dev, 0x4b, tmpbyte);
  173. }
  174. }
  175. }
  176. /**
  177. * ali15x3_dma_setup - begin a DMA phase
  178. * @drive: target device
  179. *
  180. * Returns 1 if the DMA cannot be performed, zero on success.
  181. */
  182. static int ali15x3_dma_setup(ide_drive_t *drive)
  183. {
  184. if (m5229_revision < 0xC2 && drive->media != ide_disk) {
  185. if (rq_data_dir(drive->hwif->hwgroup->rq))
  186. return 1; /* try PIO instead of DMA */
  187. }
  188. return ide_dma_setup(drive);
  189. }
  190. /**
  191. * init_chipset_ali15x3 - Initialise an ALi IDE controller
  192. * @dev: PCI device
  193. * @name: Name of the controller
  194. *
  195. * This function initializes the ALI IDE controller and where
  196. * appropriate also sets up the 1533 southbridge.
  197. */
  198. static unsigned int __devinit init_chipset_ali15x3 (struct pci_dev *dev, const char *name)
  199. {
  200. unsigned long flags;
  201. u8 tmpbyte;
  202. struct pci_dev *north = pci_get_slot(dev->bus, PCI_DEVFN(0,0));
  203. m5229_revision = dev->revision;
  204. isa_dev = pci_get_device(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, NULL);
  205. local_irq_save(flags);
  206. if (m5229_revision < 0xC2) {
  207. /*
  208. * revision 0x20 (1543-E, 1543-F)
  209. * revision 0xC0, 0xC1 (1543C-C, 1543C-D, 1543C-E)
  210. * clear CD-ROM DMA write bit, m5229, 0x4b, bit 7
  211. */
  212. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  213. /*
  214. * clear bit 7
  215. */
  216. pci_write_config_byte(dev, 0x4b, tmpbyte & 0x7F);
  217. /*
  218. * check m1533, 0x5e, bit 1~4 == 1001 => & 00011110 = 00010010
  219. */
  220. if (m5229_revision >= 0x20 && isa_dev) {
  221. pci_read_config_byte(isa_dev, 0x5e, &tmpbyte);
  222. chip_is_1543c_e = ((tmpbyte & 0x1e) == 0x12) ? 1: 0;
  223. }
  224. goto out;
  225. }
  226. /*
  227. * 1543C-B?, 1535, 1535D, 1553
  228. * Note 1: not all "motherboard" support this detection
  229. * Note 2: if no udma 66 device, the detection may "error".
  230. * but in this case, we will not set the device to
  231. * ultra 66, the detection result is not important
  232. */
  233. /*
  234. * enable "Cable Detection", m5229, 0x4b, bit3
  235. */
  236. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  237. pci_write_config_byte(dev, 0x4b, tmpbyte | 0x08);
  238. /*
  239. * We should only tune the 1533 enable if we are using an ALi
  240. * North bridge. We might have no north found on some zany
  241. * box without a device at 0:0.0. The ALi bridge will be at
  242. * 0:0.0 so if we didn't find one we know what is cooking.
  243. */
  244. if (north && north->vendor != PCI_VENDOR_ID_AL)
  245. goto out;
  246. if (m5229_revision < 0xC5 && isa_dev)
  247. {
  248. /*
  249. * set south-bridge's enable bit, m1533, 0x79
  250. */
  251. pci_read_config_byte(isa_dev, 0x79, &tmpbyte);
  252. if (m5229_revision == 0xC2) {
  253. /*
  254. * 1543C-B0 (m1533, 0x79, bit 2)
  255. */
  256. pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x04);
  257. } else if (m5229_revision >= 0xC3) {
  258. /*
  259. * 1553/1535 (m1533, 0x79, bit 1)
  260. */
  261. pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x02);
  262. }
  263. }
  264. out:
  265. /*
  266. * CD_ROM DMA on (m5229, 0x53, bit0)
  267. * Enable this bit even if we want to use PIO.
  268. * PIO FIFO off (m5229, 0x53, bit1)
  269. * The hardware will use 0x54h and 0x55h to control PIO FIFO.
  270. * (Not on later devices it seems)
  271. *
  272. * 0x53 changes meaning on later revs - we must no touch
  273. * bit 1 on them. Need to check if 0x20 is the right break.
  274. */
  275. if (m5229_revision >= 0x20) {
  276. pci_read_config_byte(dev, 0x53, &tmpbyte);
  277. if (m5229_revision <= 0x20)
  278. tmpbyte = (tmpbyte & (~0x02)) | 0x01;
  279. else if (m5229_revision == 0xc7 || m5229_revision == 0xc8)
  280. tmpbyte |= 0x03;
  281. else
  282. tmpbyte |= 0x01;
  283. pci_write_config_byte(dev, 0x53, tmpbyte);
  284. }
  285. pci_dev_put(north);
  286. pci_dev_put(isa_dev);
  287. local_irq_restore(flags);
  288. return 0;
  289. }
  290. /*
  291. * Cable special cases
  292. */
  293. static const struct dmi_system_id cable_dmi_table[] = {
  294. {
  295. .ident = "HP Pavilion N5430",
  296. .matches = {
  297. DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
  298. DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
  299. },
  300. },
  301. {
  302. .ident = "Toshiba Satellite S1800-814",
  303. .matches = {
  304. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  305. DMI_MATCH(DMI_PRODUCT_NAME, "S1800-814"),
  306. },
  307. },
  308. { }
  309. };
  310. static int ali_cable_override(struct pci_dev *pdev)
  311. {
  312. /* Fujitsu P2000 */
  313. if (pdev->subsystem_vendor == 0x10CF &&
  314. pdev->subsystem_device == 0x10AF)
  315. return 1;
  316. /* Mitac 8317 (Winbook-A) and relatives */
  317. if (pdev->subsystem_vendor == 0x1071 &&
  318. pdev->subsystem_device == 0x8317)
  319. return 1;
  320. /* Systems by DMI */
  321. if (dmi_check_system(cable_dmi_table))
  322. return 1;
  323. return 0;
  324. }
  325. /**
  326. * ali_cable_detect - cable detection
  327. * @hwif: IDE interface
  328. *
  329. * This checks if the controller and the cable are capable
  330. * of UDMA66 transfers. It doesn't check the drives.
  331. * But see note 2 below!
  332. *
  333. * FIXME: frobs bits that are not defined on newer ALi devicea
  334. */
  335. static u8 __devinit ali_cable_detect(ide_hwif_t *hwif)
  336. {
  337. struct pci_dev *dev = to_pci_dev(hwif->dev);
  338. unsigned long flags;
  339. u8 cbl = ATA_CBL_PATA40, tmpbyte;
  340. local_irq_save(flags);
  341. if (m5229_revision >= 0xC2) {
  342. /*
  343. * m5229 80-pin cable detection (from Host View)
  344. *
  345. * 0x4a bit0 is 0 => primary channel has 80-pin
  346. * 0x4a bit1 is 0 => secondary channel has 80-pin
  347. *
  348. * Certain laptops use short but suitable cables
  349. * and don't implement the detect logic.
  350. */
  351. if (ali_cable_override(dev))
  352. cbl = ATA_CBL_PATA40_SHORT;
  353. else {
  354. pci_read_config_byte(dev, 0x4a, &tmpbyte);
  355. if ((tmpbyte & (1 << hwif->channel)) == 0)
  356. cbl = ATA_CBL_PATA80;
  357. }
  358. }
  359. local_irq_restore(flags);
  360. return cbl;
  361. }
  362. #if !defined(CONFIG_SPARC64) && !defined(CONFIG_PPC)
  363. /**
  364. * init_hwif_ali15x3 - Initialize the ALI IDE x86 stuff
  365. * @hwif: interface to configure
  366. *
  367. * Obtain the IRQ tables for an ALi based IDE solution on the PC
  368. * class platforms. This part of the code isn't applicable to the
  369. * Sparc and PowerPC systems.
  370. */
  371. static void __devinit init_hwif_ali15x3 (ide_hwif_t *hwif)
  372. {
  373. struct pci_dev *dev = to_pci_dev(hwif->dev);
  374. u8 ideic, inmir;
  375. s8 irq_routing_table[] = { -1, 9, 3, 10, 4, 5, 7, 6,
  376. 1, 11, 0, 12, 0, 14, 0, 15 };
  377. int irq = -1;
  378. if (dev->device == PCI_DEVICE_ID_AL_M5229)
  379. hwif->irq = hwif->channel ? 15 : 14;
  380. if (isa_dev) {
  381. /*
  382. * read IDE interface control
  383. */
  384. pci_read_config_byte(isa_dev, 0x58, &ideic);
  385. /* bit0, bit1 */
  386. ideic = ideic & 0x03;
  387. /* get IRQ for IDE Controller */
  388. if ((hwif->channel && ideic == 0x03) ||
  389. (!hwif->channel && !ideic)) {
  390. /*
  391. * get SIRQ1 routing table
  392. */
  393. pci_read_config_byte(isa_dev, 0x44, &inmir);
  394. inmir = inmir & 0x0f;
  395. irq = irq_routing_table[inmir];
  396. } else if (hwif->channel && !(ideic & 0x01)) {
  397. /*
  398. * get SIRQ2 routing table
  399. */
  400. pci_read_config_byte(isa_dev, 0x75, &inmir);
  401. inmir = inmir & 0x0f;
  402. irq = irq_routing_table[inmir];
  403. }
  404. if(irq >= 0)
  405. hwif->irq = irq;
  406. }
  407. }
  408. #else
  409. #define init_hwif_ali15x3 NULL
  410. #endif /* !defined(CONFIG_SPARC64) && !defined(CONFIG_PPC) */
  411. /**
  412. * init_dma_ali15x3 - set up DMA on ALi15x3
  413. * @hwif: IDE interface
  414. * @d: IDE port info
  415. *
  416. * Set up the DMA functionality on the ALi 15x3.
  417. */
  418. static int __devinit init_dma_ali15x3(ide_hwif_t *hwif,
  419. const struct ide_port_info *d)
  420. {
  421. struct pci_dev *dev = to_pci_dev(hwif->dev);
  422. unsigned long base = ide_pci_dma_base(hwif, d);
  423. if (base == 0 || ide_pci_set_master(dev, d->name) < 0)
  424. return -1;
  425. if (!hwif->channel)
  426. outb(inb(base + 2) & 0x60, base + 2);
  427. printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
  428. hwif->name, base, base + 7);
  429. if (ide_allocate_dma_engine(hwif))
  430. return -1;
  431. ide_setup_dma(hwif, base);
  432. return 0;
  433. }
  434. static const struct ide_port_ops ali_port_ops = {
  435. .set_pio_mode = ali_set_pio_mode,
  436. .set_dma_mode = ali_set_dma_mode,
  437. .udma_filter = ali_udma_filter,
  438. .cable_detect = ali_cable_detect,
  439. };
  440. static const struct ide_dma_ops ali_dma_ops = {
  441. .dma_host_set = ide_dma_host_set,
  442. .dma_setup = ali15x3_dma_setup,
  443. .dma_exec_cmd = ide_dma_exec_cmd,
  444. .dma_start = ide_dma_start,
  445. .dma_end = __ide_dma_end,
  446. .dma_test_irq = ide_dma_test_irq,
  447. .dma_lost_irq = ide_dma_lost_irq,
  448. .dma_timeout = ide_dma_timeout,
  449. };
  450. static const struct ide_port_info ali15x3_chipset __devinitdata = {
  451. .name = "ALI15X3",
  452. .init_chipset = init_chipset_ali15x3,
  453. .init_hwif = init_hwif_ali15x3,
  454. .init_dma = init_dma_ali15x3,
  455. .port_ops = &ali_port_ops,
  456. .pio_mask = ATA_PIO5,
  457. .swdma_mask = ATA_SWDMA2,
  458. .mwdma_mask = ATA_MWDMA2,
  459. };
  460. /**
  461. * alim15x3_init_one - set up an ALi15x3 IDE controller
  462. * @dev: PCI device to set up
  463. *
  464. * Perform the actual set up for an ALi15x3 that has been found by the
  465. * hot plug layer.
  466. */
  467. static int __devinit alim15x3_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  468. {
  469. struct ide_port_info d = ali15x3_chipset;
  470. u8 rev = dev->revision, idx = id->driver_data;
  471. /* don't use LBA48 DMA on ALi devices before rev 0xC5 */
  472. if (rev <= 0xC4)
  473. d.host_flags |= IDE_HFLAG_NO_LBA48_DMA;
  474. if (rev >= 0x20) {
  475. if (rev == 0x20)
  476. d.host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
  477. if (rev < 0xC2)
  478. d.udma_mask = ATA_UDMA2;
  479. else if (rev == 0xC2 || rev == 0xC3)
  480. d.udma_mask = ATA_UDMA4;
  481. else if (rev == 0xC4)
  482. d.udma_mask = ATA_UDMA5;
  483. else
  484. d.udma_mask = ATA_UDMA6;
  485. d.dma_ops = &ali_dma_ops;
  486. } else {
  487. d.host_flags |= IDE_HFLAG_NO_DMA;
  488. d.mwdma_mask = d.swdma_mask = 0;
  489. }
  490. if (idx == 0)
  491. d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
  492. return ide_setup_pci_device(dev, &d);
  493. }
  494. static const struct pci_device_id alim15x3_pci_tbl[] = {
  495. { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5229), 0 },
  496. { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5228), 1 },
  497. { 0, },
  498. };
  499. MODULE_DEVICE_TABLE(pci, alim15x3_pci_tbl);
  500. static struct pci_driver driver = {
  501. .name = "ALI15x3_IDE",
  502. .id_table = alim15x3_pci_tbl,
  503. .probe = alim15x3_init_one,
  504. };
  505. static int __init ali15x3_ide_init(void)
  506. {
  507. return ide_pci_register_driver(&driver);
  508. }
  509. module_init(ali15x3_ide_init);
  510. MODULE_AUTHOR("Michael Aubry, Andrzej Krzysztofowicz, CJ, Andre Hedrick, Alan Cox");
  511. MODULE_DESCRIPTION("PCI driver module for ALi 15x3 IDE");
  512. MODULE_LICENSE("GPL");