tg3.c 382 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.102"
  63. #define DRV_MODULE_RELDATE "September 1, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. /* minimum number of free TX descriptors required to wake up TX process */
  120. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  121. #define TG3_RAW_IP_ALIGN 2
  122. /* number of ETHTOOL_GSTATS u64's */
  123. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  124. #define TG3_NUM_TEST 6
  125. #define FIRMWARE_TG3 "tigon/tg3.bin"
  126. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  127. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  128. static char version[] __devinitdata =
  129. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  130. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  131. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  132. MODULE_LICENSE("GPL");
  133. MODULE_VERSION(DRV_MODULE_VERSION);
  134. MODULE_FIRMWARE(FIRMWARE_TG3);
  135. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  136. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  137. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  138. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  139. module_param(tg3_debug, int, 0);
  140. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  141. static struct pci_device_id tg3_pci_tbl[] = {
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  215. {}
  216. };
  217. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  218. static const struct {
  219. const char string[ETH_GSTRING_LEN];
  220. } ethtool_stats_keys[TG3_NUM_STATS] = {
  221. { "rx_octets" },
  222. { "rx_fragments" },
  223. { "rx_ucast_packets" },
  224. { "rx_mcast_packets" },
  225. { "rx_bcast_packets" },
  226. { "rx_fcs_errors" },
  227. { "rx_align_errors" },
  228. { "rx_xon_pause_rcvd" },
  229. { "rx_xoff_pause_rcvd" },
  230. { "rx_mac_ctrl_rcvd" },
  231. { "rx_xoff_entered" },
  232. { "rx_frame_too_long_errors" },
  233. { "rx_jabbers" },
  234. { "rx_undersize_packets" },
  235. { "rx_in_length_errors" },
  236. { "rx_out_length_errors" },
  237. { "rx_64_or_less_octet_packets" },
  238. { "rx_65_to_127_octet_packets" },
  239. { "rx_128_to_255_octet_packets" },
  240. { "rx_256_to_511_octet_packets" },
  241. { "rx_512_to_1023_octet_packets" },
  242. { "rx_1024_to_1522_octet_packets" },
  243. { "rx_1523_to_2047_octet_packets" },
  244. { "rx_2048_to_4095_octet_packets" },
  245. { "rx_4096_to_8191_octet_packets" },
  246. { "rx_8192_to_9022_octet_packets" },
  247. { "tx_octets" },
  248. { "tx_collisions" },
  249. { "tx_xon_sent" },
  250. { "tx_xoff_sent" },
  251. { "tx_flow_control" },
  252. { "tx_mac_errors" },
  253. { "tx_single_collisions" },
  254. { "tx_mult_collisions" },
  255. { "tx_deferred" },
  256. { "tx_excessive_collisions" },
  257. { "tx_late_collisions" },
  258. { "tx_collide_2times" },
  259. { "tx_collide_3times" },
  260. { "tx_collide_4times" },
  261. { "tx_collide_5times" },
  262. { "tx_collide_6times" },
  263. { "tx_collide_7times" },
  264. { "tx_collide_8times" },
  265. { "tx_collide_9times" },
  266. { "tx_collide_10times" },
  267. { "tx_collide_11times" },
  268. { "tx_collide_12times" },
  269. { "tx_collide_13times" },
  270. { "tx_collide_14times" },
  271. { "tx_collide_15times" },
  272. { "tx_ucast_packets" },
  273. { "tx_mcast_packets" },
  274. { "tx_bcast_packets" },
  275. { "tx_carrier_sense_errors" },
  276. { "tx_discards" },
  277. { "tx_errors" },
  278. { "dma_writeq_full" },
  279. { "dma_write_prioq_full" },
  280. { "rxbds_empty" },
  281. { "rx_discards" },
  282. { "rx_errors" },
  283. { "rx_threshold_hit" },
  284. { "dma_readq_full" },
  285. { "dma_read_prioq_full" },
  286. { "tx_comp_queue_full" },
  287. { "ring_set_send_prod_index" },
  288. { "ring_status_update" },
  289. { "nic_irqs" },
  290. { "nic_avoided_irqs" },
  291. { "nic_tx_threshold_hit" }
  292. };
  293. static const struct {
  294. const char string[ETH_GSTRING_LEN];
  295. } ethtool_test_keys[TG3_NUM_TEST] = {
  296. { "nvram test (online) " },
  297. { "link test (online) " },
  298. { "register test (offline)" },
  299. { "memory test (offline)" },
  300. { "loopback test (offline)" },
  301. { "interrupt test (offline)" },
  302. };
  303. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->regs + off);
  306. }
  307. static u32 tg3_read32(struct tg3 *tp, u32 off)
  308. {
  309. return (readl(tp->regs + off));
  310. }
  311. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. writel(val, tp->aperegs + off);
  314. }
  315. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  316. {
  317. return (readl(tp->aperegs + off));
  318. }
  319. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. unsigned long flags;
  322. spin_lock_irqsave(&tp->indirect_lock, flags);
  323. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  324. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  325. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  326. }
  327. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  328. {
  329. writel(val, tp->regs + off);
  330. readl(tp->regs + off);
  331. }
  332. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  333. {
  334. unsigned long flags;
  335. u32 val;
  336. spin_lock_irqsave(&tp->indirect_lock, flags);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  338. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  339. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  340. return val;
  341. }
  342. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  343. {
  344. unsigned long flags;
  345. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  346. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  347. TG3_64BIT_REG_LOW, val);
  348. return;
  349. }
  350. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  351. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  352. TG3_64BIT_REG_LOW, val);
  353. return;
  354. }
  355. spin_lock_irqsave(&tp->indirect_lock, flags);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  357. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  358. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  359. /* In indirect mode when disabling interrupts, we also need
  360. * to clear the interrupt bit in the GRC local ctrl register.
  361. */
  362. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  363. (val == 0x1)) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  365. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  366. }
  367. }
  368. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  369. {
  370. unsigned long flags;
  371. u32 val;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  374. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. return val;
  377. }
  378. /* usec_wait specifies the wait time in usec when writing to certain registers
  379. * where it is unsafe to read back the register without some delay.
  380. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  381. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  382. */
  383. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  384. {
  385. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  386. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  387. /* Non-posted methods */
  388. tp->write32(tp, off, val);
  389. else {
  390. /* Posted method */
  391. tg3_write32(tp, off, val);
  392. if (usec_wait)
  393. udelay(usec_wait);
  394. tp->read32(tp, off);
  395. }
  396. /* Wait again after the read for the posted method to guarantee that
  397. * the wait time is met.
  398. */
  399. if (usec_wait)
  400. udelay(usec_wait);
  401. }
  402. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. tp->write32_mbox(tp, off, val);
  405. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  406. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  407. tp->read32_mbox(tp, off);
  408. }
  409. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. void __iomem *mbox = tp->regs + off;
  412. writel(val, mbox);
  413. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  414. writel(val, mbox);
  415. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  416. readl(mbox);
  417. }
  418. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  419. {
  420. return (readl(tp->regs + off + GRCMBOX_BASE));
  421. }
  422. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. writel(val, tp->regs + off + GRCMBOX_BASE);
  425. }
  426. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  427. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  428. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  429. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  430. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  431. #define tw32(reg,val) tp->write32(tp, reg, val)
  432. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  433. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  434. #define tr32(reg) tp->read32(tp, reg)
  435. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. unsigned long flags;
  438. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  439. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  440. return;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  445. /* Always leave this as zero. */
  446. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  447. } else {
  448. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  449. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  450. /* Always leave this as zero. */
  451. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  452. }
  453. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  454. }
  455. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  456. {
  457. unsigned long flags;
  458. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  459. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  460. *val = 0;
  461. return;
  462. }
  463. spin_lock_irqsave(&tp->indirect_lock, flags);
  464. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  465. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  466. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  467. /* Always leave this as zero. */
  468. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  469. } else {
  470. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  471. *val = tr32(TG3PCI_MEM_WIN_DATA);
  472. /* Always leave this as zero. */
  473. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  474. }
  475. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  476. }
  477. static void tg3_ape_lock_init(struct tg3 *tp)
  478. {
  479. int i;
  480. /* Make sure the driver hasn't any stale locks. */
  481. for (i = 0; i < 8; i++)
  482. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  483. APE_LOCK_GRANT_DRIVER);
  484. }
  485. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  486. {
  487. int i, off;
  488. int ret = 0;
  489. u32 status;
  490. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  491. return 0;
  492. switch (locknum) {
  493. case TG3_APE_LOCK_GRC:
  494. case TG3_APE_LOCK_MEM:
  495. break;
  496. default:
  497. return -EINVAL;
  498. }
  499. off = 4 * locknum;
  500. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  501. /* Wait for up to 1 millisecond to acquire lock. */
  502. for (i = 0; i < 100; i++) {
  503. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  504. if (status == APE_LOCK_GRANT_DRIVER)
  505. break;
  506. udelay(10);
  507. }
  508. if (status != APE_LOCK_GRANT_DRIVER) {
  509. /* Revoke the lock request. */
  510. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  511. APE_LOCK_GRANT_DRIVER);
  512. ret = -EBUSY;
  513. }
  514. return ret;
  515. }
  516. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  517. {
  518. int off;
  519. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  520. return;
  521. switch (locknum) {
  522. case TG3_APE_LOCK_GRC:
  523. case TG3_APE_LOCK_MEM:
  524. break;
  525. default:
  526. return;
  527. }
  528. off = 4 * locknum;
  529. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  530. }
  531. static void tg3_disable_ints(struct tg3 *tp)
  532. {
  533. int i;
  534. tw32(TG3PCI_MISC_HOST_CTRL,
  535. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  536. for (i = 0; i < tp->irq_max; i++)
  537. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  538. }
  539. static void tg3_enable_ints(struct tg3 *tp)
  540. {
  541. int i;
  542. u32 coal_now = 0;
  543. tp->irq_sync = 0;
  544. wmb();
  545. tw32(TG3PCI_MISC_HOST_CTRL,
  546. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  547. for (i = 0; i < tp->irq_cnt; i++) {
  548. struct tg3_napi *tnapi = &tp->napi[i];
  549. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  550. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  551. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  552. coal_now |= tnapi->coal_now;
  553. }
  554. /* Force an initial interrupt */
  555. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  556. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  557. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  558. else
  559. tw32(HOSTCC_MODE, tp->coalesce_mode |
  560. HOSTCC_MODE_ENABLE | coal_now);
  561. }
  562. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  563. {
  564. struct tg3 *tp = tnapi->tp;
  565. struct tg3_hw_status *sblk = tnapi->hw_status;
  566. unsigned int work_exists = 0;
  567. /* check for phy events */
  568. if (!(tp->tg3_flags &
  569. (TG3_FLAG_USE_LINKCHG_REG |
  570. TG3_FLAG_POLL_SERDES))) {
  571. if (sblk->status & SD_STATUS_LINK_CHG)
  572. work_exists = 1;
  573. }
  574. /* check for RX/TX work to do */
  575. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  576. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  577. work_exists = 1;
  578. return work_exists;
  579. }
  580. /* tg3_int_reenable
  581. * similar to tg3_enable_ints, but it accurately determines whether there
  582. * is new work pending and can return without flushing the PIO write
  583. * which reenables interrupts
  584. */
  585. static void tg3_int_reenable(struct tg3_napi *tnapi)
  586. {
  587. struct tg3 *tp = tnapi->tp;
  588. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  589. mmiowb();
  590. /* When doing tagged status, this work check is unnecessary.
  591. * The last_tag we write above tells the chip which piece of
  592. * work we've completed.
  593. */
  594. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  595. tg3_has_work(tnapi))
  596. tw32(HOSTCC_MODE, tp->coalesce_mode |
  597. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  598. }
  599. static void tg3_napi_disable(struct tg3 *tp)
  600. {
  601. int i;
  602. for (i = tp->irq_cnt - 1; i >= 0; i--)
  603. napi_disable(&tp->napi[i].napi);
  604. }
  605. static void tg3_napi_enable(struct tg3 *tp)
  606. {
  607. int i;
  608. for (i = 0; i < tp->irq_cnt; i++)
  609. napi_enable(&tp->napi[i].napi);
  610. }
  611. static inline void tg3_netif_stop(struct tg3 *tp)
  612. {
  613. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  614. tg3_napi_disable(tp);
  615. netif_tx_disable(tp->dev);
  616. }
  617. static inline void tg3_netif_start(struct tg3 *tp)
  618. {
  619. /* NOTE: unconditional netif_tx_wake_all_queues is only
  620. * appropriate so long as all callers are assured to
  621. * have free tx slots (such as after tg3_init_hw)
  622. */
  623. netif_tx_wake_all_queues(tp->dev);
  624. tg3_napi_enable(tp);
  625. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  626. tg3_enable_ints(tp);
  627. }
  628. static void tg3_switch_clocks(struct tg3 *tp)
  629. {
  630. u32 clock_ctrl;
  631. u32 orig_clock_ctrl;
  632. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  633. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  634. return;
  635. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  636. orig_clock_ctrl = clock_ctrl;
  637. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  638. CLOCK_CTRL_CLKRUN_OENABLE |
  639. 0x1f);
  640. tp->pci_clock_ctrl = clock_ctrl;
  641. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  642. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  643. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  644. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  645. }
  646. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  647. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  648. clock_ctrl |
  649. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  650. 40);
  651. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  652. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  653. 40);
  654. }
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  656. }
  657. #define PHY_BUSY_LOOPS 5000
  658. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  659. {
  660. u32 frame_val;
  661. unsigned int loops;
  662. int ret;
  663. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  664. tw32_f(MAC_MI_MODE,
  665. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  666. udelay(80);
  667. }
  668. *val = 0x0;
  669. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  670. MI_COM_PHY_ADDR_MASK);
  671. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  672. MI_COM_REG_ADDR_MASK);
  673. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  674. tw32_f(MAC_MI_COM, frame_val);
  675. loops = PHY_BUSY_LOOPS;
  676. while (loops != 0) {
  677. udelay(10);
  678. frame_val = tr32(MAC_MI_COM);
  679. if ((frame_val & MI_COM_BUSY) == 0) {
  680. udelay(5);
  681. frame_val = tr32(MAC_MI_COM);
  682. break;
  683. }
  684. loops -= 1;
  685. }
  686. ret = -EBUSY;
  687. if (loops != 0) {
  688. *val = frame_val & MI_COM_DATA_MASK;
  689. ret = 0;
  690. }
  691. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  692. tw32_f(MAC_MI_MODE, tp->mi_mode);
  693. udelay(80);
  694. }
  695. return ret;
  696. }
  697. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  698. {
  699. u32 frame_val;
  700. unsigned int loops;
  701. int ret;
  702. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  703. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  704. return 0;
  705. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  706. tw32_f(MAC_MI_MODE,
  707. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  708. udelay(80);
  709. }
  710. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  711. MI_COM_PHY_ADDR_MASK);
  712. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  713. MI_COM_REG_ADDR_MASK);
  714. frame_val |= (val & MI_COM_DATA_MASK);
  715. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  716. tw32_f(MAC_MI_COM, frame_val);
  717. loops = PHY_BUSY_LOOPS;
  718. while (loops != 0) {
  719. udelay(10);
  720. frame_val = tr32(MAC_MI_COM);
  721. if ((frame_val & MI_COM_BUSY) == 0) {
  722. udelay(5);
  723. frame_val = tr32(MAC_MI_COM);
  724. break;
  725. }
  726. loops -= 1;
  727. }
  728. ret = -EBUSY;
  729. if (loops != 0)
  730. ret = 0;
  731. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  732. tw32_f(MAC_MI_MODE, tp->mi_mode);
  733. udelay(80);
  734. }
  735. return ret;
  736. }
  737. static int tg3_bmcr_reset(struct tg3 *tp)
  738. {
  739. u32 phy_control;
  740. int limit, err;
  741. /* OK, reset it, and poll the BMCR_RESET bit until it
  742. * clears or we time out.
  743. */
  744. phy_control = BMCR_RESET;
  745. err = tg3_writephy(tp, MII_BMCR, phy_control);
  746. if (err != 0)
  747. return -EBUSY;
  748. limit = 5000;
  749. while (limit--) {
  750. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  751. if (err != 0)
  752. return -EBUSY;
  753. if ((phy_control & BMCR_RESET) == 0) {
  754. udelay(40);
  755. break;
  756. }
  757. udelay(10);
  758. }
  759. if (limit < 0)
  760. return -EBUSY;
  761. return 0;
  762. }
  763. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  764. {
  765. struct tg3 *tp = bp->priv;
  766. u32 val;
  767. spin_lock_bh(&tp->lock);
  768. if (tg3_readphy(tp, reg, &val))
  769. val = -EIO;
  770. spin_unlock_bh(&tp->lock);
  771. return val;
  772. }
  773. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  774. {
  775. struct tg3 *tp = bp->priv;
  776. u32 ret = 0;
  777. spin_lock_bh(&tp->lock);
  778. if (tg3_writephy(tp, reg, val))
  779. ret = -EIO;
  780. spin_unlock_bh(&tp->lock);
  781. return ret;
  782. }
  783. static int tg3_mdio_reset(struct mii_bus *bp)
  784. {
  785. return 0;
  786. }
  787. static void tg3_mdio_config_5785(struct tg3 *tp)
  788. {
  789. u32 val;
  790. struct phy_device *phydev;
  791. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  792. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  793. case TG3_PHY_ID_BCM50610:
  794. case TG3_PHY_ID_BCM50610M:
  795. val = MAC_PHYCFG2_50610_LED_MODES;
  796. break;
  797. case TG3_PHY_ID_BCMAC131:
  798. val = MAC_PHYCFG2_AC131_LED_MODES;
  799. break;
  800. case TG3_PHY_ID_RTL8211C:
  801. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  802. break;
  803. case TG3_PHY_ID_RTL8201E:
  804. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  805. break;
  806. default:
  807. return;
  808. }
  809. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  810. tw32(MAC_PHYCFG2, val);
  811. val = tr32(MAC_PHYCFG1);
  812. val &= ~(MAC_PHYCFG1_RGMII_INT |
  813. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  814. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  815. tw32(MAC_PHYCFG1, val);
  816. return;
  817. }
  818. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  819. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  820. MAC_PHYCFG2_FMODE_MASK_MASK |
  821. MAC_PHYCFG2_GMODE_MASK_MASK |
  822. MAC_PHYCFG2_ACT_MASK_MASK |
  823. MAC_PHYCFG2_QUAL_MASK_MASK |
  824. MAC_PHYCFG2_INBAND_ENABLE;
  825. tw32(MAC_PHYCFG2, val);
  826. val = tr32(MAC_PHYCFG1);
  827. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  828. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  829. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  830. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  831. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  832. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  833. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  834. }
  835. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  836. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  837. tw32(MAC_PHYCFG1, val);
  838. val = tr32(MAC_EXT_RGMII_MODE);
  839. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  840. MAC_RGMII_MODE_RX_QUALITY |
  841. MAC_RGMII_MODE_RX_ACTIVITY |
  842. MAC_RGMII_MODE_RX_ENG_DET |
  843. MAC_RGMII_MODE_TX_ENABLE |
  844. MAC_RGMII_MODE_TX_LOWPWR |
  845. MAC_RGMII_MODE_TX_RESET);
  846. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  847. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  848. val |= MAC_RGMII_MODE_RX_INT_B |
  849. MAC_RGMII_MODE_RX_QUALITY |
  850. MAC_RGMII_MODE_RX_ACTIVITY |
  851. MAC_RGMII_MODE_RX_ENG_DET;
  852. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  853. val |= MAC_RGMII_MODE_TX_ENABLE |
  854. MAC_RGMII_MODE_TX_LOWPWR |
  855. MAC_RGMII_MODE_TX_RESET;
  856. }
  857. tw32(MAC_EXT_RGMII_MODE, val);
  858. }
  859. static void tg3_mdio_start(struct tg3 *tp)
  860. {
  861. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  862. tw32_f(MAC_MI_MODE, tp->mi_mode);
  863. udelay(80);
  864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  865. u32 funcnum, is_serdes;
  866. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  867. if (funcnum)
  868. tp->phy_addr = 2;
  869. else
  870. tp->phy_addr = 1;
  871. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  872. if (is_serdes)
  873. tp->phy_addr += 7;
  874. } else
  875. tp->phy_addr = TG3_PHY_MII_ADDR;
  876. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  878. tg3_mdio_config_5785(tp);
  879. }
  880. static int tg3_mdio_init(struct tg3 *tp)
  881. {
  882. int i;
  883. u32 reg;
  884. struct phy_device *phydev;
  885. tg3_mdio_start(tp);
  886. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  887. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  888. return 0;
  889. tp->mdio_bus = mdiobus_alloc();
  890. if (tp->mdio_bus == NULL)
  891. return -ENOMEM;
  892. tp->mdio_bus->name = "tg3 mdio bus";
  893. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  894. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  895. tp->mdio_bus->priv = tp;
  896. tp->mdio_bus->parent = &tp->pdev->dev;
  897. tp->mdio_bus->read = &tg3_mdio_read;
  898. tp->mdio_bus->write = &tg3_mdio_write;
  899. tp->mdio_bus->reset = &tg3_mdio_reset;
  900. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  901. tp->mdio_bus->irq = &tp->mdio_irq[0];
  902. for (i = 0; i < PHY_MAX_ADDR; i++)
  903. tp->mdio_bus->irq[i] = PHY_POLL;
  904. /* The bus registration will look for all the PHYs on the mdio bus.
  905. * Unfortunately, it does not ensure the PHY is powered up before
  906. * accessing the PHY ID registers. A chip reset is the
  907. * quickest way to bring the device back to an operational state..
  908. */
  909. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  910. tg3_bmcr_reset(tp);
  911. i = mdiobus_register(tp->mdio_bus);
  912. if (i) {
  913. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  914. tp->dev->name, i);
  915. mdiobus_free(tp->mdio_bus);
  916. return i;
  917. }
  918. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  919. if (!phydev || !phydev->drv) {
  920. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  921. mdiobus_unregister(tp->mdio_bus);
  922. mdiobus_free(tp->mdio_bus);
  923. return -ENODEV;
  924. }
  925. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  926. case TG3_PHY_ID_BCM57780:
  927. phydev->interface = PHY_INTERFACE_MODE_GMII;
  928. break;
  929. case TG3_PHY_ID_BCM50610:
  930. case TG3_PHY_ID_BCM50610M:
  931. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE;
  932. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  933. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  934. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  935. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  936. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  937. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  938. /* fallthru */
  939. case TG3_PHY_ID_RTL8211C:
  940. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  941. break;
  942. case TG3_PHY_ID_RTL8201E:
  943. case TG3_PHY_ID_BCMAC131:
  944. phydev->interface = PHY_INTERFACE_MODE_MII;
  945. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  946. break;
  947. }
  948. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  950. tg3_mdio_config_5785(tp);
  951. return 0;
  952. }
  953. static void tg3_mdio_fini(struct tg3 *tp)
  954. {
  955. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  956. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  957. mdiobus_unregister(tp->mdio_bus);
  958. mdiobus_free(tp->mdio_bus);
  959. }
  960. }
  961. /* tp->lock is held. */
  962. static inline void tg3_generate_fw_event(struct tg3 *tp)
  963. {
  964. u32 val;
  965. val = tr32(GRC_RX_CPU_EVENT);
  966. val |= GRC_RX_CPU_DRIVER_EVENT;
  967. tw32_f(GRC_RX_CPU_EVENT, val);
  968. tp->last_event_jiffies = jiffies;
  969. }
  970. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  971. /* tp->lock is held. */
  972. static void tg3_wait_for_event_ack(struct tg3 *tp)
  973. {
  974. int i;
  975. unsigned int delay_cnt;
  976. long time_remain;
  977. /* If enough time has passed, no wait is necessary. */
  978. time_remain = (long)(tp->last_event_jiffies + 1 +
  979. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  980. (long)jiffies;
  981. if (time_remain < 0)
  982. return;
  983. /* Check if we can shorten the wait time. */
  984. delay_cnt = jiffies_to_usecs(time_remain);
  985. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  986. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  987. delay_cnt = (delay_cnt >> 3) + 1;
  988. for (i = 0; i < delay_cnt; i++) {
  989. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  990. break;
  991. udelay(8);
  992. }
  993. }
  994. /* tp->lock is held. */
  995. static void tg3_ump_link_report(struct tg3 *tp)
  996. {
  997. u32 reg;
  998. u32 val;
  999. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1000. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1001. return;
  1002. tg3_wait_for_event_ack(tp);
  1003. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1004. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1005. val = 0;
  1006. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1007. val = reg << 16;
  1008. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1009. val |= (reg & 0xffff);
  1010. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1011. val = 0;
  1012. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1013. val = reg << 16;
  1014. if (!tg3_readphy(tp, MII_LPA, &reg))
  1015. val |= (reg & 0xffff);
  1016. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1017. val = 0;
  1018. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1019. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1020. val = reg << 16;
  1021. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1022. val |= (reg & 0xffff);
  1023. }
  1024. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1025. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1026. val = reg << 16;
  1027. else
  1028. val = 0;
  1029. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1030. tg3_generate_fw_event(tp);
  1031. }
  1032. static void tg3_link_report(struct tg3 *tp)
  1033. {
  1034. if (!netif_carrier_ok(tp->dev)) {
  1035. if (netif_msg_link(tp))
  1036. printk(KERN_INFO PFX "%s: Link is down.\n",
  1037. tp->dev->name);
  1038. tg3_ump_link_report(tp);
  1039. } else if (netif_msg_link(tp)) {
  1040. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1041. tp->dev->name,
  1042. (tp->link_config.active_speed == SPEED_1000 ?
  1043. 1000 :
  1044. (tp->link_config.active_speed == SPEED_100 ?
  1045. 100 : 10)),
  1046. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1047. "full" : "half"));
  1048. printk(KERN_INFO PFX
  1049. "%s: Flow control is %s for TX and %s for RX.\n",
  1050. tp->dev->name,
  1051. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1052. "on" : "off",
  1053. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1054. "on" : "off");
  1055. tg3_ump_link_report(tp);
  1056. }
  1057. }
  1058. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1059. {
  1060. u16 miireg;
  1061. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1062. miireg = ADVERTISE_PAUSE_CAP;
  1063. else if (flow_ctrl & FLOW_CTRL_TX)
  1064. miireg = ADVERTISE_PAUSE_ASYM;
  1065. else if (flow_ctrl & FLOW_CTRL_RX)
  1066. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1067. else
  1068. miireg = 0;
  1069. return miireg;
  1070. }
  1071. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1072. {
  1073. u16 miireg;
  1074. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1075. miireg = ADVERTISE_1000XPAUSE;
  1076. else if (flow_ctrl & FLOW_CTRL_TX)
  1077. miireg = ADVERTISE_1000XPSE_ASYM;
  1078. else if (flow_ctrl & FLOW_CTRL_RX)
  1079. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1080. else
  1081. miireg = 0;
  1082. return miireg;
  1083. }
  1084. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1085. {
  1086. u8 cap = 0;
  1087. if (lcladv & ADVERTISE_1000XPAUSE) {
  1088. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1089. if (rmtadv & LPA_1000XPAUSE)
  1090. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1091. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1092. cap = FLOW_CTRL_RX;
  1093. } else {
  1094. if (rmtadv & LPA_1000XPAUSE)
  1095. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1096. }
  1097. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1098. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1099. cap = FLOW_CTRL_TX;
  1100. }
  1101. return cap;
  1102. }
  1103. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1104. {
  1105. u8 autoneg;
  1106. u8 flowctrl = 0;
  1107. u32 old_rx_mode = tp->rx_mode;
  1108. u32 old_tx_mode = tp->tx_mode;
  1109. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1110. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1111. else
  1112. autoneg = tp->link_config.autoneg;
  1113. if (autoneg == AUTONEG_ENABLE &&
  1114. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1115. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1116. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1117. else
  1118. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1119. } else
  1120. flowctrl = tp->link_config.flowctrl;
  1121. tp->link_config.active_flowctrl = flowctrl;
  1122. if (flowctrl & FLOW_CTRL_RX)
  1123. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1124. else
  1125. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1126. if (old_rx_mode != tp->rx_mode)
  1127. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1128. if (flowctrl & FLOW_CTRL_TX)
  1129. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1130. else
  1131. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1132. if (old_tx_mode != tp->tx_mode)
  1133. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1134. }
  1135. static void tg3_adjust_link(struct net_device *dev)
  1136. {
  1137. u8 oldflowctrl, linkmesg = 0;
  1138. u32 mac_mode, lcl_adv, rmt_adv;
  1139. struct tg3 *tp = netdev_priv(dev);
  1140. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1141. spin_lock_bh(&tp->lock);
  1142. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1143. MAC_MODE_HALF_DUPLEX);
  1144. oldflowctrl = tp->link_config.active_flowctrl;
  1145. if (phydev->link) {
  1146. lcl_adv = 0;
  1147. rmt_adv = 0;
  1148. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1149. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1150. else if (phydev->speed == SPEED_1000 ||
  1151. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1152. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1153. else
  1154. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1155. if (phydev->duplex == DUPLEX_HALF)
  1156. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1157. else {
  1158. lcl_adv = tg3_advert_flowctrl_1000T(
  1159. tp->link_config.flowctrl);
  1160. if (phydev->pause)
  1161. rmt_adv = LPA_PAUSE_CAP;
  1162. if (phydev->asym_pause)
  1163. rmt_adv |= LPA_PAUSE_ASYM;
  1164. }
  1165. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1166. } else
  1167. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1168. if (mac_mode != tp->mac_mode) {
  1169. tp->mac_mode = mac_mode;
  1170. tw32_f(MAC_MODE, tp->mac_mode);
  1171. udelay(40);
  1172. }
  1173. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1174. if (phydev->speed == SPEED_10)
  1175. tw32(MAC_MI_STAT,
  1176. MAC_MI_STAT_10MBPS_MODE |
  1177. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1178. else
  1179. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1180. }
  1181. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1182. tw32(MAC_TX_LENGTHS,
  1183. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1184. (6 << TX_LENGTHS_IPG_SHIFT) |
  1185. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1186. else
  1187. tw32(MAC_TX_LENGTHS,
  1188. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1189. (6 << TX_LENGTHS_IPG_SHIFT) |
  1190. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1191. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1192. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1193. phydev->speed != tp->link_config.active_speed ||
  1194. phydev->duplex != tp->link_config.active_duplex ||
  1195. oldflowctrl != tp->link_config.active_flowctrl)
  1196. linkmesg = 1;
  1197. tp->link_config.active_speed = phydev->speed;
  1198. tp->link_config.active_duplex = phydev->duplex;
  1199. spin_unlock_bh(&tp->lock);
  1200. if (linkmesg)
  1201. tg3_link_report(tp);
  1202. }
  1203. static int tg3_phy_init(struct tg3 *tp)
  1204. {
  1205. struct phy_device *phydev;
  1206. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1207. return 0;
  1208. /* Bring the PHY back to a known state. */
  1209. tg3_bmcr_reset(tp);
  1210. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1211. /* Attach the MAC to the PHY. */
  1212. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1213. phydev->dev_flags, phydev->interface);
  1214. if (IS_ERR(phydev)) {
  1215. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1216. return PTR_ERR(phydev);
  1217. }
  1218. /* Mask with MAC supported features. */
  1219. switch (phydev->interface) {
  1220. case PHY_INTERFACE_MODE_GMII:
  1221. case PHY_INTERFACE_MODE_RGMII:
  1222. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1223. phydev->supported &= (PHY_GBIT_FEATURES |
  1224. SUPPORTED_Pause |
  1225. SUPPORTED_Asym_Pause);
  1226. break;
  1227. }
  1228. /* fallthru */
  1229. case PHY_INTERFACE_MODE_MII:
  1230. phydev->supported &= (PHY_BASIC_FEATURES |
  1231. SUPPORTED_Pause |
  1232. SUPPORTED_Asym_Pause);
  1233. break;
  1234. default:
  1235. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1236. return -EINVAL;
  1237. }
  1238. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1239. phydev->advertising = phydev->supported;
  1240. return 0;
  1241. }
  1242. static void tg3_phy_start(struct tg3 *tp)
  1243. {
  1244. struct phy_device *phydev;
  1245. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1246. return;
  1247. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1248. if (tp->link_config.phy_is_low_power) {
  1249. tp->link_config.phy_is_low_power = 0;
  1250. phydev->speed = tp->link_config.orig_speed;
  1251. phydev->duplex = tp->link_config.orig_duplex;
  1252. phydev->autoneg = tp->link_config.orig_autoneg;
  1253. phydev->advertising = tp->link_config.orig_advertising;
  1254. }
  1255. phy_start(phydev);
  1256. phy_start_aneg(phydev);
  1257. }
  1258. static void tg3_phy_stop(struct tg3 *tp)
  1259. {
  1260. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1261. return;
  1262. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1263. }
  1264. static void tg3_phy_fini(struct tg3 *tp)
  1265. {
  1266. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1267. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1268. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1269. }
  1270. }
  1271. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1272. {
  1273. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1274. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1275. }
  1276. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1277. {
  1278. u32 phytest;
  1279. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1280. u32 phy;
  1281. tg3_writephy(tp, MII_TG3_FET_TEST,
  1282. phytest | MII_TG3_FET_SHADOW_EN);
  1283. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1284. if (enable)
  1285. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1286. else
  1287. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1288. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1289. }
  1290. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1291. }
  1292. }
  1293. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1294. {
  1295. u32 reg;
  1296. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1297. return;
  1298. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1299. tg3_phy_fet_toggle_apd(tp, enable);
  1300. return;
  1301. }
  1302. reg = MII_TG3_MISC_SHDW_WREN |
  1303. MII_TG3_MISC_SHDW_SCR5_SEL |
  1304. MII_TG3_MISC_SHDW_SCR5_LPED |
  1305. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1306. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1307. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1308. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1309. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1310. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1311. reg = MII_TG3_MISC_SHDW_WREN |
  1312. MII_TG3_MISC_SHDW_APD_SEL |
  1313. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1314. if (enable)
  1315. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1316. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1317. }
  1318. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1319. {
  1320. u32 phy;
  1321. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1322. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1323. return;
  1324. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1325. u32 ephy;
  1326. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1327. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1328. tg3_writephy(tp, MII_TG3_FET_TEST,
  1329. ephy | MII_TG3_FET_SHADOW_EN);
  1330. if (!tg3_readphy(tp, reg, &phy)) {
  1331. if (enable)
  1332. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1333. else
  1334. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1335. tg3_writephy(tp, reg, phy);
  1336. }
  1337. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1338. }
  1339. } else {
  1340. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1341. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1342. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1343. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1344. if (enable)
  1345. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1346. else
  1347. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1348. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1349. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1350. }
  1351. }
  1352. }
  1353. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1354. {
  1355. u32 val;
  1356. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1357. return;
  1358. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1359. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1360. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1361. (val | (1 << 15) | (1 << 4)));
  1362. }
  1363. static void tg3_phy_apply_otp(struct tg3 *tp)
  1364. {
  1365. u32 otp, phy;
  1366. if (!tp->phy_otp)
  1367. return;
  1368. otp = tp->phy_otp;
  1369. /* Enable SM_DSP clock and tx 6dB coding. */
  1370. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1371. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1372. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1373. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1374. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1375. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1376. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1377. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1378. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1379. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1380. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1381. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1382. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1383. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1384. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1385. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1386. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1387. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1388. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1389. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1390. /* Turn off SM_DSP clock. */
  1391. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1392. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1393. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1394. }
  1395. static int tg3_wait_macro_done(struct tg3 *tp)
  1396. {
  1397. int limit = 100;
  1398. while (limit--) {
  1399. u32 tmp32;
  1400. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1401. if ((tmp32 & 0x1000) == 0)
  1402. break;
  1403. }
  1404. }
  1405. if (limit < 0)
  1406. return -EBUSY;
  1407. return 0;
  1408. }
  1409. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1410. {
  1411. static const u32 test_pat[4][6] = {
  1412. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1413. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1414. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1415. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1416. };
  1417. int chan;
  1418. for (chan = 0; chan < 4; chan++) {
  1419. int i;
  1420. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1421. (chan * 0x2000) | 0x0200);
  1422. tg3_writephy(tp, 0x16, 0x0002);
  1423. for (i = 0; i < 6; i++)
  1424. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1425. test_pat[chan][i]);
  1426. tg3_writephy(tp, 0x16, 0x0202);
  1427. if (tg3_wait_macro_done(tp)) {
  1428. *resetp = 1;
  1429. return -EBUSY;
  1430. }
  1431. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1432. (chan * 0x2000) | 0x0200);
  1433. tg3_writephy(tp, 0x16, 0x0082);
  1434. if (tg3_wait_macro_done(tp)) {
  1435. *resetp = 1;
  1436. return -EBUSY;
  1437. }
  1438. tg3_writephy(tp, 0x16, 0x0802);
  1439. if (tg3_wait_macro_done(tp)) {
  1440. *resetp = 1;
  1441. return -EBUSY;
  1442. }
  1443. for (i = 0; i < 6; i += 2) {
  1444. u32 low, high;
  1445. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1446. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1447. tg3_wait_macro_done(tp)) {
  1448. *resetp = 1;
  1449. return -EBUSY;
  1450. }
  1451. low &= 0x7fff;
  1452. high &= 0x000f;
  1453. if (low != test_pat[chan][i] ||
  1454. high != test_pat[chan][i+1]) {
  1455. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1456. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1457. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1458. return -EBUSY;
  1459. }
  1460. }
  1461. }
  1462. return 0;
  1463. }
  1464. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1465. {
  1466. int chan;
  1467. for (chan = 0; chan < 4; chan++) {
  1468. int i;
  1469. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1470. (chan * 0x2000) | 0x0200);
  1471. tg3_writephy(tp, 0x16, 0x0002);
  1472. for (i = 0; i < 6; i++)
  1473. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1474. tg3_writephy(tp, 0x16, 0x0202);
  1475. if (tg3_wait_macro_done(tp))
  1476. return -EBUSY;
  1477. }
  1478. return 0;
  1479. }
  1480. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1481. {
  1482. u32 reg32, phy9_orig;
  1483. int retries, do_phy_reset, err;
  1484. retries = 10;
  1485. do_phy_reset = 1;
  1486. do {
  1487. if (do_phy_reset) {
  1488. err = tg3_bmcr_reset(tp);
  1489. if (err)
  1490. return err;
  1491. do_phy_reset = 0;
  1492. }
  1493. /* Disable transmitter and interrupt. */
  1494. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1495. continue;
  1496. reg32 |= 0x3000;
  1497. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1498. /* Set full-duplex, 1000 mbps. */
  1499. tg3_writephy(tp, MII_BMCR,
  1500. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1501. /* Set to master mode. */
  1502. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1503. continue;
  1504. tg3_writephy(tp, MII_TG3_CTRL,
  1505. (MII_TG3_CTRL_AS_MASTER |
  1506. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1507. /* Enable SM_DSP_CLOCK and 6dB. */
  1508. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1509. /* Block the PHY control access. */
  1510. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1511. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1512. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1513. if (!err)
  1514. break;
  1515. } while (--retries);
  1516. err = tg3_phy_reset_chanpat(tp);
  1517. if (err)
  1518. return err;
  1519. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1520. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1521. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1522. tg3_writephy(tp, 0x16, 0x0000);
  1523. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1524. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1525. /* Set Extended packet length bit for jumbo frames */
  1526. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1527. }
  1528. else {
  1529. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1530. }
  1531. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1532. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1533. reg32 &= ~0x3000;
  1534. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1535. } else if (!err)
  1536. err = -EBUSY;
  1537. return err;
  1538. }
  1539. /* This will reset the tigon3 PHY if there is no valid
  1540. * link unless the FORCE argument is non-zero.
  1541. */
  1542. static int tg3_phy_reset(struct tg3 *tp)
  1543. {
  1544. u32 cpmuctrl;
  1545. u32 phy_status;
  1546. int err;
  1547. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1548. u32 val;
  1549. val = tr32(GRC_MISC_CFG);
  1550. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1551. udelay(40);
  1552. }
  1553. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1554. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1555. if (err != 0)
  1556. return -EBUSY;
  1557. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1558. netif_carrier_off(tp->dev);
  1559. tg3_link_report(tp);
  1560. }
  1561. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1562. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1563. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1564. err = tg3_phy_reset_5703_4_5(tp);
  1565. if (err)
  1566. return err;
  1567. goto out;
  1568. }
  1569. cpmuctrl = 0;
  1570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1571. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1572. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1573. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1574. tw32(TG3_CPMU_CTRL,
  1575. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1576. }
  1577. err = tg3_bmcr_reset(tp);
  1578. if (err)
  1579. return err;
  1580. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1581. u32 phy;
  1582. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1583. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1584. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1585. }
  1586. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1587. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1588. u32 val;
  1589. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1590. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1591. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1592. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1593. udelay(40);
  1594. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1595. }
  1596. }
  1597. tg3_phy_apply_otp(tp);
  1598. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1599. tg3_phy_toggle_apd(tp, true);
  1600. else
  1601. tg3_phy_toggle_apd(tp, false);
  1602. out:
  1603. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1604. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1605. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1606. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1607. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1608. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1609. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1610. }
  1611. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1612. tg3_writephy(tp, 0x1c, 0x8d68);
  1613. tg3_writephy(tp, 0x1c, 0x8d68);
  1614. }
  1615. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1616. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1617. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1618. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1619. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1620. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1621. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1622. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1623. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1624. }
  1625. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1626. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1627. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1628. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1629. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1630. tg3_writephy(tp, MII_TG3_TEST1,
  1631. MII_TG3_TEST1_TRIM_EN | 0x4);
  1632. } else
  1633. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1634. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1635. }
  1636. /* Set Extended packet length bit (bit 14) on all chips that */
  1637. /* support jumbo frames */
  1638. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1639. /* Cannot do read-modify-write on 5401 */
  1640. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1641. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1642. u32 phy_reg;
  1643. /* Set bit 14 with read-modify-write to preserve other bits */
  1644. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1645. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1646. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1647. }
  1648. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1649. * jumbo frames transmission.
  1650. */
  1651. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1652. u32 phy_reg;
  1653. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1654. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1655. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1656. }
  1657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1658. /* adjust output voltage */
  1659. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1660. }
  1661. tg3_phy_toggle_automdix(tp, 1);
  1662. tg3_phy_set_wirespeed(tp);
  1663. return 0;
  1664. }
  1665. static void tg3_frob_aux_power(struct tg3 *tp)
  1666. {
  1667. struct tg3 *tp_peer = tp;
  1668. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1669. return;
  1670. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1671. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1672. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1673. struct net_device *dev_peer;
  1674. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1675. /* remove_one() may have been run on the peer. */
  1676. if (!dev_peer)
  1677. tp_peer = tp;
  1678. else
  1679. tp_peer = netdev_priv(dev_peer);
  1680. }
  1681. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1682. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1683. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1684. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1685. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1686. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1687. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1688. (GRC_LCLCTRL_GPIO_OE0 |
  1689. GRC_LCLCTRL_GPIO_OE1 |
  1690. GRC_LCLCTRL_GPIO_OE2 |
  1691. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1692. GRC_LCLCTRL_GPIO_OUTPUT1),
  1693. 100);
  1694. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1695. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1696. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1697. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1698. GRC_LCLCTRL_GPIO_OE1 |
  1699. GRC_LCLCTRL_GPIO_OE2 |
  1700. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1701. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1702. tp->grc_local_ctrl;
  1703. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1704. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1705. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1706. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1707. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1708. } else {
  1709. u32 no_gpio2;
  1710. u32 grc_local_ctrl = 0;
  1711. if (tp_peer != tp &&
  1712. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1713. return;
  1714. /* Workaround to prevent overdrawing Amps. */
  1715. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1716. ASIC_REV_5714) {
  1717. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1718. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1719. grc_local_ctrl, 100);
  1720. }
  1721. /* On 5753 and variants, GPIO2 cannot be used. */
  1722. no_gpio2 = tp->nic_sram_data_cfg &
  1723. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1724. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1725. GRC_LCLCTRL_GPIO_OE1 |
  1726. GRC_LCLCTRL_GPIO_OE2 |
  1727. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1728. GRC_LCLCTRL_GPIO_OUTPUT2;
  1729. if (no_gpio2) {
  1730. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1731. GRC_LCLCTRL_GPIO_OUTPUT2);
  1732. }
  1733. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1734. grc_local_ctrl, 100);
  1735. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1736. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1737. grc_local_ctrl, 100);
  1738. if (!no_gpio2) {
  1739. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1740. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1741. grc_local_ctrl, 100);
  1742. }
  1743. }
  1744. } else {
  1745. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1746. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1747. if (tp_peer != tp &&
  1748. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1749. return;
  1750. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1751. (GRC_LCLCTRL_GPIO_OE1 |
  1752. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1753. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1754. GRC_LCLCTRL_GPIO_OE1, 100);
  1755. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1756. (GRC_LCLCTRL_GPIO_OE1 |
  1757. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1758. }
  1759. }
  1760. }
  1761. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1762. {
  1763. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1764. return 1;
  1765. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1766. if (speed != SPEED_10)
  1767. return 1;
  1768. } else if (speed == SPEED_10)
  1769. return 1;
  1770. return 0;
  1771. }
  1772. static int tg3_setup_phy(struct tg3 *, int);
  1773. #define RESET_KIND_SHUTDOWN 0
  1774. #define RESET_KIND_INIT 1
  1775. #define RESET_KIND_SUSPEND 2
  1776. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1777. static int tg3_halt_cpu(struct tg3 *, u32);
  1778. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1779. {
  1780. u32 val;
  1781. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1783. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1784. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1785. sg_dig_ctrl |=
  1786. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1787. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1788. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1789. }
  1790. return;
  1791. }
  1792. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1793. tg3_bmcr_reset(tp);
  1794. val = tr32(GRC_MISC_CFG);
  1795. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1796. udelay(40);
  1797. return;
  1798. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1799. u32 phytest;
  1800. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1801. u32 phy;
  1802. tg3_writephy(tp, MII_ADVERTISE, 0);
  1803. tg3_writephy(tp, MII_BMCR,
  1804. BMCR_ANENABLE | BMCR_ANRESTART);
  1805. tg3_writephy(tp, MII_TG3_FET_TEST,
  1806. phytest | MII_TG3_FET_SHADOW_EN);
  1807. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1808. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1809. tg3_writephy(tp,
  1810. MII_TG3_FET_SHDW_AUXMODE4,
  1811. phy);
  1812. }
  1813. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1814. }
  1815. return;
  1816. } else if (do_low_power) {
  1817. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1818. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1819. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1820. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1821. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1822. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1823. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1824. }
  1825. /* The PHY should not be powered down on some chips because
  1826. * of bugs.
  1827. */
  1828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1830. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1831. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1832. return;
  1833. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1834. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1835. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1836. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1837. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1838. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1839. }
  1840. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1841. }
  1842. /* tp->lock is held. */
  1843. static int tg3_nvram_lock(struct tg3 *tp)
  1844. {
  1845. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1846. int i;
  1847. if (tp->nvram_lock_cnt == 0) {
  1848. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1849. for (i = 0; i < 8000; i++) {
  1850. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1851. break;
  1852. udelay(20);
  1853. }
  1854. if (i == 8000) {
  1855. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1856. return -ENODEV;
  1857. }
  1858. }
  1859. tp->nvram_lock_cnt++;
  1860. }
  1861. return 0;
  1862. }
  1863. /* tp->lock is held. */
  1864. static void tg3_nvram_unlock(struct tg3 *tp)
  1865. {
  1866. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1867. if (tp->nvram_lock_cnt > 0)
  1868. tp->nvram_lock_cnt--;
  1869. if (tp->nvram_lock_cnt == 0)
  1870. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1871. }
  1872. }
  1873. /* tp->lock is held. */
  1874. static void tg3_enable_nvram_access(struct tg3 *tp)
  1875. {
  1876. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1877. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1878. u32 nvaccess = tr32(NVRAM_ACCESS);
  1879. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1880. }
  1881. }
  1882. /* tp->lock is held. */
  1883. static void tg3_disable_nvram_access(struct tg3 *tp)
  1884. {
  1885. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1886. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1887. u32 nvaccess = tr32(NVRAM_ACCESS);
  1888. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1889. }
  1890. }
  1891. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1892. u32 offset, u32 *val)
  1893. {
  1894. u32 tmp;
  1895. int i;
  1896. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1897. return -EINVAL;
  1898. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1899. EEPROM_ADDR_DEVID_MASK |
  1900. EEPROM_ADDR_READ);
  1901. tw32(GRC_EEPROM_ADDR,
  1902. tmp |
  1903. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1904. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1905. EEPROM_ADDR_ADDR_MASK) |
  1906. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1907. for (i = 0; i < 1000; i++) {
  1908. tmp = tr32(GRC_EEPROM_ADDR);
  1909. if (tmp & EEPROM_ADDR_COMPLETE)
  1910. break;
  1911. msleep(1);
  1912. }
  1913. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1914. return -EBUSY;
  1915. tmp = tr32(GRC_EEPROM_DATA);
  1916. /*
  1917. * The data will always be opposite the native endian
  1918. * format. Perform a blind byteswap to compensate.
  1919. */
  1920. *val = swab32(tmp);
  1921. return 0;
  1922. }
  1923. #define NVRAM_CMD_TIMEOUT 10000
  1924. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1925. {
  1926. int i;
  1927. tw32(NVRAM_CMD, nvram_cmd);
  1928. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1929. udelay(10);
  1930. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1931. udelay(10);
  1932. break;
  1933. }
  1934. }
  1935. if (i == NVRAM_CMD_TIMEOUT)
  1936. return -EBUSY;
  1937. return 0;
  1938. }
  1939. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1940. {
  1941. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1942. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1943. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1944. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1945. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1946. addr = ((addr / tp->nvram_pagesize) <<
  1947. ATMEL_AT45DB0X1B_PAGE_POS) +
  1948. (addr % tp->nvram_pagesize);
  1949. return addr;
  1950. }
  1951. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1952. {
  1953. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1954. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1955. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1956. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1957. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1958. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1959. tp->nvram_pagesize) +
  1960. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1961. return addr;
  1962. }
  1963. /* NOTE: Data read in from NVRAM is byteswapped according to
  1964. * the byteswapping settings for all other register accesses.
  1965. * tg3 devices are BE devices, so on a BE machine, the data
  1966. * returned will be exactly as it is seen in NVRAM. On a LE
  1967. * machine, the 32-bit value will be byteswapped.
  1968. */
  1969. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1970. {
  1971. int ret;
  1972. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1973. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1974. offset = tg3_nvram_phys_addr(tp, offset);
  1975. if (offset > NVRAM_ADDR_MSK)
  1976. return -EINVAL;
  1977. ret = tg3_nvram_lock(tp);
  1978. if (ret)
  1979. return ret;
  1980. tg3_enable_nvram_access(tp);
  1981. tw32(NVRAM_ADDR, offset);
  1982. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1983. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1984. if (ret == 0)
  1985. *val = tr32(NVRAM_RDDATA);
  1986. tg3_disable_nvram_access(tp);
  1987. tg3_nvram_unlock(tp);
  1988. return ret;
  1989. }
  1990. /* Ensures NVRAM data is in bytestream format. */
  1991. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1992. {
  1993. u32 v;
  1994. int res = tg3_nvram_read(tp, offset, &v);
  1995. if (!res)
  1996. *val = cpu_to_be32(v);
  1997. return res;
  1998. }
  1999. /* tp->lock is held. */
  2000. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2001. {
  2002. u32 addr_high, addr_low;
  2003. int i;
  2004. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2005. tp->dev->dev_addr[1]);
  2006. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2007. (tp->dev->dev_addr[3] << 16) |
  2008. (tp->dev->dev_addr[4] << 8) |
  2009. (tp->dev->dev_addr[5] << 0));
  2010. for (i = 0; i < 4; i++) {
  2011. if (i == 1 && skip_mac_1)
  2012. continue;
  2013. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2014. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2015. }
  2016. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2018. for (i = 0; i < 12; i++) {
  2019. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2020. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2021. }
  2022. }
  2023. addr_high = (tp->dev->dev_addr[0] +
  2024. tp->dev->dev_addr[1] +
  2025. tp->dev->dev_addr[2] +
  2026. tp->dev->dev_addr[3] +
  2027. tp->dev->dev_addr[4] +
  2028. tp->dev->dev_addr[5]) &
  2029. TX_BACKOFF_SEED_MASK;
  2030. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2031. }
  2032. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2033. {
  2034. u32 misc_host_ctrl;
  2035. bool device_should_wake, do_low_power;
  2036. /* Make sure register accesses (indirect or otherwise)
  2037. * will function correctly.
  2038. */
  2039. pci_write_config_dword(tp->pdev,
  2040. TG3PCI_MISC_HOST_CTRL,
  2041. tp->misc_host_ctrl);
  2042. switch (state) {
  2043. case PCI_D0:
  2044. pci_enable_wake(tp->pdev, state, false);
  2045. pci_set_power_state(tp->pdev, PCI_D0);
  2046. /* Switch out of Vaux if it is a NIC */
  2047. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2048. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2049. return 0;
  2050. case PCI_D1:
  2051. case PCI_D2:
  2052. case PCI_D3hot:
  2053. break;
  2054. default:
  2055. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2056. tp->dev->name, state);
  2057. return -EINVAL;
  2058. }
  2059. /* Restore the CLKREQ setting. */
  2060. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2061. u16 lnkctl;
  2062. pci_read_config_word(tp->pdev,
  2063. tp->pcie_cap + PCI_EXP_LNKCTL,
  2064. &lnkctl);
  2065. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2066. pci_write_config_word(tp->pdev,
  2067. tp->pcie_cap + PCI_EXP_LNKCTL,
  2068. lnkctl);
  2069. }
  2070. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2071. tw32(TG3PCI_MISC_HOST_CTRL,
  2072. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2073. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2074. device_may_wakeup(&tp->pdev->dev) &&
  2075. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2076. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2077. do_low_power = false;
  2078. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2079. !tp->link_config.phy_is_low_power) {
  2080. struct phy_device *phydev;
  2081. u32 phyid, advertising;
  2082. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2083. tp->link_config.phy_is_low_power = 1;
  2084. tp->link_config.orig_speed = phydev->speed;
  2085. tp->link_config.orig_duplex = phydev->duplex;
  2086. tp->link_config.orig_autoneg = phydev->autoneg;
  2087. tp->link_config.orig_advertising = phydev->advertising;
  2088. advertising = ADVERTISED_TP |
  2089. ADVERTISED_Pause |
  2090. ADVERTISED_Autoneg |
  2091. ADVERTISED_10baseT_Half;
  2092. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2093. device_should_wake) {
  2094. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2095. advertising |=
  2096. ADVERTISED_100baseT_Half |
  2097. ADVERTISED_100baseT_Full |
  2098. ADVERTISED_10baseT_Full;
  2099. else
  2100. advertising |= ADVERTISED_10baseT_Full;
  2101. }
  2102. phydev->advertising = advertising;
  2103. phy_start_aneg(phydev);
  2104. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2105. if (phyid != TG3_PHY_ID_BCMAC131) {
  2106. phyid &= TG3_PHY_OUI_MASK;
  2107. if (phyid == TG3_PHY_OUI_1 ||
  2108. phyid == TG3_PHY_OUI_2 ||
  2109. phyid == TG3_PHY_OUI_3)
  2110. do_low_power = true;
  2111. }
  2112. }
  2113. } else {
  2114. do_low_power = true;
  2115. if (tp->link_config.phy_is_low_power == 0) {
  2116. tp->link_config.phy_is_low_power = 1;
  2117. tp->link_config.orig_speed = tp->link_config.speed;
  2118. tp->link_config.orig_duplex = tp->link_config.duplex;
  2119. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2120. }
  2121. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2122. tp->link_config.speed = SPEED_10;
  2123. tp->link_config.duplex = DUPLEX_HALF;
  2124. tp->link_config.autoneg = AUTONEG_ENABLE;
  2125. tg3_setup_phy(tp, 0);
  2126. }
  2127. }
  2128. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2129. u32 val;
  2130. val = tr32(GRC_VCPU_EXT_CTRL);
  2131. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2132. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2133. int i;
  2134. u32 val;
  2135. for (i = 0; i < 200; i++) {
  2136. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2137. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2138. break;
  2139. msleep(1);
  2140. }
  2141. }
  2142. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2143. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2144. WOL_DRV_STATE_SHUTDOWN |
  2145. WOL_DRV_WOL |
  2146. WOL_SET_MAGIC_PKT);
  2147. if (device_should_wake) {
  2148. u32 mac_mode;
  2149. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2150. if (do_low_power) {
  2151. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2152. udelay(40);
  2153. }
  2154. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2155. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2156. else
  2157. mac_mode = MAC_MODE_PORT_MODE_MII;
  2158. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2159. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2160. ASIC_REV_5700) {
  2161. u32 speed = (tp->tg3_flags &
  2162. TG3_FLAG_WOL_SPEED_100MB) ?
  2163. SPEED_100 : SPEED_10;
  2164. if (tg3_5700_link_polarity(tp, speed))
  2165. mac_mode |= MAC_MODE_LINK_POLARITY;
  2166. else
  2167. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2168. }
  2169. } else {
  2170. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2171. }
  2172. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2173. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2174. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2175. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2176. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2177. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2178. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2179. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2180. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2181. mac_mode |= tp->mac_mode &
  2182. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2183. if (mac_mode & MAC_MODE_APE_TX_EN)
  2184. mac_mode |= MAC_MODE_TDE_ENABLE;
  2185. }
  2186. tw32_f(MAC_MODE, mac_mode);
  2187. udelay(100);
  2188. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2189. udelay(10);
  2190. }
  2191. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2192. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2193. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2194. u32 base_val;
  2195. base_val = tp->pci_clock_ctrl;
  2196. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2197. CLOCK_CTRL_TXCLK_DISABLE);
  2198. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2199. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2200. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2201. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2202. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2203. /* do nothing */
  2204. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2205. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2206. u32 newbits1, newbits2;
  2207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2209. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2210. CLOCK_CTRL_TXCLK_DISABLE |
  2211. CLOCK_CTRL_ALTCLK);
  2212. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2213. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2214. newbits1 = CLOCK_CTRL_625_CORE;
  2215. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2216. } else {
  2217. newbits1 = CLOCK_CTRL_ALTCLK;
  2218. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2219. }
  2220. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2221. 40);
  2222. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2223. 40);
  2224. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2225. u32 newbits3;
  2226. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2228. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2229. CLOCK_CTRL_TXCLK_DISABLE |
  2230. CLOCK_CTRL_44MHZ_CORE);
  2231. } else {
  2232. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2233. }
  2234. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2235. tp->pci_clock_ctrl | newbits3, 40);
  2236. }
  2237. }
  2238. if (!(device_should_wake) &&
  2239. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2240. tg3_power_down_phy(tp, do_low_power);
  2241. tg3_frob_aux_power(tp);
  2242. /* Workaround for unstable PLL clock */
  2243. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2244. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2245. u32 val = tr32(0x7d00);
  2246. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2247. tw32(0x7d00, val);
  2248. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2249. int err;
  2250. err = tg3_nvram_lock(tp);
  2251. tg3_halt_cpu(tp, RX_CPU_BASE);
  2252. if (!err)
  2253. tg3_nvram_unlock(tp);
  2254. }
  2255. }
  2256. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2257. if (device_should_wake)
  2258. pci_enable_wake(tp->pdev, state, true);
  2259. /* Finally, set the new power state. */
  2260. pci_set_power_state(tp->pdev, state);
  2261. return 0;
  2262. }
  2263. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2264. {
  2265. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2266. case MII_TG3_AUX_STAT_10HALF:
  2267. *speed = SPEED_10;
  2268. *duplex = DUPLEX_HALF;
  2269. break;
  2270. case MII_TG3_AUX_STAT_10FULL:
  2271. *speed = SPEED_10;
  2272. *duplex = DUPLEX_FULL;
  2273. break;
  2274. case MII_TG3_AUX_STAT_100HALF:
  2275. *speed = SPEED_100;
  2276. *duplex = DUPLEX_HALF;
  2277. break;
  2278. case MII_TG3_AUX_STAT_100FULL:
  2279. *speed = SPEED_100;
  2280. *duplex = DUPLEX_FULL;
  2281. break;
  2282. case MII_TG3_AUX_STAT_1000HALF:
  2283. *speed = SPEED_1000;
  2284. *duplex = DUPLEX_HALF;
  2285. break;
  2286. case MII_TG3_AUX_STAT_1000FULL:
  2287. *speed = SPEED_1000;
  2288. *duplex = DUPLEX_FULL;
  2289. break;
  2290. default:
  2291. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2292. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2293. SPEED_10;
  2294. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2295. DUPLEX_HALF;
  2296. break;
  2297. }
  2298. *speed = SPEED_INVALID;
  2299. *duplex = DUPLEX_INVALID;
  2300. break;
  2301. }
  2302. }
  2303. static void tg3_phy_copper_begin(struct tg3 *tp)
  2304. {
  2305. u32 new_adv;
  2306. int i;
  2307. if (tp->link_config.phy_is_low_power) {
  2308. /* Entering low power mode. Disable gigabit and
  2309. * 100baseT advertisements.
  2310. */
  2311. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2312. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2313. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2314. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2315. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2316. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2317. } else if (tp->link_config.speed == SPEED_INVALID) {
  2318. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2319. tp->link_config.advertising &=
  2320. ~(ADVERTISED_1000baseT_Half |
  2321. ADVERTISED_1000baseT_Full);
  2322. new_adv = ADVERTISE_CSMA;
  2323. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2324. new_adv |= ADVERTISE_10HALF;
  2325. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2326. new_adv |= ADVERTISE_10FULL;
  2327. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2328. new_adv |= ADVERTISE_100HALF;
  2329. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2330. new_adv |= ADVERTISE_100FULL;
  2331. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2332. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2333. if (tp->link_config.advertising &
  2334. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2335. new_adv = 0;
  2336. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2337. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2338. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2339. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2340. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2341. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2342. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2343. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2344. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2345. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2346. } else {
  2347. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2348. }
  2349. } else {
  2350. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2351. new_adv |= ADVERTISE_CSMA;
  2352. /* Asking for a specific link mode. */
  2353. if (tp->link_config.speed == SPEED_1000) {
  2354. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2355. if (tp->link_config.duplex == DUPLEX_FULL)
  2356. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2357. else
  2358. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2359. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2360. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2361. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2362. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2363. } else {
  2364. if (tp->link_config.speed == SPEED_100) {
  2365. if (tp->link_config.duplex == DUPLEX_FULL)
  2366. new_adv |= ADVERTISE_100FULL;
  2367. else
  2368. new_adv |= ADVERTISE_100HALF;
  2369. } else {
  2370. if (tp->link_config.duplex == DUPLEX_FULL)
  2371. new_adv |= ADVERTISE_10FULL;
  2372. else
  2373. new_adv |= ADVERTISE_10HALF;
  2374. }
  2375. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2376. new_adv = 0;
  2377. }
  2378. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2379. }
  2380. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2381. tp->link_config.speed != SPEED_INVALID) {
  2382. u32 bmcr, orig_bmcr;
  2383. tp->link_config.active_speed = tp->link_config.speed;
  2384. tp->link_config.active_duplex = tp->link_config.duplex;
  2385. bmcr = 0;
  2386. switch (tp->link_config.speed) {
  2387. default:
  2388. case SPEED_10:
  2389. break;
  2390. case SPEED_100:
  2391. bmcr |= BMCR_SPEED100;
  2392. break;
  2393. case SPEED_1000:
  2394. bmcr |= TG3_BMCR_SPEED1000;
  2395. break;
  2396. }
  2397. if (tp->link_config.duplex == DUPLEX_FULL)
  2398. bmcr |= BMCR_FULLDPLX;
  2399. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2400. (bmcr != orig_bmcr)) {
  2401. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2402. for (i = 0; i < 1500; i++) {
  2403. u32 tmp;
  2404. udelay(10);
  2405. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2406. tg3_readphy(tp, MII_BMSR, &tmp))
  2407. continue;
  2408. if (!(tmp & BMSR_LSTATUS)) {
  2409. udelay(40);
  2410. break;
  2411. }
  2412. }
  2413. tg3_writephy(tp, MII_BMCR, bmcr);
  2414. udelay(40);
  2415. }
  2416. } else {
  2417. tg3_writephy(tp, MII_BMCR,
  2418. BMCR_ANENABLE | BMCR_ANRESTART);
  2419. }
  2420. }
  2421. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2422. {
  2423. int err;
  2424. /* Turn off tap power management. */
  2425. /* Set Extended packet length bit */
  2426. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2427. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2428. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2429. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2430. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2431. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2432. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2433. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2434. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2435. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2436. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2437. udelay(40);
  2438. return err;
  2439. }
  2440. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2441. {
  2442. u32 adv_reg, all_mask = 0;
  2443. if (mask & ADVERTISED_10baseT_Half)
  2444. all_mask |= ADVERTISE_10HALF;
  2445. if (mask & ADVERTISED_10baseT_Full)
  2446. all_mask |= ADVERTISE_10FULL;
  2447. if (mask & ADVERTISED_100baseT_Half)
  2448. all_mask |= ADVERTISE_100HALF;
  2449. if (mask & ADVERTISED_100baseT_Full)
  2450. all_mask |= ADVERTISE_100FULL;
  2451. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2452. return 0;
  2453. if ((adv_reg & all_mask) != all_mask)
  2454. return 0;
  2455. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2456. u32 tg3_ctrl;
  2457. all_mask = 0;
  2458. if (mask & ADVERTISED_1000baseT_Half)
  2459. all_mask |= ADVERTISE_1000HALF;
  2460. if (mask & ADVERTISED_1000baseT_Full)
  2461. all_mask |= ADVERTISE_1000FULL;
  2462. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2463. return 0;
  2464. if ((tg3_ctrl & all_mask) != all_mask)
  2465. return 0;
  2466. }
  2467. return 1;
  2468. }
  2469. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2470. {
  2471. u32 curadv, reqadv;
  2472. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2473. return 1;
  2474. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2475. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2476. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2477. if (curadv != reqadv)
  2478. return 0;
  2479. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2480. tg3_readphy(tp, MII_LPA, rmtadv);
  2481. } else {
  2482. /* Reprogram the advertisement register, even if it
  2483. * does not affect the current link. If the link
  2484. * gets renegotiated in the future, we can save an
  2485. * additional renegotiation cycle by advertising
  2486. * it correctly in the first place.
  2487. */
  2488. if (curadv != reqadv) {
  2489. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2490. ADVERTISE_PAUSE_ASYM);
  2491. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2492. }
  2493. }
  2494. return 1;
  2495. }
  2496. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2497. {
  2498. int current_link_up;
  2499. u32 bmsr, dummy;
  2500. u32 lcl_adv, rmt_adv;
  2501. u16 current_speed;
  2502. u8 current_duplex;
  2503. int i, err;
  2504. tw32(MAC_EVENT, 0);
  2505. tw32_f(MAC_STATUS,
  2506. (MAC_STATUS_SYNC_CHANGED |
  2507. MAC_STATUS_CFG_CHANGED |
  2508. MAC_STATUS_MI_COMPLETION |
  2509. MAC_STATUS_LNKSTATE_CHANGED));
  2510. udelay(40);
  2511. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2512. tw32_f(MAC_MI_MODE,
  2513. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2514. udelay(80);
  2515. }
  2516. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2517. /* Some third-party PHYs need to be reset on link going
  2518. * down.
  2519. */
  2520. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2521. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2522. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2523. netif_carrier_ok(tp->dev)) {
  2524. tg3_readphy(tp, MII_BMSR, &bmsr);
  2525. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2526. !(bmsr & BMSR_LSTATUS))
  2527. force_reset = 1;
  2528. }
  2529. if (force_reset)
  2530. tg3_phy_reset(tp);
  2531. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2532. tg3_readphy(tp, MII_BMSR, &bmsr);
  2533. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2534. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2535. bmsr = 0;
  2536. if (!(bmsr & BMSR_LSTATUS)) {
  2537. err = tg3_init_5401phy_dsp(tp);
  2538. if (err)
  2539. return err;
  2540. tg3_readphy(tp, MII_BMSR, &bmsr);
  2541. for (i = 0; i < 1000; i++) {
  2542. udelay(10);
  2543. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2544. (bmsr & BMSR_LSTATUS)) {
  2545. udelay(40);
  2546. break;
  2547. }
  2548. }
  2549. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2550. !(bmsr & BMSR_LSTATUS) &&
  2551. tp->link_config.active_speed == SPEED_1000) {
  2552. err = tg3_phy_reset(tp);
  2553. if (!err)
  2554. err = tg3_init_5401phy_dsp(tp);
  2555. if (err)
  2556. return err;
  2557. }
  2558. }
  2559. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2560. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2561. /* 5701 {A0,B0} CRC bug workaround */
  2562. tg3_writephy(tp, 0x15, 0x0a75);
  2563. tg3_writephy(tp, 0x1c, 0x8c68);
  2564. tg3_writephy(tp, 0x1c, 0x8d68);
  2565. tg3_writephy(tp, 0x1c, 0x8c68);
  2566. }
  2567. /* Clear pending interrupts... */
  2568. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2569. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2570. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2571. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2572. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2573. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2576. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2577. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2578. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2579. else
  2580. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2581. }
  2582. current_link_up = 0;
  2583. current_speed = SPEED_INVALID;
  2584. current_duplex = DUPLEX_INVALID;
  2585. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2586. u32 val;
  2587. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2588. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2589. if (!(val & (1 << 10))) {
  2590. val |= (1 << 10);
  2591. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2592. goto relink;
  2593. }
  2594. }
  2595. bmsr = 0;
  2596. for (i = 0; i < 100; i++) {
  2597. tg3_readphy(tp, MII_BMSR, &bmsr);
  2598. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2599. (bmsr & BMSR_LSTATUS))
  2600. break;
  2601. udelay(40);
  2602. }
  2603. if (bmsr & BMSR_LSTATUS) {
  2604. u32 aux_stat, bmcr;
  2605. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2606. for (i = 0; i < 2000; i++) {
  2607. udelay(10);
  2608. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2609. aux_stat)
  2610. break;
  2611. }
  2612. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2613. &current_speed,
  2614. &current_duplex);
  2615. bmcr = 0;
  2616. for (i = 0; i < 200; i++) {
  2617. tg3_readphy(tp, MII_BMCR, &bmcr);
  2618. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2619. continue;
  2620. if (bmcr && bmcr != 0x7fff)
  2621. break;
  2622. udelay(10);
  2623. }
  2624. lcl_adv = 0;
  2625. rmt_adv = 0;
  2626. tp->link_config.active_speed = current_speed;
  2627. tp->link_config.active_duplex = current_duplex;
  2628. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2629. if ((bmcr & BMCR_ANENABLE) &&
  2630. tg3_copper_is_advertising_all(tp,
  2631. tp->link_config.advertising)) {
  2632. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2633. &rmt_adv))
  2634. current_link_up = 1;
  2635. }
  2636. } else {
  2637. if (!(bmcr & BMCR_ANENABLE) &&
  2638. tp->link_config.speed == current_speed &&
  2639. tp->link_config.duplex == current_duplex &&
  2640. tp->link_config.flowctrl ==
  2641. tp->link_config.active_flowctrl) {
  2642. current_link_up = 1;
  2643. }
  2644. }
  2645. if (current_link_up == 1 &&
  2646. tp->link_config.active_duplex == DUPLEX_FULL)
  2647. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2648. }
  2649. relink:
  2650. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2651. u32 tmp;
  2652. tg3_phy_copper_begin(tp);
  2653. tg3_readphy(tp, MII_BMSR, &tmp);
  2654. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2655. (tmp & BMSR_LSTATUS))
  2656. current_link_up = 1;
  2657. }
  2658. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2659. if (current_link_up == 1) {
  2660. if (tp->link_config.active_speed == SPEED_100 ||
  2661. tp->link_config.active_speed == SPEED_10)
  2662. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2663. else
  2664. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2665. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2666. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2667. else
  2668. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2669. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2670. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2671. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2673. if (current_link_up == 1 &&
  2674. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2675. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2676. else
  2677. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2678. }
  2679. /* ??? Without this setting Netgear GA302T PHY does not
  2680. * ??? send/receive packets...
  2681. */
  2682. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2683. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2684. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2685. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2686. udelay(80);
  2687. }
  2688. tw32_f(MAC_MODE, tp->mac_mode);
  2689. udelay(40);
  2690. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2691. /* Polled via timer. */
  2692. tw32_f(MAC_EVENT, 0);
  2693. } else {
  2694. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2695. }
  2696. udelay(40);
  2697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2698. current_link_up == 1 &&
  2699. tp->link_config.active_speed == SPEED_1000 &&
  2700. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2701. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2702. udelay(120);
  2703. tw32_f(MAC_STATUS,
  2704. (MAC_STATUS_SYNC_CHANGED |
  2705. MAC_STATUS_CFG_CHANGED));
  2706. udelay(40);
  2707. tg3_write_mem(tp,
  2708. NIC_SRAM_FIRMWARE_MBOX,
  2709. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2710. }
  2711. /* Prevent send BD corruption. */
  2712. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2713. u16 oldlnkctl, newlnkctl;
  2714. pci_read_config_word(tp->pdev,
  2715. tp->pcie_cap + PCI_EXP_LNKCTL,
  2716. &oldlnkctl);
  2717. if (tp->link_config.active_speed == SPEED_100 ||
  2718. tp->link_config.active_speed == SPEED_10)
  2719. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2720. else
  2721. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2722. if (newlnkctl != oldlnkctl)
  2723. pci_write_config_word(tp->pdev,
  2724. tp->pcie_cap + PCI_EXP_LNKCTL,
  2725. newlnkctl);
  2726. }
  2727. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2728. if (current_link_up)
  2729. netif_carrier_on(tp->dev);
  2730. else
  2731. netif_carrier_off(tp->dev);
  2732. tg3_link_report(tp);
  2733. }
  2734. return 0;
  2735. }
  2736. struct tg3_fiber_aneginfo {
  2737. int state;
  2738. #define ANEG_STATE_UNKNOWN 0
  2739. #define ANEG_STATE_AN_ENABLE 1
  2740. #define ANEG_STATE_RESTART_INIT 2
  2741. #define ANEG_STATE_RESTART 3
  2742. #define ANEG_STATE_DISABLE_LINK_OK 4
  2743. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2744. #define ANEG_STATE_ABILITY_DETECT 6
  2745. #define ANEG_STATE_ACK_DETECT_INIT 7
  2746. #define ANEG_STATE_ACK_DETECT 8
  2747. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2748. #define ANEG_STATE_COMPLETE_ACK 10
  2749. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2750. #define ANEG_STATE_IDLE_DETECT 12
  2751. #define ANEG_STATE_LINK_OK 13
  2752. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2753. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2754. u32 flags;
  2755. #define MR_AN_ENABLE 0x00000001
  2756. #define MR_RESTART_AN 0x00000002
  2757. #define MR_AN_COMPLETE 0x00000004
  2758. #define MR_PAGE_RX 0x00000008
  2759. #define MR_NP_LOADED 0x00000010
  2760. #define MR_TOGGLE_TX 0x00000020
  2761. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2762. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2763. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2764. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2765. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2766. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2767. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2768. #define MR_TOGGLE_RX 0x00002000
  2769. #define MR_NP_RX 0x00004000
  2770. #define MR_LINK_OK 0x80000000
  2771. unsigned long link_time, cur_time;
  2772. u32 ability_match_cfg;
  2773. int ability_match_count;
  2774. char ability_match, idle_match, ack_match;
  2775. u32 txconfig, rxconfig;
  2776. #define ANEG_CFG_NP 0x00000080
  2777. #define ANEG_CFG_ACK 0x00000040
  2778. #define ANEG_CFG_RF2 0x00000020
  2779. #define ANEG_CFG_RF1 0x00000010
  2780. #define ANEG_CFG_PS2 0x00000001
  2781. #define ANEG_CFG_PS1 0x00008000
  2782. #define ANEG_CFG_HD 0x00004000
  2783. #define ANEG_CFG_FD 0x00002000
  2784. #define ANEG_CFG_INVAL 0x00001f06
  2785. };
  2786. #define ANEG_OK 0
  2787. #define ANEG_DONE 1
  2788. #define ANEG_TIMER_ENAB 2
  2789. #define ANEG_FAILED -1
  2790. #define ANEG_STATE_SETTLE_TIME 10000
  2791. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2792. struct tg3_fiber_aneginfo *ap)
  2793. {
  2794. u16 flowctrl;
  2795. unsigned long delta;
  2796. u32 rx_cfg_reg;
  2797. int ret;
  2798. if (ap->state == ANEG_STATE_UNKNOWN) {
  2799. ap->rxconfig = 0;
  2800. ap->link_time = 0;
  2801. ap->cur_time = 0;
  2802. ap->ability_match_cfg = 0;
  2803. ap->ability_match_count = 0;
  2804. ap->ability_match = 0;
  2805. ap->idle_match = 0;
  2806. ap->ack_match = 0;
  2807. }
  2808. ap->cur_time++;
  2809. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2810. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2811. if (rx_cfg_reg != ap->ability_match_cfg) {
  2812. ap->ability_match_cfg = rx_cfg_reg;
  2813. ap->ability_match = 0;
  2814. ap->ability_match_count = 0;
  2815. } else {
  2816. if (++ap->ability_match_count > 1) {
  2817. ap->ability_match = 1;
  2818. ap->ability_match_cfg = rx_cfg_reg;
  2819. }
  2820. }
  2821. if (rx_cfg_reg & ANEG_CFG_ACK)
  2822. ap->ack_match = 1;
  2823. else
  2824. ap->ack_match = 0;
  2825. ap->idle_match = 0;
  2826. } else {
  2827. ap->idle_match = 1;
  2828. ap->ability_match_cfg = 0;
  2829. ap->ability_match_count = 0;
  2830. ap->ability_match = 0;
  2831. ap->ack_match = 0;
  2832. rx_cfg_reg = 0;
  2833. }
  2834. ap->rxconfig = rx_cfg_reg;
  2835. ret = ANEG_OK;
  2836. switch(ap->state) {
  2837. case ANEG_STATE_UNKNOWN:
  2838. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2839. ap->state = ANEG_STATE_AN_ENABLE;
  2840. /* fallthru */
  2841. case ANEG_STATE_AN_ENABLE:
  2842. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2843. if (ap->flags & MR_AN_ENABLE) {
  2844. ap->link_time = 0;
  2845. ap->cur_time = 0;
  2846. ap->ability_match_cfg = 0;
  2847. ap->ability_match_count = 0;
  2848. ap->ability_match = 0;
  2849. ap->idle_match = 0;
  2850. ap->ack_match = 0;
  2851. ap->state = ANEG_STATE_RESTART_INIT;
  2852. } else {
  2853. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2854. }
  2855. break;
  2856. case ANEG_STATE_RESTART_INIT:
  2857. ap->link_time = ap->cur_time;
  2858. ap->flags &= ~(MR_NP_LOADED);
  2859. ap->txconfig = 0;
  2860. tw32(MAC_TX_AUTO_NEG, 0);
  2861. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2862. tw32_f(MAC_MODE, tp->mac_mode);
  2863. udelay(40);
  2864. ret = ANEG_TIMER_ENAB;
  2865. ap->state = ANEG_STATE_RESTART;
  2866. /* fallthru */
  2867. case ANEG_STATE_RESTART:
  2868. delta = ap->cur_time - ap->link_time;
  2869. if (delta > ANEG_STATE_SETTLE_TIME) {
  2870. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2871. } else {
  2872. ret = ANEG_TIMER_ENAB;
  2873. }
  2874. break;
  2875. case ANEG_STATE_DISABLE_LINK_OK:
  2876. ret = ANEG_DONE;
  2877. break;
  2878. case ANEG_STATE_ABILITY_DETECT_INIT:
  2879. ap->flags &= ~(MR_TOGGLE_TX);
  2880. ap->txconfig = ANEG_CFG_FD;
  2881. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2882. if (flowctrl & ADVERTISE_1000XPAUSE)
  2883. ap->txconfig |= ANEG_CFG_PS1;
  2884. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2885. ap->txconfig |= ANEG_CFG_PS2;
  2886. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2887. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2888. tw32_f(MAC_MODE, tp->mac_mode);
  2889. udelay(40);
  2890. ap->state = ANEG_STATE_ABILITY_DETECT;
  2891. break;
  2892. case ANEG_STATE_ABILITY_DETECT:
  2893. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2894. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2895. }
  2896. break;
  2897. case ANEG_STATE_ACK_DETECT_INIT:
  2898. ap->txconfig |= ANEG_CFG_ACK;
  2899. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2900. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2901. tw32_f(MAC_MODE, tp->mac_mode);
  2902. udelay(40);
  2903. ap->state = ANEG_STATE_ACK_DETECT;
  2904. /* fallthru */
  2905. case ANEG_STATE_ACK_DETECT:
  2906. if (ap->ack_match != 0) {
  2907. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2908. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2909. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2910. } else {
  2911. ap->state = ANEG_STATE_AN_ENABLE;
  2912. }
  2913. } else if (ap->ability_match != 0 &&
  2914. ap->rxconfig == 0) {
  2915. ap->state = ANEG_STATE_AN_ENABLE;
  2916. }
  2917. break;
  2918. case ANEG_STATE_COMPLETE_ACK_INIT:
  2919. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2920. ret = ANEG_FAILED;
  2921. break;
  2922. }
  2923. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2924. MR_LP_ADV_HALF_DUPLEX |
  2925. MR_LP_ADV_SYM_PAUSE |
  2926. MR_LP_ADV_ASYM_PAUSE |
  2927. MR_LP_ADV_REMOTE_FAULT1 |
  2928. MR_LP_ADV_REMOTE_FAULT2 |
  2929. MR_LP_ADV_NEXT_PAGE |
  2930. MR_TOGGLE_RX |
  2931. MR_NP_RX);
  2932. if (ap->rxconfig & ANEG_CFG_FD)
  2933. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2934. if (ap->rxconfig & ANEG_CFG_HD)
  2935. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2936. if (ap->rxconfig & ANEG_CFG_PS1)
  2937. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2938. if (ap->rxconfig & ANEG_CFG_PS2)
  2939. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2940. if (ap->rxconfig & ANEG_CFG_RF1)
  2941. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2942. if (ap->rxconfig & ANEG_CFG_RF2)
  2943. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2944. if (ap->rxconfig & ANEG_CFG_NP)
  2945. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2946. ap->link_time = ap->cur_time;
  2947. ap->flags ^= (MR_TOGGLE_TX);
  2948. if (ap->rxconfig & 0x0008)
  2949. ap->flags |= MR_TOGGLE_RX;
  2950. if (ap->rxconfig & ANEG_CFG_NP)
  2951. ap->flags |= MR_NP_RX;
  2952. ap->flags |= MR_PAGE_RX;
  2953. ap->state = ANEG_STATE_COMPLETE_ACK;
  2954. ret = ANEG_TIMER_ENAB;
  2955. break;
  2956. case ANEG_STATE_COMPLETE_ACK:
  2957. if (ap->ability_match != 0 &&
  2958. ap->rxconfig == 0) {
  2959. ap->state = ANEG_STATE_AN_ENABLE;
  2960. break;
  2961. }
  2962. delta = ap->cur_time - ap->link_time;
  2963. if (delta > ANEG_STATE_SETTLE_TIME) {
  2964. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2965. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2966. } else {
  2967. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2968. !(ap->flags & MR_NP_RX)) {
  2969. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2970. } else {
  2971. ret = ANEG_FAILED;
  2972. }
  2973. }
  2974. }
  2975. break;
  2976. case ANEG_STATE_IDLE_DETECT_INIT:
  2977. ap->link_time = ap->cur_time;
  2978. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2979. tw32_f(MAC_MODE, tp->mac_mode);
  2980. udelay(40);
  2981. ap->state = ANEG_STATE_IDLE_DETECT;
  2982. ret = ANEG_TIMER_ENAB;
  2983. break;
  2984. case ANEG_STATE_IDLE_DETECT:
  2985. if (ap->ability_match != 0 &&
  2986. ap->rxconfig == 0) {
  2987. ap->state = ANEG_STATE_AN_ENABLE;
  2988. break;
  2989. }
  2990. delta = ap->cur_time - ap->link_time;
  2991. if (delta > ANEG_STATE_SETTLE_TIME) {
  2992. /* XXX another gem from the Broadcom driver :( */
  2993. ap->state = ANEG_STATE_LINK_OK;
  2994. }
  2995. break;
  2996. case ANEG_STATE_LINK_OK:
  2997. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2998. ret = ANEG_DONE;
  2999. break;
  3000. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3001. /* ??? unimplemented */
  3002. break;
  3003. case ANEG_STATE_NEXT_PAGE_WAIT:
  3004. /* ??? unimplemented */
  3005. break;
  3006. default:
  3007. ret = ANEG_FAILED;
  3008. break;
  3009. }
  3010. return ret;
  3011. }
  3012. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3013. {
  3014. int res = 0;
  3015. struct tg3_fiber_aneginfo aninfo;
  3016. int status = ANEG_FAILED;
  3017. unsigned int tick;
  3018. u32 tmp;
  3019. tw32_f(MAC_TX_AUTO_NEG, 0);
  3020. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3021. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3022. udelay(40);
  3023. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3024. udelay(40);
  3025. memset(&aninfo, 0, sizeof(aninfo));
  3026. aninfo.flags |= MR_AN_ENABLE;
  3027. aninfo.state = ANEG_STATE_UNKNOWN;
  3028. aninfo.cur_time = 0;
  3029. tick = 0;
  3030. while (++tick < 195000) {
  3031. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3032. if (status == ANEG_DONE || status == ANEG_FAILED)
  3033. break;
  3034. udelay(1);
  3035. }
  3036. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3037. tw32_f(MAC_MODE, tp->mac_mode);
  3038. udelay(40);
  3039. *txflags = aninfo.txconfig;
  3040. *rxflags = aninfo.flags;
  3041. if (status == ANEG_DONE &&
  3042. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3043. MR_LP_ADV_FULL_DUPLEX)))
  3044. res = 1;
  3045. return res;
  3046. }
  3047. static void tg3_init_bcm8002(struct tg3 *tp)
  3048. {
  3049. u32 mac_status = tr32(MAC_STATUS);
  3050. int i;
  3051. /* Reset when initting first time or we have a link. */
  3052. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3053. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3054. return;
  3055. /* Set PLL lock range. */
  3056. tg3_writephy(tp, 0x16, 0x8007);
  3057. /* SW reset */
  3058. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3059. /* Wait for reset to complete. */
  3060. /* XXX schedule_timeout() ... */
  3061. for (i = 0; i < 500; i++)
  3062. udelay(10);
  3063. /* Config mode; select PMA/Ch 1 regs. */
  3064. tg3_writephy(tp, 0x10, 0x8411);
  3065. /* Enable auto-lock and comdet, select txclk for tx. */
  3066. tg3_writephy(tp, 0x11, 0x0a10);
  3067. tg3_writephy(tp, 0x18, 0x00a0);
  3068. tg3_writephy(tp, 0x16, 0x41ff);
  3069. /* Assert and deassert POR. */
  3070. tg3_writephy(tp, 0x13, 0x0400);
  3071. udelay(40);
  3072. tg3_writephy(tp, 0x13, 0x0000);
  3073. tg3_writephy(tp, 0x11, 0x0a50);
  3074. udelay(40);
  3075. tg3_writephy(tp, 0x11, 0x0a10);
  3076. /* Wait for signal to stabilize */
  3077. /* XXX schedule_timeout() ... */
  3078. for (i = 0; i < 15000; i++)
  3079. udelay(10);
  3080. /* Deselect the channel register so we can read the PHYID
  3081. * later.
  3082. */
  3083. tg3_writephy(tp, 0x10, 0x8011);
  3084. }
  3085. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3086. {
  3087. u16 flowctrl;
  3088. u32 sg_dig_ctrl, sg_dig_status;
  3089. u32 serdes_cfg, expected_sg_dig_ctrl;
  3090. int workaround, port_a;
  3091. int current_link_up;
  3092. serdes_cfg = 0;
  3093. expected_sg_dig_ctrl = 0;
  3094. workaround = 0;
  3095. port_a = 1;
  3096. current_link_up = 0;
  3097. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3098. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3099. workaround = 1;
  3100. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3101. port_a = 0;
  3102. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3103. /* preserve bits 20-23 for voltage regulator */
  3104. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3105. }
  3106. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3107. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3108. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3109. if (workaround) {
  3110. u32 val = serdes_cfg;
  3111. if (port_a)
  3112. val |= 0xc010000;
  3113. else
  3114. val |= 0x4010000;
  3115. tw32_f(MAC_SERDES_CFG, val);
  3116. }
  3117. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3118. }
  3119. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3120. tg3_setup_flow_control(tp, 0, 0);
  3121. current_link_up = 1;
  3122. }
  3123. goto out;
  3124. }
  3125. /* Want auto-negotiation. */
  3126. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3127. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3128. if (flowctrl & ADVERTISE_1000XPAUSE)
  3129. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3130. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3131. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3132. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3133. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3134. tp->serdes_counter &&
  3135. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3136. MAC_STATUS_RCVD_CFG)) ==
  3137. MAC_STATUS_PCS_SYNCED)) {
  3138. tp->serdes_counter--;
  3139. current_link_up = 1;
  3140. goto out;
  3141. }
  3142. restart_autoneg:
  3143. if (workaround)
  3144. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3145. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3146. udelay(5);
  3147. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3148. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3149. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3150. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3151. MAC_STATUS_SIGNAL_DET)) {
  3152. sg_dig_status = tr32(SG_DIG_STATUS);
  3153. mac_status = tr32(MAC_STATUS);
  3154. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3155. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3156. u32 local_adv = 0, remote_adv = 0;
  3157. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3158. local_adv |= ADVERTISE_1000XPAUSE;
  3159. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3160. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3161. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3162. remote_adv |= LPA_1000XPAUSE;
  3163. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3164. remote_adv |= LPA_1000XPAUSE_ASYM;
  3165. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3166. current_link_up = 1;
  3167. tp->serdes_counter = 0;
  3168. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3169. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3170. if (tp->serdes_counter)
  3171. tp->serdes_counter--;
  3172. else {
  3173. if (workaround) {
  3174. u32 val = serdes_cfg;
  3175. if (port_a)
  3176. val |= 0xc010000;
  3177. else
  3178. val |= 0x4010000;
  3179. tw32_f(MAC_SERDES_CFG, val);
  3180. }
  3181. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3182. udelay(40);
  3183. /* Link parallel detection - link is up */
  3184. /* only if we have PCS_SYNC and not */
  3185. /* receiving config code words */
  3186. mac_status = tr32(MAC_STATUS);
  3187. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3188. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3189. tg3_setup_flow_control(tp, 0, 0);
  3190. current_link_up = 1;
  3191. tp->tg3_flags2 |=
  3192. TG3_FLG2_PARALLEL_DETECT;
  3193. tp->serdes_counter =
  3194. SERDES_PARALLEL_DET_TIMEOUT;
  3195. } else
  3196. goto restart_autoneg;
  3197. }
  3198. }
  3199. } else {
  3200. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3201. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3202. }
  3203. out:
  3204. return current_link_up;
  3205. }
  3206. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3207. {
  3208. int current_link_up = 0;
  3209. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3210. goto out;
  3211. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3212. u32 txflags, rxflags;
  3213. int i;
  3214. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3215. u32 local_adv = 0, remote_adv = 0;
  3216. if (txflags & ANEG_CFG_PS1)
  3217. local_adv |= ADVERTISE_1000XPAUSE;
  3218. if (txflags & ANEG_CFG_PS2)
  3219. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3220. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3221. remote_adv |= LPA_1000XPAUSE;
  3222. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3223. remote_adv |= LPA_1000XPAUSE_ASYM;
  3224. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3225. current_link_up = 1;
  3226. }
  3227. for (i = 0; i < 30; i++) {
  3228. udelay(20);
  3229. tw32_f(MAC_STATUS,
  3230. (MAC_STATUS_SYNC_CHANGED |
  3231. MAC_STATUS_CFG_CHANGED));
  3232. udelay(40);
  3233. if ((tr32(MAC_STATUS) &
  3234. (MAC_STATUS_SYNC_CHANGED |
  3235. MAC_STATUS_CFG_CHANGED)) == 0)
  3236. break;
  3237. }
  3238. mac_status = tr32(MAC_STATUS);
  3239. if (current_link_up == 0 &&
  3240. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3241. !(mac_status & MAC_STATUS_RCVD_CFG))
  3242. current_link_up = 1;
  3243. } else {
  3244. tg3_setup_flow_control(tp, 0, 0);
  3245. /* Forcing 1000FD link up. */
  3246. current_link_up = 1;
  3247. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3248. udelay(40);
  3249. tw32_f(MAC_MODE, tp->mac_mode);
  3250. udelay(40);
  3251. }
  3252. out:
  3253. return current_link_up;
  3254. }
  3255. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3256. {
  3257. u32 orig_pause_cfg;
  3258. u16 orig_active_speed;
  3259. u8 orig_active_duplex;
  3260. u32 mac_status;
  3261. int current_link_up;
  3262. int i;
  3263. orig_pause_cfg = tp->link_config.active_flowctrl;
  3264. orig_active_speed = tp->link_config.active_speed;
  3265. orig_active_duplex = tp->link_config.active_duplex;
  3266. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3267. netif_carrier_ok(tp->dev) &&
  3268. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3269. mac_status = tr32(MAC_STATUS);
  3270. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3271. MAC_STATUS_SIGNAL_DET |
  3272. MAC_STATUS_CFG_CHANGED |
  3273. MAC_STATUS_RCVD_CFG);
  3274. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3275. MAC_STATUS_SIGNAL_DET)) {
  3276. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3277. MAC_STATUS_CFG_CHANGED));
  3278. return 0;
  3279. }
  3280. }
  3281. tw32_f(MAC_TX_AUTO_NEG, 0);
  3282. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3283. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3284. tw32_f(MAC_MODE, tp->mac_mode);
  3285. udelay(40);
  3286. if (tp->phy_id == PHY_ID_BCM8002)
  3287. tg3_init_bcm8002(tp);
  3288. /* Enable link change event even when serdes polling. */
  3289. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3290. udelay(40);
  3291. current_link_up = 0;
  3292. mac_status = tr32(MAC_STATUS);
  3293. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3294. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3295. else
  3296. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3297. tp->napi[0].hw_status->status =
  3298. (SD_STATUS_UPDATED |
  3299. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3300. for (i = 0; i < 100; i++) {
  3301. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3302. MAC_STATUS_CFG_CHANGED));
  3303. udelay(5);
  3304. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3305. MAC_STATUS_CFG_CHANGED |
  3306. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3307. break;
  3308. }
  3309. mac_status = tr32(MAC_STATUS);
  3310. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3311. current_link_up = 0;
  3312. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3313. tp->serdes_counter == 0) {
  3314. tw32_f(MAC_MODE, (tp->mac_mode |
  3315. MAC_MODE_SEND_CONFIGS));
  3316. udelay(1);
  3317. tw32_f(MAC_MODE, tp->mac_mode);
  3318. }
  3319. }
  3320. if (current_link_up == 1) {
  3321. tp->link_config.active_speed = SPEED_1000;
  3322. tp->link_config.active_duplex = DUPLEX_FULL;
  3323. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3324. LED_CTRL_LNKLED_OVERRIDE |
  3325. LED_CTRL_1000MBPS_ON));
  3326. } else {
  3327. tp->link_config.active_speed = SPEED_INVALID;
  3328. tp->link_config.active_duplex = DUPLEX_INVALID;
  3329. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3330. LED_CTRL_LNKLED_OVERRIDE |
  3331. LED_CTRL_TRAFFIC_OVERRIDE));
  3332. }
  3333. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3334. if (current_link_up)
  3335. netif_carrier_on(tp->dev);
  3336. else
  3337. netif_carrier_off(tp->dev);
  3338. tg3_link_report(tp);
  3339. } else {
  3340. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3341. if (orig_pause_cfg != now_pause_cfg ||
  3342. orig_active_speed != tp->link_config.active_speed ||
  3343. orig_active_duplex != tp->link_config.active_duplex)
  3344. tg3_link_report(tp);
  3345. }
  3346. return 0;
  3347. }
  3348. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3349. {
  3350. int current_link_up, err = 0;
  3351. u32 bmsr, bmcr;
  3352. u16 current_speed;
  3353. u8 current_duplex;
  3354. u32 local_adv, remote_adv;
  3355. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3356. tw32_f(MAC_MODE, tp->mac_mode);
  3357. udelay(40);
  3358. tw32(MAC_EVENT, 0);
  3359. tw32_f(MAC_STATUS,
  3360. (MAC_STATUS_SYNC_CHANGED |
  3361. MAC_STATUS_CFG_CHANGED |
  3362. MAC_STATUS_MI_COMPLETION |
  3363. MAC_STATUS_LNKSTATE_CHANGED));
  3364. udelay(40);
  3365. if (force_reset)
  3366. tg3_phy_reset(tp);
  3367. current_link_up = 0;
  3368. current_speed = SPEED_INVALID;
  3369. current_duplex = DUPLEX_INVALID;
  3370. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3371. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3373. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3374. bmsr |= BMSR_LSTATUS;
  3375. else
  3376. bmsr &= ~BMSR_LSTATUS;
  3377. }
  3378. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3379. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3380. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3381. /* do nothing, just check for link up at the end */
  3382. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3383. u32 adv, new_adv;
  3384. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3385. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3386. ADVERTISE_1000XPAUSE |
  3387. ADVERTISE_1000XPSE_ASYM |
  3388. ADVERTISE_SLCT);
  3389. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3390. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3391. new_adv |= ADVERTISE_1000XHALF;
  3392. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3393. new_adv |= ADVERTISE_1000XFULL;
  3394. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3395. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3396. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3397. tg3_writephy(tp, MII_BMCR, bmcr);
  3398. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3399. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3400. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3401. return err;
  3402. }
  3403. } else {
  3404. u32 new_bmcr;
  3405. bmcr &= ~BMCR_SPEED1000;
  3406. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3407. if (tp->link_config.duplex == DUPLEX_FULL)
  3408. new_bmcr |= BMCR_FULLDPLX;
  3409. if (new_bmcr != bmcr) {
  3410. /* BMCR_SPEED1000 is a reserved bit that needs
  3411. * to be set on write.
  3412. */
  3413. new_bmcr |= BMCR_SPEED1000;
  3414. /* Force a linkdown */
  3415. if (netif_carrier_ok(tp->dev)) {
  3416. u32 adv;
  3417. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3418. adv &= ~(ADVERTISE_1000XFULL |
  3419. ADVERTISE_1000XHALF |
  3420. ADVERTISE_SLCT);
  3421. tg3_writephy(tp, MII_ADVERTISE, adv);
  3422. tg3_writephy(tp, MII_BMCR, bmcr |
  3423. BMCR_ANRESTART |
  3424. BMCR_ANENABLE);
  3425. udelay(10);
  3426. netif_carrier_off(tp->dev);
  3427. }
  3428. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3429. bmcr = new_bmcr;
  3430. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3431. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3432. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3433. ASIC_REV_5714) {
  3434. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3435. bmsr |= BMSR_LSTATUS;
  3436. else
  3437. bmsr &= ~BMSR_LSTATUS;
  3438. }
  3439. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3440. }
  3441. }
  3442. if (bmsr & BMSR_LSTATUS) {
  3443. current_speed = SPEED_1000;
  3444. current_link_up = 1;
  3445. if (bmcr & BMCR_FULLDPLX)
  3446. current_duplex = DUPLEX_FULL;
  3447. else
  3448. current_duplex = DUPLEX_HALF;
  3449. local_adv = 0;
  3450. remote_adv = 0;
  3451. if (bmcr & BMCR_ANENABLE) {
  3452. u32 common;
  3453. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3454. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3455. common = local_adv & remote_adv;
  3456. if (common & (ADVERTISE_1000XHALF |
  3457. ADVERTISE_1000XFULL)) {
  3458. if (common & ADVERTISE_1000XFULL)
  3459. current_duplex = DUPLEX_FULL;
  3460. else
  3461. current_duplex = DUPLEX_HALF;
  3462. }
  3463. else
  3464. current_link_up = 0;
  3465. }
  3466. }
  3467. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3468. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3469. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3470. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3471. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3472. tw32_f(MAC_MODE, tp->mac_mode);
  3473. udelay(40);
  3474. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3475. tp->link_config.active_speed = current_speed;
  3476. tp->link_config.active_duplex = current_duplex;
  3477. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3478. if (current_link_up)
  3479. netif_carrier_on(tp->dev);
  3480. else {
  3481. netif_carrier_off(tp->dev);
  3482. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3483. }
  3484. tg3_link_report(tp);
  3485. }
  3486. return err;
  3487. }
  3488. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3489. {
  3490. if (tp->serdes_counter) {
  3491. /* Give autoneg time to complete. */
  3492. tp->serdes_counter--;
  3493. return;
  3494. }
  3495. if (!netif_carrier_ok(tp->dev) &&
  3496. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3497. u32 bmcr;
  3498. tg3_readphy(tp, MII_BMCR, &bmcr);
  3499. if (bmcr & BMCR_ANENABLE) {
  3500. u32 phy1, phy2;
  3501. /* Select shadow register 0x1f */
  3502. tg3_writephy(tp, 0x1c, 0x7c00);
  3503. tg3_readphy(tp, 0x1c, &phy1);
  3504. /* Select expansion interrupt status register */
  3505. tg3_writephy(tp, 0x17, 0x0f01);
  3506. tg3_readphy(tp, 0x15, &phy2);
  3507. tg3_readphy(tp, 0x15, &phy2);
  3508. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3509. /* We have signal detect and not receiving
  3510. * config code words, link is up by parallel
  3511. * detection.
  3512. */
  3513. bmcr &= ~BMCR_ANENABLE;
  3514. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3515. tg3_writephy(tp, MII_BMCR, bmcr);
  3516. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3517. }
  3518. }
  3519. }
  3520. else if (netif_carrier_ok(tp->dev) &&
  3521. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3522. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3523. u32 phy2;
  3524. /* Select expansion interrupt status register */
  3525. tg3_writephy(tp, 0x17, 0x0f01);
  3526. tg3_readphy(tp, 0x15, &phy2);
  3527. if (phy2 & 0x20) {
  3528. u32 bmcr;
  3529. /* Config code words received, turn on autoneg. */
  3530. tg3_readphy(tp, MII_BMCR, &bmcr);
  3531. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3532. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3533. }
  3534. }
  3535. }
  3536. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3537. {
  3538. int err;
  3539. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3540. err = tg3_setup_fiber_phy(tp, force_reset);
  3541. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3542. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3543. } else {
  3544. err = tg3_setup_copper_phy(tp, force_reset);
  3545. }
  3546. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3547. u32 val, scale;
  3548. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3549. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3550. scale = 65;
  3551. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3552. scale = 6;
  3553. else
  3554. scale = 12;
  3555. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3556. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3557. tw32(GRC_MISC_CFG, val);
  3558. }
  3559. if (tp->link_config.active_speed == SPEED_1000 &&
  3560. tp->link_config.active_duplex == DUPLEX_HALF)
  3561. tw32(MAC_TX_LENGTHS,
  3562. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3563. (6 << TX_LENGTHS_IPG_SHIFT) |
  3564. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3565. else
  3566. tw32(MAC_TX_LENGTHS,
  3567. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3568. (6 << TX_LENGTHS_IPG_SHIFT) |
  3569. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3570. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3571. if (netif_carrier_ok(tp->dev)) {
  3572. tw32(HOSTCC_STAT_COAL_TICKS,
  3573. tp->coal.stats_block_coalesce_usecs);
  3574. } else {
  3575. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3576. }
  3577. }
  3578. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3579. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3580. if (!netif_carrier_ok(tp->dev))
  3581. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3582. tp->pwrmgmt_thresh;
  3583. else
  3584. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3585. tw32(PCIE_PWR_MGMT_THRESH, val);
  3586. }
  3587. return err;
  3588. }
  3589. /* This is called whenever we suspect that the system chipset is re-
  3590. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3591. * is bogus tx completions. We try to recover by setting the
  3592. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3593. * in the workqueue.
  3594. */
  3595. static void tg3_tx_recover(struct tg3 *tp)
  3596. {
  3597. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3598. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3599. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3600. "mapped I/O cycles to the network device, attempting to "
  3601. "recover. Please report the problem to the driver maintainer "
  3602. "and include system chipset information.\n", tp->dev->name);
  3603. spin_lock(&tp->lock);
  3604. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3605. spin_unlock(&tp->lock);
  3606. }
  3607. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3608. {
  3609. smp_mb();
  3610. return tnapi->tx_pending -
  3611. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3612. }
  3613. /* Tigon3 never reports partial packet sends. So we do not
  3614. * need special logic to handle SKBs that have not had all
  3615. * of their frags sent yet, like SunGEM does.
  3616. */
  3617. static void tg3_tx(struct tg3_napi *tnapi)
  3618. {
  3619. struct tg3 *tp = tnapi->tp;
  3620. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3621. u32 sw_idx = tnapi->tx_cons;
  3622. struct netdev_queue *txq;
  3623. int index = tnapi - tp->napi;
  3624. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  3625. index--;
  3626. txq = netdev_get_tx_queue(tp->dev, index);
  3627. while (sw_idx != hw_idx) {
  3628. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3629. struct sk_buff *skb = ri->skb;
  3630. int i, tx_bug = 0;
  3631. if (unlikely(skb == NULL)) {
  3632. tg3_tx_recover(tp);
  3633. return;
  3634. }
  3635. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3636. ri->skb = NULL;
  3637. sw_idx = NEXT_TX(sw_idx);
  3638. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3639. ri = &tnapi->tx_buffers[sw_idx];
  3640. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3641. tx_bug = 1;
  3642. sw_idx = NEXT_TX(sw_idx);
  3643. }
  3644. dev_kfree_skb(skb);
  3645. if (unlikely(tx_bug)) {
  3646. tg3_tx_recover(tp);
  3647. return;
  3648. }
  3649. }
  3650. tnapi->tx_cons = sw_idx;
  3651. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3652. * before checking for netif_queue_stopped(). Without the
  3653. * memory barrier, there is a small possibility that tg3_start_xmit()
  3654. * will miss it and cause the queue to be stopped forever.
  3655. */
  3656. smp_mb();
  3657. if (unlikely(netif_tx_queue_stopped(txq) &&
  3658. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3659. __netif_tx_lock(txq, smp_processor_id());
  3660. if (netif_tx_queue_stopped(txq) &&
  3661. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3662. netif_tx_wake_queue(txq);
  3663. __netif_tx_unlock(txq);
  3664. }
  3665. }
  3666. /* Returns size of skb allocated or < 0 on error.
  3667. *
  3668. * We only need to fill in the address because the other members
  3669. * of the RX descriptor are invariant, see tg3_init_rings.
  3670. *
  3671. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3672. * posting buffers we only dirty the first cache line of the RX
  3673. * descriptor (containing the address). Whereas for the RX status
  3674. * buffers the cpu only reads the last cacheline of the RX descriptor
  3675. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3676. */
  3677. static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key,
  3678. int src_idx, u32 dest_idx_unmasked)
  3679. {
  3680. struct tg3 *tp = tnapi->tp;
  3681. struct tg3_rx_buffer_desc *desc;
  3682. struct ring_info *map, *src_map;
  3683. struct sk_buff *skb;
  3684. dma_addr_t mapping;
  3685. int skb_size, dest_idx;
  3686. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3687. src_map = NULL;
  3688. switch (opaque_key) {
  3689. case RXD_OPAQUE_RING_STD:
  3690. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3691. desc = &tpr->rx_std[dest_idx];
  3692. map = &tpr->rx_std_buffers[dest_idx];
  3693. if (src_idx >= 0)
  3694. src_map = &tpr->rx_std_buffers[src_idx];
  3695. skb_size = tp->rx_pkt_map_sz;
  3696. break;
  3697. case RXD_OPAQUE_RING_JUMBO:
  3698. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3699. desc = &tpr->rx_jmb[dest_idx].std;
  3700. map = &tpr->rx_jmb_buffers[dest_idx];
  3701. if (src_idx >= 0)
  3702. src_map = &tpr->rx_jmb_buffers[src_idx];
  3703. skb_size = TG3_RX_JMB_MAP_SZ;
  3704. break;
  3705. default:
  3706. return -EINVAL;
  3707. }
  3708. /* Do not overwrite any of the map or rp information
  3709. * until we are sure we can commit to a new buffer.
  3710. *
  3711. * Callers depend upon this behavior and assume that
  3712. * we leave everything unchanged if we fail.
  3713. */
  3714. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3715. if (skb == NULL)
  3716. return -ENOMEM;
  3717. skb_reserve(skb, tp->rx_offset);
  3718. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3719. PCI_DMA_FROMDEVICE);
  3720. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3721. dev_kfree_skb(skb);
  3722. return -EIO;
  3723. }
  3724. map->skb = skb;
  3725. pci_unmap_addr_set(map, mapping, mapping);
  3726. if (src_map != NULL)
  3727. src_map->skb = NULL;
  3728. desc->addr_hi = ((u64)mapping >> 32);
  3729. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3730. return skb_size;
  3731. }
  3732. /* We only need to move over in the address because the other
  3733. * members of the RX descriptor are invariant. See notes above
  3734. * tg3_alloc_rx_skb for full details.
  3735. */
  3736. static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key,
  3737. int src_idx, u32 dest_idx_unmasked)
  3738. {
  3739. struct tg3 *tp = tnapi->tp;
  3740. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3741. struct ring_info *src_map, *dest_map;
  3742. int dest_idx;
  3743. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3744. switch (opaque_key) {
  3745. case RXD_OPAQUE_RING_STD:
  3746. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3747. dest_desc = &tpr->rx_std[dest_idx];
  3748. dest_map = &tpr->rx_std_buffers[dest_idx];
  3749. src_desc = &tpr->rx_std[src_idx];
  3750. src_map = &tpr->rx_std_buffers[src_idx];
  3751. break;
  3752. case RXD_OPAQUE_RING_JUMBO:
  3753. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3754. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3755. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3756. src_desc = &tpr->rx_jmb[src_idx].std;
  3757. src_map = &tpr->rx_jmb_buffers[src_idx];
  3758. break;
  3759. default:
  3760. return;
  3761. }
  3762. dest_map->skb = src_map->skb;
  3763. pci_unmap_addr_set(dest_map, mapping,
  3764. pci_unmap_addr(src_map, mapping));
  3765. dest_desc->addr_hi = src_desc->addr_hi;
  3766. dest_desc->addr_lo = src_desc->addr_lo;
  3767. src_map->skb = NULL;
  3768. }
  3769. /* The RX ring scheme is composed of multiple rings which post fresh
  3770. * buffers to the chip, and one special ring the chip uses to report
  3771. * status back to the host.
  3772. *
  3773. * The special ring reports the status of received packets to the
  3774. * host. The chip does not write into the original descriptor the
  3775. * RX buffer was obtained from. The chip simply takes the original
  3776. * descriptor as provided by the host, updates the status and length
  3777. * field, then writes this into the next status ring entry.
  3778. *
  3779. * Each ring the host uses to post buffers to the chip is described
  3780. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3781. * it is first placed into the on-chip ram. When the packet's length
  3782. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3783. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3784. * which is within the range of the new packet's length is chosen.
  3785. *
  3786. * The "separate ring for rx status" scheme may sound queer, but it makes
  3787. * sense from a cache coherency perspective. If only the host writes
  3788. * to the buffer post rings, and only the chip writes to the rx status
  3789. * rings, then cache lines never move beyond shared-modified state.
  3790. * If both the host and chip were to write into the same ring, cache line
  3791. * eviction could occur since both entities want it in an exclusive state.
  3792. */
  3793. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3794. {
  3795. struct tg3 *tp = tnapi->tp;
  3796. u32 work_mask, rx_std_posted = 0;
  3797. u32 sw_idx = tnapi->rx_rcb_ptr;
  3798. u16 hw_idx;
  3799. int received;
  3800. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3801. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3802. /*
  3803. * We need to order the read of hw_idx and the read of
  3804. * the opaque cookie.
  3805. */
  3806. rmb();
  3807. work_mask = 0;
  3808. received = 0;
  3809. while (sw_idx != hw_idx && budget > 0) {
  3810. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3811. unsigned int len;
  3812. struct sk_buff *skb;
  3813. dma_addr_t dma_addr;
  3814. u32 opaque_key, desc_idx, *post_ptr;
  3815. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3816. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3817. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3818. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3819. dma_addr = pci_unmap_addr(ri, mapping);
  3820. skb = ri->skb;
  3821. post_ptr = &tpr->rx_std_ptr;
  3822. rx_std_posted++;
  3823. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3824. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3825. dma_addr = pci_unmap_addr(ri, mapping);
  3826. skb = ri->skb;
  3827. post_ptr = &tpr->rx_jmb_ptr;
  3828. } else
  3829. goto next_pkt_nopost;
  3830. work_mask |= opaque_key;
  3831. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3832. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3833. drop_it:
  3834. tg3_recycle_rx(tnapi, opaque_key,
  3835. desc_idx, *post_ptr);
  3836. drop_it_no_recycle:
  3837. /* Other statistics kept track of by card. */
  3838. tp->net_stats.rx_dropped++;
  3839. goto next_pkt;
  3840. }
  3841. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3842. ETH_FCS_LEN;
  3843. if (len > RX_COPY_THRESHOLD
  3844. && tp->rx_offset == NET_IP_ALIGN
  3845. /* rx_offset will likely not equal NET_IP_ALIGN
  3846. * if this is a 5701 card running in PCI-X mode
  3847. * [see tg3_get_invariants()]
  3848. */
  3849. ) {
  3850. int skb_size;
  3851. skb_size = tg3_alloc_rx_skb(tnapi, opaque_key,
  3852. desc_idx, *post_ptr);
  3853. if (skb_size < 0)
  3854. goto drop_it;
  3855. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3856. PCI_DMA_FROMDEVICE);
  3857. skb_put(skb, len);
  3858. } else {
  3859. struct sk_buff *copy_skb;
  3860. tg3_recycle_rx(tnapi, opaque_key,
  3861. desc_idx, *post_ptr);
  3862. copy_skb = netdev_alloc_skb(tp->dev,
  3863. len + TG3_RAW_IP_ALIGN);
  3864. if (copy_skb == NULL)
  3865. goto drop_it_no_recycle;
  3866. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3867. skb_put(copy_skb, len);
  3868. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3869. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3870. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3871. /* We'll reuse the original ring buffer. */
  3872. skb = copy_skb;
  3873. }
  3874. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3875. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3876. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3877. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3878. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3879. else
  3880. skb->ip_summed = CHECKSUM_NONE;
  3881. skb->protocol = eth_type_trans(skb, tp->dev);
  3882. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3883. skb->protocol != htons(ETH_P_8021Q)) {
  3884. dev_kfree_skb(skb);
  3885. goto next_pkt;
  3886. }
  3887. #if TG3_VLAN_TAG_USED
  3888. if (tp->vlgrp != NULL &&
  3889. desc->type_flags & RXD_FLAG_VLAN) {
  3890. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3891. desc->err_vlan & RXD_VLAN_MASK, skb);
  3892. } else
  3893. #endif
  3894. napi_gro_receive(&tnapi->napi, skb);
  3895. received++;
  3896. budget--;
  3897. next_pkt:
  3898. (*post_ptr)++;
  3899. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3900. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3901. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3902. TG3_64BIT_REG_LOW, idx);
  3903. work_mask &= ~RXD_OPAQUE_RING_STD;
  3904. rx_std_posted = 0;
  3905. }
  3906. next_pkt_nopost:
  3907. sw_idx++;
  3908. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3909. /* Refresh hw_idx to see if there is new work */
  3910. if (sw_idx == hw_idx) {
  3911. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3912. rmb();
  3913. }
  3914. }
  3915. /* ACK the status ring. */
  3916. tnapi->rx_rcb_ptr = sw_idx;
  3917. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3918. /* Refill RX ring(s). */
  3919. if (work_mask & RXD_OPAQUE_RING_STD) {
  3920. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3921. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3922. sw_idx);
  3923. }
  3924. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3925. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3926. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3927. sw_idx);
  3928. }
  3929. mmiowb();
  3930. return received;
  3931. }
  3932. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3933. {
  3934. struct tg3 *tp = tnapi->tp;
  3935. struct tg3_hw_status *sblk = tnapi->hw_status;
  3936. /* handle link change and other phy events */
  3937. if (!(tp->tg3_flags &
  3938. (TG3_FLAG_USE_LINKCHG_REG |
  3939. TG3_FLAG_POLL_SERDES))) {
  3940. if (sblk->status & SD_STATUS_LINK_CHG) {
  3941. sblk->status = SD_STATUS_UPDATED |
  3942. (sblk->status & ~SD_STATUS_LINK_CHG);
  3943. spin_lock(&tp->lock);
  3944. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3945. tw32_f(MAC_STATUS,
  3946. (MAC_STATUS_SYNC_CHANGED |
  3947. MAC_STATUS_CFG_CHANGED |
  3948. MAC_STATUS_MI_COMPLETION |
  3949. MAC_STATUS_LNKSTATE_CHANGED));
  3950. udelay(40);
  3951. } else
  3952. tg3_setup_phy(tp, 0);
  3953. spin_unlock(&tp->lock);
  3954. }
  3955. }
  3956. /* run TX completion thread */
  3957. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3958. tg3_tx(tnapi);
  3959. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3960. return work_done;
  3961. }
  3962. /* run RX thread, within the bounds set by NAPI.
  3963. * All RX "locking" is done by ensuring outside
  3964. * code synchronizes with tg3->napi.poll()
  3965. */
  3966. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  3967. work_done += tg3_rx(tnapi, budget - work_done);
  3968. return work_done;
  3969. }
  3970. static int tg3_poll(struct napi_struct *napi, int budget)
  3971. {
  3972. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3973. struct tg3 *tp = tnapi->tp;
  3974. int work_done = 0;
  3975. struct tg3_hw_status *sblk = tnapi->hw_status;
  3976. while (1) {
  3977. work_done = tg3_poll_work(tnapi, work_done, budget);
  3978. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3979. goto tx_recovery;
  3980. if (unlikely(work_done >= budget))
  3981. break;
  3982. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3983. /* tp->last_tag is used in tg3_int_reenable() below
  3984. * to tell the hw how much work has been processed,
  3985. * so we must read it before checking for more work.
  3986. */
  3987. tnapi->last_tag = sblk->status_tag;
  3988. tnapi->last_irq_tag = tnapi->last_tag;
  3989. rmb();
  3990. } else
  3991. sblk->status &= ~SD_STATUS_UPDATED;
  3992. if (likely(!tg3_has_work(tnapi))) {
  3993. napi_complete(napi);
  3994. tg3_int_reenable(tnapi);
  3995. break;
  3996. }
  3997. }
  3998. return work_done;
  3999. tx_recovery:
  4000. /* work_done is guaranteed to be less than budget. */
  4001. napi_complete(napi);
  4002. schedule_work(&tp->reset_task);
  4003. return work_done;
  4004. }
  4005. static void tg3_irq_quiesce(struct tg3 *tp)
  4006. {
  4007. int i;
  4008. BUG_ON(tp->irq_sync);
  4009. tp->irq_sync = 1;
  4010. smp_mb();
  4011. for (i = 0; i < tp->irq_cnt; i++)
  4012. synchronize_irq(tp->napi[i].irq_vec);
  4013. }
  4014. static inline int tg3_irq_sync(struct tg3 *tp)
  4015. {
  4016. return tp->irq_sync;
  4017. }
  4018. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4019. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4020. * with as well. Most of the time, this is not necessary except when
  4021. * shutting down the device.
  4022. */
  4023. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4024. {
  4025. spin_lock_bh(&tp->lock);
  4026. if (irq_sync)
  4027. tg3_irq_quiesce(tp);
  4028. }
  4029. static inline void tg3_full_unlock(struct tg3 *tp)
  4030. {
  4031. spin_unlock_bh(&tp->lock);
  4032. }
  4033. /* One-shot MSI handler - Chip automatically disables interrupt
  4034. * after sending MSI so driver doesn't have to do it.
  4035. */
  4036. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4037. {
  4038. struct tg3_napi *tnapi = dev_id;
  4039. struct tg3 *tp = tnapi->tp;
  4040. prefetch(tnapi->hw_status);
  4041. if (tnapi->rx_rcb)
  4042. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4043. if (likely(!tg3_irq_sync(tp)))
  4044. napi_schedule(&tnapi->napi);
  4045. return IRQ_HANDLED;
  4046. }
  4047. /* MSI ISR - No need to check for interrupt sharing and no need to
  4048. * flush status block and interrupt mailbox. PCI ordering rules
  4049. * guarantee that MSI will arrive after the status block.
  4050. */
  4051. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4052. {
  4053. struct tg3_napi *tnapi = dev_id;
  4054. struct tg3 *tp = tnapi->tp;
  4055. prefetch(tnapi->hw_status);
  4056. if (tnapi->rx_rcb)
  4057. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4058. /*
  4059. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4060. * chip-internal interrupt pending events.
  4061. * Writing non-zero to intr-mbox-0 additional tells the
  4062. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4063. * event coalescing.
  4064. */
  4065. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4066. if (likely(!tg3_irq_sync(tp)))
  4067. napi_schedule(&tnapi->napi);
  4068. return IRQ_RETVAL(1);
  4069. }
  4070. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4071. {
  4072. struct tg3_napi *tnapi = dev_id;
  4073. struct tg3 *tp = tnapi->tp;
  4074. struct tg3_hw_status *sblk = tnapi->hw_status;
  4075. unsigned int handled = 1;
  4076. /* In INTx mode, it is possible for the interrupt to arrive at
  4077. * the CPU before the status block posted prior to the interrupt.
  4078. * Reading the PCI State register will confirm whether the
  4079. * interrupt is ours and will flush the status block.
  4080. */
  4081. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4082. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4083. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4084. handled = 0;
  4085. goto out;
  4086. }
  4087. }
  4088. /*
  4089. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4090. * chip-internal interrupt pending events.
  4091. * Writing non-zero to intr-mbox-0 additional tells the
  4092. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4093. * event coalescing.
  4094. *
  4095. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4096. * spurious interrupts. The flush impacts performance but
  4097. * excessive spurious interrupts can be worse in some cases.
  4098. */
  4099. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4100. if (tg3_irq_sync(tp))
  4101. goto out;
  4102. sblk->status &= ~SD_STATUS_UPDATED;
  4103. if (likely(tg3_has_work(tnapi))) {
  4104. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4105. napi_schedule(&tnapi->napi);
  4106. } else {
  4107. /* No work, shared interrupt perhaps? re-enable
  4108. * interrupts, and flush that PCI write
  4109. */
  4110. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4111. 0x00000000);
  4112. }
  4113. out:
  4114. return IRQ_RETVAL(handled);
  4115. }
  4116. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4117. {
  4118. struct tg3_napi *tnapi = dev_id;
  4119. struct tg3 *tp = tnapi->tp;
  4120. struct tg3_hw_status *sblk = tnapi->hw_status;
  4121. unsigned int handled = 1;
  4122. /* In INTx mode, it is possible for the interrupt to arrive at
  4123. * the CPU before the status block posted prior to the interrupt.
  4124. * Reading the PCI State register will confirm whether the
  4125. * interrupt is ours and will flush the status block.
  4126. */
  4127. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4128. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4129. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4130. handled = 0;
  4131. goto out;
  4132. }
  4133. }
  4134. /*
  4135. * writing any value to intr-mbox-0 clears PCI INTA# and
  4136. * chip-internal interrupt pending events.
  4137. * writing non-zero to intr-mbox-0 additional tells the
  4138. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4139. * event coalescing.
  4140. *
  4141. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4142. * spurious interrupts. The flush impacts performance but
  4143. * excessive spurious interrupts can be worse in some cases.
  4144. */
  4145. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4146. /*
  4147. * In a shared interrupt configuration, sometimes other devices'
  4148. * interrupts will scream. We record the current status tag here
  4149. * so that the above check can report that the screaming interrupts
  4150. * are unhandled. Eventually they will be silenced.
  4151. */
  4152. tnapi->last_irq_tag = sblk->status_tag;
  4153. if (tg3_irq_sync(tp))
  4154. goto out;
  4155. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4156. napi_schedule(&tnapi->napi);
  4157. out:
  4158. return IRQ_RETVAL(handled);
  4159. }
  4160. /* ISR for interrupt test */
  4161. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4162. {
  4163. struct tg3_napi *tnapi = dev_id;
  4164. struct tg3 *tp = tnapi->tp;
  4165. struct tg3_hw_status *sblk = tnapi->hw_status;
  4166. if ((sblk->status & SD_STATUS_UPDATED) ||
  4167. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4168. tg3_disable_ints(tp);
  4169. return IRQ_RETVAL(1);
  4170. }
  4171. return IRQ_RETVAL(0);
  4172. }
  4173. static int tg3_init_hw(struct tg3 *, int);
  4174. static int tg3_halt(struct tg3 *, int, int);
  4175. /* Restart hardware after configuration changes, self-test, etc.
  4176. * Invoked with tp->lock held.
  4177. */
  4178. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4179. __releases(tp->lock)
  4180. __acquires(tp->lock)
  4181. {
  4182. int err;
  4183. err = tg3_init_hw(tp, reset_phy);
  4184. if (err) {
  4185. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4186. "aborting.\n", tp->dev->name);
  4187. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4188. tg3_full_unlock(tp);
  4189. del_timer_sync(&tp->timer);
  4190. tp->irq_sync = 0;
  4191. tg3_napi_enable(tp);
  4192. dev_close(tp->dev);
  4193. tg3_full_lock(tp, 0);
  4194. }
  4195. return err;
  4196. }
  4197. #ifdef CONFIG_NET_POLL_CONTROLLER
  4198. static void tg3_poll_controller(struct net_device *dev)
  4199. {
  4200. int i;
  4201. struct tg3 *tp = netdev_priv(dev);
  4202. for (i = 0; i < tp->irq_cnt; i++)
  4203. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4204. }
  4205. #endif
  4206. static void tg3_reset_task(struct work_struct *work)
  4207. {
  4208. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4209. int err;
  4210. unsigned int restart_timer;
  4211. tg3_full_lock(tp, 0);
  4212. if (!netif_running(tp->dev)) {
  4213. tg3_full_unlock(tp);
  4214. return;
  4215. }
  4216. tg3_full_unlock(tp);
  4217. tg3_phy_stop(tp);
  4218. tg3_netif_stop(tp);
  4219. tg3_full_lock(tp, 1);
  4220. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4221. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4222. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4223. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4224. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4225. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4226. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4227. }
  4228. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4229. err = tg3_init_hw(tp, 1);
  4230. if (err)
  4231. goto out;
  4232. tg3_netif_start(tp);
  4233. if (restart_timer)
  4234. mod_timer(&tp->timer, jiffies + 1);
  4235. out:
  4236. tg3_full_unlock(tp);
  4237. if (!err)
  4238. tg3_phy_start(tp);
  4239. }
  4240. static void tg3_dump_short_state(struct tg3 *tp)
  4241. {
  4242. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4243. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4244. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4245. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4246. }
  4247. static void tg3_tx_timeout(struct net_device *dev)
  4248. {
  4249. struct tg3 *tp = netdev_priv(dev);
  4250. if (netif_msg_tx_err(tp)) {
  4251. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4252. dev->name);
  4253. tg3_dump_short_state(tp);
  4254. }
  4255. schedule_work(&tp->reset_task);
  4256. }
  4257. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4258. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4259. {
  4260. u32 base = (u32) mapping & 0xffffffff;
  4261. return ((base > 0xffffdcc0) &&
  4262. (base + len + 8 < base));
  4263. }
  4264. /* Test for DMA addresses > 40-bit */
  4265. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4266. int len)
  4267. {
  4268. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4269. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4270. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4271. return 0;
  4272. #else
  4273. return 0;
  4274. #endif
  4275. }
  4276. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4277. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4278. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4279. u32 last_plus_one, u32 *start,
  4280. u32 base_flags, u32 mss)
  4281. {
  4282. struct tg3_napi *tnapi = &tp->napi[0];
  4283. struct sk_buff *new_skb;
  4284. dma_addr_t new_addr = 0;
  4285. u32 entry = *start;
  4286. int i, ret = 0;
  4287. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4288. new_skb = skb_copy(skb, GFP_ATOMIC);
  4289. else {
  4290. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4291. new_skb = skb_copy_expand(skb,
  4292. skb_headroom(skb) + more_headroom,
  4293. skb_tailroom(skb), GFP_ATOMIC);
  4294. }
  4295. if (!new_skb) {
  4296. ret = -1;
  4297. } else {
  4298. /* New SKB is guaranteed to be linear. */
  4299. entry = *start;
  4300. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4301. new_addr = skb_shinfo(new_skb)->dma_head;
  4302. /* Make sure new skb does not cross any 4G boundaries.
  4303. * Drop the packet if it does.
  4304. */
  4305. if (ret || ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4306. tg3_4g_overflow_test(new_addr, new_skb->len))) {
  4307. if (!ret)
  4308. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4309. DMA_TO_DEVICE);
  4310. ret = -1;
  4311. dev_kfree_skb(new_skb);
  4312. new_skb = NULL;
  4313. } else {
  4314. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4315. base_flags, 1 | (mss << 1));
  4316. *start = NEXT_TX(entry);
  4317. }
  4318. }
  4319. /* Now clean up the sw ring entries. */
  4320. i = 0;
  4321. while (entry != last_plus_one) {
  4322. if (i == 0)
  4323. tnapi->tx_buffers[entry].skb = new_skb;
  4324. else
  4325. tnapi->tx_buffers[entry].skb = NULL;
  4326. entry = NEXT_TX(entry);
  4327. i++;
  4328. }
  4329. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4330. dev_kfree_skb(skb);
  4331. return ret;
  4332. }
  4333. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4334. dma_addr_t mapping, int len, u32 flags,
  4335. u32 mss_and_is_end)
  4336. {
  4337. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4338. int is_end = (mss_and_is_end & 0x1);
  4339. u32 mss = (mss_and_is_end >> 1);
  4340. u32 vlan_tag = 0;
  4341. if (is_end)
  4342. flags |= TXD_FLAG_END;
  4343. if (flags & TXD_FLAG_VLAN) {
  4344. vlan_tag = flags >> 16;
  4345. flags &= 0xffff;
  4346. }
  4347. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4348. txd->addr_hi = ((u64) mapping >> 32);
  4349. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4350. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4351. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4352. }
  4353. /* hard_start_xmit for devices that don't have any bugs and
  4354. * support TG3_FLG2_HW_TSO_2 only.
  4355. */
  4356. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4357. struct net_device *dev)
  4358. {
  4359. struct tg3 *tp = netdev_priv(dev);
  4360. u32 len, entry, base_flags, mss;
  4361. struct skb_shared_info *sp;
  4362. dma_addr_t mapping;
  4363. struct tg3_napi *tnapi;
  4364. struct netdev_queue *txq;
  4365. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4366. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4367. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4368. tnapi++;
  4369. /* We are running in BH disabled context with netif_tx_lock
  4370. * and TX reclaim runs via tp->napi.poll inside of a software
  4371. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4372. * no IRQ context deadlocks to worry about either. Rejoice!
  4373. */
  4374. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4375. if (!netif_tx_queue_stopped(txq)) {
  4376. netif_tx_stop_queue(txq);
  4377. /* This is a hard error, log it. */
  4378. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4379. "queue awake!\n", dev->name);
  4380. }
  4381. return NETDEV_TX_BUSY;
  4382. }
  4383. entry = tnapi->tx_prod;
  4384. base_flags = 0;
  4385. mss = 0;
  4386. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4387. int tcp_opt_len, ip_tcp_len;
  4388. u32 hdrlen;
  4389. if (skb_header_cloned(skb) &&
  4390. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4391. dev_kfree_skb(skb);
  4392. goto out_unlock;
  4393. }
  4394. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4395. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4396. else {
  4397. struct iphdr *iph = ip_hdr(skb);
  4398. tcp_opt_len = tcp_optlen(skb);
  4399. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4400. iph->check = 0;
  4401. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4402. hdrlen = ip_tcp_len + tcp_opt_len;
  4403. }
  4404. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  4405. mss |= (hdrlen & 0xc) << 12;
  4406. if (hdrlen & 0x10)
  4407. base_flags |= 0x00000010;
  4408. base_flags |= (hdrlen & 0x3e0) << 5;
  4409. } else
  4410. mss |= hdrlen << 9;
  4411. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4412. TXD_FLAG_CPU_POST_DMA);
  4413. tcp_hdr(skb)->check = 0;
  4414. }
  4415. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4416. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4417. #if TG3_VLAN_TAG_USED
  4418. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4419. base_flags |= (TXD_FLAG_VLAN |
  4420. (vlan_tx_tag_get(skb) << 16));
  4421. #endif
  4422. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4423. dev_kfree_skb(skb);
  4424. goto out_unlock;
  4425. }
  4426. sp = skb_shinfo(skb);
  4427. mapping = sp->dma_head;
  4428. tnapi->tx_buffers[entry].skb = skb;
  4429. len = skb_headlen(skb);
  4430. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4431. !mss && skb->len > ETH_DATA_LEN)
  4432. base_flags |= TXD_FLAG_JMB_PKT;
  4433. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4434. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4435. entry = NEXT_TX(entry);
  4436. /* Now loop through additional data fragments, and queue them. */
  4437. if (skb_shinfo(skb)->nr_frags > 0) {
  4438. unsigned int i, last;
  4439. last = skb_shinfo(skb)->nr_frags - 1;
  4440. for (i = 0; i <= last; i++) {
  4441. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4442. len = frag->size;
  4443. mapping = sp->dma_maps[i];
  4444. tnapi->tx_buffers[entry].skb = NULL;
  4445. tg3_set_txd(tnapi, entry, mapping, len,
  4446. base_flags, (i == last) | (mss << 1));
  4447. entry = NEXT_TX(entry);
  4448. }
  4449. }
  4450. /* Packets are ready, update Tx producer idx local and on card. */
  4451. tw32_tx_mbox(tnapi->prodmbox, entry);
  4452. tnapi->tx_prod = entry;
  4453. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4454. netif_tx_stop_queue(txq);
  4455. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4456. netif_tx_wake_queue(txq);
  4457. }
  4458. out_unlock:
  4459. mmiowb();
  4460. return NETDEV_TX_OK;
  4461. }
  4462. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4463. struct net_device *);
  4464. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4465. * TSO header is greater than 80 bytes.
  4466. */
  4467. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4468. {
  4469. struct sk_buff *segs, *nskb;
  4470. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4471. /* Estimate the number of fragments in the worst case */
  4472. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4473. netif_stop_queue(tp->dev);
  4474. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4475. return NETDEV_TX_BUSY;
  4476. netif_wake_queue(tp->dev);
  4477. }
  4478. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4479. if (IS_ERR(segs))
  4480. goto tg3_tso_bug_end;
  4481. do {
  4482. nskb = segs;
  4483. segs = segs->next;
  4484. nskb->next = NULL;
  4485. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4486. } while (segs);
  4487. tg3_tso_bug_end:
  4488. dev_kfree_skb(skb);
  4489. return NETDEV_TX_OK;
  4490. }
  4491. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4492. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4493. */
  4494. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4495. struct net_device *dev)
  4496. {
  4497. struct tg3 *tp = netdev_priv(dev);
  4498. u32 len, entry, base_flags, mss;
  4499. struct skb_shared_info *sp;
  4500. int would_hit_hwbug;
  4501. dma_addr_t mapping;
  4502. struct tg3_napi *tnapi = &tp->napi[0];
  4503. len = skb_headlen(skb);
  4504. /* We are running in BH disabled context with netif_tx_lock
  4505. * and TX reclaim runs via tp->napi.poll inside of a software
  4506. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4507. * no IRQ context deadlocks to worry about either. Rejoice!
  4508. */
  4509. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4510. if (!netif_queue_stopped(dev)) {
  4511. netif_stop_queue(dev);
  4512. /* This is a hard error, log it. */
  4513. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4514. "queue awake!\n", dev->name);
  4515. }
  4516. return NETDEV_TX_BUSY;
  4517. }
  4518. entry = tnapi->tx_prod;
  4519. base_flags = 0;
  4520. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4521. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4522. mss = 0;
  4523. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4524. struct iphdr *iph;
  4525. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4526. if (skb_header_cloned(skb) &&
  4527. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4528. dev_kfree_skb(skb);
  4529. goto out_unlock;
  4530. }
  4531. tcp_opt_len = tcp_optlen(skb);
  4532. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4533. hdr_len = ip_tcp_len + tcp_opt_len;
  4534. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4535. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4536. return (tg3_tso_bug(tp, skb));
  4537. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4538. TXD_FLAG_CPU_POST_DMA);
  4539. iph = ip_hdr(skb);
  4540. iph->check = 0;
  4541. iph->tot_len = htons(mss + hdr_len);
  4542. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4543. tcp_hdr(skb)->check = 0;
  4544. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4545. } else
  4546. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4547. iph->daddr, 0,
  4548. IPPROTO_TCP,
  4549. 0);
  4550. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4551. mss |= hdr_len << 9;
  4552. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4553. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4554. if (tcp_opt_len || iph->ihl > 5) {
  4555. int tsflags;
  4556. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4557. mss |= (tsflags << 11);
  4558. }
  4559. } else {
  4560. if (tcp_opt_len || iph->ihl > 5) {
  4561. int tsflags;
  4562. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4563. base_flags |= tsflags << 12;
  4564. }
  4565. }
  4566. }
  4567. #if TG3_VLAN_TAG_USED
  4568. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4569. base_flags |= (TXD_FLAG_VLAN |
  4570. (vlan_tx_tag_get(skb) << 16));
  4571. #endif
  4572. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4573. dev_kfree_skb(skb);
  4574. goto out_unlock;
  4575. }
  4576. sp = skb_shinfo(skb);
  4577. mapping = sp->dma_head;
  4578. tnapi->tx_buffers[entry].skb = skb;
  4579. would_hit_hwbug = 0;
  4580. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4581. would_hit_hwbug = 1;
  4582. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4583. tg3_4g_overflow_test(mapping, len))
  4584. would_hit_hwbug = 1;
  4585. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4586. tg3_40bit_overflow_test(tp, mapping, len))
  4587. would_hit_hwbug = 1;
  4588. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4589. would_hit_hwbug = 1;
  4590. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4591. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4592. entry = NEXT_TX(entry);
  4593. /* Now loop through additional data fragments, and queue them. */
  4594. if (skb_shinfo(skb)->nr_frags > 0) {
  4595. unsigned int i, last;
  4596. last = skb_shinfo(skb)->nr_frags - 1;
  4597. for (i = 0; i <= last; i++) {
  4598. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4599. len = frag->size;
  4600. mapping = sp->dma_maps[i];
  4601. tnapi->tx_buffers[entry].skb = NULL;
  4602. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4603. len <= 8)
  4604. would_hit_hwbug = 1;
  4605. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4606. tg3_4g_overflow_test(mapping, len))
  4607. would_hit_hwbug = 1;
  4608. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4609. tg3_40bit_overflow_test(tp, mapping, len))
  4610. would_hit_hwbug = 1;
  4611. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4612. tg3_set_txd(tnapi, entry, mapping, len,
  4613. base_flags, (i == last)|(mss << 1));
  4614. else
  4615. tg3_set_txd(tnapi, entry, mapping, len,
  4616. base_flags, (i == last));
  4617. entry = NEXT_TX(entry);
  4618. }
  4619. }
  4620. if (would_hit_hwbug) {
  4621. u32 last_plus_one = entry;
  4622. u32 start;
  4623. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4624. start &= (TG3_TX_RING_SIZE - 1);
  4625. /* If the workaround fails due to memory/mapping
  4626. * failure, silently drop this packet.
  4627. */
  4628. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4629. &start, base_flags, mss))
  4630. goto out_unlock;
  4631. entry = start;
  4632. }
  4633. /* Packets are ready, update Tx producer idx local and on card. */
  4634. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, entry);
  4635. tnapi->tx_prod = entry;
  4636. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4637. netif_stop_queue(dev);
  4638. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4639. netif_wake_queue(tp->dev);
  4640. }
  4641. out_unlock:
  4642. mmiowb();
  4643. return NETDEV_TX_OK;
  4644. }
  4645. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4646. int new_mtu)
  4647. {
  4648. dev->mtu = new_mtu;
  4649. if (new_mtu > ETH_DATA_LEN) {
  4650. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4651. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4652. ethtool_op_set_tso(dev, 0);
  4653. }
  4654. else
  4655. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4656. } else {
  4657. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4658. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4659. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4660. }
  4661. }
  4662. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4663. {
  4664. struct tg3 *tp = netdev_priv(dev);
  4665. int err;
  4666. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4667. return -EINVAL;
  4668. if (!netif_running(dev)) {
  4669. /* We'll just catch it later when the
  4670. * device is up'd.
  4671. */
  4672. tg3_set_mtu(dev, tp, new_mtu);
  4673. return 0;
  4674. }
  4675. tg3_phy_stop(tp);
  4676. tg3_netif_stop(tp);
  4677. tg3_full_lock(tp, 1);
  4678. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4679. tg3_set_mtu(dev, tp, new_mtu);
  4680. err = tg3_restart_hw(tp, 0);
  4681. if (!err)
  4682. tg3_netif_start(tp);
  4683. tg3_full_unlock(tp);
  4684. if (!err)
  4685. tg3_phy_start(tp);
  4686. return err;
  4687. }
  4688. static void tg3_rx_prodring_free(struct tg3 *tp,
  4689. struct tg3_rx_prodring_set *tpr)
  4690. {
  4691. int i;
  4692. struct ring_info *rxp;
  4693. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4694. rxp = &tpr->rx_std_buffers[i];
  4695. if (rxp->skb == NULL)
  4696. continue;
  4697. pci_unmap_single(tp->pdev,
  4698. pci_unmap_addr(rxp, mapping),
  4699. tp->rx_pkt_map_sz,
  4700. PCI_DMA_FROMDEVICE);
  4701. dev_kfree_skb_any(rxp->skb);
  4702. rxp->skb = NULL;
  4703. }
  4704. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4705. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4706. rxp = &tpr->rx_jmb_buffers[i];
  4707. if (rxp->skb == NULL)
  4708. continue;
  4709. pci_unmap_single(tp->pdev,
  4710. pci_unmap_addr(rxp, mapping),
  4711. TG3_RX_JMB_MAP_SZ,
  4712. PCI_DMA_FROMDEVICE);
  4713. dev_kfree_skb_any(rxp->skb);
  4714. rxp->skb = NULL;
  4715. }
  4716. }
  4717. }
  4718. /* Initialize tx/rx rings for packet processing.
  4719. *
  4720. * The chip has been shut down and the driver detached from
  4721. * the networking, so no interrupts or new tx packets will
  4722. * end up in the driver. tp->{tx,}lock are held and thus
  4723. * we may not sleep.
  4724. */
  4725. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4726. struct tg3_rx_prodring_set *tpr)
  4727. {
  4728. u32 i, rx_pkt_dma_sz;
  4729. struct tg3_napi *tnapi = &tp->napi[0];
  4730. /* Zero out all descriptors. */
  4731. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4732. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4733. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4734. tp->dev->mtu > ETH_DATA_LEN)
  4735. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4736. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4737. /* Initialize invariants of the rings, we only set this
  4738. * stuff once. This works because the card does not
  4739. * write into the rx buffer posting rings.
  4740. */
  4741. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4742. struct tg3_rx_buffer_desc *rxd;
  4743. rxd = &tpr->rx_std[i];
  4744. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4745. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4746. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4747. (i << RXD_OPAQUE_INDEX_SHIFT));
  4748. }
  4749. /* Now allocate fresh SKBs for each rx ring. */
  4750. for (i = 0; i < tp->rx_pending; i++) {
  4751. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4752. printk(KERN_WARNING PFX
  4753. "%s: Using a smaller RX standard ring, "
  4754. "only %d out of %d buffers were allocated "
  4755. "successfully.\n",
  4756. tp->dev->name, i, tp->rx_pending);
  4757. if (i == 0)
  4758. goto initfail;
  4759. tp->rx_pending = i;
  4760. break;
  4761. }
  4762. }
  4763. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4764. goto done;
  4765. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4766. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4767. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4768. struct tg3_rx_buffer_desc *rxd;
  4769. rxd = &tpr->rx_jmb[i].std;
  4770. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4771. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4772. RXD_FLAG_JUMBO;
  4773. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4774. (i << RXD_OPAQUE_INDEX_SHIFT));
  4775. }
  4776. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4777. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO,
  4778. -1, i) < 0) {
  4779. printk(KERN_WARNING PFX
  4780. "%s: Using a smaller RX jumbo ring, "
  4781. "only %d out of %d buffers were "
  4782. "allocated successfully.\n",
  4783. tp->dev->name, i, tp->rx_jumbo_pending);
  4784. if (i == 0)
  4785. goto initfail;
  4786. tp->rx_jumbo_pending = i;
  4787. break;
  4788. }
  4789. }
  4790. }
  4791. done:
  4792. return 0;
  4793. initfail:
  4794. tg3_rx_prodring_free(tp, tpr);
  4795. return -ENOMEM;
  4796. }
  4797. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4798. struct tg3_rx_prodring_set *tpr)
  4799. {
  4800. kfree(tpr->rx_std_buffers);
  4801. tpr->rx_std_buffers = NULL;
  4802. kfree(tpr->rx_jmb_buffers);
  4803. tpr->rx_jmb_buffers = NULL;
  4804. if (tpr->rx_std) {
  4805. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4806. tpr->rx_std, tpr->rx_std_mapping);
  4807. tpr->rx_std = NULL;
  4808. }
  4809. if (tpr->rx_jmb) {
  4810. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4811. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4812. tpr->rx_jmb = NULL;
  4813. }
  4814. }
  4815. static int tg3_rx_prodring_init(struct tg3 *tp,
  4816. struct tg3_rx_prodring_set *tpr)
  4817. {
  4818. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4819. TG3_RX_RING_SIZE, GFP_KERNEL);
  4820. if (!tpr->rx_std_buffers)
  4821. return -ENOMEM;
  4822. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4823. &tpr->rx_std_mapping);
  4824. if (!tpr->rx_std)
  4825. goto err_out;
  4826. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4827. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4828. TG3_RX_JUMBO_RING_SIZE,
  4829. GFP_KERNEL);
  4830. if (!tpr->rx_jmb_buffers)
  4831. goto err_out;
  4832. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4833. TG3_RX_JUMBO_RING_BYTES,
  4834. &tpr->rx_jmb_mapping);
  4835. if (!tpr->rx_jmb)
  4836. goto err_out;
  4837. }
  4838. return 0;
  4839. err_out:
  4840. tg3_rx_prodring_fini(tp, tpr);
  4841. return -ENOMEM;
  4842. }
  4843. /* Free up pending packets in all rx/tx rings.
  4844. *
  4845. * The chip has been shut down and the driver detached from
  4846. * the networking, so no interrupts or new tx packets will
  4847. * end up in the driver. tp->{tx,}lock is not held and we are not
  4848. * in an interrupt context and thus may sleep.
  4849. */
  4850. static void tg3_free_rings(struct tg3 *tp)
  4851. {
  4852. int i, j;
  4853. for (j = 0; j < tp->irq_cnt; j++) {
  4854. struct tg3_napi *tnapi = &tp->napi[j];
  4855. if (!tnapi->tx_buffers)
  4856. continue;
  4857. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4858. struct tx_ring_info *txp;
  4859. struct sk_buff *skb;
  4860. txp = &tnapi->tx_buffers[i];
  4861. skb = txp->skb;
  4862. if (skb == NULL) {
  4863. i++;
  4864. continue;
  4865. }
  4866. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4867. txp->skb = NULL;
  4868. i += skb_shinfo(skb)->nr_frags + 1;
  4869. dev_kfree_skb_any(skb);
  4870. }
  4871. }
  4872. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4873. }
  4874. /* Initialize tx/rx rings for packet processing.
  4875. *
  4876. * The chip has been shut down and the driver detached from
  4877. * the networking, so no interrupts or new tx packets will
  4878. * end up in the driver. tp->{tx,}lock are held and thus
  4879. * we may not sleep.
  4880. */
  4881. static int tg3_init_rings(struct tg3 *tp)
  4882. {
  4883. int i;
  4884. /* Free up all the SKBs. */
  4885. tg3_free_rings(tp);
  4886. for (i = 0; i < tp->irq_cnt; i++) {
  4887. struct tg3_napi *tnapi = &tp->napi[i];
  4888. tnapi->last_tag = 0;
  4889. tnapi->last_irq_tag = 0;
  4890. tnapi->hw_status->status = 0;
  4891. tnapi->hw_status->status_tag = 0;
  4892. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4893. tnapi->tx_prod = 0;
  4894. tnapi->tx_cons = 0;
  4895. if (tnapi->tx_ring)
  4896. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4897. tnapi->rx_rcb_ptr = 0;
  4898. if (tnapi->rx_rcb)
  4899. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4900. }
  4901. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4902. }
  4903. /*
  4904. * Must not be invoked with interrupt sources disabled and
  4905. * the hardware shutdown down.
  4906. */
  4907. static void tg3_free_consistent(struct tg3 *tp)
  4908. {
  4909. int i;
  4910. for (i = 0; i < tp->irq_cnt; i++) {
  4911. struct tg3_napi *tnapi = &tp->napi[i];
  4912. if (tnapi->tx_ring) {
  4913. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4914. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4915. tnapi->tx_ring = NULL;
  4916. }
  4917. kfree(tnapi->tx_buffers);
  4918. tnapi->tx_buffers = NULL;
  4919. if (tnapi->rx_rcb) {
  4920. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4921. tnapi->rx_rcb,
  4922. tnapi->rx_rcb_mapping);
  4923. tnapi->rx_rcb = NULL;
  4924. }
  4925. if (tnapi->hw_status) {
  4926. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4927. tnapi->hw_status,
  4928. tnapi->status_mapping);
  4929. tnapi->hw_status = NULL;
  4930. }
  4931. }
  4932. if (tp->hw_stats) {
  4933. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4934. tp->hw_stats, tp->stats_mapping);
  4935. tp->hw_stats = NULL;
  4936. }
  4937. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4938. }
  4939. /*
  4940. * Must not be invoked with interrupt sources disabled and
  4941. * the hardware shutdown down. Can sleep.
  4942. */
  4943. static int tg3_alloc_consistent(struct tg3 *tp)
  4944. {
  4945. int i;
  4946. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4947. return -ENOMEM;
  4948. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4949. sizeof(struct tg3_hw_stats),
  4950. &tp->stats_mapping);
  4951. if (!tp->hw_stats)
  4952. goto err_out;
  4953. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4954. for (i = 0; i < tp->irq_cnt; i++) {
  4955. struct tg3_napi *tnapi = &tp->napi[i];
  4956. struct tg3_hw_status *sblk;
  4957. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  4958. TG3_HW_STATUS_SIZE,
  4959. &tnapi->status_mapping);
  4960. if (!tnapi->hw_status)
  4961. goto err_out;
  4962. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4963. sblk = tnapi->hw_status;
  4964. /*
  4965. * When RSS is enabled, the status block format changes
  4966. * slightly. The "rx_jumbo_consumer", "reserved",
  4967. * and "rx_mini_consumer" members get mapped to the
  4968. * other three rx return ring producer indexes.
  4969. */
  4970. switch (i) {
  4971. default:
  4972. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  4973. break;
  4974. case 2:
  4975. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  4976. break;
  4977. case 3:
  4978. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  4979. break;
  4980. case 4:
  4981. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  4982. break;
  4983. }
  4984. /*
  4985. * If multivector RSS is enabled, vector 0 does not handle
  4986. * rx or tx interrupts. Don't allocate any resources for it.
  4987. */
  4988. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  4989. continue;
  4990. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  4991. TG3_RX_RCB_RING_BYTES(tp),
  4992. &tnapi->rx_rcb_mapping);
  4993. if (!tnapi->rx_rcb)
  4994. goto err_out;
  4995. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4996. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  4997. TG3_TX_RING_SIZE, GFP_KERNEL);
  4998. if (!tnapi->tx_buffers)
  4999. goto err_out;
  5000. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5001. TG3_TX_RING_BYTES,
  5002. &tnapi->tx_desc_mapping);
  5003. if (!tnapi->tx_ring)
  5004. goto err_out;
  5005. }
  5006. return 0;
  5007. err_out:
  5008. tg3_free_consistent(tp);
  5009. return -ENOMEM;
  5010. }
  5011. #define MAX_WAIT_CNT 1000
  5012. /* To stop a block, clear the enable bit and poll till it
  5013. * clears. tp->lock is held.
  5014. */
  5015. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5016. {
  5017. unsigned int i;
  5018. u32 val;
  5019. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5020. switch (ofs) {
  5021. case RCVLSC_MODE:
  5022. case DMAC_MODE:
  5023. case MBFREE_MODE:
  5024. case BUFMGR_MODE:
  5025. case MEMARB_MODE:
  5026. /* We can't enable/disable these bits of the
  5027. * 5705/5750, just say success.
  5028. */
  5029. return 0;
  5030. default:
  5031. break;
  5032. }
  5033. }
  5034. val = tr32(ofs);
  5035. val &= ~enable_bit;
  5036. tw32_f(ofs, val);
  5037. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5038. udelay(100);
  5039. val = tr32(ofs);
  5040. if ((val & enable_bit) == 0)
  5041. break;
  5042. }
  5043. if (i == MAX_WAIT_CNT && !silent) {
  5044. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5045. "ofs=%lx enable_bit=%x\n",
  5046. ofs, enable_bit);
  5047. return -ENODEV;
  5048. }
  5049. return 0;
  5050. }
  5051. /* tp->lock is held. */
  5052. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5053. {
  5054. int i, err;
  5055. tg3_disable_ints(tp);
  5056. tp->rx_mode &= ~RX_MODE_ENABLE;
  5057. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5058. udelay(10);
  5059. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5060. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5061. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5062. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5063. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5064. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5065. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5066. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5067. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5068. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5069. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5070. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5071. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5072. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5073. tw32_f(MAC_MODE, tp->mac_mode);
  5074. udelay(40);
  5075. tp->tx_mode &= ~TX_MODE_ENABLE;
  5076. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5077. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5078. udelay(100);
  5079. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5080. break;
  5081. }
  5082. if (i >= MAX_WAIT_CNT) {
  5083. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5084. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5085. tp->dev->name, tr32(MAC_TX_MODE));
  5086. err |= -ENODEV;
  5087. }
  5088. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5089. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5090. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5091. tw32(FTQ_RESET, 0xffffffff);
  5092. tw32(FTQ_RESET, 0x00000000);
  5093. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5094. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5095. for (i = 0; i < tp->irq_cnt; i++) {
  5096. struct tg3_napi *tnapi = &tp->napi[i];
  5097. if (tnapi->hw_status)
  5098. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5099. }
  5100. if (tp->hw_stats)
  5101. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5102. return err;
  5103. }
  5104. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5105. {
  5106. int i;
  5107. u32 apedata;
  5108. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5109. if (apedata != APE_SEG_SIG_MAGIC)
  5110. return;
  5111. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5112. if (!(apedata & APE_FW_STATUS_READY))
  5113. return;
  5114. /* Wait for up to 1 millisecond for APE to service previous event. */
  5115. for (i = 0; i < 10; i++) {
  5116. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5117. return;
  5118. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5119. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5120. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5121. event | APE_EVENT_STATUS_EVENT_PENDING);
  5122. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5123. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5124. break;
  5125. udelay(100);
  5126. }
  5127. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5128. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5129. }
  5130. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5131. {
  5132. u32 event;
  5133. u32 apedata;
  5134. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5135. return;
  5136. switch (kind) {
  5137. case RESET_KIND_INIT:
  5138. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5139. APE_HOST_SEG_SIG_MAGIC);
  5140. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5141. APE_HOST_SEG_LEN_MAGIC);
  5142. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5143. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5144. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5145. APE_HOST_DRIVER_ID_MAGIC);
  5146. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5147. APE_HOST_BEHAV_NO_PHYLOCK);
  5148. event = APE_EVENT_STATUS_STATE_START;
  5149. break;
  5150. case RESET_KIND_SHUTDOWN:
  5151. /* With the interface we are currently using,
  5152. * APE does not track driver state. Wiping
  5153. * out the HOST SEGMENT SIGNATURE forces
  5154. * the APE to assume OS absent status.
  5155. */
  5156. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5157. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5158. break;
  5159. case RESET_KIND_SUSPEND:
  5160. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5161. break;
  5162. default:
  5163. return;
  5164. }
  5165. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5166. tg3_ape_send_event(tp, event);
  5167. }
  5168. /* tp->lock is held. */
  5169. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5170. {
  5171. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5172. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5173. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5174. switch (kind) {
  5175. case RESET_KIND_INIT:
  5176. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5177. DRV_STATE_START);
  5178. break;
  5179. case RESET_KIND_SHUTDOWN:
  5180. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5181. DRV_STATE_UNLOAD);
  5182. break;
  5183. case RESET_KIND_SUSPEND:
  5184. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5185. DRV_STATE_SUSPEND);
  5186. break;
  5187. default:
  5188. break;
  5189. }
  5190. }
  5191. if (kind == RESET_KIND_INIT ||
  5192. kind == RESET_KIND_SUSPEND)
  5193. tg3_ape_driver_state_change(tp, kind);
  5194. }
  5195. /* tp->lock is held. */
  5196. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5197. {
  5198. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5199. switch (kind) {
  5200. case RESET_KIND_INIT:
  5201. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5202. DRV_STATE_START_DONE);
  5203. break;
  5204. case RESET_KIND_SHUTDOWN:
  5205. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5206. DRV_STATE_UNLOAD_DONE);
  5207. break;
  5208. default:
  5209. break;
  5210. }
  5211. }
  5212. if (kind == RESET_KIND_SHUTDOWN)
  5213. tg3_ape_driver_state_change(tp, kind);
  5214. }
  5215. /* tp->lock is held. */
  5216. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5217. {
  5218. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5219. switch (kind) {
  5220. case RESET_KIND_INIT:
  5221. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5222. DRV_STATE_START);
  5223. break;
  5224. case RESET_KIND_SHUTDOWN:
  5225. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5226. DRV_STATE_UNLOAD);
  5227. break;
  5228. case RESET_KIND_SUSPEND:
  5229. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5230. DRV_STATE_SUSPEND);
  5231. break;
  5232. default:
  5233. break;
  5234. }
  5235. }
  5236. }
  5237. static int tg3_poll_fw(struct tg3 *tp)
  5238. {
  5239. int i;
  5240. u32 val;
  5241. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5242. /* Wait up to 20ms for init done. */
  5243. for (i = 0; i < 200; i++) {
  5244. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5245. return 0;
  5246. udelay(100);
  5247. }
  5248. return -ENODEV;
  5249. }
  5250. /* Wait for firmware initialization to complete. */
  5251. for (i = 0; i < 100000; i++) {
  5252. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5253. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5254. break;
  5255. udelay(10);
  5256. }
  5257. /* Chip might not be fitted with firmware. Some Sun onboard
  5258. * parts are configured like that. So don't signal the timeout
  5259. * of the above loop as an error, but do report the lack of
  5260. * running firmware once.
  5261. */
  5262. if (i >= 100000 &&
  5263. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5264. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5265. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5266. tp->dev->name);
  5267. }
  5268. return 0;
  5269. }
  5270. /* Save PCI command register before chip reset */
  5271. static void tg3_save_pci_state(struct tg3 *tp)
  5272. {
  5273. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5274. }
  5275. /* Restore PCI state after chip reset */
  5276. static void tg3_restore_pci_state(struct tg3 *tp)
  5277. {
  5278. u32 val;
  5279. /* Re-enable indirect register accesses. */
  5280. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5281. tp->misc_host_ctrl);
  5282. /* Set MAX PCI retry to zero. */
  5283. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5284. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5285. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5286. val |= PCISTATE_RETRY_SAME_DMA;
  5287. /* Allow reads and writes to the APE register and memory space. */
  5288. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5289. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5290. PCISTATE_ALLOW_APE_SHMEM_WR;
  5291. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5292. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5293. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5294. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5295. pcie_set_readrq(tp->pdev, 4096);
  5296. else {
  5297. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5298. tp->pci_cacheline_sz);
  5299. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5300. tp->pci_lat_timer);
  5301. }
  5302. }
  5303. /* Make sure PCI-X relaxed ordering bit is clear. */
  5304. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5305. u16 pcix_cmd;
  5306. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5307. &pcix_cmd);
  5308. pcix_cmd &= ~PCI_X_CMD_ERO;
  5309. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5310. pcix_cmd);
  5311. }
  5312. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5313. /* Chip reset on 5780 will reset MSI enable bit,
  5314. * so need to restore it.
  5315. */
  5316. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5317. u16 ctrl;
  5318. pci_read_config_word(tp->pdev,
  5319. tp->msi_cap + PCI_MSI_FLAGS,
  5320. &ctrl);
  5321. pci_write_config_word(tp->pdev,
  5322. tp->msi_cap + PCI_MSI_FLAGS,
  5323. ctrl | PCI_MSI_FLAGS_ENABLE);
  5324. val = tr32(MSGINT_MODE);
  5325. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5326. }
  5327. }
  5328. }
  5329. static void tg3_stop_fw(struct tg3 *);
  5330. /* tp->lock is held. */
  5331. static int tg3_chip_reset(struct tg3 *tp)
  5332. {
  5333. u32 val;
  5334. void (*write_op)(struct tg3 *, u32, u32);
  5335. int i, err;
  5336. tg3_nvram_lock(tp);
  5337. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5338. /* No matching tg3_nvram_unlock() after this because
  5339. * chip reset below will undo the nvram lock.
  5340. */
  5341. tp->nvram_lock_cnt = 0;
  5342. /* GRC_MISC_CFG core clock reset will clear the memory
  5343. * enable bit in PCI register 4 and the MSI enable bit
  5344. * on some chips, so we save relevant registers here.
  5345. */
  5346. tg3_save_pci_state(tp);
  5347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5348. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5349. tw32(GRC_FASTBOOT_PC, 0);
  5350. /*
  5351. * We must avoid the readl() that normally takes place.
  5352. * It locks machines, causes machine checks, and other
  5353. * fun things. So, temporarily disable the 5701
  5354. * hardware workaround, while we do the reset.
  5355. */
  5356. write_op = tp->write32;
  5357. if (write_op == tg3_write_flush_reg32)
  5358. tp->write32 = tg3_write32;
  5359. /* Prevent the irq handler from reading or writing PCI registers
  5360. * during chip reset when the memory enable bit in the PCI command
  5361. * register may be cleared. The chip does not generate interrupt
  5362. * at this time, but the irq handler may still be called due to irq
  5363. * sharing or irqpoll.
  5364. */
  5365. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5366. for (i = 0; i < tp->irq_cnt; i++) {
  5367. struct tg3_napi *tnapi = &tp->napi[i];
  5368. if (tnapi->hw_status) {
  5369. tnapi->hw_status->status = 0;
  5370. tnapi->hw_status->status_tag = 0;
  5371. }
  5372. tnapi->last_tag = 0;
  5373. tnapi->last_irq_tag = 0;
  5374. }
  5375. smp_mb();
  5376. for (i = 0; i < tp->irq_cnt; i++)
  5377. synchronize_irq(tp->napi[i].irq_vec);
  5378. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5379. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5380. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5381. }
  5382. /* do the reset */
  5383. val = GRC_MISC_CFG_CORECLK_RESET;
  5384. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5385. if (tr32(0x7e2c) == 0x60) {
  5386. tw32(0x7e2c, 0x20);
  5387. }
  5388. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5389. tw32(GRC_MISC_CFG, (1 << 29));
  5390. val |= (1 << 29);
  5391. }
  5392. }
  5393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5394. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5395. tw32(GRC_VCPU_EXT_CTRL,
  5396. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5397. }
  5398. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5399. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5400. tw32(GRC_MISC_CFG, val);
  5401. /* restore 5701 hardware bug workaround write method */
  5402. tp->write32 = write_op;
  5403. /* Unfortunately, we have to delay before the PCI read back.
  5404. * Some 575X chips even will not respond to a PCI cfg access
  5405. * when the reset command is given to the chip.
  5406. *
  5407. * How do these hardware designers expect things to work
  5408. * properly if the PCI write is posted for a long period
  5409. * of time? It is always necessary to have some method by
  5410. * which a register read back can occur to push the write
  5411. * out which does the reset.
  5412. *
  5413. * For most tg3 variants the trick below was working.
  5414. * Ho hum...
  5415. */
  5416. udelay(120);
  5417. /* Flush PCI posted writes. The normal MMIO registers
  5418. * are inaccessible at this time so this is the only
  5419. * way to make this reliably (actually, this is no longer
  5420. * the case, see above). I tried to use indirect
  5421. * register read/write but this upset some 5701 variants.
  5422. */
  5423. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5424. udelay(120);
  5425. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5426. u16 val16;
  5427. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5428. int i;
  5429. u32 cfg_val;
  5430. /* Wait for link training to complete. */
  5431. for (i = 0; i < 5000; i++)
  5432. udelay(100);
  5433. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5434. pci_write_config_dword(tp->pdev, 0xc4,
  5435. cfg_val | (1 << 15));
  5436. }
  5437. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5438. pci_read_config_word(tp->pdev,
  5439. tp->pcie_cap + PCI_EXP_DEVCTL,
  5440. &val16);
  5441. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5442. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5443. /*
  5444. * Older PCIe devices only support the 128 byte
  5445. * MPS setting. Enforce the restriction.
  5446. */
  5447. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5448. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5449. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5450. pci_write_config_word(tp->pdev,
  5451. tp->pcie_cap + PCI_EXP_DEVCTL,
  5452. val16);
  5453. pcie_set_readrq(tp->pdev, 4096);
  5454. /* Clear error status */
  5455. pci_write_config_word(tp->pdev,
  5456. tp->pcie_cap + PCI_EXP_DEVSTA,
  5457. PCI_EXP_DEVSTA_CED |
  5458. PCI_EXP_DEVSTA_NFED |
  5459. PCI_EXP_DEVSTA_FED |
  5460. PCI_EXP_DEVSTA_URD);
  5461. }
  5462. tg3_restore_pci_state(tp);
  5463. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5464. val = 0;
  5465. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5466. val = tr32(MEMARB_MODE);
  5467. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5468. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5469. tg3_stop_fw(tp);
  5470. tw32(0x5000, 0x400);
  5471. }
  5472. tw32(GRC_MODE, tp->grc_mode);
  5473. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5474. val = tr32(0xc4);
  5475. tw32(0xc4, val | (1 << 15));
  5476. }
  5477. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5478. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5479. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5480. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5481. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5482. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5483. }
  5484. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5485. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5486. tw32_f(MAC_MODE, tp->mac_mode);
  5487. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5488. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5489. tw32_f(MAC_MODE, tp->mac_mode);
  5490. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5491. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5492. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5493. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5494. tw32_f(MAC_MODE, tp->mac_mode);
  5495. } else
  5496. tw32_f(MAC_MODE, 0);
  5497. udelay(40);
  5498. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5499. err = tg3_poll_fw(tp);
  5500. if (err)
  5501. return err;
  5502. tg3_mdio_start(tp);
  5503. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5504. u8 phy_addr;
  5505. phy_addr = tp->phy_addr;
  5506. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5507. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5508. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5509. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5510. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5511. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5512. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5513. udelay(10);
  5514. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5515. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5516. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5517. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5518. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5519. udelay(10);
  5520. tp->phy_addr = phy_addr;
  5521. }
  5522. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5523. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5524. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5525. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  5526. val = tr32(0x7c00);
  5527. tw32(0x7c00, val | (1 << 25));
  5528. }
  5529. /* Reprobe ASF enable state. */
  5530. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5531. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5532. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5533. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5534. u32 nic_cfg;
  5535. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5536. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5537. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5538. tp->last_event_jiffies = jiffies;
  5539. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5540. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5541. }
  5542. }
  5543. return 0;
  5544. }
  5545. /* tp->lock is held. */
  5546. static void tg3_stop_fw(struct tg3 *tp)
  5547. {
  5548. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5549. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5550. /* Wait for RX cpu to ACK the previous event. */
  5551. tg3_wait_for_event_ack(tp);
  5552. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5553. tg3_generate_fw_event(tp);
  5554. /* Wait for RX cpu to ACK this event. */
  5555. tg3_wait_for_event_ack(tp);
  5556. }
  5557. }
  5558. /* tp->lock is held. */
  5559. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5560. {
  5561. int err;
  5562. tg3_stop_fw(tp);
  5563. tg3_write_sig_pre_reset(tp, kind);
  5564. tg3_abort_hw(tp, silent);
  5565. err = tg3_chip_reset(tp);
  5566. __tg3_set_mac_addr(tp, 0);
  5567. tg3_write_sig_legacy(tp, kind);
  5568. tg3_write_sig_post_reset(tp, kind);
  5569. if (err)
  5570. return err;
  5571. return 0;
  5572. }
  5573. #define RX_CPU_SCRATCH_BASE 0x30000
  5574. #define RX_CPU_SCRATCH_SIZE 0x04000
  5575. #define TX_CPU_SCRATCH_BASE 0x34000
  5576. #define TX_CPU_SCRATCH_SIZE 0x04000
  5577. /* tp->lock is held. */
  5578. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5579. {
  5580. int i;
  5581. BUG_ON(offset == TX_CPU_BASE &&
  5582. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5584. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5585. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5586. return 0;
  5587. }
  5588. if (offset == RX_CPU_BASE) {
  5589. for (i = 0; i < 10000; i++) {
  5590. tw32(offset + CPU_STATE, 0xffffffff);
  5591. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5592. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5593. break;
  5594. }
  5595. tw32(offset + CPU_STATE, 0xffffffff);
  5596. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5597. udelay(10);
  5598. } else {
  5599. for (i = 0; i < 10000; i++) {
  5600. tw32(offset + CPU_STATE, 0xffffffff);
  5601. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5602. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5603. break;
  5604. }
  5605. }
  5606. if (i >= 10000) {
  5607. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5608. "and %s CPU\n",
  5609. tp->dev->name,
  5610. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5611. return -ENODEV;
  5612. }
  5613. /* Clear firmware's nvram arbitration. */
  5614. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5615. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5616. return 0;
  5617. }
  5618. struct fw_info {
  5619. unsigned int fw_base;
  5620. unsigned int fw_len;
  5621. const __be32 *fw_data;
  5622. };
  5623. /* tp->lock is held. */
  5624. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5625. int cpu_scratch_size, struct fw_info *info)
  5626. {
  5627. int err, lock_err, i;
  5628. void (*write_op)(struct tg3 *, u32, u32);
  5629. if (cpu_base == TX_CPU_BASE &&
  5630. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5631. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5632. "TX cpu firmware on %s which is 5705.\n",
  5633. tp->dev->name);
  5634. return -EINVAL;
  5635. }
  5636. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5637. write_op = tg3_write_mem;
  5638. else
  5639. write_op = tg3_write_indirect_reg32;
  5640. /* It is possible that bootcode is still loading at this point.
  5641. * Get the nvram lock first before halting the cpu.
  5642. */
  5643. lock_err = tg3_nvram_lock(tp);
  5644. err = tg3_halt_cpu(tp, cpu_base);
  5645. if (!lock_err)
  5646. tg3_nvram_unlock(tp);
  5647. if (err)
  5648. goto out;
  5649. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5650. write_op(tp, cpu_scratch_base + i, 0);
  5651. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5652. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5653. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5654. write_op(tp, (cpu_scratch_base +
  5655. (info->fw_base & 0xffff) +
  5656. (i * sizeof(u32))),
  5657. be32_to_cpu(info->fw_data[i]));
  5658. err = 0;
  5659. out:
  5660. return err;
  5661. }
  5662. /* tp->lock is held. */
  5663. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5664. {
  5665. struct fw_info info;
  5666. const __be32 *fw_data;
  5667. int err, i;
  5668. fw_data = (void *)tp->fw->data;
  5669. /* Firmware blob starts with version numbers, followed by
  5670. start address and length. We are setting complete length.
  5671. length = end_address_of_bss - start_address_of_text.
  5672. Remainder is the blob to be loaded contiguously
  5673. from start address. */
  5674. info.fw_base = be32_to_cpu(fw_data[1]);
  5675. info.fw_len = tp->fw->size - 12;
  5676. info.fw_data = &fw_data[3];
  5677. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5678. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5679. &info);
  5680. if (err)
  5681. return err;
  5682. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5683. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5684. &info);
  5685. if (err)
  5686. return err;
  5687. /* Now startup only the RX cpu. */
  5688. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5689. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5690. for (i = 0; i < 5; i++) {
  5691. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5692. break;
  5693. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5694. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5695. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5696. udelay(1000);
  5697. }
  5698. if (i >= 5) {
  5699. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5700. "to set RX CPU PC, is %08x should be %08x\n",
  5701. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5702. info.fw_base);
  5703. return -ENODEV;
  5704. }
  5705. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5706. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5707. return 0;
  5708. }
  5709. /* 5705 needs a special version of the TSO firmware. */
  5710. /* tp->lock is held. */
  5711. static int tg3_load_tso_firmware(struct tg3 *tp)
  5712. {
  5713. struct fw_info info;
  5714. const __be32 *fw_data;
  5715. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5716. int err, i;
  5717. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5718. return 0;
  5719. fw_data = (void *)tp->fw->data;
  5720. /* Firmware blob starts with version numbers, followed by
  5721. start address and length. We are setting complete length.
  5722. length = end_address_of_bss - start_address_of_text.
  5723. Remainder is the blob to be loaded contiguously
  5724. from start address. */
  5725. info.fw_base = be32_to_cpu(fw_data[1]);
  5726. cpu_scratch_size = tp->fw_len;
  5727. info.fw_len = tp->fw->size - 12;
  5728. info.fw_data = &fw_data[3];
  5729. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5730. cpu_base = RX_CPU_BASE;
  5731. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5732. } else {
  5733. cpu_base = TX_CPU_BASE;
  5734. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5735. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5736. }
  5737. err = tg3_load_firmware_cpu(tp, cpu_base,
  5738. cpu_scratch_base, cpu_scratch_size,
  5739. &info);
  5740. if (err)
  5741. return err;
  5742. /* Now startup the cpu. */
  5743. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5744. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5745. for (i = 0; i < 5; i++) {
  5746. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5747. break;
  5748. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5749. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5750. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5751. udelay(1000);
  5752. }
  5753. if (i >= 5) {
  5754. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5755. "to set CPU PC, is %08x should be %08x\n",
  5756. tp->dev->name, tr32(cpu_base + CPU_PC),
  5757. info.fw_base);
  5758. return -ENODEV;
  5759. }
  5760. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5761. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5762. return 0;
  5763. }
  5764. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5765. {
  5766. struct tg3 *tp = netdev_priv(dev);
  5767. struct sockaddr *addr = p;
  5768. int err = 0, skip_mac_1 = 0;
  5769. if (!is_valid_ether_addr(addr->sa_data))
  5770. return -EINVAL;
  5771. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5772. if (!netif_running(dev))
  5773. return 0;
  5774. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5775. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5776. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5777. addr0_low = tr32(MAC_ADDR_0_LOW);
  5778. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5779. addr1_low = tr32(MAC_ADDR_1_LOW);
  5780. /* Skip MAC addr 1 if ASF is using it. */
  5781. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5782. !(addr1_high == 0 && addr1_low == 0))
  5783. skip_mac_1 = 1;
  5784. }
  5785. spin_lock_bh(&tp->lock);
  5786. __tg3_set_mac_addr(tp, skip_mac_1);
  5787. spin_unlock_bh(&tp->lock);
  5788. return err;
  5789. }
  5790. /* tp->lock is held. */
  5791. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5792. dma_addr_t mapping, u32 maxlen_flags,
  5793. u32 nic_addr)
  5794. {
  5795. tg3_write_mem(tp,
  5796. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5797. ((u64) mapping >> 32));
  5798. tg3_write_mem(tp,
  5799. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5800. ((u64) mapping & 0xffffffff));
  5801. tg3_write_mem(tp,
  5802. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5803. maxlen_flags);
  5804. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5805. tg3_write_mem(tp,
  5806. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5807. nic_addr);
  5808. }
  5809. static void __tg3_set_rx_mode(struct net_device *);
  5810. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5811. {
  5812. int i;
  5813. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  5814. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5815. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5816. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5817. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5818. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5819. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5820. } else {
  5821. tw32(HOSTCC_TXCOL_TICKS, 0);
  5822. tw32(HOSTCC_TXMAX_FRAMES, 0);
  5823. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  5824. tw32(HOSTCC_RXCOL_TICKS, 0);
  5825. tw32(HOSTCC_RXMAX_FRAMES, 0);
  5826. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  5827. }
  5828. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5829. u32 val = ec->stats_block_coalesce_usecs;
  5830. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5831. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5832. if (!netif_carrier_ok(tp->dev))
  5833. val = 0;
  5834. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5835. }
  5836. for (i = 0; i < tp->irq_cnt - 1; i++) {
  5837. u32 reg;
  5838. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  5839. tw32(reg, ec->rx_coalesce_usecs);
  5840. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  5841. tw32(reg, ec->tx_coalesce_usecs);
  5842. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  5843. tw32(reg, ec->rx_max_coalesced_frames);
  5844. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  5845. tw32(reg, ec->tx_max_coalesced_frames);
  5846. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5847. tw32(reg, ec->rx_max_coalesced_frames_irq);
  5848. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5849. tw32(reg, ec->tx_max_coalesced_frames_irq);
  5850. }
  5851. for (; i < tp->irq_max - 1; i++) {
  5852. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  5853. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  5854. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5855. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5856. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5857. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5858. }
  5859. }
  5860. /* tp->lock is held. */
  5861. static void tg3_rings_reset(struct tg3 *tp)
  5862. {
  5863. int i;
  5864. u32 stblk, txrcb, rxrcb, limit;
  5865. struct tg3_napi *tnapi = &tp->napi[0];
  5866. /* Disable all transmit rings but the first. */
  5867. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5868. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5869. else
  5870. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5871. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5872. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5873. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5874. BDINFO_FLAGS_DISABLED);
  5875. /* Disable all receive return rings but the first. */
  5876. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  5877. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  5878. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5879. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5880. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5881. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5882. else
  5883. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5884. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5885. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5886. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5887. BDINFO_FLAGS_DISABLED);
  5888. /* Disable interrupts */
  5889. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5890. /* Zero mailbox registers. */
  5891. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  5892. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  5893. tp->napi[i].tx_prod = 0;
  5894. tp->napi[i].tx_cons = 0;
  5895. tw32_mailbox(tp->napi[i].prodmbox, 0);
  5896. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  5897. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  5898. }
  5899. } else {
  5900. tp->napi[0].tx_prod = 0;
  5901. tp->napi[0].tx_cons = 0;
  5902. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5903. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5904. }
  5905. /* Make sure the NIC-based send BD rings are disabled. */
  5906. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5907. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5908. for (i = 0; i < 16; i++)
  5909. tw32_tx_mbox(mbox + i * 8, 0);
  5910. }
  5911. txrcb = NIC_SRAM_SEND_RCB;
  5912. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5913. /* Clear status block in ram. */
  5914. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5915. /* Set status block DMA address */
  5916. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5917. ((u64) tnapi->status_mapping >> 32));
  5918. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5919. ((u64) tnapi->status_mapping & 0xffffffff));
  5920. if (tnapi->tx_ring) {
  5921. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5922. (TG3_TX_RING_SIZE <<
  5923. BDINFO_FLAGS_MAXLEN_SHIFT),
  5924. NIC_SRAM_TX_BUFFER_DESC);
  5925. txrcb += TG3_BDINFO_SIZE;
  5926. }
  5927. if (tnapi->rx_rcb) {
  5928. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5929. (TG3_RX_RCB_RING_SIZE(tp) <<
  5930. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5931. rxrcb += TG3_BDINFO_SIZE;
  5932. }
  5933. stblk = HOSTCC_STATBLCK_RING1;
  5934. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  5935. u64 mapping = (u64)tnapi->status_mapping;
  5936. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  5937. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  5938. /* Clear status block in ram. */
  5939. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5940. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5941. (TG3_TX_RING_SIZE <<
  5942. BDINFO_FLAGS_MAXLEN_SHIFT),
  5943. NIC_SRAM_TX_BUFFER_DESC);
  5944. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5945. (TG3_RX_RCB_RING_SIZE(tp) <<
  5946. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5947. stblk += 8;
  5948. txrcb += TG3_BDINFO_SIZE;
  5949. rxrcb += TG3_BDINFO_SIZE;
  5950. }
  5951. }
  5952. /* tp->lock is held. */
  5953. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5954. {
  5955. u32 val, rdmac_mode;
  5956. int i, err, limit;
  5957. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5958. tg3_disable_ints(tp);
  5959. tg3_stop_fw(tp);
  5960. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5961. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5962. tg3_abort_hw(tp, 1);
  5963. }
  5964. if (reset_phy &&
  5965. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5966. tg3_phy_reset(tp);
  5967. err = tg3_chip_reset(tp);
  5968. if (err)
  5969. return err;
  5970. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5971. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5972. val = tr32(TG3_CPMU_CTRL);
  5973. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5974. tw32(TG3_CPMU_CTRL, val);
  5975. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5976. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5977. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5978. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5979. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5980. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5981. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5982. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5983. val = tr32(TG3_CPMU_HST_ACC);
  5984. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5985. val |= CPMU_HST_ACC_MACCLK_6_25;
  5986. tw32(TG3_CPMU_HST_ACC, val);
  5987. }
  5988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5989. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5990. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5991. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5992. tw32(PCIE_PWR_MGMT_THRESH, val);
  5993. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5994. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5995. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5996. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5997. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5998. }
  5999. /* This works around an issue with Athlon chipsets on
  6000. * B3 tigon3 silicon. This bit has no effect on any
  6001. * other revision. But do not set this on PCI Express
  6002. * chips and don't even touch the clocks if the CPMU is present.
  6003. */
  6004. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6005. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6006. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6007. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6008. }
  6009. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6010. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6011. val = tr32(TG3PCI_PCISTATE);
  6012. val |= PCISTATE_RETRY_SAME_DMA;
  6013. tw32(TG3PCI_PCISTATE, val);
  6014. }
  6015. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6016. /* Allow reads and writes to the
  6017. * APE register and memory space.
  6018. */
  6019. val = tr32(TG3PCI_PCISTATE);
  6020. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6021. PCISTATE_ALLOW_APE_SHMEM_WR;
  6022. tw32(TG3PCI_PCISTATE, val);
  6023. }
  6024. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6025. /* Enable some hw fixes. */
  6026. val = tr32(TG3PCI_MSI_DATA);
  6027. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6028. tw32(TG3PCI_MSI_DATA, val);
  6029. }
  6030. /* Descriptor ring init may make accesses to the
  6031. * NIC SRAM area to setup the TX descriptors, so we
  6032. * can only do this after the hardware has been
  6033. * successfully reset.
  6034. */
  6035. err = tg3_init_rings(tp);
  6036. if (err)
  6037. return err;
  6038. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6039. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6040. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  6041. /* This value is determined during the probe time DMA
  6042. * engine test, tg3_test_dma.
  6043. */
  6044. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6045. }
  6046. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6047. GRC_MODE_4X_NIC_SEND_RINGS |
  6048. GRC_MODE_NO_TX_PHDR_CSUM |
  6049. GRC_MODE_NO_RX_PHDR_CSUM);
  6050. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6051. /* Pseudo-header checksum is done by hardware logic and not
  6052. * the offload processers, so make the chip do the pseudo-
  6053. * header checksums on receive. For transmit it is more
  6054. * convenient to do the pseudo-header checksum in software
  6055. * as Linux does that on transmit for us in all cases.
  6056. */
  6057. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6058. tw32(GRC_MODE,
  6059. tp->grc_mode |
  6060. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6061. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6062. val = tr32(GRC_MISC_CFG);
  6063. val &= ~0xff;
  6064. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6065. tw32(GRC_MISC_CFG, val);
  6066. /* Initialize MBUF/DESC pool. */
  6067. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6068. /* Do nothing. */
  6069. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6070. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6071. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6072. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6073. else
  6074. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6075. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6076. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6077. }
  6078. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6079. int fw_len;
  6080. fw_len = tp->fw_len;
  6081. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6082. tw32(BUFMGR_MB_POOL_ADDR,
  6083. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6084. tw32(BUFMGR_MB_POOL_SIZE,
  6085. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6086. }
  6087. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6088. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6089. tp->bufmgr_config.mbuf_read_dma_low_water);
  6090. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6091. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6092. tw32(BUFMGR_MB_HIGH_WATER,
  6093. tp->bufmgr_config.mbuf_high_water);
  6094. } else {
  6095. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6096. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6097. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6098. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6099. tw32(BUFMGR_MB_HIGH_WATER,
  6100. tp->bufmgr_config.mbuf_high_water_jumbo);
  6101. }
  6102. tw32(BUFMGR_DMA_LOW_WATER,
  6103. tp->bufmgr_config.dma_low_water);
  6104. tw32(BUFMGR_DMA_HIGH_WATER,
  6105. tp->bufmgr_config.dma_high_water);
  6106. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6107. for (i = 0; i < 2000; i++) {
  6108. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6109. break;
  6110. udelay(10);
  6111. }
  6112. if (i >= 2000) {
  6113. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6114. tp->dev->name);
  6115. return -ENODEV;
  6116. }
  6117. /* Setup replenish threshold. */
  6118. val = tp->rx_pending / 8;
  6119. if (val == 0)
  6120. val = 1;
  6121. else if (val > tp->rx_std_max_post)
  6122. val = tp->rx_std_max_post;
  6123. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6124. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6125. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6126. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6127. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6128. }
  6129. tw32(RCVBDI_STD_THRESH, val);
  6130. /* Initialize TG3_BDINFO's at:
  6131. * RCVDBDI_STD_BD: standard eth size rx ring
  6132. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6133. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6134. *
  6135. * like so:
  6136. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6137. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6138. * ring attribute flags
  6139. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6140. *
  6141. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6142. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6143. *
  6144. * The size of each ring is fixed in the firmware, but the location is
  6145. * configurable.
  6146. */
  6147. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6148. ((u64) tpr->rx_std_mapping >> 32));
  6149. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6150. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6151. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6152. NIC_SRAM_RX_BUFFER_DESC);
  6153. /* Disable the mini ring */
  6154. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6155. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6156. BDINFO_FLAGS_DISABLED);
  6157. /* Program the jumbo buffer descriptor ring control
  6158. * blocks on those devices that have them.
  6159. */
  6160. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6161. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6162. /* Setup replenish threshold. */
  6163. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6164. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6165. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6166. ((u64) tpr->rx_jmb_mapping >> 32));
  6167. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6168. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6169. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6170. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6171. BDINFO_FLAGS_USE_EXT_RECV);
  6172. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6173. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6174. } else {
  6175. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6176. BDINFO_FLAGS_DISABLED);
  6177. }
  6178. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6179. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6180. (RX_STD_MAX_SIZE << 2);
  6181. else
  6182. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6183. } else
  6184. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6185. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6186. tpr->rx_std_ptr = tp->rx_pending;
  6187. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6188. tpr->rx_std_ptr);
  6189. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6190. tp->rx_jumbo_pending : 0;
  6191. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6192. tpr->rx_jmb_ptr);
  6193. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  6194. tw32(STD_REPLENISH_LWM, 32);
  6195. tw32(JMB_REPLENISH_LWM, 16);
  6196. }
  6197. tg3_rings_reset(tp);
  6198. /* Initialize MAC address and backoff seed. */
  6199. __tg3_set_mac_addr(tp, 0);
  6200. /* MTU + ethernet header + FCS + optional VLAN tag */
  6201. tw32(MAC_RX_MTU_SIZE,
  6202. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6203. /* The slot time is changed by tg3_setup_phy if we
  6204. * run at gigabit with half duplex.
  6205. */
  6206. tw32(MAC_TX_LENGTHS,
  6207. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6208. (6 << TX_LENGTHS_IPG_SHIFT) |
  6209. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6210. /* Receive rules. */
  6211. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6212. tw32(RCVLPC_CONFIG, 0x0181);
  6213. /* Calculate RDMAC_MODE setting early, we need it to determine
  6214. * the RCVLPC_STATE_ENABLE mask.
  6215. */
  6216. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6217. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6218. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6219. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6220. RDMAC_MODE_LNGREAD_ENAB);
  6221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6222. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6223. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6224. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6225. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6226. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6227. /* If statement applies to 5705 and 5750 PCI devices only */
  6228. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6229. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6230. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6231. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6232. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6233. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6234. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6235. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6236. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6237. }
  6238. }
  6239. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6240. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6241. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6242. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6245. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6246. /* Receive/send statistics. */
  6247. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6248. val = tr32(RCVLPC_STATS_ENABLE);
  6249. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6250. tw32(RCVLPC_STATS_ENABLE, val);
  6251. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6252. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6253. val = tr32(RCVLPC_STATS_ENABLE);
  6254. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6255. tw32(RCVLPC_STATS_ENABLE, val);
  6256. } else {
  6257. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6258. }
  6259. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6260. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6261. tw32(SNDDATAI_STATSCTRL,
  6262. (SNDDATAI_SCTRL_ENABLE |
  6263. SNDDATAI_SCTRL_FASTUPD));
  6264. /* Setup host coalescing engine. */
  6265. tw32(HOSTCC_MODE, 0);
  6266. for (i = 0; i < 2000; i++) {
  6267. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6268. break;
  6269. udelay(10);
  6270. }
  6271. __tg3_set_coalesce(tp, &tp->coal);
  6272. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6273. /* Status/statistics block address. See tg3_timer,
  6274. * the tg3_periodic_fetch_stats call there, and
  6275. * tg3_get_stats to see how this works for 5705/5750 chips.
  6276. */
  6277. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6278. ((u64) tp->stats_mapping >> 32));
  6279. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6280. ((u64) tp->stats_mapping & 0xffffffff));
  6281. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6282. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6283. /* Clear statistics and status block memory areas */
  6284. for (i = NIC_SRAM_STATS_BLK;
  6285. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6286. i += sizeof(u32)) {
  6287. tg3_write_mem(tp, i, 0);
  6288. udelay(40);
  6289. }
  6290. }
  6291. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6292. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6293. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6294. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6295. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6296. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6297. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6298. /* reset to prevent losing 1st rx packet intermittently */
  6299. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6300. udelay(10);
  6301. }
  6302. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6303. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6304. else
  6305. tp->mac_mode = 0;
  6306. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6307. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6308. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6309. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6310. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6311. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6312. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6313. udelay(40);
  6314. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6315. * If TG3_FLG2_IS_NIC is zero, we should read the
  6316. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6317. * whether used as inputs or outputs, are set by boot code after
  6318. * reset.
  6319. */
  6320. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6321. u32 gpio_mask;
  6322. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6323. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6324. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6325. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6326. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6327. GRC_LCLCTRL_GPIO_OUTPUT3;
  6328. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6329. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6330. tp->grc_local_ctrl &= ~gpio_mask;
  6331. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6332. /* GPIO1 must be driven high for eeprom write protect */
  6333. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6334. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6335. GRC_LCLCTRL_GPIO_OUTPUT1);
  6336. }
  6337. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6338. udelay(100);
  6339. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6340. val = tr32(MSGINT_MODE);
  6341. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6342. tw32(MSGINT_MODE, val);
  6343. }
  6344. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6345. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6346. udelay(40);
  6347. }
  6348. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6349. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6350. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6351. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6352. WDMAC_MODE_LNGREAD_ENAB);
  6353. /* If statement applies to 5705 and 5750 PCI devices only */
  6354. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6355. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6356. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6357. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6358. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6359. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6360. /* nothing */
  6361. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6362. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6363. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6364. val |= WDMAC_MODE_RX_ACCEL;
  6365. }
  6366. }
  6367. /* Enable host coalescing bug fix */
  6368. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6369. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6370. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6371. val |= WDMAC_MODE_BURST_ALL_DATA;
  6372. tw32_f(WDMAC_MODE, val);
  6373. udelay(40);
  6374. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6375. u16 pcix_cmd;
  6376. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6377. &pcix_cmd);
  6378. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6379. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6380. pcix_cmd |= PCI_X_CMD_READ_2K;
  6381. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6382. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6383. pcix_cmd |= PCI_X_CMD_READ_2K;
  6384. }
  6385. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6386. pcix_cmd);
  6387. }
  6388. tw32_f(RDMAC_MODE, rdmac_mode);
  6389. udelay(40);
  6390. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6391. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6392. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6394. tw32(SNDDATAC_MODE,
  6395. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6396. else
  6397. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6398. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6399. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6400. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6401. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6402. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6403. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6404. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6405. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6406. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6407. tw32(SNDBDI_MODE, val);
  6408. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6409. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6410. err = tg3_load_5701_a0_firmware_fix(tp);
  6411. if (err)
  6412. return err;
  6413. }
  6414. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6415. err = tg3_load_tso_firmware(tp);
  6416. if (err)
  6417. return err;
  6418. }
  6419. tp->tx_mode = TX_MODE_ENABLE;
  6420. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6421. udelay(100);
  6422. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6423. u32 reg = MAC_RSS_INDIR_TBL_0;
  6424. u8 *ent = (u8 *)&val;
  6425. /* Setup the indirection table */
  6426. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6427. int idx = i % sizeof(val);
  6428. ent[idx] = i % (tp->irq_cnt - 1);
  6429. if (idx == sizeof(val) - 1) {
  6430. tw32(reg, val);
  6431. reg += 4;
  6432. }
  6433. }
  6434. /* Setup the "secret" hash key. */
  6435. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6436. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6437. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6438. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6439. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6440. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6441. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6442. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6443. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6444. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6445. }
  6446. tp->rx_mode = RX_MODE_ENABLE;
  6447. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6448. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6449. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6450. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6451. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6452. RX_MODE_RSS_IPV6_HASH_EN |
  6453. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6454. RX_MODE_RSS_IPV4_HASH_EN |
  6455. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6456. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6457. udelay(10);
  6458. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6459. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6460. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6461. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6462. udelay(10);
  6463. }
  6464. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6465. udelay(10);
  6466. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6467. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6468. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6469. /* Set drive transmission level to 1.2V */
  6470. /* only if the signal pre-emphasis bit is not set */
  6471. val = tr32(MAC_SERDES_CFG);
  6472. val &= 0xfffff000;
  6473. val |= 0x880;
  6474. tw32(MAC_SERDES_CFG, val);
  6475. }
  6476. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6477. tw32(MAC_SERDES_CFG, 0x616000);
  6478. }
  6479. /* Prevent chip from dropping frames when flow control
  6480. * is enabled.
  6481. */
  6482. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6483. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6484. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6485. /* Use hardware link auto-negotiation */
  6486. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6487. }
  6488. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6489. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6490. u32 tmp;
  6491. tmp = tr32(SERDES_RX_CTRL);
  6492. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6493. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6494. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6495. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6496. }
  6497. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6498. if (tp->link_config.phy_is_low_power) {
  6499. tp->link_config.phy_is_low_power = 0;
  6500. tp->link_config.speed = tp->link_config.orig_speed;
  6501. tp->link_config.duplex = tp->link_config.orig_duplex;
  6502. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6503. }
  6504. err = tg3_setup_phy(tp, 0);
  6505. if (err)
  6506. return err;
  6507. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6508. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6509. u32 tmp;
  6510. /* Clear CRC stats. */
  6511. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6512. tg3_writephy(tp, MII_TG3_TEST1,
  6513. tmp | MII_TG3_TEST1_CRC_EN);
  6514. tg3_readphy(tp, 0x14, &tmp);
  6515. }
  6516. }
  6517. }
  6518. __tg3_set_rx_mode(tp->dev);
  6519. /* Initialize receive rules. */
  6520. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6521. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6522. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6523. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6524. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6525. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6526. limit = 8;
  6527. else
  6528. limit = 16;
  6529. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6530. limit -= 4;
  6531. switch (limit) {
  6532. case 16:
  6533. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6534. case 15:
  6535. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6536. case 14:
  6537. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6538. case 13:
  6539. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6540. case 12:
  6541. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6542. case 11:
  6543. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6544. case 10:
  6545. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6546. case 9:
  6547. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6548. case 8:
  6549. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6550. case 7:
  6551. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6552. case 6:
  6553. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6554. case 5:
  6555. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6556. case 4:
  6557. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6558. case 3:
  6559. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6560. case 2:
  6561. case 1:
  6562. default:
  6563. break;
  6564. }
  6565. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6566. /* Write our heartbeat update interval to APE. */
  6567. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6568. APE_HOST_HEARTBEAT_INT_DISABLE);
  6569. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6570. return 0;
  6571. }
  6572. /* Called at device open time to get the chip ready for
  6573. * packet processing. Invoked with tp->lock held.
  6574. */
  6575. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6576. {
  6577. tg3_switch_clocks(tp);
  6578. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6579. return tg3_reset_hw(tp, reset_phy);
  6580. }
  6581. #define TG3_STAT_ADD32(PSTAT, REG) \
  6582. do { u32 __val = tr32(REG); \
  6583. (PSTAT)->low += __val; \
  6584. if ((PSTAT)->low < __val) \
  6585. (PSTAT)->high += 1; \
  6586. } while (0)
  6587. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6588. {
  6589. struct tg3_hw_stats *sp = tp->hw_stats;
  6590. if (!netif_carrier_ok(tp->dev))
  6591. return;
  6592. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6593. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6594. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6595. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6596. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6597. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6598. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6599. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6600. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6601. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6602. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6603. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6604. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6605. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6606. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6607. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6608. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6609. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6610. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6611. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6612. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6613. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6614. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6615. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6616. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6617. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6618. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6619. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6620. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6621. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6622. }
  6623. static void tg3_timer(unsigned long __opaque)
  6624. {
  6625. struct tg3 *tp = (struct tg3 *) __opaque;
  6626. if (tp->irq_sync)
  6627. goto restart_timer;
  6628. spin_lock(&tp->lock);
  6629. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6630. /* All of this garbage is because when using non-tagged
  6631. * IRQ status the mailbox/status_block protocol the chip
  6632. * uses with the cpu is race prone.
  6633. */
  6634. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6635. tw32(GRC_LOCAL_CTRL,
  6636. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6637. } else {
  6638. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6639. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6640. }
  6641. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6642. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6643. spin_unlock(&tp->lock);
  6644. schedule_work(&tp->reset_task);
  6645. return;
  6646. }
  6647. }
  6648. /* This part only runs once per second. */
  6649. if (!--tp->timer_counter) {
  6650. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6651. tg3_periodic_fetch_stats(tp);
  6652. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6653. u32 mac_stat;
  6654. int phy_event;
  6655. mac_stat = tr32(MAC_STATUS);
  6656. phy_event = 0;
  6657. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6658. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6659. phy_event = 1;
  6660. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6661. phy_event = 1;
  6662. if (phy_event)
  6663. tg3_setup_phy(tp, 0);
  6664. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6665. u32 mac_stat = tr32(MAC_STATUS);
  6666. int need_setup = 0;
  6667. if (netif_carrier_ok(tp->dev) &&
  6668. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6669. need_setup = 1;
  6670. }
  6671. if (! netif_carrier_ok(tp->dev) &&
  6672. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6673. MAC_STATUS_SIGNAL_DET))) {
  6674. need_setup = 1;
  6675. }
  6676. if (need_setup) {
  6677. if (!tp->serdes_counter) {
  6678. tw32_f(MAC_MODE,
  6679. (tp->mac_mode &
  6680. ~MAC_MODE_PORT_MODE_MASK));
  6681. udelay(40);
  6682. tw32_f(MAC_MODE, tp->mac_mode);
  6683. udelay(40);
  6684. }
  6685. tg3_setup_phy(tp, 0);
  6686. }
  6687. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6688. tg3_serdes_parallel_detect(tp);
  6689. tp->timer_counter = tp->timer_multiplier;
  6690. }
  6691. /* Heartbeat is only sent once every 2 seconds.
  6692. *
  6693. * The heartbeat is to tell the ASF firmware that the host
  6694. * driver is still alive. In the event that the OS crashes,
  6695. * ASF needs to reset the hardware to free up the FIFO space
  6696. * that may be filled with rx packets destined for the host.
  6697. * If the FIFO is full, ASF will no longer function properly.
  6698. *
  6699. * Unintended resets have been reported on real time kernels
  6700. * where the timer doesn't run on time. Netpoll will also have
  6701. * same problem.
  6702. *
  6703. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6704. * to check the ring condition when the heartbeat is expiring
  6705. * before doing the reset. This will prevent most unintended
  6706. * resets.
  6707. */
  6708. if (!--tp->asf_counter) {
  6709. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6710. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6711. tg3_wait_for_event_ack(tp);
  6712. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6713. FWCMD_NICDRV_ALIVE3);
  6714. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6715. /* 5 seconds timeout */
  6716. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6717. tg3_generate_fw_event(tp);
  6718. }
  6719. tp->asf_counter = tp->asf_multiplier;
  6720. }
  6721. spin_unlock(&tp->lock);
  6722. restart_timer:
  6723. tp->timer.expires = jiffies + tp->timer_offset;
  6724. add_timer(&tp->timer);
  6725. }
  6726. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6727. {
  6728. irq_handler_t fn;
  6729. unsigned long flags;
  6730. char *name;
  6731. struct tg3_napi *tnapi = &tp->napi[irq_num];
  6732. if (tp->irq_cnt == 1)
  6733. name = tp->dev->name;
  6734. else {
  6735. name = &tnapi->irq_lbl[0];
  6736. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  6737. name[IFNAMSIZ-1] = 0;
  6738. }
  6739. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6740. fn = tg3_msi;
  6741. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6742. fn = tg3_msi_1shot;
  6743. flags = IRQF_SAMPLE_RANDOM;
  6744. } else {
  6745. fn = tg3_interrupt;
  6746. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6747. fn = tg3_interrupt_tagged;
  6748. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6749. }
  6750. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  6751. }
  6752. static int tg3_test_interrupt(struct tg3 *tp)
  6753. {
  6754. struct tg3_napi *tnapi = &tp->napi[0];
  6755. struct net_device *dev = tp->dev;
  6756. int err, i, intr_ok = 0;
  6757. u32 val;
  6758. if (!netif_running(dev))
  6759. return -ENODEV;
  6760. tg3_disable_ints(tp);
  6761. free_irq(tnapi->irq_vec, tnapi);
  6762. /*
  6763. * Turn off MSI one shot mode. Otherwise this test has no
  6764. * observable way to know whether the interrupt was delivered.
  6765. */
  6766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6767. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6768. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  6769. tw32(MSGINT_MODE, val);
  6770. }
  6771. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  6772. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6773. if (err)
  6774. return err;
  6775. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6776. tg3_enable_ints(tp);
  6777. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6778. tnapi->coal_now);
  6779. for (i = 0; i < 5; i++) {
  6780. u32 int_mbox, misc_host_ctrl;
  6781. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6782. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6783. if ((int_mbox != 0) ||
  6784. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6785. intr_ok = 1;
  6786. break;
  6787. }
  6788. msleep(10);
  6789. }
  6790. tg3_disable_ints(tp);
  6791. free_irq(tnapi->irq_vec, tnapi);
  6792. err = tg3_request_irq(tp, 0);
  6793. if (err)
  6794. return err;
  6795. if (intr_ok) {
  6796. /* Reenable MSI one shot mode. */
  6797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6798. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6799. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  6800. tw32(MSGINT_MODE, val);
  6801. }
  6802. return 0;
  6803. }
  6804. return -EIO;
  6805. }
  6806. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6807. * successfully restored
  6808. */
  6809. static int tg3_test_msi(struct tg3 *tp)
  6810. {
  6811. int err;
  6812. u16 pci_cmd;
  6813. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6814. return 0;
  6815. /* Turn off SERR reporting in case MSI terminates with Master
  6816. * Abort.
  6817. */
  6818. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6819. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6820. pci_cmd & ~PCI_COMMAND_SERR);
  6821. err = tg3_test_interrupt(tp);
  6822. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6823. if (!err)
  6824. return 0;
  6825. /* other failures */
  6826. if (err != -EIO)
  6827. return err;
  6828. /* MSI test failed, go back to INTx mode */
  6829. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6830. "switching to INTx mode. Please report this failure to "
  6831. "the PCI maintainer and include system chipset information.\n",
  6832. tp->dev->name);
  6833. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6834. pci_disable_msi(tp->pdev);
  6835. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6836. err = tg3_request_irq(tp, 0);
  6837. if (err)
  6838. return err;
  6839. /* Need to reset the chip because the MSI cycle may have terminated
  6840. * with Master Abort.
  6841. */
  6842. tg3_full_lock(tp, 1);
  6843. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6844. err = tg3_init_hw(tp, 1);
  6845. tg3_full_unlock(tp);
  6846. if (err)
  6847. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6848. return err;
  6849. }
  6850. static int tg3_request_firmware(struct tg3 *tp)
  6851. {
  6852. const __be32 *fw_data;
  6853. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6854. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6855. tp->dev->name, tp->fw_needed);
  6856. return -ENOENT;
  6857. }
  6858. fw_data = (void *)tp->fw->data;
  6859. /* Firmware blob starts with version numbers, followed by
  6860. * start address and _full_ length including BSS sections
  6861. * (which must be longer than the actual data, of course
  6862. */
  6863. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6864. if (tp->fw_len < (tp->fw->size - 12)) {
  6865. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6866. tp->dev->name, tp->fw_len, tp->fw_needed);
  6867. release_firmware(tp->fw);
  6868. tp->fw = NULL;
  6869. return -EINVAL;
  6870. }
  6871. /* We no longer need firmware; we have it. */
  6872. tp->fw_needed = NULL;
  6873. return 0;
  6874. }
  6875. static bool tg3_enable_msix(struct tg3 *tp)
  6876. {
  6877. int i, rc, cpus = num_online_cpus();
  6878. struct msix_entry msix_ent[tp->irq_max];
  6879. if (cpus == 1)
  6880. /* Just fallback to the simpler MSI mode. */
  6881. return false;
  6882. /*
  6883. * We want as many rx rings enabled as there are cpus.
  6884. * The first MSIX vector only deals with link interrupts, etc,
  6885. * so we add one to the number of vectors we are requesting.
  6886. */
  6887. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  6888. for (i = 0; i < tp->irq_max; i++) {
  6889. msix_ent[i].entry = i;
  6890. msix_ent[i].vector = 0;
  6891. }
  6892. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  6893. if (rc != 0) {
  6894. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  6895. return false;
  6896. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  6897. return false;
  6898. printk(KERN_NOTICE
  6899. "%s: Requested %d MSI-X vectors, received %d\n",
  6900. tp->dev->name, tp->irq_cnt, rc);
  6901. tp->irq_cnt = rc;
  6902. }
  6903. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  6904. for (i = 0; i < tp->irq_max; i++)
  6905. tp->napi[i].irq_vec = msix_ent[i].vector;
  6906. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  6907. return true;
  6908. }
  6909. static void tg3_ints_init(struct tg3 *tp)
  6910. {
  6911. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  6912. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6913. /* All MSI supporting chips should support tagged
  6914. * status. Assert that this is the case.
  6915. */
  6916. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6917. "Not using MSI.\n", tp->dev->name);
  6918. goto defcfg;
  6919. }
  6920. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  6921. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  6922. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  6923. pci_enable_msi(tp->pdev) == 0)
  6924. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6925. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6926. u32 msi_mode = tr32(MSGINT_MODE);
  6927. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6928. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  6929. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6930. }
  6931. defcfg:
  6932. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6933. tp->irq_cnt = 1;
  6934. tp->napi[0].irq_vec = tp->pdev->irq;
  6935. tp->dev->real_num_tx_queues = 1;
  6936. }
  6937. }
  6938. static void tg3_ints_fini(struct tg3 *tp)
  6939. {
  6940. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6941. pci_disable_msix(tp->pdev);
  6942. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  6943. pci_disable_msi(tp->pdev);
  6944. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  6945. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  6946. }
  6947. static int tg3_open(struct net_device *dev)
  6948. {
  6949. struct tg3 *tp = netdev_priv(dev);
  6950. int i, err;
  6951. if (tp->fw_needed) {
  6952. err = tg3_request_firmware(tp);
  6953. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6954. if (err)
  6955. return err;
  6956. } else if (err) {
  6957. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6958. tp->dev->name);
  6959. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6960. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6961. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6962. tp->dev->name);
  6963. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6964. }
  6965. }
  6966. netif_carrier_off(tp->dev);
  6967. err = tg3_set_power_state(tp, PCI_D0);
  6968. if (err)
  6969. return err;
  6970. tg3_full_lock(tp, 0);
  6971. tg3_disable_ints(tp);
  6972. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6973. tg3_full_unlock(tp);
  6974. /*
  6975. * Setup interrupts first so we know how
  6976. * many NAPI resources to allocate
  6977. */
  6978. tg3_ints_init(tp);
  6979. /* The placement of this call is tied
  6980. * to the setup and use of Host TX descriptors.
  6981. */
  6982. err = tg3_alloc_consistent(tp);
  6983. if (err)
  6984. goto err_out1;
  6985. tg3_napi_enable(tp);
  6986. for (i = 0; i < tp->irq_cnt; i++) {
  6987. struct tg3_napi *tnapi = &tp->napi[i];
  6988. err = tg3_request_irq(tp, i);
  6989. if (err) {
  6990. for (i--; i >= 0; i--)
  6991. free_irq(tnapi->irq_vec, tnapi);
  6992. break;
  6993. }
  6994. }
  6995. if (err)
  6996. goto err_out2;
  6997. tg3_full_lock(tp, 0);
  6998. err = tg3_init_hw(tp, 1);
  6999. if (err) {
  7000. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7001. tg3_free_rings(tp);
  7002. } else {
  7003. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7004. tp->timer_offset = HZ;
  7005. else
  7006. tp->timer_offset = HZ / 10;
  7007. BUG_ON(tp->timer_offset > HZ);
  7008. tp->timer_counter = tp->timer_multiplier =
  7009. (HZ / tp->timer_offset);
  7010. tp->asf_counter = tp->asf_multiplier =
  7011. ((HZ / tp->timer_offset) * 2);
  7012. init_timer(&tp->timer);
  7013. tp->timer.expires = jiffies + tp->timer_offset;
  7014. tp->timer.data = (unsigned long) tp;
  7015. tp->timer.function = tg3_timer;
  7016. }
  7017. tg3_full_unlock(tp);
  7018. if (err)
  7019. goto err_out3;
  7020. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7021. err = tg3_test_msi(tp);
  7022. if (err) {
  7023. tg3_full_lock(tp, 0);
  7024. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7025. tg3_free_rings(tp);
  7026. tg3_full_unlock(tp);
  7027. goto err_out2;
  7028. }
  7029. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7030. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7031. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7032. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7033. tw32(PCIE_TRANSACTION_CFG,
  7034. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7035. }
  7036. }
  7037. tg3_phy_start(tp);
  7038. tg3_full_lock(tp, 0);
  7039. add_timer(&tp->timer);
  7040. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7041. tg3_enable_ints(tp);
  7042. tg3_full_unlock(tp);
  7043. netif_tx_start_all_queues(dev);
  7044. return 0;
  7045. err_out3:
  7046. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7047. struct tg3_napi *tnapi = &tp->napi[i];
  7048. free_irq(tnapi->irq_vec, tnapi);
  7049. }
  7050. err_out2:
  7051. tg3_napi_disable(tp);
  7052. tg3_free_consistent(tp);
  7053. err_out1:
  7054. tg3_ints_fini(tp);
  7055. return err;
  7056. }
  7057. #if 0
  7058. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7059. {
  7060. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7061. u16 val16;
  7062. int i;
  7063. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7064. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7065. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7066. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7067. val16, val32);
  7068. /* MAC block */
  7069. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7070. tr32(MAC_MODE), tr32(MAC_STATUS));
  7071. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7072. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7073. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7074. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7075. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7076. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7077. /* Send data initiator control block */
  7078. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7079. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7080. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7081. tr32(SNDDATAI_STATSCTRL));
  7082. /* Send data completion control block */
  7083. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7084. /* Send BD ring selector block */
  7085. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7086. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7087. /* Send BD initiator control block */
  7088. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7089. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7090. /* Send BD completion control block */
  7091. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7092. /* Receive list placement control block */
  7093. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7094. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7095. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7096. tr32(RCVLPC_STATSCTRL));
  7097. /* Receive data and receive BD initiator control block */
  7098. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7099. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7100. /* Receive data completion control block */
  7101. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7102. tr32(RCVDCC_MODE));
  7103. /* Receive BD initiator control block */
  7104. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7105. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7106. /* Receive BD completion control block */
  7107. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7108. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7109. /* Receive list selector control block */
  7110. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7111. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7112. /* Mbuf cluster free block */
  7113. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7114. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7115. /* Host coalescing control block */
  7116. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7117. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7118. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7119. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7120. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7121. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7122. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7123. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7124. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7125. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7126. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7127. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7128. /* Memory arbiter control block */
  7129. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7130. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7131. /* Buffer manager control block */
  7132. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7133. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7134. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7135. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7136. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7137. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7138. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7139. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7140. /* Read DMA control block */
  7141. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7142. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7143. /* Write DMA control block */
  7144. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7145. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7146. /* DMA completion block */
  7147. printk("DEBUG: DMAC_MODE[%08x]\n",
  7148. tr32(DMAC_MODE));
  7149. /* GRC block */
  7150. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7151. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7152. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7153. tr32(GRC_LOCAL_CTRL));
  7154. /* TG3_BDINFOs */
  7155. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7156. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7157. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7158. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7159. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7160. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7161. tr32(RCVDBDI_STD_BD + 0x0),
  7162. tr32(RCVDBDI_STD_BD + 0x4),
  7163. tr32(RCVDBDI_STD_BD + 0x8),
  7164. tr32(RCVDBDI_STD_BD + 0xc));
  7165. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7166. tr32(RCVDBDI_MINI_BD + 0x0),
  7167. tr32(RCVDBDI_MINI_BD + 0x4),
  7168. tr32(RCVDBDI_MINI_BD + 0x8),
  7169. tr32(RCVDBDI_MINI_BD + 0xc));
  7170. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7171. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7172. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7173. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7174. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7175. val32, val32_2, val32_3, val32_4);
  7176. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7177. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7178. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7179. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7180. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7181. val32, val32_2, val32_3, val32_4);
  7182. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7183. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7184. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7185. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7186. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7187. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7188. val32, val32_2, val32_3, val32_4, val32_5);
  7189. /* SW status block */
  7190. printk(KERN_DEBUG
  7191. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7192. sblk->status,
  7193. sblk->status_tag,
  7194. sblk->rx_jumbo_consumer,
  7195. sblk->rx_consumer,
  7196. sblk->rx_mini_consumer,
  7197. sblk->idx[0].rx_producer,
  7198. sblk->idx[0].tx_consumer);
  7199. /* SW statistics block */
  7200. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7201. ((u32 *)tp->hw_stats)[0],
  7202. ((u32 *)tp->hw_stats)[1],
  7203. ((u32 *)tp->hw_stats)[2],
  7204. ((u32 *)tp->hw_stats)[3]);
  7205. /* Mailboxes */
  7206. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7207. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7208. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7209. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7210. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7211. /* NIC side send descriptors. */
  7212. for (i = 0; i < 6; i++) {
  7213. unsigned long txd;
  7214. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7215. + (i * sizeof(struct tg3_tx_buffer_desc));
  7216. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7217. i,
  7218. readl(txd + 0x0), readl(txd + 0x4),
  7219. readl(txd + 0x8), readl(txd + 0xc));
  7220. }
  7221. /* NIC side RX descriptors. */
  7222. for (i = 0; i < 6; i++) {
  7223. unsigned long rxd;
  7224. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7225. + (i * sizeof(struct tg3_rx_buffer_desc));
  7226. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7227. i,
  7228. readl(rxd + 0x0), readl(rxd + 0x4),
  7229. readl(rxd + 0x8), readl(rxd + 0xc));
  7230. rxd += (4 * sizeof(u32));
  7231. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7232. i,
  7233. readl(rxd + 0x0), readl(rxd + 0x4),
  7234. readl(rxd + 0x8), readl(rxd + 0xc));
  7235. }
  7236. for (i = 0; i < 6; i++) {
  7237. unsigned long rxd;
  7238. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7239. + (i * sizeof(struct tg3_rx_buffer_desc));
  7240. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7241. i,
  7242. readl(rxd + 0x0), readl(rxd + 0x4),
  7243. readl(rxd + 0x8), readl(rxd + 0xc));
  7244. rxd += (4 * sizeof(u32));
  7245. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7246. i,
  7247. readl(rxd + 0x0), readl(rxd + 0x4),
  7248. readl(rxd + 0x8), readl(rxd + 0xc));
  7249. }
  7250. }
  7251. #endif
  7252. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7253. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7254. static int tg3_close(struct net_device *dev)
  7255. {
  7256. int i;
  7257. struct tg3 *tp = netdev_priv(dev);
  7258. tg3_napi_disable(tp);
  7259. cancel_work_sync(&tp->reset_task);
  7260. netif_tx_stop_all_queues(dev);
  7261. del_timer_sync(&tp->timer);
  7262. tg3_phy_stop(tp);
  7263. tg3_full_lock(tp, 1);
  7264. #if 0
  7265. tg3_dump_state(tp);
  7266. #endif
  7267. tg3_disable_ints(tp);
  7268. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7269. tg3_free_rings(tp);
  7270. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7271. tg3_full_unlock(tp);
  7272. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7273. struct tg3_napi *tnapi = &tp->napi[i];
  7274. free_irq(tnapi->irq_vec, tnapi);
  7275. }
  7276. tg3_ints_fini(tp);
  7277. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7278. sizeof(tp->net_stats_prev));
  7279. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7280. sizeof(tp->estats_prev));
  7281. tg3_free_consistent(tp);
  7282. tg3_set_power_state(tp, PCI_D3hot);
  7283. netif_carrier_off(tp->dev);
  7284. return 0;
  7285. }
  7286. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7287. {
  7288. unsigned long ret;
  7289. #if (BITS_PER_LONG == 32)
  7290. ret = val->low;
  7291. #else
  7292. ret = ((u64)val->high << 32) | ((u64)val->low);
  7293. #endif
  7294. return ret;
  7295. }
  7296. static inline u64 get_estat64(tg3_stat64_t *val)
  7297. {
  7298. return ((u64)val->high << 32) | ((u64)val->low);
  7299. }
  7300. static unsigned long calc_crc_errors(struct tg3 *tp)
  7301. {
  7302. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7303. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7304. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7306. u32 val;
  7307. spin_lock_bh(&tp->lock);
  7308. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7309. tg3_writephy(tp, MII_TG3_TEST1,
  7310. val | MII_TG3_TEST1_CRC_EN);
  7311. tg3_readphy(tp, 0x14, &val);
  7312. } else
  7313. val = 0;
  7314. spin_unlock_bh(&tp->lock);
  7315. tp->phy_crc_errors += val;
  7316. return tp->phy_crc_errors;
  7317. }
  7318. return get_stat64(&hw_stats->rx_fcs_errors);
  7319. }
  7320. #define ESTAT_ADD(member) \
  7321. estats->member = old_estats->member + \
  7322. get_estat64(&hw_stats->member)
  7323. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7324. {
  7325. struct tg3_ethtool_stats *estats = &tp->estats;
  7326. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7327. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7328. if (!hw_stats)
  7329. return old_estats;
  7330. ESTAT_ADD(rx_octets);
  7331. ESTAT_ADD(rx_fragments);
  7332. ESTAT_ADD(rx_ucast_packets);
  7333. ESTAT_ADD(rx_mcast_packets);
  7334. ESTAT_ADD(rx_bcast_packets);
  7335. ESTAT_ADD(rx_fcs_errors);
  7336. ESTAT_ADD(rx_align_errors);
  7337. ESTAT_ADD(rx_xon_pause_rcvd);
  7338. ESTAT_ADD(rx_xoff_pause_rcvd);
  7339. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7340. ESTAT_ADD(rx_xoff_entered);
  7341. ESTAT_ADD(rx_frame_too_long_errors);
  7342. ESTAT_ADD(rx_jabbers);
  7343. ESTAT_ADD(rx_undersize_packets);
  7344. ESTAT_ADD(rx_in_length_errors);
  7345. ESTAT_ADD(rx_out_length_errors);
  7346. ESTAT_ADD(rx_64_or_less_octet_packets);
  7347. ESTAT_ADD(rx_65_to_127_octet_packets);
  7348. ESTAT_ADD(rx_128_to_255_octet_packets);
  7349. ESTAT_ADD(rx_256_to_511_octet_packets);
  7350. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7351. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7352. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7353. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7354. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7355. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7356. ESTAT_ADD(tx_octets);
  7357. ESTAT_ADD(tx_collisions);
  7358. ESTAT_ADD(tx_xon_sent);
  7359. ESTAT_ADD(tx_xoff_sent);
  7360. ESTAT_ADD(tx_flow_control);
  7361. ESTAT_ADD(tx_mac_errors);
  7362. ESTAT_ADD(tx_single_collisions);
  7363. ESTAT_ADD(tx_mult_collisions);
  7364. ESTAT_ADD(tx_deferred);
  7365. ESTAT_ADD(tx_excessive_collisions);
  7366. ESTAT_ADD(tx_late_collisions);
  7367. ESTAT_ADD(tx_collide_2times);
  7368. ESTAT_ADD(tx_collide_3times);
  7369. ESTAT_ADD(tx_collide_4times);
  7370. ESTAT_ADD(tx_collide_5times);
  7371. ESTAT_ADD(tx_collide_6times);
  7372. ESTAT_ADD(tx_collide_7times);
  7373. ESTAT_ADD(tx_collide_8times);
  7374. ESTAT_ADD(tx_collide_9times);
  7375. ESTAT_ADD(tx_collide_10times);
  7376. ESTAT_ADD(tx_collide_11times);
  7377. ESTAT_ADD(tx_collide_12times);
  7378. ESTAT_ADD(tx_collide_13times);
  7379. ESTAT_ADD(tx_collide_14times);
  7380. ESTAT_ADD(tx_collide_15times);
  7381. ESTAT_ADD(tx_ucast_packets);
  7382. ESTAT_ADD(tx_mcast_packets);
  7383. ESTAT_ADD(tx_bcast_packets);
  7384. ESTAT_ADD(tx_carrier_sense_errors);
  7385. ESTAT_ADD(tx_discards);
  7386. ESTAT_ADD(tx_errors);
  7387. ESTAT_ADD(dma_writeq_full);
  7388. ESTAT_ADD(dma_write_prioq_full);
  7389. ESTAT_ADD(rxbds_empty);
  7390. ESTAT_ADD(rx_discards);
  7391. ESTAT_ADD(rx_errors);
  7392. ESTAT_ADD(rx_threshold_hit);
  7393. ESTAT_ADD(dma_readq_full);
  7394. ESTAT_ADD(dma_read_prioq_full);
  7395. ESTAT_ADD(tx_comp_queue_full);
  7396. ESTAT_ADD(ring_set_send_prod_index);
  7397. ESTAT_ADD(ring_status_update);
  7398. ESTAT_ADD(nic_irqs);
  7399. ESTAT_ADD(nic_avoided_irqs);
  7400. ESTAT_ADD(nic_tx_threshold_hit);
  7401. return estats;
  7402. }
  7403. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7404. {
  7405. struct tg3 *tp = netdev_priv(dev);
  7406. struct net_device_stats *stats = &tp->net_stats;
  7407. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7408. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7409. if (!hw_stats)
  7410. return old_stats;
  7411. stats->rx_packets = old_stats->rx_packets +
  7412. get_stat64(&hw_stats->rx_ucast_packets) +
  7413. get_stat64(&hw_stats->rx_mcast_packets) +
  7414. get_stat64(&hw_stats->rx_bcast_packets);
  7415. stats->tx_packets = old_stats->tx_packets +
  7416. get_stat64(&hw_stats->tx_ucast_packets) +
  7417. get_stat64(&hw_stats->tx_mcast_packets) +
  7418. get_stat64(&hw_stats->tx_bcast_packets);
  7419. stats->rx_bytes = old_stats->rx_bytes +
  7420. get_stat64(&hw_stats->rx_octets);
  7421. stats->tx_bytes = old_stats->tx_bytes +
  7422. get_stat64(&hw_stats->tx_octets);
  7423. stats->rx_errors = old_stats->rx_errors +
  7424. get_stat64(&hw_stats->rx_errors);
  7425. stats->tx_errors = old_stats->tx_errors +
  7426. get_stat64(&hw_stats->tx_errors) +
  7427. get_stat64(&hw_stats->tx_mac_errors) +
  7428. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7429. get_stat64(&hw_stats->tx_discards);
  7430. stats->multicast = old_stats->multicast +
  7431. get_stat64(&hw_stats->rx_mcast_packets);
  7432. stats->collisions = old_stats->collisions +
  7433. get_stat64(&hw_stats->tx_collisions);
  7434. stats->rx_length_errors = old_stats->rx_length_errors +
  7435. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7436. get_stat64(&hw_stats->rx_undersize_packets);
  7437. stats->rx_over_errors = old_stats->rx_over_errors +
  7438. get_stat64(&hw_stats->rxbds_empty);
  7439. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7440. get_stat64(&hw_stats->rx_align_errors);
  7441. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7442. get_stat64(&hw_stats->tx_discards);
  7443. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7444. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7445. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7446. calc_crc_errors(tp);
  7447. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7448. get_stat64(&hw_stats->rx_discards);
  7449. return stats;
  7450. }
  7451. static inline u32 calc_crc(unsigned char *buf, int len)
  7452. {
  7453. u32 reg;
  7454. u32 tmp;
  7455. int j, k;
  7456. reg = 0xffffffff;
  7457. for (j = 0; j < len; j++) {
  7458. reg ^= buf[j];
  7459. for (k = 0; k < 8; k++) {
  7460. tmp = reg & 0x01;
  7461. reg >>= 1;
  7462. if (tmp) {
  7463. reg ^= 0xedb88320;
  7464. }
  7465. }
  7466. }
  7467. return ~reg;
  7468. }
  7469. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7470. {
  7471. /* accept or reject all multicast frames */
  7472. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7473. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7474. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7475. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7476. }
  7477. static void __tg3_set_rx_mode(struct net_device *dev)
  7478. {
  7479. struct tg3 *tp = netdev_priv(dev);
  7480. u32 rx_mode;
  7481. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7482. RX_MODE_KEEP_VLAN_TAG);
  7483. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7484. * flag clear.
  7485. */
  7486. #if TG3_VLAN_TAG_USED
  7487. if (!tp->vlgrp &&
  7488. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7489. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7490. #else
  7491. /* By definition, VLAN is disabled always in this
  7492. * case.
  7493. */
  7494. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7495. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7496. #endif
  7497. if (dev->flags & IFF_PROMISC) {
  7498. /* Promiscuous mode. */
  7499. rx_mode |= RX_MODE_PROMISC;
  7500. } else if (dev->flags & IFF_ALLMULTI) {
  7501. /* Accept all multicast. */
  7502. tg3_set_multi (tp, 1);
  7503. } else if (dev->mc_count < 1) {
  7504. /* Reject all multicast. */
  7505. tg3_set_multi (tp, 0);
  7506. } else {
  7507. /* Accept one or more multicast(s). */
  7508. struct dev_mc_list *mclist;
  7509. unsigned int i;
  7510. u32 mc_filter[4] = { 0, };
  7511. u32 regidx;
  7512. u32 bit;
  7513. u32 crc;
  7514. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7515. i++, mclist = mclist->next) {
  7516. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7517. bit = ~crc & 0x7f;
  7518. regidx = (bit & 0x60) >> 5;
  7519. bit &= 0x1f;
  7520. mc_filter[regidx] |= (1 << bit);
  7521. }
  7522. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7523. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7524. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7525. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7526. }
  7527. if (rx_mode != tp->rx_mode) {
  7528. tp->rx_mode = rx_mode;
  7529. tw32_f(MAC_RX_MODE, rx_mode);
  7530. udelay(10);
  7531. }
  7532. }
  7533. static void tg3_set_rx_mode(struct net_device *dev)
  7534. {
  7535. struct tg3 *tp = netdev_priv(dev);
  7536. if (!netif_running(dev))
  7537. return;
  7538. tg3_full_lock(tp, 0);
  7539. __tg3_set_rx_mode(dev);
  7540. tg3_full_unlock(tp);
  7541. }
  7542. #define TG3_REGDUMP_LEN (32 * 1024)
  7543. static int tg3_get_regs_len(struct net_device *dev)
  7544. {
  7545. return TG3_REGDUMP_LEN;
  7546. }
  7547. static void tg3_get_regs(struct net_device *dev,
  7548. struct ethtool_regs *regs, void *_p)
  7549. {
  7550. u32 *p = _p;
  7551. struct tg3 *tp = netdev_priv(dev);
  7552. u8 *orig_p = _p;
  7553. int i;
  7554. regs->version = 0;
  7555. memset(p, 0, TG3_REGDUMP_LEN);
  7556. if (tp->link_config.phy_is_low_power)
  7557. return;
  7558. tg3_full_lock(tp, 0);
  7559. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7560. #define GET_REG32_LOOP(base,len) \
  7561. do { p = (u32 *)(orig_p + (base)); \
  7562. for (i = 0; i < len; i += 4) \
  7563. __GET_REG32((base) + i); \
  7564. } while (0)
  7565. #define GET_REG32_1(reg) \
  7566. do { p = (u32 *)(orig_p + (reg)); \
  7567. __GET_REG32((reg)); \
  7568. } while (0)
  7569. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7570. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7571. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7572. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7573. GET_REG32_1(SNDDATAC_MODE);
  7574. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7575. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7576. GET_REG32_1(SNDBDC_MODE);
  7577. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7578. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7579. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7580. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7581. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7582. GET_REG32_1(RCVDCC_MODE);
  7583. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7584. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7585. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7586. GET_REG32_1(MBFREE_MODE);
  7587. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7588. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7589. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7590. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7591. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7592. GET_REG32_1(RX_CPU_MODE);
  7593. GET_REG32_1(RX_CPU_STATE);
  7594. GET_REG32_1(RX_CPU_PGMCTR);
  7595. GET_REG32_1(RX_CPU_HWBKPT);
  7596. GET_REG32_1(TX_CPU_MODE);
  7597. GET_REG32_1(TX_CPU_STATE);
  7598. GET_REG32_1(TX_CPU_PGMCTR);
  7599. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7600. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7601. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7602. GET_REG32_1(DMAC_MODE);
  7603. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7604. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7605. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7606. #undef __GET_REG32
  7607. #undef GET_REG32_LOOP
  7608. #undef GET_REG32_1
  7609. tg3_full_unlock(tp);
  7610. }
  7611. static int tg3_get_eeprom_len(struct net_device *dev)
  7612. {
  7613. struct tg3 *tp = netdev_priv(dev);
  7614. return tp->nvram_size;
  7615. }
  7616. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7617. {
  7618. struct tg3 *tp = netdev_priv(dev);
  7619. int ret;
  7620. u8 *pd;
  7621. u32 i, offset, len, b_offset, b_count;
  7622. __be32 val;
  7623. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7624. return -EINVAL;
  7625. if (tp->link_config.phy_is_low_power)
  7626. return -EAGAIN;
  7627. offset = eeprom->offset;
  7628. len = eeprom->len;
  7629. eeprom->len = 0;
  7630. eeprom->magic = TG3_EEPROM_MAGIC;
  7631. if (offset & 3) {
  7632. /* adjustments to start on required 4 byte boundary */
  7633. b_offset = offset & 3;
  7634. b_count = 4 - b_offset;
  7635. if (b_count > len) {
  7636. /* i.e. offset=1 len=2 */
  7637. b_count = len;
  7638. }
  7639. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7640. if (ret)
  7641. return ret;
  7642. memcpy(data, ((char*)&val) + b_offset, b_count);
  7643. len -= b_count;
  7644. offset += b_count;
  7645. eeprom->len += b_count;
  7646. }
  7647. /* read bytes upto the last 4 byte boundary */
  7648. pd = &data[eeprom->len];
  7649. for (i = 0; i < (len - (len & 3)); i += 4) {
  7650. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7651. if (ret) {
  7652. eeprom->len += i;
  7653. return ret;
  7654. }
  7655. memcpy(pd + i, &val, 4);
  7656. }
  7657. eeprom->len += i;
  7658. if (len & 3) {
  7659. /* read last bytes not ending on 4 byte boundary */
  7660. pd = &data[eeprom->len];
  7661. b_count = len & 3;
  7662. b_offset = offset + len - b_count;
  7663. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7664. if (ret)
  7665. return ret;
  7666. memcpy(pd, &val, b_count);
  7667. eeprom->len += b_count;
  7668. }
  7669. return 0;
  7670. }
  7671. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7672. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7673. {
  7674. struct tg3 *tp = netdev_priv(dev);
  7675. int ret;
  7676. u32 offset, len, b_offset, odd_len;
  7677. u8 *buf;
  7678. __be32 start, end;
  7679. if (tp->link_config.phy_is_low_power)
  7680. return -EAGAIN;
  7681. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7682. eeprom->magic != TG3_EEPROM_MAGIC)
  7683. return -EINVAL;
  7684. offset = eeprom->offset;
  7685. len = eeprom->len;
  7686. if ((b_offset = (offset & 3))) {
  7687. /* adjustments to start on required 4 byte boundary */
  7688. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7689. if (ret)
  7690. return ret;
  7691. len += b_offset;
  7692. offset &= ~3;
  7693. if (len < 4)
  7694. len = 4;
  7695. }
  7696. odd_len = 0;
  7697. if (len & 3) {
  7698. /* adjustments to end on required 4 byte boundary */
  7699. odd_len = 1;
  7700. len = (len + 3) & ~3;
  7701. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7702. if (ret)
  7703. return ret;
  7704. }
  7705. buf = data;
  7706. if (b_offset || odd_len) {
  7707. buf = kmalloc(len, GFP_KERNEL);
  7708. if (!buf)
  7709. return -ENOMEM;
  7710. if (b_offset)
  7711. memcpy(buf, &start, 4);
  7712. if (odd_len)
  7713. memcpy(buf+len-4, &end, 4);
  7714. memcpy(buf + b_offset, data, eeprom->len);
  7715. }
  7716. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7717. if (buf != data)
  7718. kfree(buf);
  7719. return ret;
  7720. }
  7721. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7722. {
  7723. struct tg3 *tp = netdev_priv(dev);
  7724. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7725. struct phy_device *phydev;
  7726. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7727. return -EAGAIN;
  7728. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7729. return phy_ethtool_gset(phydev, cmd);
  7730. }
  7731. cmd->supported = (SUPPORTED_Autoneg);
  7732. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7733. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7734. SUPPORTED_1000baseT_Full);
  7735. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7736. cmd->supported |= (SUPPORTED_100baseT_Half |
  7737. SUPPORTED_100baseT_Full |
  7738. SUPPORTED_10baseT_Half |
  7739. SUPPORTED_10baseT_Full |
  7740. SUPPORTED_TP);
  7741. cmd->port = PORT_TP;
  7742. } else {
  7743. cmd->supported |= SUPPORTED_FIBRE;
  7744. cmd->port = PORT_FIBRE;
  7745. }
  7746. cmd->advertising = tp->link_config.advertising;
  7747. if (netif_running(dev)) {
  7748. cmd->speed = tp->link_config.active_speed;
  7749. cmd->duplex = tp->link_config.active_duplex;
  7750. }
  7751. cmd->phy_address = tp->phy_addr;
  7752. cmd->transceiver = XCVR_INTERNAL;
  7753. cmd->autoneg = tp->link_config.autoneg;
  7754. cmd->maxtxpkt = 0;
  7755. cmd->maxrxpkt = 0;
  7756. return 0;
  7757. }
  7758. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7759. {
  7760. struct tg3 *tp = netdev_priv(dev);
  7761. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7762. struct phy_device *phydev;
  7763. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7764. return -EAGAIN;
  7765. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7766. return phy_ethtool_sset(phydev, cmd);
  7767. }
  7768. if (cmd->autoneg != AUTONEG_ENABLE &&
  7769. cmd->autoneg != AUTONEG_DISABLE)
  7770. return -EINVAL;
  7771. if (cmd->autoneg == AUTONEG_DISABLE &&
  7772. cmd->duplex != DUPLEX_FULL &&
  7773. cmd->duplex != DUPLEX_HALF)
  7774. return -EINVAL;
  7775. if (cmd->autoneg == AUTONEG_ENABLE) {
  7776. u32 mask = ADVERTISED_Autoneg |
  7777. ADVERTISED_Pause |
  7778. ADVERTISED_Asym_Pause;
  7779. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7780. mask |= ADVERTISED_1000baseT_Half |
  7781. ADVERTISED_1000baseT_Full;
  7782. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7783. mask |= ADVERTISED_100baseT_Half |
  7784. ADVERTISED_100baseT_Full |
  7785. ADVERTISED_10baseT_Half |
  7786. ADVERTISED_10baseT_Full |
  7787. ADVERTISED_TP;
  7788. else
  7789. mask |= ADVERTISED_FIBRE;
  7790. if (cmd->advertising & ~mask)
  7791. return -EINVAL;
  7792. mask &= (ADVERTISED_1000baseT_Half |
  7793. ADVERTISED_1000baseT_Full |
  7794. ADVERTISED_100baseT_Half |
  7795. ADVERTISED_100baseT_Full |
  7796. ADVERTISED_10baseT_Half |
  7797. ADVERTISED_10baseT_Full);
  7798. cmd->advertising &= mask;
  7799. } else {
  7800. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7801. if (cmd->speed != SPEED_1000)
  7802. return -EINVAL;
  7803. if (cmd->duplex != DUPLEX_FULL)
  7804. return -EINVAL;
  7805. } else {
  7806. if (cmd->speed != SPEED_100 &&
  7807. cmd->speed != SPEED_10)
  7808. return -EINVAL;
  7809. }
  7810. }
  7811. tg3_full_lock(tp, 0);
  7812. tp->link_config.autoneg = cmd->autoneg;
  7813. if (cmd->autoneg == AUTONEG_ENABLE) {
  7814. tp->link_config.advertising = (cmd->advertising |
  7815. ADVERTISED_Autoneg);
  7816. tp->link_config.speed = SPEED_INVALID;
  7817. tp->link_config.duplex = DUPLEX_INVALID;
  7818. } else {
  7819. tp->link_config.advertising = 0;
  7820. tp->link_config.speed = cmd->speed;
  7821. tp->link_config.duplex = cmd->duplex;
  7822. }
  7823. tp->link_config.orig_speed = tp->link_config.speed;
  7824. tp->link_config.orig_duplex = tp->link_config.duplex;
  7825. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7826. if (netif_running(dev))
  7827. tg3_setup_phy(tp, 1);
  7828. tg3_full_unlock(tp);
  7829. return 0;
  7830. }
  7831. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7832. {
  7833. struct tg3 *tp = netdev_priv(dev);
  7834. strcpy(info->driver, DRV_MODULE_NAME);
  7835. strcpy(info->version, DRV_MODULE_VERSION);
  7836. strcpy(info->fw_version, tp->fw_ver);
  7837. strcpy(info->bus_info, pci_name(tp->pdev));
  7838. }
  7839. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7840. {
  7841. struct tg3 *tp = netdev_priv(dev);
  7842. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7843. device_can_wakeup(&tp->pdev->dev))
  7844. wol->supported = WAKE_MAGIC;
  7845. else
  7846. wol->supported = 0;
  7847. wol->wolopts = 0;
  7848. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7849. device_can_wakeup(&tp->pdev->dev))
  7850. wol->wolopts = WAKE_MAGIC;
  7851. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7852. }
  7853. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7854. {
  7855. struct tg3 *tp = netdev_priv(dev);
  7856. struct device *dp = &tp->pdev->dev;
  7857. if (wol->wolopts & ~WAKE_MAGIC)
  7858. return -EINVAL;
  7859. if ((wol->wolopts & WAKE_MAGIC) &&
  7860. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7861. return -EINVAL;
  7862. spin_lock_bh(&tp->lock);
  7863. if (wol->wolopts & WAKE_MAGIC) {
  7864. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7865. device_set_wakeup_enable(dp, true);
  7866. } else {
  7867. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7868. device_set_wakeup_enable(dp, false);
  7869. }
  7870. spin_unlock_bh(&tp->lock);
  7871. return 0;
  7872. }
  7873. static u32 tg3_get_msglevel(struct net_device *dev)
  7874. {
  7875. struct tg3 *tp = netdev_priv(dev);
  7876. return tp->msg_enable;
  7877. }
  7878. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7879. {
  7880. struct tg3 *tp = netdev_priv(dev);
  7881. tp->msg_enable = value;
  7882. }
  7883. static int tg3_set_tso(struct net_device *dev, u32 value)
  7884. {
  7885. struct tg3 *tp = netdev_priv(dev);
  7886. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7887. if (value)
  7888. return -EINVAL;
  7889. return 0;
  7890. }
  7891. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7892. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7893. if (value) {
  7894. dev->features |= NETIF_F_TSO6;
  7895. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7896. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7897. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7898. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7899. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7900. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7901. dev->features |= NETIF_F_TSO_ECN;
  7902. } else
  7903. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7904. }
  7905. return ethtool_op_set_tso(dev, value);
  7906. }
  7907. static int tg3_nway_reset(struct net_device *dev)
  7908. {
  7909. struct tg3 *tp = netdev_priv(dev);
  7910. int r;
  7911. if (!netif_running(dev))
  7912. return -EAGAIN;
  7913. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7914. return -EINVAL;
  7915. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7916. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7917. return -EAGAIN;
  7918. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  7919. } else {
  7920. u32 bmcr;
  7921. spin_lock_bh(&tp->lock);
  7922. r = -EINVAL;
  7923. tg3_readphy(tp, MII_BMCR, &bmcr);
  7924. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7925. ((bmcr & BMCR_ANENABLE) ||
  7926. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7927. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7928. BMCR_ANENABLE);
  7929. r = 0;
  7930. }
  7931. spin_unlock_bh(&tp->lock);
  7932. }
  7933. return r;
  7934. }
  7935. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7936. {
  7937. struct tg3 *tp = netdev_priv(dev);
  7938. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7939. ering->rx_mini_max_pending = 0;
  7940. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7941. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7942. else
  7943. ering->rx_jumbo_max_pending = 0;
  7944. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7945. ering->rx_pending = tp->rx_pending;
  7946. ering->rx_mini_pending = 0;
  7947. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7948. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7949. else
  7950. ering->rx_jumbo_pending = 0;
  7951. ering->tx_pending = tp->napi[0].tx_pending;
  7952. }
  7953. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7954. {
  7955. struct tg3 *tp = netdev_priv(dev);
  7956. int i, irq_sync = 0, err = 0;
  7957. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7958. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7959. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7960. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7961. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7962. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7963. return -EINVAL;
  7964. if (netif_running(dev)) {
  7965. tg3_phy_stop(tp);
  7966. tg3_netif_stop(tp);
  7967. irq_sync = 1;
  7968. }
  7969. tg3_full_lock(tp, irq_sync);
  7970. tp->rx_pending = ering->rx_pending;
  7971. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7972. tp->rx_pending > 63)
  7973. tp->rx_pending = 63;
  7974. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7975. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  7976. tp->napi[i].tx_pending = ering->tx_pending;
  7977. if (netif_running(dev)) {
  7978. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7979. err = tg3_restart_hw(tp, 1);
  7980. if (!err)
  7981. tg3_netif_start(tp);
  7982. }
  7983. tg3_full_unlock(tp);
  7984. if (irq_sync && !err)
  7985. tg3_phy_start(tp);
  7986. return err;
  7987. }
  7988. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7989. {
  7990. struct tg3 *tp = netdev_priv(dev);
  7991. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7992. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7993. epause->rx_pause = 1;
  7994. else
  7995. epause->rx_pause = 0;
  7996. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7997. epause->tx_pause = 1;
  7998. else
  7999. epause->tx_pause = 0;
  8000. }
  8001. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8002. {
  8003. struct tg3 *tp = netdev_priv(dev);
  8004. int err = 0;
  8005. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8006. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8007. return -EAGAIN;
  8008. if (epause->autoneg) {
  8009. u32 newadv;
  8010. struct phy_device *phydev;
  8011. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8012. if (epause->rx_pause) {
  8013. if (epause->tx_pause)
  8014. newadv = ADVERTISED_Pause;
  8015. else
  8016. newadv = ADVERTISED_Pause |
  8017. ADVERTISED_Asym_Pause;
  8018. } else if (epause->tx_pause) {
  8019. newadv = ADVERTISED_Asym_Pause;
  8020. } else
  8021. newadv = 0;
  8022. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8023. u32 oldadv = phydev->advertising &
  8024. (ADVERTISED_Pause |
  8025. ADVERTISED_Asym_Pause);
  8026. if (oldadv != newadv) {
  8027. phydev->advertising &=
  8028. ~(ADVERTISED_Pause |
  8029. ADVERTISED_Asym_Pause);
  8030. phydev->advertising |= newadv;
  8031. err = phy_start_aneg(phydev);
  8032. }
  8033. } else {
  8034. tp->link_config.advertising &=
  8035. ~(ADVERTISED_Pause |
  8036. ADVERTISED_Asym_Pause);
  8037. tp->link_config.advertising |= newadv;
  8038. }
  8039. } else {
  8040. if (epause->rx_pause)
  8041. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8042. else
  8043. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8044. if (epause->tx_pause)
  8045. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8046. else
  8047. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8048. if (netif_running(dev))
  8049. tg3_setup_flow_control(tp, 0, 0);
  8050. }
  8051. } else {
  8052. int irq_sync = 0;
  8053. if (netif_running(dev)) {
  8054. tg3_netif_stop(tp);
  8055. irq_sync = 1;
  8056. }
  8057. tg3_full_lock(tp, irq_sync);
  8058. if (epause->autoneg)
  8059. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8060. else
  8061. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8062. if (epause->rx_pause)
  8063. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8064. else
  8065. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8066. if (epause->tx_pause)
  8067. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8068. else
  8069. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8070. if (netif_running(dev)) {
  8071. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8072. err = tg3_restart_hw(tp, 1);
  8073. if (!err)
  8074. tg3_netif_start(tp);
  8075. }
  8076. tg3_full_unlock(tp);
  8077. }
  8078. return err;
  8079. }
  8080. static u32 tg3_get_rx_csum(struct net_device *dev)
  8081. {
  8082. struct tg3 *tp = netdev_priv(dev);
  8083. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8084. }
  8085. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8086. {
  8087. struct tg3 *tp = netdev_priv(dev);
  8088. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8089. if (data != 0)
  8090. return -EINVAL;
  8091. return 0;
  8092. }
  8093. spin_lock_bh(&tp->lock);
  8094. if (data)
  8095. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8096. else
  8097. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8098. spin_unlock_bh(&tp->lock);
  8099. return 0;
  8100. }
  8101. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8102. {
  8103. struct tg3 *tp = netdev_priv(dev);
  8104. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8105. if (data != 0)
  8106. return -EINVAL;
  8107. return 0;
  8108. }
  8109. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8110. ethtool_op_set_tx_ipv6_csum(dev, data);
  8111. else
  8112. ethtool_op_set_tx_csum(dev, data);
  8113. return 0;
  8114. }
  8115. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8116. {
  8117. switch (sset) {
  8118. case ETH_SS_TEST:
  8119. return TG3_NUM_TEST;
  8120. case ETH_SS_STATS:
  8121. return TG3_NUM_STATS;
  8122. default:
  8123. return -EOPNOTSUPP;
  8124. }
  8125. }
  8126. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8127. {
  8128. switch (stringset) {
  8129. case ETH_SS_STATS:
  8130. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8131. break;
  8132. case ETH_SS_TEST:
  8133. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8134. break;
  8135. default:
  8136. WARN_ON(1); /* we need a WARN() */
  8137. break;
  8138. }
  8139. }
  8140. static int tg3_phys_id(struct net_device *dev, u32 data)
  8141. {
  8142. struct tg3 *tp = netdev_priv(dev);
  8143. int i;
  8144. if (!netif_running(tp->dev))
  8145. return -EAGAIN;
  8146. if (data == 0)
  8147. data = UINT_MAX / 2;
  8148. for (i = 0; i < (data * 2); i++) {
  8149. if ((i % 2) == 0)
  8150. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8151. LED_CTRL_1000MBPS_ON |
  8152. LED_CTRL_100MBPS_ON |
  8153. LED_CTRL_10MBPS_ON |
  8154. LED_CTRL_TRAFFIC_OVERRIDE |
  8155. LED_CTRL_TRAFFIC_BLINK |
  8156. LED_CTRL_TRAFFIC_LED);
  8157. else
  8158. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8159. LED_CTRL_TRAFFIC_OVERRIDE);
  8160. if (msleep_interruptible(500))
  8161. break;
  8162. }
  8163. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8164. return 0;
  8165. }
  8166. static void tg3_get_ethtool_stats (struct net_device *dev,
  8167. struct ethtool_stats *estats, u64 *tmp_stats)
  8168. {
  8169. struct tg3 *tp = netdev_priv(dev);
  8170. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8171. }
  8172. #define NVRAM_TEST_SIZE 0x100
  8173. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8174. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8175. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8176. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8177. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8178. static int tg3_test_nvram(struct tg3 *tp)
  8179. {
  8180. u32 csum, magic;
  8181. __be32 *buf;
  8182. int i, j, k, err = 0, size;
  8183. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8184. return 0;
  8185. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8186. return -EIO;
  8187. if (magic == TG3_EEPROM_MAGIC)
  8188. size = NVRAM_TEST_SIZE;
  8189. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8190. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8191. TG3_EEPROM_SB_FORMAT_1) {
  8192. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8193. case TG3_EEPROM_SB_REVISION_0:
  8194. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8195. break;
  8196. case TG3_EEPROM_SB_REVISION_2:
  8197. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8198. break;
  8199. case TG3_EEPROM_SB_REVISION_3:
  8200. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8201. break;
  8202. default:
  8203. return 0;
  8204. }
  8205. } else
  8206. return 0;
  8207. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8208. size = NVRAM_SELFBOOT_HW_SIZE;
  8209. else
  8210. return -EIO;
  8211. buf = kmalloc(size, GFP_KERNEL);
  8212. if (buf == NULL)
  8213. return -ENOMEM;
  8214. err = -EIO;
  8215. for (i = 0, j = 0; i < size; i += 4, j++) {
  8216. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8217. if (err)
  8218. break;
  8219. }
  8220. if (i < size)
  8221. goto out;
  8222. /* Selfboot format */
  8223. magic = be32_to_cpu(buf[0]);
  8224. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8225. TG3_EEPROM_MAGIC_FW) {
  8226. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8227. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8228. TG3_EEPROM_SB_REVISION_2) {
  8229. /* For rev 2, the csum doesn't include the MBA. */
  8230. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8231. csum8 += buf8[i];
  8232. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8233. csum8 += buf8[i];
  8234. } else {
  8235. for (i = 0; i < size; i++)
  8236. csum8 += buf8[i];
  8237. }
  8238. if (csum8 == 0) {
  8239. err = 0;
  8240. goto out;
  8241. }
  8242. err = -EIO;
  8243. goto out;
  8244. }
  8245. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8246. TG3_EEPROM_MAGIC_HW) {
  8247. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8248. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8249. u8 *buf8 = (u8 *) buf;
  8250. /* Separate the parity bits and the data bytes. */
  8251. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8252. if ((i == 0) || (i == 8)) {
  8253. int l;
  8254. u8 msk;
  8255. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8256. parity[k++] = buf8[i] & msk;
  8257. i++;
  8258. }
  8259. else if (i == 16) {
  8260. int l;
  8261. u8 msk;
  8262. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8263. parity[k++] = buf8[i] & msk;
  8264. i++;
  8265. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8266. parity[k++] = buf8[i] & msk;
  8267. i++;
  8268. }
  8269. data[j++] = buf8[i];
  8270. }
  8271. err = -EIO;
  8272. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8273. u8 hw8 = hweight8(data[i]);
  8274. if ((hw8 & 0x1) && parity[i])
  8275. goto out;
  8276. else if (!(hw8 & 0x1) && !parity[i])
  8277. goto out;
  8278. }
  8279. err = 0;
  8280. goto out;
  8281. }
  8282. /* Bootstrap checksum at offset 0x10 */
  8283. csum = calc_crc((unsigned char *) buf, 0x10);
  8284. if (csum != be32_to_cpu(buf[0x10/4]))
  8285. goto out;
  8286. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8287. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8288. if (csum != be32_to_cpu(buf[0xfc/4]))
  8289. goto out;
  8290. err = 0;
  8291. out:
  8292. kfree(buf);
  8293. return err;
  8294. }
  8295. #define TG3_SERDES_TIMEOUT_SEC 2
  8296. #define TG3_COPPER_TIMEOUT_SEC 6
  8297. static int tg3_test_link(struct tg3 *tp)
  8298. {
  8299. int i, max;
  8300. if (!netif_running(tp->dev))
  8301. return -ENODEV;
  8302. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8303. max = TG3_SERDES_TIMEOUT_SEC;
  8304. else
  8305. max = TG3_COPPER_TIMEOUT_SEC;
  8306. for (i = 0; i < max; i++) {
  8307. if (netif_carrier_ok(tp->dev))
  8308. return 0;
  8309. if (msleep_interruptible(1000))
  8310. break;
  8311. }
  8312. return -EIO;
  8313. }
  8314. /* Only test the commonly used registers */
  8315. static int tg3_test_registers(struct tg3 *tp)
  8316. {
  8317. int i, is_5705, is_5750;
  8318. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8319. static struct {
  8320. u16 offset;
  8321. u16 flags;
  8322. #define TG3_FL_5705 0x1
  8323. #define TG3_FL_NOT_5705 0x2
  8324. #define TG3_FL_NOT_5788 0x4
  8325. #define TG3_FL_NOT_5750 0x8
  8326. u32 read_mask;
  8327. u32 write_mask;
  8328. } reg_tbl[] = {
  8329. /* MAC Control Registers */
  8330. { MAC_MODE, TG3_FL_NOT_5705,
  8331. 0x00000000, 0x00ef6f8c },
  8332. { MAC_MODE, TG3_FL_5705,
  8333. 0x00000000, 0x01ef6b8c },
  8334. { MAC_STATUS, TG3_FL_NOT_5705,
  8335. 0x03800107, 0x00000000 },
  8336. { MAC_STATUS, TG3_FL_5705,
  8337. 0x03800100, 0x00000000 },
  8338. { MAC_ADDR_0_HIGH, 0x0000,
  8339. 0x00000000, 0x0000ffff },
  8340. { MAC_ADDR_0_LOW, 0x0000,
  8341. 0x00000000, 0xffffffff },
  8342. { MAC_RX_MTU_SIZE, 0x0000,
  8343. 0x00000000, 0x0000ffff },
  8344. { MAC_TX_MODE, 0x0000,
  8345. 0x00000000, 0x00000070 },
  8346. { MAC_TX_LENGTHS, 0x0000,
  8347. 0x00000000, 0x00003fff },
  8348. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8349. 0x00000000, 0x000007fc },
  8350. { MAC_RX_MODE, TG3_FL_5705,
  8351. 0x00000000, 0x000007dc },
  8352. { MAC_HASH_REG_0, 0x0000,
  8353. 0x00000000, 0xffffffff },
  8354. { MAC_HASH_REG_1, 0x0000,
  8355. 0x00000000, 0xffffffff },
  8356. { MAC_HASH_REG_2, 0x0000,
  8357. 0x00000000, 0xffffffff },
  8358. { MAC_HASH_REG_3, 0x0000,
  8359. 0x00000000, 0xffffffff },
  8360. /* Receive Data and Receive BD Initiator Control Registers. */
  8361. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8362. 0x00000000, 0xffffffff },
  8363. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8364. 0x00000000, 0xffffffff },
  8365. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8366. 0x00000000, 0x00000003 },
  8367. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8368. 0x00000000, 0xffffffff },
  8369. { RCVDBDI_STD_BD+0, 0x0000,
  8370. 0x00000000, 0xffffffff },
  8371. { RCVDBDI_STD_BD+4, 0x0000,
  8372. 0x00000000, 0xffffffff },
  8373. { RCVDBDI_STD_BD+8, 0x0000,
  8374. 0x00000000, 0xffff0002 },
  8375. { RCVDBDI_STD_BD+0xc, 0x0000,
  8376. 0x00000000, 0xffffffff },
  8377. /* Receive BD Initiator Control Registers. */
  8378. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8379. 0x00000000, 0xffffffff },
  8380. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8381. 0x00000000, 0x000003ff },
  8382. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8383. 0x00000000, 0xffffffff },
  8384. /* Host Coalescing Control Registers. */
  8385. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8386. 0x00000000, 0x00000004 },
  8387. { HOSTCC_MODE, TG3_FL_5705,
  8388. 0x00000000, 0x000000f6 },
  8389. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8390. 0x00000000, 0xffffffff },
  8391. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8392. 0x00000000, 0x000003ff },
  8393. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8394. 0x00000000, 0xffffffff },
  8395. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8396. 0x00000000, 0x000003ff },
  8397. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8398. 0x00000000, 0xffffffff },
  8399. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8400. 0x00000000, 0x000000ff },
  8401. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8402. 0x00000000, 0xffffffff },
  8403. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8404. 0x00000000, 0x000000ff },
  8405. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8406. 0x00000000, 0xffffffff },
  8407. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8408. 0x00000000, 0xffffffff },
  8409. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8410. 0x00000000, 0xffffffff },
  8411. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8412. 0x00000000, 0x000000ff },
  8413. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8414. 0x00000000, 0xffffffff },
  8415. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8416. 0x00000000, 0x000000ff },
  8417. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8418. 0x00000000, 0xffffffff },
  8419. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8420. 0x00000000, 0xffffffff },
  8421. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8422. 0x00000000, 0xffffffff },
  8423. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8424. 0x00000000, 0xffffffff },
  8425. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8426. 0x00000000, 0xffffffff },
  8427. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8428. 0xffffffff, 0x00000000 },
  8429. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8430. 0xffffffff, 0x00000000 },
  8431. /* Buffer Manager Control Registers. */
  8432. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8433. 0x00000000, 0x007fff80 },
  8434. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8435. 0x00000000, 0x007fffff },
  8436. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8437. 0x00000000, 0x0000003f },
  8438. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8439. 0x00000000, 0x000001ff },
  8440. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8441. 0x00000000, 0x000001ff },
  8442. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8443. 0xffffffff, 0x00000000 },
  8444. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8445. 0xffffffff, 0x00000000 },
  8446. /* Mailbox Registers */
  8447. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8448. 0x00000000, 0x000001ff },
  8449. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8450. 0x00000000, 0x000001ff },
  8451. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8452. 0x00000000, 0x000007ff },
  8453. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8454. 0x00000000, 0x000001ff },
  8455. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8456. };
  8457. is_5705 = is_5750 = 0;
  8458. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8459. is_5705 = 1;
  8460. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8461. is_5750 = 1;
  8462. }
  8463. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8464. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8465. continue;
  8466. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8467. continue;
  8468. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8469. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8470. continue;
  8471. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8472. continue;
  8473. offset = (u32) reg_tbl[i].offset;
  8474. read_mask = reg_tbl[i].read_mask;
  8475. write_mask = reg_tbl[i].write_mask;
  8476. /* Save the original register content */
  8477. save_val = tr32(offset);
  8478. /* Determine the read-only value. */
  8479. read_val = save_val & read_mask;
  8480. /* Write zero to the register, then make sure the read-only bits
  8481. * are not changed and the read/write bits are all zeros.
  8482. */
  8483. tw32(offset, 0);
  8484. val = tr32(offset);
  8485. /* Test the read-only and read/write bits. */
  8486. if (((val & read_mask) != read_val) || (val & write_mask))
  8487. goto out;
  8488. /* Write ones to all the bits defined by RdMask and WrMask, then
  8489. * make sure the read-only bits are not changed and the
  8490. * read/write bits are all ones.
  8491. */
  8492. tw32(offset, read_mask | write_mask);
  8493. val = tr32(offset);
  8494. /* Test the read-only bits. */
  8495. if ((val & read_mask) != read_val)
  8496. goto out;
  8497. /* Test the read/write bits. */
  8498. if ((val & write_mask) != write_mask)
  8499. goto out;
  8500. tw32(offset, save_val);
  8501. }
  8502. return 0;
  8503. out:
  8504. if (netif_msg_hw(tp))
  8505. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8506. offset);
  8507. tw32(offset, save_val);
  8508. return -EIO;
  8509. }
  8510. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8511. {
  8512. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8513. int i;
  8514. u32 j;
  8515. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8516. for (j = 0; j < len; j += 4) {
  8517. u32 val;
  8518. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8519. tg3_read_mem(tp, offset + j, &val);
  8520. if (val != test_pattern[i])
  8521. return -EIO;
  8522. }
  8523. }
  8524. return 0;
  8525. }
  8526. static int tg3_test_memory(struct tg3 *tp)
  8527. {
  8528. static struct mem_entry {
  8529. u32 offset;
  8530. u32 len;
  8531. } mem_tbl_570x[] = {
  8532. { 0x00000000, 0x00b50},
  8533. { 0x00002000, 0x1c000},
  8534. { 0xffffffff, 0x00000}
  8535. }, mem_tbl_5705[] = {
  8536. { 0x00000100, 0x0000c},
  8537. { 0x00000200, 0x00008},
  8538. { 0x00004000, 0x00800},
  8539. { 0x00006000, 0x01000},
  8540. { 0x00008000, 0x02000},
  8541. { 0x00010000, 0x0e000},
  8542. { 0xffffffff, 0x00000}
  8543. }, mem_tbl_5755[] = {
  8544. { 0x00000200, 0x00008},
  8545. { 0x00004000, 0x00800},
  8546. { 0x00006000, 0x00800},
  8547. { 0x00008000, 0x02000},
  8548. { 0x00010000, 0x0c000},
  8549. { 0xffffffff, 0x00000}
  8550. }, mem_tbl_5906[] = {
  8551. { 0x00000200, 0x00008},
  8552. { 0x00004000, 0x00400},
  8553. { 0x00006000, 0x00400},
  8554. { 0x00008000, 0x01000},
  8555. { 0x00010000, 0x01000},
  8556. { 0xffffffff, 0x00000}
  8557. };
  8558. struct mem_entry *mem_tbl;
  8559. int err = 0;
  8560. int i;
  8561. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8562. mem_tbl = mem_tbl_5755;
  8563. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8564. mem_tbl = mem_tbl_5906;
  8565. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8566. mem_tbl = mem_tbl_5705;
  8567. else
  8568. mem_tbl = mem_tbl_570x;
  8569. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8570. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8571. mem_tbl[i].len)) != 0)
  8572. break;
  8573. }
  8574. return err;
  8575. }
  8576. #define TG3_MAC_LOOPBACK 0
  8577. #define TG3_PHY_LOOPBACK 1
  8578. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8579. {
  8580. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8581. u32 desc_idx, coal_now;
  8582. struct sk_buff *skb, *rx_skb;
  8583. u8 *tx_data;
  8584. dma_addr_t map;
  8585. int num_pkts, tx_len, rx_len, i, err;
  8586. struct tg3_rx_buffer_desc *desc;
  8587. struct tg3_napi *tnapi, *rnapi;
  8588. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8589. if (tp->irq_cnt > 1) {
  8590. tnapi = &tp->napi[1];
  8591. rnapi = &tp->napi[1];
  8592. } else {
  8593. tnapi = &tp->napi[0];
  8594. rnapi = &tp->napi[0];
  8595. }
  8596. coal_now = tnapi->coal_now | rnapi->coal_now;
  8597. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8598. /* HW errata - mac loopback fails in some cases on 5780.
  8599. * Normal traffic and PHY loopback are not affected by
  8600. * errata.
  8601. */
  8602. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8603. return 0;
  8604. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8605. MAC_MODE_PORT_INT_LPBACK;
  8606. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8607. mac_mode |= MAC_MODE_LINK_POLARITY;
  8608. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8609. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8610. else
  8611. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8612. tw32(MAC_MODE, mac_mode);
  8613. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8614. u32 val;
  8615. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8616. tg3_phy_fet_toggle_apd(tp, false);
  8617. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8618. } else
  8619. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8620. tg3_phy_toggle_automdix(tp, 0);
  8621. tg3_writephy(tp, MII_BMCR, val);
  8622. udelay(40);
  8623. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8624. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8626. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8627. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8628. } else
  8629. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8630. /* reset to prevent losing 1st rx packet intermittently */
  8631. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8632. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8633. udelay(10);
  8634. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8635. }
  8636. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8637. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8638. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8639. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8640. mac_mode |= MAC_MODE_LINK_POLARITY;
  8641. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8642. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8643. }
  8644. tw32(MAC_MODE, mac_mode);
  8645. }
  8646. else
  8647. return -EINVAL;
  8648. err = -EIO;
  8649. tx_len = 1514;
  8650. skb = netdev_alloc_skb(tp->dev, tx_len);
  8651. if (!skb)
  8652. return -ENOMEM;
  8653. tx_data = skb_put(skb, tx_len);
  8654. memcpy(tx_data, tp->dev->dev_addr, 6);
  8655. memset(tx_data + 6, 0x0, 8);
  8656. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8657. for (i = 14; i < tx_len; i++)
  8658. tx_data[i] = (u8) (i & 0xff);
  8659. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  8660. dev_kfree_skb(skb);
  8661. return -EIO;
  8662. }
  8663. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8664. rnapi->coal_now);
  8665. udelay(10);
  8666. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8667. num_pkts = 0;
  8668. tg3_set_txd(tnapi, tnapi->tx_prod,
  8669. skb_shinfo(skb)->dma_head, tx_len, 0, 1);
  8670. tnapi->tx_prod++;
  8671. num_pkts++;
  8672. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8673. tr32_mailbox(tnapi->prodmbox);
  8674. udelay(10);
  8675. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8676. for (i = 0; i < 35; i++) {
  8677. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8678. coal_now);
  8679. udelay(10);
  8680. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8681. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8682. if ((tx_idx == tnapi->tx_prod) &&
  8683. (rx_idx == (rx_start_idx + num_pkts)))
  8684. break;
  8685. }
  8686. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  8687. dev_kfree_skb(skb);
  8688. if (tx_idx != tnapi->tx_prod)
  8689. goto out;
  8690. if (rx_idx != rx_start_idx + num_pkts)
  8691. goto out;
  8692. desc = &rnapi->rx_rcb[rx_start_idx];
  8693. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8694. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8695. if (opaque_key != RXD_OPAQUE_RING_STD)
  8696. goto out;
  8697. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8698. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8699. goto out;
  8700. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8701. if (rx_len != tx_len)
  8702. goto out;
  8703. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8704. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8705. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8706. for (i = 14; i < tx_len; i++) {
  8707. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8708. goto out;
  8709. }
  8710. err = 0;
  8711. /* tg3_free_rings will unmap and free the rx_skb */
  8712. out:
  8713. return err;
  8714. }
  8715. #define TG3_MAC_LOOPBACK_FAILED 1
  8716. #define TG3_PHY_LOOPBACK_FAILED 2
  8717. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8718. TG3_PHY_LOOPBACK_FAILED)
  8719. static int tg3_test_loopback(struct tg3 *tp)
  8720. {
  8721. int err = 0;
  8722. u32 cpmuctrl = 0;
  8723. if (!netif_running(tp->dev))
  8724. return TG3_LOOPBACK_FAILED;
  8725. err = tg3_reset_hw(tp, 1);
  8726. if (err)
  8727. return TG3_LOOPBACK_FAILED;
  8728. /* Turn off gphy autopowerdown. */
  8729. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8730. tg3_phy_toggle_apd(tp, false);
  8731. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8732. int i;
  8733. u32 status;
  8734. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8735. /* Wait for up to 40 microseconds to acquire lock. */
  8736. for (i = 0; i < 4; i++) {
  8737. status = tr32(TG3_CPMU_MUTEX_GNT);
  8738. if (status == CPMU_MUTEX_GNT_DRIVER)
  8739. break;
  8740. udelay(10);
  8741. }
  8742. if (status != CPMU_MUTEX_GNT_DRIVER)
  8743. return TG3_LOOPBACK_FAILED;
  8744. /* Turn off link-based power management. */
  8745. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8746. tw32(TG3_CPMU_CTRL,
  8747. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8748. CPMU_CTRL_LINK_AWARE_MODE));
  8749. }
  8750. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8751. err |= TG3_MAC_LOOPBACK_FAILED;
  8752. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8753. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8754. /* Release the mutex */
  8755. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8756. }
  8757. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8758. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8759. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8760. err |= TG3_PHY_LOOPBACK_FAILED;
  8761. }
  8762. /* Re-enable gphy autopowerdown. */
  8763. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8764. tg3_phy_toggle_apd(tp, true);
  8765. return err;
  8766. }
  8767. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8768. u64 *data)
  8769. {
  8770. struct tg3 *tp = netdev_priv(dev);
  8771. if (tp->link_config.phy_is_low_power)
  8772. tg3_set_power_state(tp, PCI_D0);
  8773. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8774. if (tg3_test_nvram(tp) != 0) {
  8775. etest->flags |= ETH_TEST_FL_FAILED;
  8776. data[0] = 1;
  8777. }
  8778. if (tg3_test_link(tp) != 0) {
  8779. etest->flags |= ETH_TEST_FL_FAILED;
  8780. data[1] = 1;
  8781. }
  8782. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8783. int err, err2 = 0, irq_sync = 0;
  8784. if (netif_running(dev)) {
  8785. tg3_phy_stop(tp);
  8786. tg3_netif_stop(tp);
  8787. irq_sync = 1;
  8788. }
  8789. tg3_full_lock(tp, irq_sync);
  8790. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8791. err = tg3_nvram_lock(tp);
  8792. tg3_halt_cpu(tp, RX_CPU_BASE);
  8793. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8794. tg3_halt_cpu(tp, TX_CPU_BASE);
  8795. if (!err)
  8796. tg3_nvram_unlock(tp);
  8797. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8798. tg3_phy_reset(tp);
  8799. if (tg3_test_registers(tp) != 0) {
  8800. etest->flags |= ETH_TEST_FL_FAILED;
  8801. data[2] = 1;
  8802. }
  8803. if (tg3_test_memory(tp) != 0) {
  8804. etest->flags |= ETH_TEST_FL_FAILED;
  8805. data[3] = 1;
  8806. }
  8807. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8808. etest->flags |= ETH_TEST_FL_FAILED;
  8809. tg3_full_unlock(tp);
  8810. if (tg3_test_interrupt(tp) != 0) {
  8811. etest->flags |= ETH_TEST_FL_FAILED;
  8812. data[5] = 1;
  8813. }
  8814. tg3_full_lock(tp, 0);
  8815. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8816. if (netif_running(dev)) {
  8817. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8818. err2 = tg3_restart_hw(tp, 1);
  8819. if (!err2)
  8820. tg3_netif_start(tp);
  8821. }
  8822. tg3_full_unlock(tp);
  8823. if (irq_sync && !err2)
  8824. tg3_phy_start(tp);
  8825. }
  8826. if (tp->link_config.phy_is_low_power)
  8827. tg3_set_power_state(tp, PCI_D3hot);
  8828. }
  8829. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8830. {
  8831. struct mii_ioctl_data *data = if_mii(ifr);
  8832. struct tg3 *tp = netdev_priv(dev);
  8833. int err;
  8834. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8835. struct phy_device *phydev;
  8836. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8837. return -EAGAIN;
  8838. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8839. return phy_mii_ioctl(phydev, data, cmd);
  8840. }
  8841. switch(cmd) {
  8842. case SIOCGMIIPHY:
  8843. data->phy_id = tp->phy_addr;
  8844. /* fallthru */
  8845. case SIOCGMIIREG: {
  8846. u32 mii_regval;
  8847. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8848. break; /* We have no PHY */
  8849. if (tp->link_config.phy_is_low_power)
  8850. return -EAGAIN;
  8851. spin_lock_bh(&tp->lock);
  8852. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8853. spin_unlock_bh(&tp->lock);
  8854. data->val_out = mii_regval;
  8855. return err;
  8856. }
  8857. case SIOCSMIIREG:
  8858. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8859. break; /* We have no PHY */
  8860. if (tp->link_config.phy_is_low_power)
  8861. return -EAGAIN;
  8862. spin_lock_bh(&tp->lock);
  8863. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8864. spin_unlock_bh(&tp->lock);
  8865. return err;
  8866. default:
  8867. /* do nothing */
  8868. break;
  8869. }
  8870. return -EOPNOTSUPP;
  8871. }
  8872. #if TG3_VLAN_TAG_USED
  8873. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8874. {
  8875. struct tg3 *tp = netdev_priv(dev);
  8876. if (!netif_running(dev)) {
  8877. tp->vlgrp = grp;
  8878. return;
  8879. }
  8880. tg3_netif_stop(tp);
  8881. tg3_full_lock(tp, 0);
  8882. tp->vlgrp = grp;
  8883. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8884. __tg3_set_rx_mode(dev);
  8885. tg3_netif_start(tp);
  8886. tg3_full_unlock(tp);
  8887. }
  8888. #endif
  8889. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8890. {
  8891. struct tg3 *tp = netdev_priv(dev);
  8892. memcpy(ec, &tp->coal, sizeof(*ec));
  8893. return 0;
  8894. }
  8895. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8896. {
  8897. struct tg3 *tp = netdev_priv(dev);
  8898. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8899. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8900. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8901. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8902. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8903. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8904. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8905. }
  8906. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8907. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8908. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8909. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8910. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8911. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8912. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8913. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8914. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8915. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8916. return -EINVAL;
  8917. /* No rx interrupts will be generated if both are zero */
  8918. if ((ec->rx_coalesce_usecs == 0) &&
  8919. (ec->rx_max_coalesced_frames == 0))
  8920. return -EINVAL;
  8921. /* No tx interrupts will be generated if both are zero */
  8922. if ((ec->tx_coalesce_usecs == 0) &&
  8923. (ec->tx_max_coalesced_frames == 0))
  8924. return -EINVAL;
  8925. /* Only copy relevant parameters, ignore all others. */
  8926. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8927. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8928. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8929. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8930. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8931. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8932. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8933. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8934. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8935. if (netif_running(dev)) {
  8936. tg3_full_lock(tp, 0);
  8937. __tg3_set_coalesce(tp, &tp->coal);
  8938. tg3_full_unlock(tp);
  8939. }
  8940. return 0;
  8941. }
  8942. static const struct ethtool_ops tg3_ethtool_ops = {
  8943. .get_settings = tg3_get_settings,
  8944. .set_settings = tg3_set_settings,
  8945. .get_drvinfo = tg3_get_drvinfo,
  8946. .get_regs_len = tg3_get_regs_len,
  8947. .get_regs = tg3_get_regs,
  8948. .get_wol = tg3_get_wol,
  8949. .set_wol = tg3_set_wol,
  8950. .get_msglevel = tg3_get_msglevel,
  8951. .set_msglevel = tg3_set_msglevel,
  8952. .nway_reset = tg3_nway_reset,
  8953. .get_link = ethtool_op_get_link,
  8954. .get_eeprom_len = tg3_get_eeprom_len,
  8955. .get_eeprom = tg3_get_eeprom,
  8956. .set_eeprom = tg3_set_eeprom,
  8957. .get_ringparam = tg3_get_ringparam,
  8958. .set_ringparam = tg3_set_ringparam,
  8959. .get_pauseparam = tg3_get_pauseparam,
  8960. .set_pauseparam = tg3_set_pauseparam,
  8961. .get_rx_csum = tg3_get_rx_csum,
  8962. .set_rx_csum = tg3_set_rx_csum,
  8963. .set_tx_csum = tg3_set_tx_csum,
  8964. .set_sg = ethtool_op_set_sg,
  8965. .set_tso = tg3_set_tso,
  8966. .self_test = tg3_self_test,
  8967. .get_strings = tg3_get_strings,
  8968. .phys_id = tg3_phys_id,
  8969. .get_ethtool_stats = tg3_get_ethtool_stats,
  8970. .get_coalesce = tg3_get_coalesce,
  8971. .set_coalesce = tg3_set_coalesce,
  8972. .get_sset_count = tg3_get_sset_count,
  8973. };
  8974. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8975. {
  8976. u32 cursize, val, magic;
  8977. tp->nvram_size = EEPROM_CHIP_SIZE;
  8978. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8979. return;
  8980. if ((magic != TG3_EEPROM_MAGIC) &&
  8981. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8982. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8983. return;
  8984. /*
  8985. * Size the chip by reading offsets at increasing powers of two.
  8986. * When we encounter our validation signature, we know the addressing
  8987. * has wrapped around, and thus have our chip size.
  8988. */
  8989. cursize = 0x10;
  8990. while (cursize < tp->nvram_size) {
  8991. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8992. return;
  8993. if (val == magic)
  8994. break;
  8995. cursize <<= 1;
  8996. }
  8997. tp->nvram_size = cursize;
  8998. }
  8999. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9000. {
  9001. u32 val;
  9002. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9003. tg3_nvram_read(tp, 0, &val) != 0)
  9004. return;
  9005. /* Selfboot format */
  9006. if (val != TG3_EEPROM_MAGIC) {
  9007. tg3_get_eeprom_size(tp);
  9008. return;
  9009. }
  9010. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9011. if (val != 0) {
  9012. /* This is confusing. We want to operate on the
  9013. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9014. * call will read from NVRAM and byteswap the data
  9015. * according to the byteswapping settings for all
  9016. * other register accesses. This ensures the data we
  9017. * want will always reside in the lower 16-bits.
  9018. * However, the data in NVRAM is in LE format, which
  9019. * means the data from the NVRAM read will always be
  9020. * opposite the endianness of the CPU. The 16-bit
  9021. * byteswap then brings the data to CPU endianness.
  9022. */
  9023. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9024. return;
  9025. }
  9026. }
  9027. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9028. }
  9029. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9030. {
  9031. u32 nvcfg1;
  9032. nvcfg1 = tr32(NVRAM_CFG1);
  9033. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9034. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9035. } else {
  9036. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9037. tw32(NVRAM_CFG1, nvcfg1);
  9038. }
  9039. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9040. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9041. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9042. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9043. tp->nvram_jedecnum = JEDEC_ATMEL;
  9044. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9045. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9046. break;
  9047. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9048. tp->nvram_jedecnum = JEDEC_ATMEL;
  9049. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9050. break;
  9051. case FLASH_VENDOR_ATMEL_EEPROM:
  9052. tp->nvram_jedecnum = JEDEC_ATMEL;
  9053. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9054. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9055. break;
  9056. case FLASH_VENDOR_ST:
  9057. tp->nvram_jedecnum = JEDEC_ST;
  9058. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9059. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9060. break;
  9061. case FLASH_VENDOR_SAIFUN:
  9062. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9063. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9064. break;
  9065. case FLASH_VENDOR_SST_SMALL:
  9066. case FLASH_VENDOR_SST_LARGE:
  9067. tp->nvram_jedecnum = JEDEC_SST;
  9068. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9069. break;
  9070. }
  9071. } else {
  9072. tp->nvram_jedecnum = JEDEC_ATMEL;
  9073. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9074. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9075. }
  9076. }
  9077. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9078. {
  9079. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9080. case FLASH_5752PAGE_SIZE_256:
  9081. tp->nvram_pagesize = 256;
  9082. break;
  9083. case FLASH_5752PAGE_SIZE_512:
  9084. tp->nvram_pagesize = 512;
  9085. break;
  9086. case FLASH_5752PAGE_SIZE_1K:
  9087. tp->nvram_pagesize = 1024;
  9088. break;
  9089. case FLASH_5752PAGE_SIZE_2K:
  9090. tp->nvram_pagesize = 2048;
  9091. break;
  9092. case FLASH_5752PAGE_SIZE_4K:
  9093. tp->nvram_pagesize = 4096;
  9094. break;
  9095. case FLASH_5752PAGE_SIZE_264:
  9096. tp->nvram_pagesize = 264;
  9097. break;
  9098. case FLASH_5752PAGE_SIZE_528:
  9099. tp->nvram_pagesize = 528;
  9100. break;
  9101. }
  9102. }
  9103. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9104. {
  9105. u32 nvcfg1;
  9106. nvcfg1 = tr32(NVRAM_CFG1);
  9107. /* NVRAM protection for TPM */
  9108. if (nvcfg1 & (1 << 27))
  9109. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9110. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9111. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9112. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9113. tp->nvram_jedecnum = JEDEC_ATMEL;
  9114. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9115. break;
  9116. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9117. tp->nvram_jedecnum = JEDEC_ATMEL;
  9118. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9119. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9120. break;
  9121. case FLASH_5752VENDOR_ST_M45PE10:
  9122. case FLASH_5752VENDOR_ST_M45PE20:
  9123. case FLASH_5752VENDOR_ST_M45PE40:
  9124. tp->nvram_jedecnum = JEDEC_ST;
  9125. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9126. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9127. break;
  9128. }
  9129. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9130. tg3_nvram_get_pagesize(tp, nvcfg1);
  9131. } else {
  9132. /* For eeprom, set pagesize to maximum eeprom size */
  9133. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9134. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9135. tw32(NVRAM_CFG1, nvcfg1);
  9136. }
  9137. }
  9138. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9139. {
  9140. u32 nvcfg1, protect = 0;
  9141. nvcfg1 = tr32(NVRAM_CFG1);
  9142. /* NVRAM protection for TPM */
  9143. if (nvcfg1 & (1 << 27)) {
  9144. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9145. protect = 1;
  9146. }
  9147. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9148. switch (nvcfg1) {
  9149. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9150. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9151. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9152. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9153. tp->nvram_jedecnum = JEDEC_ATMEL;
  9154. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9155. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9156. tp->nvram_pagesize = 264;
  9157. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9158. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9159. tp->nvram_size = (protect ? 0x3e200 :
  9160. TG3_NVRAM_SIZE_512KB);
  9161. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9162. tp->nvram_size = (protect ? 0x1f200 :
  9163. TG3_NVRAM_SIZE_256KB);
  9164. else
  9165. tp->nvram_size = (protect ? 0x1f200 :
  9166. TG3_NVRAM_SIZE_128KB);
  9167. break;
  9168. case FLASH_5752VENDOR_ST_M45PE10:
  9169. case FLASH_5752VENDOR_ST_M45PE20:
  9170. case FLASH_5752VENDOR_ST_M45PE40:
  9171. tp->nvram_jedecnum = JEDEC_ST;
  9172. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9173. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9174. tp->nvram_pagesize = 256;
  9175. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9176. tp->nvram_size = (protect ?
  9177. TG3_NVRAM_SIZE_64KB :
  9178. TG3_NVRAM_SIZE_128KB);
  9179. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9180. tp->nvram_size = (protect ?
  9181. TG3_NVRAM_SIZE_64KB :
  9182. TG3_NVRAM_SIZE_256KB);
  9183. else
  9184. tp->nvram_size = (protect ?
  9185. TG3_NVRAM_SIZE_128KB :
  9186. TG3_NVRAM_SIZE_512KB);
  9187. break;
  9188. }
  9189. }
  9190. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9191. {
  9192. u32 nvcfg1;
  9193. nvcfg1 = tr32(NVRAM_CFG1);
  9194. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9195. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9196. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9197. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9198. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9199. tp->nvram_jedecnum = JEDEC_ATMEL;
  9200. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9201. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9202. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9203. tw32(NVRAM_CFG1, nvcfg1);
  9204. break;
  9205. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9206. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9207. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9208. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9209. tp->nvram_jedecnum = JEDEC_ATMEL;
  9210. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9211. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9212. tp->nvram_pagesize = 264;
  9213. break;
  9214. case FLASH_5752VENDOR_ST_M45PE10:
  9215. case FLASH_5752VENDOR_ST_M45PE20:
  9216. case FLASH_5752VENDOR_ST_M45PE40:
  9217. tp->nvram_jedecnum = JEDEC_ST;
  9218. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9219. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9220. tp->nvram_pagesize = 256;
  9221. break;
  9222. }
  9223. }
  9224. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9225. {
  9226. u32 nvcfg1, protect = 0;
  9227. nvcfg1 = tr32(NVRAM_CFG1);
  9228. /* NVRAM protection for TPM */
  9229. if (nvcfg1 & (1 << 27)) {
  9230. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9231. protect = 1;
  9232. }
  9233. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9234. switch (nvcfg1) {
  9235. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9236. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9237. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9238. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9239. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9240. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9241. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9242. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9243. tp->nvram_jedecnum = JEDEC_ATMEL;
  9244. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9245. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9246. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9247. tp->nvram_pagesize = 256;
  9248. break;
  9249. case FLASH_5761VENDOR_ST_A_M45PE20:
  9250. case FLASH_5761VENDOR_ST_A_M45PE40:
  9251. case FLASH_5761VENDOR_ST_A_M45PE80:
  9252. case FLASH_5761VENDOR_ST_A_M45PE16:
  9253. case FLASH_5761VENDOR_ST_M_M45PE20:
  9254. case FLASH_5761VENDOR_ST_M_M45PE40:
  9255. case FLASH_5761VENDOR_ST_M_M45PE80:
  9256. case FLASH_5761VENDOR_ST_M_M45PE16:
  9257. tp->nvram_jedecnum = JEDEC_ST;
  9258. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9259. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9260. tp->nvram_pagesize = 256;
  9261. break;
  9262. }
  9263. if (protect) {
  9264. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9265. } else {
  9266. switch (nvcfg1) {
  9267. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9268. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9269. case FLASH_5761VENDOR_ST_A_M45PE16:
  9270. case FLASH_5761VENDOR_ST_M_M45PE16:
  9271. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9272. break;
  9273. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9274. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9275. case FLASH_5761VENDOR_ST_A_M45PE80:
  9276. case FLASH_5761VENDOR_ST_M_M45PE80:
  9277. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9278. break;
  9279. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9280. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9281. case FLASH_5761VENDOR_ST_A_M45PE40:
  9282. case FLASH_5761VENDOR_ST_M_M45PE40:
  9283. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9284. break;
  9285. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9286. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9287. case FLASH_5761VENDOR_ST_A_M45PE20:
  9288. case FLASH_5761VENDOR_ST_M_M45PE20:
  9289. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9290. break;
  9291. }
  9292. }
  9293. }
  9294. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9295. {
  9296. tp->nvram_jedecnum = JEDEC_ATMEL;
  9297. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9298. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9299. }
  9300. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9301. {
  9302. u32 nvcfg1;
  9303. nvcfg1 = tr32(NVRAM_CFG1);
  9304. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9305. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9306. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9307. tp->nvram_jedecnum = JEDEC_ATMEL;
  9308. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9309. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9310. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9311. tw32(NVRAM_CFG1, nvcfg1);
  9312. return;
  9313. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9314. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9315. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9316. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9317. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9318. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9319. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9320. tp->nvram_jedecnum = JEDEC_ATMEL;
  9321. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9322. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9323. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9324. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9325. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9326. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9327. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9328. break;
  9329. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9330. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9331. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9332. break;
  9333. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9334. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9335. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9336. break;
  9337. }
  9338. break;
  9339. case FLASH_5752VENDOR_ST_M45PE10:
  9340. case FLASH_5752VENDOR_ST_M45PE20:
  9341. case FLASH_5752VENDOR_ST_M45PE40:
  9342. tp->nvram_jedecnum = JEDEC_ST;
  9343. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9344. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9345. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9346. case FLASH_5752VENDOR_ST_M45PE10:
  9347. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9348. break;
  9349. case FLASH_5752VENDOR_ST_M45PE20:
  9350. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9351. break;
  9352. case FLASH_5752VENDOR_ST_M45PE40:
  9353. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9354. break;
  9355. }
  9356. break;
  9357. default:
  9358. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9359. return;
  9360. }
  9361. tg3_nvram_get_pagesize(tp, nvcfg1);
  9362. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9363. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9364. }
  9365. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9366. {
  9367. u32 nvcfg1;
  9368. nvcfg1 = tr32(NVRAM_CFG1);
  9369. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9370. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9371. case FLASH_5717VENDOR_MICRO_EEPROM:
  9372. tp->nvram_jedecnum = JEDEC_ATMEL;
  9373. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9374. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9375. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9376. tw32(NVRAM_CFG1, nvcfg1);
  9377. return;
  9378. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9379. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9380. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9381. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9382. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9383. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9384. case FLASH_5717VENDOR_ATMEL_45USPT:
  9385. tp->nvram_jedecnum = JEDEC_ATMEL;
  9386. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9387. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9388. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9389. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9390. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9391. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9392. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9393. break;
  9394. default:
  9395. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9396. break;
  9397. }
  9398. break;
  9399. case FLASH_5717VENDOR_ST_M_M25PE10:
  9400. case FLASH_5717VENDOR_ST_A_M25PE10:
  9401. case FLASH_5717VENDOR_ST_M_M45PE10:
  9402. case FLASH_5717VENDOR_ST_A_M45PE10:
  9403. case FLASH_5717VENDOR_ST_M_M25PE20:
  9404. case FLASH_5717VENDOR_ST_A_M25PE20:
  9405. case FLASH_5717VENDOR_ST_M_M45PE20:
  9406. case FLASH_5717VENDOR_ST_A_M45PE20:
  9407. case FLASH_5717VENDOR_ST_25USPT:
  9408. case FLASH_5717VENDOR_ST_45USPT:
  9409. tp->nvram_jedecnum = JEDEC_ST;
  9410. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9411. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9412. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9413. case FLASH_5717VENDOR_ST_M_M25PE20:
  9414. case FLASH_5717VENDOR_ST_A_M25PE20:
  9415. case FLASH_5717VENDOR_ST_M_M45PE20:
  9416. case FLASH_5717VENDOR_ST_A_M45PE20:
  9417. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9418. break;
  9419. default:
  9420. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9421. break;
  9422. }
  9423. break;
  9424. default:
  9425. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9426. return;
  9427. }
  9428. tg3_nvram_get_pagesize(tp, nvcfg1);
  9429. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9430. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9431. }
  9432. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9433. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9434. {
  9435. tw32_f(GRC_EEPROM_ADDR,
  9436. (EEPROM_ADDR_FSM_RESET |
  9437. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9438. EEPROM_ADDR_CLKPERD_SHIFT)));
  9439. msleep(1);
  9440. /* Enable seeprom accesses. */
  9441. tw32_f(GRC_LOCAL_CTRL,
  9442. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9443. udelay(100);
  9444. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9445. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9446. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9447. if (tg3_nvram_lock(tp)) {
  9448. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9449. "tg3_nvram_init failed.\n", tp->dev->name);
  9450. return;
  9451. }
  9452. tg3_enable_nvram_access(tp);
  9453. tp->nvram_size = 0;
  9454. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9455. tg3_get_5752_nvram_info(tp);
  9456. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9457. tg3_get_5755_nvram_info(tp);
  9458. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9459. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9460. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9461. tg3_get_5787_nvram_info(tp);
  9462. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9463. tg3_get_5761_nvram_info(tp);
  9464. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9465. tg3_get_5906_nvram_info(tp);
  9466. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9467. tg3_get_57780_nvram_info(tp);
  9468. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9469. tg3_get_5717_nvram_info(tp);
  9470. else
  9471. tg3_get_nvram_info(tp);
  9472. if (tp->nvram_size == 0)
  9473. tg3_get_nvram_size(tp);
  9474. tg3_disable_nvram_access(tp);
  9475. tg3_nvram_unlock(tp);
  9476. } else {
  9477. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9478. tg3_get_eeprom_size(tp);
  9479. }
  9480. }
  9481. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9482. u32 offset, u32 len, u8 *buf)
  9483. {
  9484. int i, j, rc = 0;
  9485. u32 val;
  9486. for (i = 0; i < len; i += 4) {
  9487. u32 addr;
  9488. __be32 data;
  9489. addr = offset + i;
  9490. memcpy(&data, buf + i, 4);
  9491. /*
  9492. * The SEEPROM interface expects the data to always be opposite
  9493. * the native endian format. We accomplish this by reversing
  9494. * all the operations that would have been performed on the
  9495. * data from a call to tg3_nvram_read_be32().
  9496. */
  9497. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9498. val = tr32(GRC_EEPROM_ADDR);
  9499. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9500. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9501. EEPROM_ADDR_READ);
  9502. tw32(GRC_EEPROM_ADDR, val |
  9503. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9504. (addr & EEPROM_ADDR_ADDR_MASK) |
  9505. EEPROM_ADDR_START |
  9506. EEPROM_ADDR_WRITE);
  9507. for (j = 0; j < 1000; j++) {
  9508. val = tr32(GRC_EEPROM_ADDR);
  9509. if (val & EEPROM_ADDR_COMPLETE)
  9510. break;
  9511. msleep(1);
  9512. }
  9513. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9514. rc = -EBUSY;
  9515. break;
  9516. }
  9517. }
  9518. return rc;
  9519. }
  9520. /* offset and length are dword aligned */
  9521. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9522. u8 *buf)
  9523. {
  9524. int ret = 0;
  9525. u32 pagesize = tp->nvram_pagesize;
  9526. u32 pagemask = pagesize - 1;
  9527. u32 nvram_cmd;
  9528. u8 *tmp;
  9529. tmp = kmalloc(pagesize, GFP_KERNEL);
  9530. if (tmp == NULL)
  9531. return -ENOMEM;
  9532. while (len) {
  9533. int j;
  9534. u32 phy_addr, page_off, size;
  9535. phy_addr = offset & ~pagemask;
  9536. for (j = 0; j < pagesize; j += 4) {
  9537. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9538. (__be32 *) (tmp + j));
  9539. if (ret)
  9540. break;
  9541. }
  9542. if (ret)
  9543. break;
  9544. page_off = offset & pagemask;
  9545. size = pagesize;
  9546. if (len < size)
  9547. size = len;
  9548. len -= size;
  9549. memcpy(tmp + page_off, buf, size);
  9550. offset = offset + (pagesize - page_off);
  9551. tg3_enable_nvram_access(tp);
  9552. /*
  9553. * Before we can erase the flash page, we need
  9554. * to issue a special "write enable" command.
  9555. */
  9556. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9557. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9558. break;
  9559. /* Erase the target page */
  9560. tw32(NVRAM_ADDR, phy_addr);
  9561. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9562. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9563. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9564. break;
  9565. /* Issue another write enable to start the write. */
  9566. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9567. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9568. break;
  9569. for (j = 0; j < pagesize; j += 4) {
  9570. __be32 data;
  9571. data = *((__be32 *) (tmp + j));
  9572. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9573. tw32(NVRAM_ADDR, phy_addr + j);
  9574. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9575. NVRAM_CMD_WR;
  9576. if (j == 0)
  9577. nvram_cmd |= NVRAM_CMD_FIRST;
  9578. else if (j == (pagesize - 4))
  9579. nvram_cmd |= NVRAM_CMD_LAST;
  9580. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9581. break;
  9582. }
  9583. if (ret)
  9584. break;
  9585. }
  9586. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9587. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9588. kfree(tmp);
  9589. return ret;
  9590. }
  9591. /* offset and length are dword aligned */
  9592. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9593. u8 *buf)
  9594. {
  9595. int i, ret = 0;
  9596. for (i = 0; i < len; i += 4, offset += 4) {
  9597. u32 page_off, phy_addr, nvram_cmd;
  9598. __be32 data;
  9599. memcpy(&data, buf + i, 4);
  9600. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9601. page_off = offset % tp->nvram_pagesize;
  9602. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9603. tw32(NVRAM_ADDR, phy_addr);
  9604. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9605. if ((page_off == 0) || (i == 0))
  9606. nvram_cmd |= NVRAM_CMD_FIRST;
  9607. if (page_off == (tp->nvram_pagesize - 4))
  9608. nvram_cmd |= NVRAM_CMD_LAST;
  9609. if (i == (len - 4))
  9610. nvram_cmd |= NVRAM_CMD_LAST;
  9611. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9612. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9613. (tp->nvram_jedecnum == JEDEC_ST) &&
  9614. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9615. if ((ret = tg3_nvram_exec_cmd(tp,
  9616. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9617. NVRAM_CMD_DONE)))
  9618. break;
  9619. }
  9620. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9621. /* We always do complete word writes to eeprom. */
  9622. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9623. }
  9624. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9625. break;
  9626. }
  9627. return ret;
  9628. }
  9629. /* offset and length are dword aligned */
  9630. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9631. {
  9632. int ret;
  9633. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9634. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9635. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9636. udelay(40);
  9637. }
  9638. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9639. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9640. }
  9641. else {
  9642. u32 grc_mode;
  9643. ret = tg3_nvram_lock(tp);
  9644. if (ret)
  9645. return ret;
  9646. tg3_enable_nvram_access(tp);
  9647. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9648. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9649. tw32(NVRAM_WRITE1, 0x406);
  9650. grc_mode = tr32(GRC_MODE);
  9651. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9652. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9653. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9654. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9655. buf);
  9656. }
  9657. else {
  9658. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9659. buf);
  9660. }
  9661. grc_mode = tr32(GRC_MODE);
  9662. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9663. tg3_disable_nvram_access(tp);
  9664. tg3_nvram_unlock(tp);
  9665. }
  9666. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9667. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9668. udelay(40);
  9669. }
  9670. return ret;
  9671. }
  9672. struct subsys_tbl_ent {
  9673. u16 subsys_vendor, subsys_devid;
  9674. u32 phy_id;
  9675. };
  9676. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9677. /* Broadcom boards. */
  9678. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9679. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9680. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9681. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9682. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9683. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9684. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9685. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9686. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9687. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9688. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9689. /* 3com boards. */
  9690. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9691. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9692. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9693. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9694. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9695. /* DELL boards. */
  9696. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9697. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9698. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9699. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9700. /* Compaq boards. */
  9701. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9702. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9703. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9704. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9705. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9706. /* IBM boards. */
  9707. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9708. };
  9709. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9710. {
  9711. int i;
  9712. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9713. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9714. tp->pdev->subsystem_vendor) &&
  9715. (subsys_id_to_phy_id[i].subsys_devid ==
  9716. tp->pdev->subsystem_device))
  9717. return &subsys_id_to_phy_id[i];
  9718. }
  9719. return NULL;
  9720. }
  9721. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9722. {
  9723. u32 val;
  9724. u16 pmcsr;
  9725. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9726. * so need make sure we're in D0.
  9727. */
  9728. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9729. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9730. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9731. msleep(1);
  9732. /* Make sure register accesses (indirect or otherwise)
  9733. * will function correctly.
  9734. */
  9735. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9736. tp->misc_host_ctrl);
  9737. /* The memory arbiter has to be enabled in order for SRAM accesses
  9738. * to succeed. Normally on powerup the tg3 chip firmware will make
  9739. * sure it is enabled, but other entities such as system netboot
  9740. * code might disable it.
  9741. */
  9742. val = tr32(MEMARB_MODE);
  9743. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9744. tp->phy_id = PHY_ID_INVALID;
  9745. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9746. /* Assume an onboard device and WOL capable by default. */
  9747. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9748. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9749. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9750. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9751. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9752. }
  9753. val = tr32(VCPU_CFGSHDW);
  9754. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9755. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9756. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9757. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9758. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9759. goto done;
  9760. }
  9761. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9762. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9763. u32 nic_cfg, led_cfg;
  9764. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9765. int eeprom_phy_serdes = 0;
  9766. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9767. tp->nic_sram_data_cfg = nic_cfg;
  9768. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9769. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9770. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9771. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9772. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9773. (ver > 0) && (ver < 0x100))
  9774. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9775. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9776. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9777. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9778. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9779. eeprom_phy_serdes = 1;
  9780. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9781. if (nic_phy_id != 0) {
  9782. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9783. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9784. eeprom_phy_id = (id1 >> 16) << 10;
  9785. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9786. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9787. } else
  9788. eeprom_phy_id = 0;
  9789. tp->phy_id = eeprom_phy_id;
  9790. if (eeprom_phy_serdes) {
  9791. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9792. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9793. else
  9794. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9795. }
  9796. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9797. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9798. SHASTA_EXT_LED_MODE_MASK);
  9799. else
  9800. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9801. switch (led_cfg) {
  9802. default:
  9803. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9804. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9805. break;
  9806. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9807. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9808. break;
  9809. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9810. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9811. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9812. * read on some older 5700/5701 bootcode.
  9813. */
  9814. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9815. ASIC_REV_5700 ||
  9816. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9817. ASIC_REV_5701)
  9818. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9819. break;
  9820. case SHASTA_EXT_LED_SHARED:
  9821. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9822. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9823. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9824. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9825. LED_CTRL_MODE_PHY_2);
  9826. break;
  9827. case SHASTA_EXT_LED_MAC:
  9828. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9829. break;
  9830. case SHASTA_EXT_LED_COMBO:
  9831. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9832. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9833. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9834. LED_CTRL_MODE_PHY_2);
  9835. break;
  9836. }
  9837. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9839. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9840. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9841. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9842. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9843. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9844. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9845. if ((tp->pdev->subsystem_vendor ==
  9846. PCI_VENDOR_ID_ARIMA) &&
  9847. (tp->pdev->subsystem_device == 0x205a ||
  9848. tp->pdev->subsystem_device == 0x2063))
  9849. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9850. } else {
  9851. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9852. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9853. }
  9854. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9855. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9856. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9857. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9858. }
  9859. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9860. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9861. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9862. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9863. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9864. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9865. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9866. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9867. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9868. if (cfg2 & (1 << 17))
  9869. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9870. /* serdes signal pre-emphasis in register 0x590 set by */
  9871. /* bootcode if bit 18 is set */
  9872. if (cfg2 & (1 << 18))
  9873. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9874. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9875. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9876. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9877. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9878. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9879. u32 cfg3;
  9880. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9881. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9882. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9883. }
  9884. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9885. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9886. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9887. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9888. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9889. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9890. }
  9891. done:
  9892. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9893. device_set_wakeup_enable(&tp->pdev->dev,
  9894. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9895. }
  9896. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9897. {
  9898. int i;
  9899. u32 val;
  9900. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9901. tw32(OTP_CTRL, cmd);
  9902. /* Wait for up to 1 ms for command to execute. */
  9903. for (i = 0; i < 100; i++) {
  9904. val = tr32(OTP_STATUS);
  9905. if (val & OTP_STATUS_CMD_DONE)
  9906. break;
  9907. udelay(10);
  9908. }
  9909. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9910. }
  9911. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9912. * configuration is a 32-bit value that straddles the alignment boundary.
  9913. * We do two 32-bit reads and then shift and merge the results.
  9914. */
  9915. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9916. {
  9917. u32 bhalf_otp, thalf_otp;
  9918. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9919. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9920. return 0;
  9921. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9922. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9923. return 0;
  9924. thalf_otp = tr32(OTP_READ_DATA);
  9925. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9926. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9927. return 0;
  9928. bhalf_otp = tr32(OTP_READ_DATA);
  9929. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9930. }
  9931. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9932. {
  9933. u32 hw_phy_id_1, hw_phy_id_2;
  9934. u32 hw_phy_id, hw_phy_id_masked;
  9935. int err;
  9936. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9937. return tg3_phy_init(tp);
  9938. /* Reading the PHY ID register can conflict with ASF
  9939. * firmware access to the PHY hardware.
  9940. */
  9941. err = 0;
  9942. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9943. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9944. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9945. } else {
  9946. /* Now read the physical PHY_ID from the chip and verify
  9947. * that it is sane. If it doesn't look good, we fall back
  9948. * to either the hard-coded table based PHY_ID and failing
  9949. * that the value found in the eeprom area.
  9950. */
  9951. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9952. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9953. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9954. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9955. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9956. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9957. }
  9958. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9959. tp->phy_id = hw_phy_id;
  9960. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9961. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9962. else
  9963. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9964. } else {
  9965. if (tp->phy_id != PHY_ID_INVALID) {
  9966. /* Do nothing, phy ID already set up in
  9967. * tg3_get_eeprom_hw_cfg().
  9968. */
  9969. } else {
  9970. struct subsys_tbl_ent *p;
  9971. /* No eeprom signature? Try the hardcoded
  9972. * subsys device table.
  9973. */
  9974. p = lookup_by_subsys(tp);
  9975. if (!p)
  9976. return -ENODEV;
  9977. tp->phy_id = p->phy_id;
  9978. if (!tp->phy_id ||
  9979. tp->phy_id == PHY_ID_BCM8002)
  9980. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9981. }
  9982. }
  9983. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9984. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9985. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9986. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9987. tg3_readphy(tp, MII_BMSR, &bmsr);
  9988. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9989. (bmsr & BMSR_LSTATUS))
  9990. goto skip_phy_reset;
  9991. err = tg3_phy_reset(tp);
  9992. if (err)
  9993. return err;
  9994. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9995. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9996. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9997. tg3_ctrl = 0;
  9998. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9999. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10000. MII_TG3_CTRL_ADV_1000_FULL);
  10001. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10002. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10003. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10004. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10005. }
  10006. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10007. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10008. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10009. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10010. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10011. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10012. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10013. tg3_writephy(tp, MII_BMCR,
  10014. BMCR_ANENABLE | BMCR_ANRESTART);
  10015. }
  10016. tg3_phy_set_wirespeed(tp);
  10017. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10018. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10019. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10020. }
  10021. skip_phy_reset:
  10022. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  10023. err = tg3_init_5401phy_dsp(tp);
  10024. if (err)
  10025. return err;
  10026. }
  10027. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10028. err = tg3_init_5401phy_dsp(tp);
  10029. }
  10030. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10031. tp->link_config.advertising =
  10032. (ADVERTISED_1000baseT_Half |
  10033. ADVERTISED_1000baseT_Full |
  10034. ADVERTISED_Autoneg |
  10035. ADVERTISED_FIBRE);
  10036. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10037. tp->link_config.advertising &=
  10038. ~(ADVERTISED_1000baseT_Half |
  10039. ADVERTISED_1000baseT_Full);
  10040. return err;
  10041. }
  10042. static void __devinit tg3_read_partno(struct tg3 *tp)
  10043. {
  10044. unsigned char vpd_data[256]; /* in little-endian format */
  10045. unsigned int i;
  10046. u32 magic;
  10047. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10048. tg3_nvram_read(tp, 0x0, &magic))
  10049. goto out_not_found;
  10050. if (magic == TG3_EEPROM_MAGIC) {
  10051. for (i = 0; i < 256; i += 4) {
  10052. u32 tmp;
  10053. /* The data is in little-endian format in NVRAM.
  10054. * Use the big-endian read routines to preserve
  10055. * the byte order as it exists in NVRAM.
  10056. */
  10057. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  10058. goto out_not_found;
  10059. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10060. }
  10061. } else {
  10062. int vpd_cap;
  10063. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  10064. for (i = 0; i < 256; i += 4) {
  10065. u32 tmp, j = 0;
  10066. __le32 v;
  10067. u16 tmp16;
  10068. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  10069. i);
  10070. while (j++ < 100) {
  10071. pci_read_config_word(tp->pdev, vpd_cap +
  10072. PCI_VPD_ADDR, &tmp16);
  10073. if (tmp16 & 0x8000)
  10074. break;
  10075. msleep(1);
  10076. }
  10077. if (!(tmp16 & 0x8000))
  10078. goto out_not_found;
  10079. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  10080. &tmp);
  10081. v = cpu_to_le32(tmp);
  10082. memcpy(&vpd_data[i], &v, sizeof(v));
  10083. }
  10084. }
  10085. /* Now parse and find the part number. */
  10086. for (i = 0; i < 254; ) {
  10087. unsigned char val = vpd_data[i];
  10088. unsigned int block_end;
  10089. if (val == 0x82 || val == 0x91) {
  10090. i = (i + 3 +
  10091. (vpd_data[i + 1] +
  10092. (vpd_data[i + 2] << 8)));
  10093. continue;
  10094. }
  10095. if (val != 0x90)
  10096. goto out_not_found;
  10097. block_end = (i + 3 +
  10098. (vpd_data[i + 1] +
  10099. (vpd_data[i + 2] << 8)));
  10100. i += 3;
  10101. if (block_end > 256)
  10102. goto out_not_found;
  10103. while (i < (block_end - 2)) {
  10104. if (vpd_data[i + 0] == 'P' &&
  10105. vpd_data[i + 1] == 'N') {
  10106. int partno_len = vpd_data[i + 2];
  10107. i += 3;
  10108. if (partno_len > 24 || (partno_len + i) > 256)
  10109. goto out_not_found;
  10110. memcpy(tp->board_part_number,
  10111. &vpd_data[i], partno_len);
  10112. /* Success. */
  10113. return;
  10114. }
  10115. i += 3 + vpd_data[i + 2];
  10116. }
  10117. /* Part number not found. */
  10118. goto out_not_found;
  10119. }
  10120. out_not_found:
  10121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10122. strcpy(tp->board_part_number, "BCM95906");
  10123. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10124. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10125. strcpy(tp->board_part_number, "BCM57780");
  10126. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10127. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10128. strcpy(tp->board_part_number, "BCM57760");
  10129. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10130. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10131. strcpy(tp->board_part_number, "BCM57790");
  10132. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10133. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10134. strcpy(tp->board_part_number, "BCM57788");
  10135. else
  10136. strcpy(tp->board_part_number, "none");
  10137. }
  10138. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10139. {
  10140. u32 val;
  10141. if (tg3_nvram_read(tp, offset, &val) ||
  10142. (val & 0xfc000000) != 0x0c000000 ||
  10143. tg3_nvram_read(tp, offset + 4, &val) ||
  10144. val != 0)
  10145. return 0;
  10146. return 1;
  10147. }
  10148. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10149. {
  10150. u32 val, offset, start, ver_offset;
  10151. int i;
  10152. bool newver = false;
  10153. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10154. tg3_nvram_read(tp, 0x4, &start))
  10155. return;
  10156. offset = tg3_nvram_logical_addr(tp, offset);
  10157. if (tg3_nvram_read(tp, offset, &val))
  10158. return;
  10159. if ((val & 0xfc000000) == 0x0c000000) {
  10160. if (tg3_nvram_read(tp, offset + 4, &val))
  10161. return;
  10162. if (val == 0)
  10163. newver = true;
  10164. }
  10165. if (newver) {
  10166. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10167. return;
  10168. offset = offset + ver_offset - start;
  10169. for (i = 0; i < 16; i += 4) {
  10170. __be32 v;
  10171. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10172. return;
  10173. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10174. }
  10175. } else {
  10176. u32 major, minor;
  10177. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10178. return;
  10179. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10180. TG3_NVM_BCVER_MAJSFT;
  10181. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10182. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10183. }
  10184. }
  10185. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10186. {
  10187. u32 val, major, minor;
  10188. /* Use native endian representation */
  10189. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10190. return;
  10191. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10192. TG3_NVM_HWSB_CFG1_MAJSFT;
  10193. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10194. TG3_NVM_HWSB_CFG1_MINSFT;
  10195. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10196. }
  10197. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10198. {
  10199. u32 offset, major, minor, build;
  10200. tp->fw_ver[0] = 's';
  10201. tp->fw_ver[1] = 'b';
  10202. tp->fw_ver[2] = '\0';
  10203. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10204. return;
  10205. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10206. case TG3_EEPROM_SB_REVISION_0:
  10207. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10208. break;
  10209. case TG3_EEPROM_SB_REVISION_2:
  10210. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10211. break;
  10212. case TG3_EEPROM_SB_REVISION_3:
  10213. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10214. break;
  10215. default:
  10216. return;
  10217. }
  10218. if (tg3_nvram_read(tp, offset, &val))
  10219. return;
  10220. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10221. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10222. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10223. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10224. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10225. if (minor > 99 || build > 26)
  10226. return;
  10227. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10228. if (build > 0) {
  10229. tp->fw_ver[8] = 'a' + build - 1;
  10230. tp->fw_ver[9] = '\0';
  10231. }
  10232. }
  10233. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10234. {
  10235. u32 val, offset, start;
  10236. int i, vlen;
  10237. for (offset = TG3_NVM_DIR_START;
  10238. offset < TG3_NVM_DIR_END;
  10239. offset += TG3_NVM_DIRENT_SIZE) {
  10240. if (tg3_nvram_read(tp, offset, &val))
  10241. return;
  10242. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10243. break;
  10244. }
  10245. if (offset == TG3_NVM_DIR_END)
  10246. return;
  10247. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10248. start = 0x08000000;
  10249. else if (tg3_nvram_read(tp, offset - 4, &start))
  10250. return;
  10251. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10252. !tg3_fw_img_is_valid(tp, offset) ||
  10253. tg3_nvram_read(tp, offset + 8, &val))
  10254. return;
  10255. offset += val - start;
  10256. vlen = strlen(tp->fw_ver);
  10257. tp->fw_ver[vlen++] = ',';
  10258. tp->fw_ver[vlen++] = ' ';
  10259. for (i = 0; i < 4; i++) {
  10260. __be32 v;
  10261. if (tg3_nvram_read_be32(tp, offset, &v))
  10262. return;
  10263. offset += sizeof(v);
  10264. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10265. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10266. break;
  10267. }
  10268. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10269. vlen += sizeof(v);
  10270. }
  10271. }
  10272. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10273. {
  10274. int vlen;
  10275. u32 apedata;
  10276. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10277. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10278. return;
  10279. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10280. if (apedata != APE_SEG_SIG_MAGIC)
  10281. return;
  10282. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10283. if (!(apedata & APE_FW_STATUS_READY))
  10284. return;
  10285. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10286. vlen = strlen(tp->fw_ver);
  10287. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10288. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10289. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10290. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10291. (apedata & APE_FW_VERSION_BLDMSK));
  10292. }
  10293. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10294. {
  10295. u32 val;
  10296. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10297. tp->fw_ver[0] = 's';
  10298. tp->fw_ver[1] = 'b';
  10299. tp->fw_ver[2] = '\0';
  10300. return;
  10301. }
  10302. if (tg3_nvram_read(tp, 0, &val))
  10303. return;
  10304. if (val == TG3_EEPROM_MAGIC)
  10305. tg3_read_bc_ver(tp);
  10306. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10307. tg3_read_sb_ver(tp, val);
  10308. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10309. tg3_read_hwsb_ver(tp);
  10310. else
  10311. return;
  10312. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10313. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10314. return;
  10315. tg3_read_mgmtfw_ver(tp);
  10316. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10317. }
  10318. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10319. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10320. {
  10321. static struct pci_device_id write_reorder_chipsets[] = {
  10322. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10323. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10324. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10325. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10326. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10327. PCI_DEVICE_ID_VIA_8385_0) },
  10328. { },
  10329. };
  10330. u32 misc_ctrl_reg;
  10331. u32 pci_state_reg, grc_misc_cfg;
  10332. u32 val;
  10333. u16 pci_cmd;
  10334. int err;
  10335. /* Force memory write invalidate off. If we leave it on,
  10336. * then on 5700_BX chips we have to enable a workaround.
  10337. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10338. * to match the cacheline size. The Broadcom driver have this
  10339. * workaround but turns MWI off all the times so never uses
  10340. * it. This seems to suggest that the workaround is insufficient.
  10341. */
  10342. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10343. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10344. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10345. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10346. * has the register indirect write enable bit set before
  10347. * we try to access any of the MMIO registers. It is also
  10348. * critical that the PCI-X hw workaround situation is decided
  10349. * before that as well.
  10350. */
  10351. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10352. &misc_ctrl_reg);
  10353. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10354. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10355. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10356. u32 prod_id_asic_rev;
  10357. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717C ||
  10358. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717S ||
  10359. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718C ||
  10360. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718S)
  10361. pci_read_config_dword(tp->pdev,
  10362. TG3PCI_GEN2_PRODID_ASICREV,
  10363. &prod_id_asic_rev);
  10364. else
  10365. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10366. &prod_id_asic_rev);
  10367. tp->pci_chip_rev_id = prod_id_asic_rev;
  10368. }
  10369. /* Wrong chip ID in 5752 A0. This code can be removed later
  10370. * as A0 is not in production.
  10371. */
  10372. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10373. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10374. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10375. * we need to disable memory and use config. cycles
  10376. * only to access all registers. The 5702/03 chips
  10377. * can mistakenly decode the special cycles from the
  10378. * ICH chipsets as memory write cycles, causing corruption
  10379. * of register and memory space. Only certain ICH bridges
  10380. * will drive special cycles with non-zero data during the
  10381. * address phase which can fall within the 5703's address
  10382. * range. This is not an ICH bug as the PCI spec allows
  10383. * non-zero address during special cycles. However, only
  10384. * these ICH bridges are known to drive non-zero addresses
  10385. * during special cycles.
  10386. *
  10387. * Since special cycles do not cross PCI bridges, we only
  10388. * enable this workaround if the 5703 is on the secondary
  10389. * bus of these ICH bridges.
  10390. */
  10391. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10392. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10393. static struct tg3_dev_id {
  10394. u32 vendor;
  10395. u32 device;
  10396. u32 rev;
  10397. } ich_chipsets[] = {
  10398. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10399. PCI_ANY_ID },
  10400. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10401. PCI_ANY_ID },
  10402. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10403. 0xa },
  10404. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10405. PCI_ANY_ID },
  10406. { },
  10407. };
  10408. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10409. struct pci_dev *bridge = NULL;
  10410. while (pci_id->vendor != 0) {
  10411. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10412. bridge);
  10413. if (!bridge) {
  10414. pci_id++;
  10415. continue;
  10416. }
  10417. if (pci_id->rev != PCI_ANY_ID) {
  10418. if (bridge->revision > pci_id->rev)
  10419. continue;
  10420. }
  10421. if (bridge->subordinate &&
  10422. (bridge->subordinate->number ==
  10423. tp->pdev->bus->number)) {
  10424. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10425. pci_dev_put(bridge);
  10426. break;
  10427. }
  10428. }
  10429. }
  10430. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10431. static struct tg3_dev_id {
  10432. u32 vendor;
  10433. u32 device;
  10434. } bridge_chipsets[] = {
  10435. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10436. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10437. { },
  10438. };
  10439. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10440. struct pci_dev *bridge = NULL;
  10441. while (pci_id->vendor != 0) {
  10442. bridge = pci_get_device(pci_id->vendor,
  10443. pci_id->device,
  10444. bridge);
  10445. if (!bridge) {
  10446. pci_id++;
  10447. continue;
  10448. }
  10449. if (bridge->subordinate &&
  10450. (bridge->subordinate->number <=
  10451. tp->pdev->bus->number) &&
  10452. (bridge->subordinate->subordinate >=
  10453. tp->pdev->bus->number)) {
  10454. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10455. pci_dev_put(bridge);
  10456. break;
  10457. }
  10458. }
  10459. }
  10460. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10461. * DMA addresses > 40-bit. This bridge may have other additional
  10462. * 57xx devices behind it in some 4-port NIC designs for example.
  10463. * Any tg3 device found behind the bridge will also need the 40-bit
  10464. * DMA workaround.
  10465. */
  10466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10467. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10468. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10469. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10470. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10471. }
  10472. else {
  10473. struct pci_dev *bridge = NULL;
  10474. do {
  10475. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10476. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10477. bridge);
  10478. if (bridge && bridge->subordinate &&
  10479. (bridge->subordinate->number <=
  10480. tp->pdev->bus->number) &&
  10481. (bridge->subordinate->subordinate >=
  10482. tp->pdev->bus->number)) {
  10483. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10484. pci_dev_put(bridge);
  10485. break;
  10486. }
  10487. } while (bridge);
  10488. }
  10489. /* Initialize misc host control in PCI block. */
  10490. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10491. MISC_HOST_CTRL_CHIPREV);
  10492. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10493. tp->misc_host_ctrl);
  10494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10496. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10497. tp->pdev_peer = tg3_find_peer(tp);
  10498. /* Intentionally exclude ASIC_REV_5906 */
  10499. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10500. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10501. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10502. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10503. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10506. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10508. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10509. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10510. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10511. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10512. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10513. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10514. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10515. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10516. /* 5700 B0 chips do not support checksumming correctly due
  10517. * to hardware bugs.
  10518. */
  10519. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10520. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10521. else {
  10522. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10523. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10524. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10525. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10526. }
  10527. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10528. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10529. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10530. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10531. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10532. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10533. tp->pdev_peer == tp->pdev))
  10534. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10535. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10536. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10537. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10538. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10539. } else {
  10540. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10541. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10542. ASIC_REV_5750 &&
  10543. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10544. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10545. }
  10546. }
  10547. tp->irq_max = 1;
  10548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10549. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10550. tp->irq_max = TG3_IRQ_MAX_VECS;
  10551. }
  10552. if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10553. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10554. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10555. else {
  10556. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10557. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10558. }
  10559. }
  10560. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10561. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10562. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10563. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10564. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10565. &pci_state_reg);
  10566. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10567. if (tp->pcie_cap != 0) {
  10568. u16 lnkctl;
  10569. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10570. pcie_set_readrq(tp->pdev, 4096);
  10571. pci_read_config_word(tp->pdev,
  10572. tp->pcie_cap + PCI_EXP_LNKCTL,
  10573. &lnkctl);
  10574. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10576. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10579. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10580. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10581. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10582. }
  10583. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10584. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10585. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10586. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10587. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10588. if (!tp->pcix_cap) {
  10589. printk(KERN_ERR PFX "Cannot find PCI-X "
  10590. "capability, aborting.\n");
  10591. return -EIO;
  10592. }
  10593. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10594. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10595. }
  10596. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10597. * reordering to the mailbox registers done by the host
  10598. * controller can cause major troubles. We read back from
  10599. * every mailbox register write to force the writes to be
  10600. * posted to the chip in order.
  10601. */
  10602. if (pci_dev_present(write_reorder_chipsets) &&
  10603. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10604. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10605. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10606. &tp->pci_cacheline_sz);
  10607. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10608. &tp->pci_lat_timer);
  10609. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10610. tp->pci_lat_timer < 64) {
  10611. tp->pci_lat_timer = 64;
  10612. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10613. tp->pci_lat_timer);
  10614. }
  10615. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10616. /* 5700 BX chips need to have their TX producer index
  10617. * mailboxes written twice to workaround a bug.
  10618. */
  10619. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10620. /* If we are in PCI-X mode, enable register write workaround.
  10621. *
  10622. * The workaround is to use indirect register accesses
  10623. * for all chip writes not to mailbox registers.
  10624. */
  10625. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10626. u32 pm_reg;
  10627. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10628. /* The chip can have it's power management PCI config
  10629. * space registers clobbered due to this bug.
  10630. * So explicitly force the chip into D0 here.
  10631. */
  10632. pci_read_config_dword(tp->pdev,
  10633. tp->pm_cap + PCI_PM_CTRL,
  10634. &pm_reg);
  10635. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10636. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10637. pci_write_config_dword(tp->pdev,
  10638. tp->pm_cap + PCI_PM_CTRL,
  10639. pm_reg);
  10640. /* Also, force SERR#/PERR# in PCI command. */
  10641. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10642. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10643. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10644. }
  10645. }
  10646. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10647. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10648. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10649. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10650. /* Chip-specific fixup from Broadcom driver */
  10651. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10652. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10653. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10654. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10655. }
  10656. /* Default fast path register access methods */
  10657. tp->read32 = tg3_read32;
  10658. tp->write32 = tg3_write32;
  10659. tp->read32_mbox = tg3_read32;
  10660. tp->write32_mbox = tg3_write32;
  10661. tp->write32_tx_mbox = tg3_write32;
  10662. tp->write32_rx_mbox = tg3_write32;
  10663. /* Various workaround register access methods */
  10664. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10665. tp->write32 = tg3_write_indirect_reg32;
  10666. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10667. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10668. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10669. /*
  10670. * Back to back register writes can cause problems on these
  10671. * chips, the workaround is to read back all reg writes
  10672. * except those to mailbox regs.
  10673. *
  10674. * See tg3_write_indirect_reg32().
  10675. */
  10676. tp->write32 = tg3_write_flush_reg32;
  10677. }
  10678. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10679. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10680. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10681. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10682. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10683. }
  10684. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10685. tp->read32 = tg3_read_indirect_reg32;
  10686. tp->write32 = tg3_write_indirect_reg32;
  10687. tp->read32_mbox = tg3_read_indirect_mbox;
  10688. tp->write32_mbox = tg3_write_indirect_mbox;
  10689. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10690. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10691. iounmap(tp->regs);
  10692. tp->regs = NULL;
  10693. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10694. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10695. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10696. }
  10697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10698. tp->read32_mbox = tg3_read32_mbox_5906;
  10699. tp->write32_mbox = tg3_write32_mbox_5906;
  10700. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10701. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10702. }
  10703. if (tp->write32 == tg3_write_indirect_reg32 ||
  10704. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10705. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10706. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10707. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10708. /* Get eeprom hw config before calling tg3_set_power_state().
  10709. * In particular, the TG3_FLG2_IS_NIC flag must be
  10710. * determined before calling tg3_set_power_state() so that
  10711. * we know whether or not to switch out of Vaux power.
  10712. * When the flag is set, it means that GPIO1 is used for eeprom
  10713. * write protect and also implies that it is a LOM where GPIOs
  10714. * are not used to switch power.
  10715. */
  10716. tg3_get_eeprom_hw_cfg(tp);
  10717. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10718. /* Allow reads and writes to the
  10719. * APE register and memory space.
  10720. */
  10721. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10722. PCISTATE_ALLOW_APE_SHMEM_WR;
  10723. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10724. pci_state_reg);
  10725. }
  10726. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10727. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10728. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10731. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10732. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10733. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10734. * It is also used as eeprom write protect on LOMs.
  10735. */
  10736. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10737. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10738. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10739. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10740. GRC_LCLCTRL_GPIO_OUTPUT1);
  10741. /* Unused GPIO3 must be driven as output on 5752 because there
  10742. * are no pull-up resistors on unused GPIO pins.
  10743. */
  10744. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10745. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10747. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10748. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10749. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10750. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10751. /* Turn off the debug UART. */
  10752. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10753. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10754. /* Keep VMain power. */
  10755. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10756. GRC_LCLCTRL_GPIO_OUTPUT0;
  10757. }
  10758. /* Force the chip into D0. */
  10759. err = tg3_set_power_state(tp, PCI_D0);
  10760. if (err) {
  10761. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10762. pci_name(tp->pdev));
  10763. return err;
  10764. }
  10765. /* Derive initial jumbo mode from MTU assigned in
  10766. * ether_setup() via the alloc_etherdev() call
  10767. */
  10768. if (tp->dev->mtu > ETH_DATA_LEN &&
  10769. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10770. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10771. /* Determine WakeOnLan speed to use. */
  10772. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10773. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10774. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10775. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10776. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10777. } else {
  10778. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10779. }
  10780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10781. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10782. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10783. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10784. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10785. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10786. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10787. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10788. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10789. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10790. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10791. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10792. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10793. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10794. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10795. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10796. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10797. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10798. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  10799. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  10800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10801. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10802. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10804. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10805. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10806. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10807. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10808. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10809. } else
  10810. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10811. }
  10812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10813. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10814. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10815. if (tp->phy_otp == 0)
  10816. tp->phy_otp = TG3_OTP_DEFAULT;
  10817. }
  10818. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10819. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10820. else
  10821. tp->mi_mode = MAC_MI_MODE_BASE;
  10822. tp->coalesce_mode = 0;
  10823. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10824. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10825. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10828. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10829. err = tg3_mdio_init(tp);
  10830. if (err)
  10831. return err;
  10832. /* Initialize data/descriptor byte/word swapping. */
  10833. val = tr32(GRC_MODE);
  10834. val &= GRC_MODE_HOST_STACKUP;
  10835. tw32(GRC_MODE, val | tp->grc_mode);
  10836. tg3_switch_clocks(tp);
  10837. /* Clear this out for sanity. */
  10838. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10839. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10840. &pci_state_reg);
  10841. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10842. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10843. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10844. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10845. chiprevid == CHIPREV_ID_5701_B0 ||
  10846. chiprevid == CHIPREV_ID_5701_B2 ||
  10847. chiprevid == CHIPREV_ID_5701_B5) {
  10848. void __iomem *sram_base;
  10849. /* Write some dummy words into the SRAM status block
  10850. * area, see if it reads back correctly. If the return
  10851. * value is bad, force enable the PCIX workaround.
  10852. */
  10853. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10854. writel(0x00000000, sram_base);
  10855. writel(0x00000000, sram_base + 4);
  10856. writel(0xffffffff, sram_base + 4);
  10857. if (readl(sram_base) != 0x00000000)
  10858. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10859. }
  10860. }
  10861. udelay(50);
  10862. tg3_nvram_init(tp);
  10863. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10864. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10865. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10866. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10867. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10868. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10869. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10870. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10871. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10872. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10873. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10874. HOSTCC_MODE_CLRTICK_TXBD);
  10875. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10876. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10877. tp->misc_host_ctrl);
  10878. }
  10879. /* Preserve the APE MAC_MODE bits */
  10880. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10881. tp->mac_mode = tr32(MAC_MODE) |
  10882. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10883. else
  10884. tp->mac_mode = TG3_DEF_MAC_MODE;
  10885. /* these are limited to 10/100 only */
  10886. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10887. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10888. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10889. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10890. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10891. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10892. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10893. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10894. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10895. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10896. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10897. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10898. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10899. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10900. err = tg3_phy_probe(tp);
  10901. if (err) {
  10902. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10903. pci_name(tp->pdev), err);
  10904. /* ... but do not return immediately ... */
  10905. tg3_mdio_fini(tp);
  10906. }
  10907. tg3_read_partno(tp);
  10908. tg3_read_fw_ver(tp);
  10909. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10910. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10911. } else {
  10912. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10913. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10914. else
  10915. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10916. }
  10917. /* 5700 {AX,BX} chips have a broken status block link
  10918. * change bit implementation, so we must use the
  10919. * status register in those cases.
  10920. */
  10921. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10922. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10923. else
  10924. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10925. /* The led_ctrl is set during tg3_phy_probe, here we might
  10926. * have to force the link status polling mechanism based
  10927. * upon subsystem IDs.
  10928. */
  10929. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10930. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10931. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10932. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10933. TG3_FLAG_USE_LINKCHG_REG);
  10934. }
  10935. /* For all SERDES we poll the MAC status register. */
  10936. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10937. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10938. else
  10939. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10940. tp->rx_offset = NET_IP_ALIGN;
  10941. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10942. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10943. tp->rx_offset = 0;
  10944. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10945. /* Increment the rx prod index on the rx std ring by at most
  10946. * 8 for these chips to workaround hw errata.
  10947. */
  10948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10949. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10951. tp->rx_std_max_post = 8;
  10952. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10953. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10954. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10955. return err;
  10956. }
  10957. #ifdef CONFIG_SPARC
  10958. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10959. {
  10960. struct net_device *dev = tp->dev;
  10961. struct pci_dev *pdev = tp->pdev;
  10962. struct device_node *dp = pci_device_to_OF_node(pdev);
  10963. const unsigned char *addr;
  10964. int len;
  10965. addr = of_get_property(dp, "local-mac-address", &len);
  10966. if (addr && len == 6) {
  10967. memcpy(dev->dev_addr, addr, 6);
  10968. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10969. return 0;
  10970. }
  10971. return -ENODEV;
  10972. }
  10973. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10974. {
  10975. struct net_device *dev = tp->dev;
  10976. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10977. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10978. return 0;
  10979. }
  10980. #endif
  10981. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10982. {
  10983. struct net_device *dev = tp->dev;
  10984. u32 hi, lo, mac_offset;
  10985. int addr_ok = 0;
  10986. #ifdef CONFIG_SPARC
  10987. if (!tg3_get_macaddr_sparc(tp))
  10988. return 0;
  10989. #endif
  10990. mac_offset = 0x7c;
  10991. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10992. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10993. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10994. mac_offset = 0xcc;
  10995. if (tg3_nvram_lock(tp))
  10996. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10997. else
  10998. tg3_nvram_unlock(tp);
  10999. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11000. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11001. mac_offset = 0xcc;
  11002. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11003. mac_offset = 0x10;
  11004. /* First try to get it from MAC address mailbox. */
  11005. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11006. if ((hi >> 16) == 0x484b) {
  11007. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11008. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11009. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11010. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11011. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11012. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11013. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11014. /* Some old bootcode may report a 0 MAC address in SRAM */
  11015. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11016. }
  11017. if (!addr_ok) {
  11018. /* Next, try NVRAM. */
  11019. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11020. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11021. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11022. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11023. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11024. }
  11025. /* Finally just fetch it out of the MAC control regs. */
  11026. else {
  11027. hi = tr32(MAC_ADDR_0_HIGH);
  11028. lo = tr32(MAC_ADDR_0_LOW);
  11029. dev->dev_addr[5] = lo & 0xff;
  11030. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11031. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11032. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11033. dev->dev_addr[1] = hi & 0xff;
  11034. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11035. }
  11036. }
  11037. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11038. #ifdef CONFIG_SPARC
  11039. if (!tg3_get_default_macaddr_sparc(tp))
  11040. return 0;
  11041. #endif
  11042. return -EINVAL;
  11043. }
  11044. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11045. return 0;
  11046. }
  11047. #define BOUNDARY_SINGLE_CACHELINE 1
  11048. #define BOUNDARY_MULTI_CACHELINE 2
  11049. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11050. {
  11051. int cacheline_size;
  11052. u8 byte;
  11053. int goal;
  11054. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11055. if (byte == 0)
  11056. cacheline_size = 1024;
  11057. else
  11058. cacheline_size = (int) byte * 4;
  11059. /* On 5703 and later chips, the boundary bits have no
  11060. * effect.
  11061. */
  11062. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11063. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11064. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11065. goto out;
  11066. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11067. goal = BOUNDARY_MULTI_CACHELINE;
  11068. #else
  11069. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11070. goal = BOUNDARY_SINGLE_CACHELINE;
  11071. #else
  11072. goal = 0;
  11073. #endif
  11074. #endif
  11075. if (!goal)
  11076. goto out;
  11077. /* PCI controllers on most RISC systems tend to disconnect
  11078. * when a device tries to burst across a cache-line boundary.
  11079. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11080. *
  11081. * Unfortunately, for PCI-E there are only limited
  11082. * write-side controls for this, and thus for reads
  11083. * we will still get the disconnects. We'll also waste
  11084. * these PCI cycles for both read and write for chips
  11085. * other than 5700 and 5701 which do not implement the
  11086. * boundary bits.
  11087. */
  11088. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11089. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11090. switch (cacheline_size) {
  11091. case 16:
  11092. case 32:
  11093. case 64:
  11094. case 128:
  11095. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11096. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11097. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11098. } else {
  11099. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11100. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11101. }
  11102. break;
  11103. case 256:
  11104. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11105. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11106. break;
  11107. default:
  11108. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11109. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11110. break;
  11111. }
  11112. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11113. switch (cacheline_size) {
  11114. case 16:
  11115. case 32:
  11116. case 64:
  11117. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11118. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11119. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11120. break;
  11121. }
  11122. /* fallthrough */
  11123. case 128:
  11124. default:
  11125. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11126. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11127. break;
  11128. }
  11129. } else {
  11130. switch (cacheline_size) {
  11131. case 16:
  11132. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11133. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11134. DMA_RWCTRL_WRITE_BNDRY_16);
  11135. break;
  11136. }
  11137. /* fallthrough */
  11138. case 32:
  11139. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11140. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11141. DMA_RWCTRL_WRITE_BNDRY_32);
  11142. break;
  11143. }
  11144. /* fallthrough */
  11145. case 64:
  11146. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11147. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11148. DMA_RWCTRL_WRITE_BNDRY_64);
  11149. break;
  11150. }
  11151. /* fallthrough */
  11152. case 128:
  11153. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11154. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11155. DMA_RWCTRL_WRITE_BNDRY_128);
  11156. break;
  11157. }
  11158. /* fallthrough */
  11159. case 256:
  11160. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11161. DMA_RWCTRL_WRITE_BNDRY_256);
  11162. break;
  11163. case 512:
  11164. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11165. DMA_RWCTRL_WRITE_BNDRY_512);
  11166. break;
  11167. case 1024:
  11168. default:
  11169. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11170. DMA_RWCTRL_WRITE_BNDRY_1024);
  11171. break;
  11172. }
  11173. }
  11174. out:
  11175. return val;
  11176. }
  11177. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11178. {
  11179. struct tg3_internal_buffer_desc test_desc;
  11180. u32 sram_dma_descs;
  11181. int i, ret;
  11182. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11183. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11184. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11185. tw32(RDMAC_STATUS, 0);
  11186. tw32(WDMAC_STATUS, 0);
  11187. tw32(BUFMGR_MODE, 0);
  11188. tw32(FTQ_RESET, 0);
  11189. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11190. test_desc.addr_lo = buf_dma & 0xffffffff;
  11191. test_desc.nic_mbuf = 0x00002100;
  11192. test_desc.len = size;
  11193. /*
  11194. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11195. * the *second* time the tg3 driver was getting loaded after an
  11196. * initial scan.
  11197. *
  11198. * Broadcom tells me:
  11199. * ...the DMA engine is connected to the GRC block and a DMA
  11200. * reset may affect the GRC block in some unpredictable way...
  11201. * The behavior of resets to individual blocks has not been tested.
  11202. *
  11203. * Broadcom noted the GRC reset will also reset all sub-components.
  11204. */
  11205. if (to_device) {
  11206. test_desc.cqid_sqid = (13 << 8) | 2;
  11207. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11208. udelay(40);
  11209. } else {
  11210. test_desc.cqid_sqid = (16 << 8) | 7;
  11211. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11212. udelay(40);
  11213. }
  11214. test_desc.flags = 0x00000005;
  11215. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11216. u32 val;
  11217. val = *(((u32 *)&test_desc) + i);
  11218. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11219. sram_dma_descs + (i * sizeof(u32)));
  11220. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11221. }
  11222. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11223. if (to_device) {
  11224. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11225. } else {
  11226. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11227. }
  11228. ret = -ENODEV;
  11229. for (i = 0; i < 40; i++) {
  11230. u32 val;
  11231. if (to_device)
  11232. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11233. else
  11234. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11235. if ((val & 0xffff) == sram_dma_descs) {
  11236. ret = 0;
  11237. break;
  11238. }
  11239. udelay(100);
  11240. }
  11241. return ret;
  11242. }
  11243. #define TEST_BUFFER_SIZE 0x2000
  11244. static int __devinit tg3_test_dma(struct tg3 *tp)
  11245. {
  11246. dma_addr_t buf_dma;
  11247. u32 *buf, saved_dma_rwctrl;
  11248. int ret;
  11249. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11250. if (!buf) {
  11251. ret = -ENOMEM;
  11252. goto out_nofree;
  11253. }
  11254. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11255. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11256. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11257. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11258. /* DMA read watermark not used on PCIE */
  11259. tp->dma_rwctrl |= 0x00180000;
  11260. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11261. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11262. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11263. tp->dma_rwctrl |= 0x003f0000;
  11264. else
  11265. tp->dma_rwctrl |= 0x003f000f;
  11266. } else {
  11267. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11268. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11269. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11270. u32 read_water = 0x7;
  11271. /* If the 5704 is behind the EPB bridge, we can
  11272. * do the less restrictive ONE_DMA workaround for
  11273. * better performance.
  11274. */
  11275. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11276. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11277. tp->dma_rwctrl |= 0x8000;
  11278. else if (ccval == 0x6 || ccval == 0x7)
  11279. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11280. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11281. read_water = 4;
  11282. /* Set bit 23 to enable PCIX hw bug fix */
  11283. tp->dma_rwctrl |=
  11284. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11285. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11286. (1 << 23);
  11287. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11288. /* 5780 always in PCIX mode */
  11289. tp->dma_rwctrl |= 0x00144000;
  11290. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11291. /* 5714 always in PCIX mode */
  11292. tp->dma_rwctrl |= 0x00148000;
  11293. } else {
  11294. tp->dma_rwctrl |= 0x001b000f;
  11295. }
  11296. }
  11297. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11298. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11299. tp->dma_rwctrl &= 0xfffffff0;
  11300. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11302. /* Remove this if it causes problems for some boards. */
  11303. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11304. /* On 5700/5701 chips, we need to set this bit.
  11305. * Otherwise the chip will issue cacheline transactions
  11306. * to streamable DMA memory with not all the byte
  11307. * enables turned on. This is an error on several
  11308. * RISC PCI controllers, in particular sparc64.
  11309. *
  11310. * On 5703/5704 chips, this bit has been reassigned
  11311. * a different meaning. In particular, it is used
  11312. * on those chips to enable a PCI-X workaround.
  11313. */
  11314. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11315. }
  11316. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11317. #if 0
  11318. /* Unneeded, already done by tg3_get_invariants. */
  11319. tg3_switch_clocks(tp);
  11320. #endif
  11321. ret = 0;
  11322. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11323. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11324. goto out;
  11325. /* It is best to perform DMA test with maximum write burst size
  11326. * to expose the 5700/5701 write DMA bug.
  11327. */
  11328. saved_dma_rwctrl = tp->dma_rwctrl;
  11329. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11330. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11331. while (1) {
  11332. u32 *p = buf, i;
  11333. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11334. p[i] = i;
  11335. /* Send the buffer to the chip. */
  11336. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11337. if (ret) {
  11338. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11339. break;
  11340. }
  11341. #if 0
  11342. /* validate data reached card RAM correctly. */
  11343. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11344. u32 val;
  11345. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11346. if (le32_to_cpu(val) != p[i]) {
  11347. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11348. /* ret = -ENODEV here? */
  11349. }
  11350. p[i] = 0;
  11351. }
  11352. #endif
  11353. /* Now read it back. */
  11354. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11355. if (ret) {
  11356. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11357. break;
  11358. }
  11359. /* Verify it. */
  11360. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11361. if (p[i] == i)
  11362. continue;
  11363. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11364. DMA_RWCTRL_WRITE_BNDRY_16) {
  11365. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11366. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11367. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11368. break;
  11369. } else {
  11370. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11371. ret = -ENODEV;
  11372. goto out;
  11373. }
  11374. }
  11375. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11376. /* Success. */
  11377. ret = 0;
  11378. break;
  11379. }
  11380. }
  11381. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11382. DMA_RWCTRL_WRITE_BNDRY_16) {
  11383. static struct pci_device_id dma_wait_state_chipsets[] = {
  11384. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11385. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11386. { },
  11387. };
  11388. /* DMA test passed without adjusting DMA boundary,
  11389. * now look for chipsets that are known to expose the
  11390. * DMA bug without failing the test.
  11391. */
  11392. if (pci_dev_present(dma_wait_state_chipsets)) {
  11393. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11394. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11395. }
  11396. else
  11397. /* Safe to use the calculated DMA boundary. */
  11398. tp->dma_rwctrl = saved_dma_rwctrl;
  11399. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11400. }
  11401. out:
  11402. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11403. out_nofree:
  11404. return ret;
  11405. }
  11406. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11407. {
  11408. tp->link_config.advertising =
  11409. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11410. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11411. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11412. ADVERTISED_Autoneg | ADVERTISED_MII);
  11413. tp->link_config.speed = SPEED_INVALID;
  11414. tp->link_config.duplex = DUPLEX_INVALID;
  11415. tp->link_config.autoneg = AUTONEG_ENABLE;
  11416. tp->link_config.active_speed = SPEED_INVALID;
  11417. tp->link_config.active_duplex = DUPLEX_INVALID;
  11418. tp->link_config.phy_is_low_power = 0;
  11419. tp->link_config.orig_speed = SPEED_INVALID;
  11420. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11421. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11422. }
  11423. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11424. {
  11425. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS &&
  11426. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  11427. tp->bufmgr_config.mbuf_read_dma_low_water =
  11428. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11429. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11430. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11431. tp->bufmgr_config.mbuf_high_water =
  11432. DEFAULT_MB_HIGH_WATER_5705;
  11433. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11434. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11435. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11436. tp->bufmgr_config.mbuf_high_water =
  11437. DEFAULT_MB_HIGH_WATER_5906;
  11438. }
  11439. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11440. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11441. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11442. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11443. tp->bufmgr_config.mbuf_high_water_jumbo =
  11444. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11445. } else {
  11446. tp->bufmgr_config.mbuf_read_dma_low_water =
  11447. DEFAULT_MB_RDMA_LOW_WATER;
  11448. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11449. DEFAULT_MB_MACRX_LOW_WATER;
  11450. tp->bufmgr_config.mbuf_high_water =
  11451. DEFAULT_MB_HIGH_WATER;
  11452. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11453. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11454. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11455. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11456. tp->bufmgr_config.mbuf_high_water_jumbo =
  11457. DEFAULT_MB_HIGH_WATER_JUMBO;
  11458. }
  11459. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11460. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11461. }
  11462. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11463. {
  11464. switch (tp->phy_id & PHY_ID_MASK) {
  11465. case PHY_ID_BCM5400: return "5400";
  11466. case PHY_ID_BCM5401: return "5401";
  11467. case PHY_ID_BCM5411: return "5411";
  11468. case PHY_ID_BCM5701: return "5701";
  11469. case PHY_ID_BCM5703: return "5703";
  11470. case PHY_ID_BCM5704: return "5704";
  11471. case PHY_ID_BCM5705: return "5705";
  11472. case PHY_ID_BCM5750: return "5750";
  11473. case PHY_ID_BCM5752: return "5752";
  11474. case PHY_ID_BCM5714: return "5714";
  11475. case PHY_ID_BCM5780: return "5780";
  11476. case PHY_ID_BCM5755: return "5755";
  11477. case PHY_ID_BCM5787: return "5787";
  11478. case PHY_ID_BCM5784: return "5784";
  11479. case PHY_ID_BCM5756: return "5722/5756";
  11480. case PHY_ID_BCM5906: return "5906";
  11481. case PHY_ID_BCM5761: return "5761";
  11482. case PHY_ID_BCM8002: return "8002/serdes";
  11483. case 0: return "serdes";
  11484. default: return "unknown";
  11485. }
  11486. }
  11487. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11488. {
  11489. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11490. strcpy(str, "PCI Express");
  11491. return str;
  11492. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11493. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11494. strcpy(str, "PCIX:");
  11495. if ((clock_ctrl == 7) ||
  11496. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11497. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11498. strcat(str, "133MHz");
  11499. else if (clock_ctrl == 0)
  11500. strcat(str, "33MHz");
  11501. else if (clock_ctrl == 2)
  11502. strcat(str, "50MHz");
  11503. else if (clock_ctrl == 4)
  11504. strcat(str, "66MHz");
  11505. else if (clock_ctrl == 6)
  11506. strcat(str, "100MHz");
  11507. } else {
  11508. strcpy(str, "PCI:");
  11509. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11510. strcat(str, "66MHz");
  11511. else
  11512. strcat(str, "33MHz");
  11513. }
  11514. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11515. strcat(str, ":32-bit");
  11516. else
  11517. strcat(str, ":64-bit");
  11518. return str;
  11519. }
  11520. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11521. {
  11522. struct pci_dev *peer;
  11523. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11524. for (func = 0; func < 8; func++) {
  11525. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11526. if (peer && peer != tp->pdev)
  11527. break;
  11528. pci_dev_put(peer);
  11529. }
  11530. /* 5704 can be configured in single-port mode, set peer to
  11531. * tp->pdev in that case.
  11532. */
  11533. if (!peer) {
  11534. peer = tp->pdev;
  11535. return peer;
  11536. }
  11537. /*
  11538. * We don't need to keep the refcount elevated; there's no way
  11539. * to remove one half of this device without removing the other
  11540. */
  11541. pci_dev_put(peer);
  11542. return peer;
  11543. }
  11544. static void __devinit tg3_init_coal(struct tg3 *tp)
  11545. {
  11546. struct ethtool_coalesce *ec = &tp->coal;
  11547. memset(ec, 0, sizeof(*ec));
  11548. ec->cmd = ETHTOOL_GCOALESCE;
  11549. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11550. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11551. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11552. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11553. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11554. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11555. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11556. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11557. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11558. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11559. HOSTCC_MODE_CLRTICK_TXBD)) {
  11560. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11561. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11562. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11563. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11564. }
  11565. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11566. ec->rx_coalesce_usecs_irq = 0;
  11567. ec->tx_coalesce_usecs_irq = 0;
  11568. ec->stats_block_coalesce_usecs = 0;
  11569. }
  11570. }
  11571. static const struct net_device_ops tg3_netdev_ops = {
  11572. .ndo_open = tg3_open,
  11573. .ndo_stop = tg3_close,
  11574. .ndo_start_xmit = tg3_start_xmit,
  11575. .ndo_get_stats = tg3_get_stats,
  11576. .ndo_validate_addr = eth_validate_addr,
  11577. .ndo_set_multicast_list = tg3_set_rx_mode,
  11578. .ndo_set_mac_address = tg3_set_mac_addr,
  11579. .ndo_do_ioctl = tg3_ioctl,
  11580. .ndo_tx_timeout = tg3_tx_timeout,
  11581. .ndo_change_mtu = tg3_change_mtu,
  11582. #if TG3_VLAN_TAG_USED
  11583. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11584. #endif
  11585. #ifdef CONFIG_NET_POLL_CONTROLLER
  11586. .ndo_poll_controller = tg3_poll_controller,
  11587. #endif
  11588. };
  11589. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11590. .ndo_open = tg3_open,
  11591. .ndo_stop = tg3_close,
  11592. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11593. .ndo_get_stats = tg3_get_stats,
  11594. .ndo_validate_addr = eth_validate_addr,
  11595. .ndo_set_multicast_list = tg3_set_rx_mode,
  11596. .ndo_set_mac_address = tg3_set_mac_addr,
  11597. .ndo_do_ioctl = tg3_ioctl,
  11598. .ndo_tx_timeout = tg3_tx_timeout,
  11599. .ndo_change_mtu = tg3_change_mtu,
  11600. #if TG3_VLAN_TAG_USED
  11601. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11602. #endif
  11603. #ifdef CONFIG_NET_POLL_CONTROLLER
  11604. .ndo_poll_controller = tg3_poll_controller,
  11605. #endif
  11606. };
  11607. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11608. const struct pci_device_id *ent)
  11609. {
  11610. static int tg3_version_printed = 0;
  11611. struct net_device *dev;
  11612. struct tg3 *tp;
  11613. int i, err, pm_cap;
  11614. u32 sndmbx, rcvmbx, intmbx;
  11615. char str[40];
  11616. u64 dma_mask, persist_dma_mask;
  11617. if (tg3_version_printed++ == 0)
  11618. printk(KERN_INFO "%s", version);
  11619. err = pci_enable_device(pdev);
  11620. if (err) {
  11621. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11622. "aborting.\n");
  11623. return err;
  11624. }
  11625. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11626. if (err) {
  11627. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11628. "aborting.\n");
  11629. goto err_out_disable_pdev;
  11630. }
  11631. pci_set_master(pdev);
  11632. /* Find power-management capability. */
  11633. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11634. if (pm_cap == 0) {
  11635. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11636. "aborting.\n");
  11637. err = -EIO;
  11638. goto err_out_free_res;
  11639. }
  11640. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11641. if (!dev) {
  11642. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11643. err = -ENOMEM;
  11644. goto err_out_free_res;
  11645. }
  11646. SET_NETDEV_DEV(dev, &pdev->dev);
  11647. #if TG3_VLAN_TAG_USED
  11648. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11649. #endif
  11650. tp = netdev_priv(dev);
  11651. tp->pdev = pdev;
  11652. tp->dev = dev;
  11653. tp->pm_cap = pm_cap;
  11654. tp->rx_mode = TG3_DEF_RX_MODE;
  11655. tp->tx_mode = TG3_DEF_TX_MODE;
  11656. if (tg3_debug > 0)
  11657. tp->msg_enable = tg3_debug;
  11658. else
  11659. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11660. /* The word/byte swap controls here control register access byte
  11661. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11662. * setting below.
  11663. */
  11664. tp->misc_host_ctrl =
  11665. MISC_HOST_CTRL_MASK_PCI_INT |
  11666. MISC_HOST_CTRL_WORD_SWAP |
  11667. MISC_HOST_CTRL_INDIR_ACCESS |
  11668. MISC_HOST_CTRL_PCISTATE_RW;
  11669. /* The NONFRM (non-frame) byte/word swap controls take effect
  11670. * on descriptor entries, anything which isn't packet data.
  11671. *
  11672. * The StrongARM chips on the board (one for tx, one for rx)
  11673. * are running in big-endian mode.
  11674. */
  11675. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11676. GRC_MODE_WSWAP_NONFRM_DATA);
  11677. #ifdef __BIG_ENDIAN
  11678. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11679. #endif
  11680. spin_lock_init(&tp->lock);
  11681. spin_lock_init(&tp->indirect_lock);
  11682. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11683. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11684. if (!tp->regs) {
  11685. printk(KERN_ERR PFX "Cannot map device registers, "
  11686. "aborting.\n");
  11687. err = -ENOMEM;
  11688. goto err_out_free_dev;
  11689. }
  11690. tg3_init_link_config(tp);
  11691. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11692. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11693. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11694. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11695. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11696. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  11697. struct tg3_napi *tnapi = &tp->napi[i];
  11698. tnapi->tp = tp;
  11699. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  11700. tnapi->int_mbox = intmbx;
  11701. if (i < 4)
  11702. intmbx += 0x8;
  11703. else
  11704. intmbx += 0x4;
  11705. tnapi->consmbox = rcvmbx;
  11706. tnapi->prodmbox = sndmbx;
  11707. if (i)
  11708. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  11709. else
  11710. tnapi->coal_now = HOSTCC_MODE_NOW;
  11711. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  11712. break;
  11713. /*
  11714. * If we support MSIX, we'll be using RSS. If we're using
  11715. * RSS, the first vector only handles link interrupts and the
  11716. * remaining vectors handle rx and tx interrupts. Reuse the
  11717. * mailbox values for the next iteration. The values we setup
  11718. * above are still useful for the single vectored mode.
  11719. */
  11720. if (!i)
  11721. continue;
  11722. rcvmbx += 0x8;
  11723. if (sndmbx & 0x4)
  11724. sndmbx -= 0x4;
  11725. else
  11726. sndmbx += 0xc;
  11727. }
  11728. netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64);
  11729. dev->ethtool_ops = &tg3_ethtool_ops;
  11730. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11731. dev->irq = pdev->irq;
  11732. err = tg3_get_invariants(tp);
  11733. if (err) {
  11734. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11735. "aborting.\n");
  11736. goto err_out_iounmap;
  11737. }
  11738. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11739. dev->netdev_ops = &tg3_netdev_ops;
  11740. else
  11741. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11742. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11743. * device behind the EPB cannot support DMA addresses > 40-bit.
  11744. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11745. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11746. * do DMA address check in tg3_start_xmit().
  11747. */
  11748. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11749. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11750. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11751. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11752. #ifdef CONFIG_HIGHMEM
  11753. dma_mask = DMA_BIT_MASK(64);
  11754. #endif
  11755. } else
  11756. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11757. /* Configure DMA attributes. */
  11758. if (dma_mask > DMA_BIT_MASK(32)) {
  11759. err = pci_set_dma_mask(pdev, dma_mask);
  11760. if (!err) {
  11761. dev->features |= NETIF_F_HIGHDMA;
  11762. err = pci_set_consistent_dma_mask(pdev,
  11763. persist_dma_mask);
  11764. if (err < 0) {
  11765. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11766. "DMA for consistent allocations\n");
  11767. goto err_out_iounmap;
  11768. }
  11769. }
  11770. }
  11771. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11772. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11773. if (err) {
  11774. printk(KERN_ERR PFX "No usable DMA configuration, "
  11775. "aborting.\n");
  11776. goto err_out_iounmap;
  11777. }
  11778. }
  11779. tg3_init_bufmgr_config(tp);
  11780. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11781. tp->fw_needed = FIRMWARE_TG3;
  11782. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11783. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11784. }
  11785. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11786. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11787. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11789. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11790. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11791. } else {
  11792. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11794. tp->fw_needed = FIRMWARE_TG3TSO5;
  11795. else
  11796. tp->fw_needed = FIRMWARE_TG3TSO;
  11797. }
  11798. /* TSO is on by default on chips that support hardware TSO.
  11799. * Firmware TSO on older chips gives lower performance, so it
  11800. * is off by default, but can be enabled using ethtool.
  11801. */
  11802. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11803. if (dev->features & NETIF_F_IP_CSUM)
  11804. dev->features |= NETIF_F_TSO;
  11805. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11806. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11807. dev->features |= NETIF_F_TSO6;
  11808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11809. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11810. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11814. dev->features |= NETIF_F_TSO_ECN;
  11815. }
  11816. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11817. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11818. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11819. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11820. tp->rx_pending = 63;
  11821. }
  11822. err = tg3_get_device_address(tp);
  11823. if (err) {
  11824. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11825. "aborting.\n");
  11826. goto err_out_fw;
  11827. }
  11828. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11829. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11830. if (!tp->aperegs) {
  11831. printk(KERN_ERR PFX "Cannot map APE registers, "
  11832. "aborting.\n");
  11833. err = -ENOMEM;
  11834. goto err_out_fw;
  11835. }
  11836. tg3_ape_lock_init(tp);
  11837. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11838. tg3_read_dash_ver(tp);
  11839. }
  11840. /*
  11841. * Reset chip in case UNDI or EFI driver did not shutdown
  11842. * DMA self test will enable WDMAC and we'll see (spurious)
  11843. * pending DMA on the PCI bus at that point.
  11844. */
  11845. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11846. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11847. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11848. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11849. }
  11850. err = tg3_test_dma(tp);
  11851. if (err) {
  11852. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11853. goto err_out_apeunmap;
  11854. }
  11855. /* flow control autonegotiation is default behavior */
  11856. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11857. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11858. tg3_init_coal(tp);
  11859. pci_set_drvdata(pdev, dev);
  11860. err = register_netdev(dev);
  11861. if (err) {
  11862. printk(KERN_ERR PFX "Cannot register net device, "
  11863. "aborting.\n");
  11864. goto err_out_apeunmap;
  11865. }
  11866. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11867. dev->name,
  11868. tp->board_part_number,
  11869. tp->pci_chip_rev_id,
  11870. tg3_bus_string(tp, str),
  11871. dev->dev_addr);
  11872. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  11873. struct phy_device *phydev;
  11874. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  11875. printk(KERN_INFO
  11876. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11877. tp->dev->name, phydev->drv->name,
  11878. dev_name(&phydev->dev));
  11879. } else
  11880. printk(KERN_INFO
  11881. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11882. tp->dev->name, tg3_phy_string(tp),
  11883. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11884. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11885. "10/100/1000Base-T")),
  11886. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11887. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11888. dev->name,
  11889. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11890. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11891. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11892. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11893. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11894. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11895. dev->name, tp->dma_rwctrl,
  11896. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11897. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11898. return 0;
  11899. err_out_apeunmap:
  11900. if (tp->aperegs) {
  11901. iounmap(tp->aperegs);
  11902. tp->aperegs = NULL;
  11903. }
  11904. err_out_fw:
  11905. if (tp->fw)
  11906. release_firmware(tp->fw);
  11907. err_out_iounmap:
  11908. if (tp->regs) {
  11909. iounmap(tp->regs);
  11910. tp->regs = NULL;
  11911. }
  11912. err_out_free_dev:
  11913. free_netdev(dev);
  11914. err_out_free_res:
  11915. pci_release_regions(pdev);
  11916. err_out_disable_pdev:
  11917. pci_disable_device(pdev);
  11918. pci_set_drvdata(pdev, NULL);
  11919. return err;
  11920. }
  11921. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11922. {
  11923. struct net_device *dev = pci_get_drvdata(pdev);
  11924. if (dev) {
  11925. struct tg3 *tp = netdev_priv(dev);
  11926. if (tp->fw)
  11927. release_firmware(tp->fw);
  11928. flush_scheduled_work();
  11929. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11930. tg3_phy_fini(tp);
  11931. tg3_mdio_fini(tp);
  11932. }
  11933. unregister_netdev(dev);
  11934. if (tp->aperegs) {
  11935. iounmap(tp->aperegs);
  11936. tp->aperegs = NULL;
  11937. }
  11938. if (tp->regs) {
  11939. iounmap(tp->regs);
  11940. tp->regs = NULL;
  11941. }
  11942. free_netdev(dev);
  11943. pci_release_regions(pdev);
  11944. pci_disable_device(pdev);
  11945. pci_set_drvdata(pdev, NULL);
  11946. }
  11947. }
  11948. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11949. {
  11950. struct net_device *dev = pci_get_drvdata(pdev);
  11951. struct tg3 *tp = netdev_priv(dev);
  11952. pci_power_t target_state;
  11953. int err;
  11954. /* PCI register 4 needs to be saved whether netif_running() or not.
  11955. * MSI address and data need to be saved if using MSI and
  11956. * netif_running().
  11957. */
  11958. pci_save_state(pdev);
  11959. if (!netif_running(dev))
  11960. return 0;
  11961. flush_scheduled_work();
  11962. tg3_phy_stop(tp);
  11963. tg3_netif_stop(tp);
  11964. del_timer_sync(&tp->timer);
  11965. tg3_full_lock(tp, 1);
  11966. tg3_disable_ints(tp);
  11967. tg3_full_unlock(tp);
  11968. netif_device_detach(dev);
  11969. tg3_full_lock(tp, 0);
  11970. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11971. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11972. tg3_full_unlock(tp);
  11973. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11974. err = tg3_set_power_state(tp, target_state);
  11975. if (err) {
  11976. int err2;
  11977. tg3_full_lock(tp, 0);
  11978. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11979. err2 = tg3_restart_hw(tp, 1);
  11980. if (err2)
  11981. goto out;
  11982. tp->timer.expires = jiffies + tp->timer_offset;
  11983. add_timer(&tp->timer);
  11984. netif_device_attach(dev);
  11985. tg3_netif_start(tp);
  11986. out:
  11987. tg3_full_unlock(tp);
  11988. if (!err2)
  11989. tg3_phy_start(tp);
  11990. }
  11991. return err;
  11992. }
  11993. static int tg3_resume(struct pci_dev *pdev)
  11994. {
  11995. struct net_device *dev = pci_get_drvdata(pdev);
  11996. struct tg3 *tp = netdev_priv(dev);
  11997. int err;
  11998. pci_restore_state(tp->pdev);
  11999. if (!netif_running(dev))
  12000. return 0;
  12001. err = tg3_set_power_state(tp, PCI_D0);
  12002. if (err)
  12003. return err;
  12004. netif_device_attach(dev);
  12005. tg3_full_lock(tp, 0);
  12006. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12007. err = tg3_restart_hw(tp, 1);
  12008. if (err)
  12009. goto out;
  12010. tp->timer.expires = jiffies + tp->timer_offset;
  12011. add_timer(&tp->timer);
  12012. tg3_netif_start(tp);
  12013. out:
  12014. tg3_full_unlock(tp);
  12015. if (!err)
  12016. tg3_phy_start(tp);
  12017. return err;
  12018. }
  12019. static struct pci_driver tg3_driver = {
  12020. .name = DRV_MODULE_NAME,
  12021. .id_table = tg3_pci_tbl,
  12022. .probe = tg3_init_one,
  12023. .remove = __devexit_p(tg3_remove_one),
  12024. .suspend = tg3_suspend,
  12025. .resume = tg3_resume
  12026. };
  12027. static int __init tg3_init(void)
  12028. {
  12029. return pci_register_driver(&tg3_driver);
  12030. }
  12031. static void __exit tg3_cleanup(void)
  12032. {
  12033. pci_unregister_driver(&tg3_driver);
  12034. }
  12035. module_init(tg3_init);
  12036. module_exit(tg3_cleanup);