be.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #ifndef BE_H
  18. #define BE_H
  19. #include <linux/pci.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/delay.h>
  22. #include <net/tcp.h>
  23. #include <net/ip.h>
  24. #include <net/ipv6.h>
  25. #include <linux/if_vlan.h>
  26. #include <linux/workqueue.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/firmware.h>
  29. #include <linux/slab.h>
  30. #include <linux/u64_stats_sync.h>
  31. #include "be_hw.h"
  32. #include "be_roce.h"
  33. #define DRV_VER "4.9.224.0u"
  34. #define DRV_NAME "be2net"
  35. #define BE_NAME "Emulex BladeEngine2"
  36. #define BE3_NAME "Emulex BladeEngine3"
  37. #define OC_NAME "Emulex OneConnect"
  38. #define OC_NAME_BE OC_NAME "(be3)"
  39. #define OC_NAME_LANCER OC_NAME "(Lancer)"
  40. #define OC_NAME_SH OC_NAME "(Skyhawk)"
  41. #define DRV_DESC "Emulex OneConnect 10Gbps NIC Driver"
  42. #define BE_VENDOR_ID 0x19a2
  43. #define EMULEX_VENDOR_ID 0x10df
  44. #define BE_DEVICE_ID1 0x211
  45. #define BE_DEVICE_ID2 0x221
  46. #define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
  47. #define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
  48. #define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
  49. #define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
  50. #define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
  51. #define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
  52. #define OC_SUBSYS_DEVICE_ID1 0xE602
  53. #define OC_SUBSYS_DEVICE_ID2 0xE642
  54. #define OC_SUBSYS_DEVICE_ID3 0xE612
  55. #define OC_SUBSYS_DEVICE_ID4 0xE652
  56. static inline char *nic_name(struct pci_dev *pdev)
  57. {
  58. switch (pdev->device) {
  59. case OC_DEVICE_ID1:
  60. return OC_NAME;
  61. case OC_DEVICE_ID2:
  62. return OC_NAME_BE;
  63. case OC_DEVICE_ID3:
  64. case OC_DEVICE_ID4:
  65. return OC_NAME_LANCER;
  66. case BE_DEVICE_ID2:
  67. return BE3_NAME;
  68. case OC_DEVICE_ID5:
  69. case OC_DEVICE_ID6:
  70. return OC_NAME_SH;
  71. default:
  72. return BE_NAME;
  73. }
  74. }
  75. /* Number of bytes of an RX frame that are copied to skb->data */
  76. #define BE_HDR_LEN ((u16) 64)
  77. /* allocate extra space to allow tunneling decapsulation without head reallocation */
  78. #define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
  79. #define BE_MAX_JUMBO_FRAME_SIZE 9018
  80. #define BE_MIN_MTU 256
  81. #define BE_NUM_VLANS_SUPPORTED 64
  82. #define BE_UMC_NUM_VLANS_SUPPORTED 15
  83. #define BE_MAX_EQD 128u
  84. #define BE_MAX_TX_FRAG_COUNT 30
  85. #define EVNT_Q_LEN 1024
  86. #define TX_Q_LEN 2048
  87. #define TX_CQ_LEN 1024
  88. #define RX_Q_LEN 1024 /* Does not support any other value */
  89. #define RX_CQ_LEN 1024
  90. #define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
  91. #define MCC_CQ_LEN 256
  92. #define BE2_MAX_RSS_QS 4
  93. #define BE3_MAX_RSS_QS 16
  94. #define BE3_MAX_TX_QS 16
  95. #define BE3_MAX_EVT_QS 16
  96. #define MAX_RX_QS 32
  97. #define MAX_EVT_QS 32
  98. #define MAX_TX_QS 32
  99. #define MAX_ROCE_EQS 5
  100. #define MAX_MSIX_VECTORS 32
  101. #define MIN_MSIX_VECTORS 1
  102. #define BE_TX_BUDGET 256
  103. #define BE_NAPI_WEIGHT 64
  104. #define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
  105. #define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
  106. #define MAX_VFS 30 /* Max VFs supported by BE3 FW */
  107. #define FW_VER_LEN 32
  108. struct be_dma_mem {
  109. void *va;
  110. dma_addr_t dma;
  111. u32 size;
  112. };
  113. struct be_queue_info {
  114. struct be_dma_mem dma_mem;
  115. u16 len;
  116. u16 entry_size; /* Size of an element in the queue */
  117. u16 id;
  118. u16 tail, head;
  119. bool created;
  120. atomic_t used; /* Number of valid elements in the queue */
  121. };
  122. static inline u32 MODULO(u16 val, u16 limit)
  123. {
  124. BUG_ON(limit & (limit - 1));
  125. return val & (limit - 1);
  126. }
  127. static inline void index_adv(u16 *index, u16 val, u16 limit)
  128. {
  129. *index = MODULO((*index + val), limit);
  130. }
  131. static inline void index_inc(u16 *index, u16 limit)
  132. {
  133. *index = MODULO((*index + 1), limit);
  134. }
  135. static inline void *queue_head_node(struct be_queue_info *q)
  136. {
  137. return q->dma_mem.va + q->head * q->entry_size;
  138. }
  139. static inline void *queue_tail_node(struct be_queue_info *q)
  140. {
  141. return q->dma_mem.va + q->tail * q->entry_size;
  142. }
  143. static inline void *queue_index_node(struct be_queue_info *q, u16 index)
  144. {
  145. return q->dma_mem.va + index * q->entry_size;
  146. }
  147. static inline void queue_head_inc(struct be_queue_info *q)
  148. {
  149. index_inc(&q->head, q->len);
  150. }
  151. static inline void index_dec(u16 *index, u16 limit)
  152. {
  153. *index = MODULO((*index - 1), limit);
  154. }
  155. static inline void queue_tail_inc(struct be_queue_info *q)
  156. {
  157. index_inc(&q->tail, q->len);
  158. }
  159. struct be_eq_obj {
  160. struct be_queue_info q;
  161. char desc[32];
  162. /* Adaptive interrupt coalescing (AIC) info */
  163. bool enable_aic;
  164. u32 min_eqd; /* in usecs */
  165. u32 max_eqd; /* in usecs */
  166. u32 eqd; /* configured val when aic is off */
  167. u32 cur_eqd; /* in usecs */
  168. u8 idx; /* array index */
  169. u8 msix_idx;
  170. u16 tx_budget;
  171. u16 spurious_intr;
  172. struct napi_struct napi;
  173. struct be_adapter *adapter;
  174. #ifdef CONFIG_NET_RX_BUSY_POLL
  175. #define BE_EQ_IDLE 0
  176. #define BE_EQ_NAPI 1 /* napi owns this EQ */
  177. #define BE_EQ_POLL 2 /* poll owns this EQ */
  178. #define BE_EQ_LOCKED (BE_EQ_NAPI | BE_EQ_POLL)
  179. #define BE_EQ_NAPI_YIELD 4 /* napi yielded this EQ */
  180. #define BE_EQ_POLL_YIELD 8 /* poll yielded this EQ */
  181. #define BE_EQ_YIELD (BE_EQ_NAPI_YIELD | BE_EQ_POLL_YIELD)
  182. #define BE_EQ_USER_PEND (BE_EQ_POLL | BE_EQ_POLL_YIELD)
  183. unsigned int state;
  184. spinlock_t lock; /* lock to serialize napi and busy-poll */
  185. #endif /* CONFIG_NET_RX_BUSY_POLL */
  186. } ____cacheline_aligned_in_smp;
  187. struct be_aic_obj { /* Adaptive interrupt coalescing (AIC) info */
  188. bool enable;
  189. u32 min_eqd; /* in usecs */
  190. u32 max_eqd; /* in usecs */
  191. u32 prev_eqd; /* in usecs */
  192. u32 et_eqd; /* configured val when aic is off */
  193. ulong jiffies;
  194. u64 rx_pkts_prev; /* Used to calculate RX pps */
  195. u64 tx_reqs_prev; /* Used to calculate TX pps */
  196. };
  197. enum {
  198. NAPI_POLLING,
  199. BUSY_POLLING
  200. };
  201. struct be_mcc_obj {
  202. struct be_queue_info q;
  203. struct be_queue_info cq;
  204. bool rearm_cq;
  205. };
  206. struct be_tx_stats {
  207. u64 tx_bytes;
  208. u64 tx_pkts;
  209. u64 tx_reqs;
  210. u64 tx_wrbs;
  211. u64 tx_compl;
  212. ulong tx_jiffies;
  213. u32 tx_stops;
  214. u32 tx_drv_drops; /* pkts dropped by driver */
  215. struct u64_stats_sync sync;
  216. struct u64_stats_sync sync_compl;
  217. };
  218. struct be_tx_obj {
  219. u32 db_offset;
  220. struct be_queue_info q;
  221. struct be_queue_info cq;
  222. /* Remember the skbs that were transmitted */
  223. struct sk_buff *sent_skb_list[TX_Q_LEN];
  224. struct be_tx_stats stats;
  225. } ____cacheline_aligned_in_smp;
  226. /* Struct to remember the pages posted for rx frags */
  227. struct be_rx_page_info {
  228. struct page *page;
  229. DEFINE_DMA_UNMAP_ADDR(bus);
  230. u16 page_offset;
  231. bool last_page_user;
  232. };
  233. struct be_rx_stats {
  234. u64 rx_bytes;
  235. u64 rx_pkts;
  236. u32 rx_drops_no_skbs; /* skb allocation errors */
  237. u32 rx_drops_no_frags; /* HW has no fetched frags */
  238. u32 rx_post_fail; /* page post alloc failures */
  239. u32 rx_compl;
  240. u32 rx_mcast_pkts;
  241. u32 rx_compl_err; /* completions with err set */
  242. struct u64_stats_sync sync;
  243. };
  244. struct be_rx_compl_info {
  245. u32 rss_hash;
  246. u16 vlan_tag;
  247. u16 pkt_size;
  248. u16 rxq_idx;
  249. u16 port;
  250. u8 vlanf;
  251. u8 num_rcvd;
  252. u8 err;
  253. u8 ipf;
  254. u8 tcpf;
  255. u8 udpf;
  256. u8 ip_csum;
  257. u8 l4_csum;
  258. u8 ipv6;
  259. u8 vtm;
  260. u8 pkt_type;
  261. u8 ip_frag;
  262. };
  263. struct be_rx_obj {
  264. struct be_adapter *adapter;
  265. struct be_queue_info q;
  266. struct be_queue_info cq;
  267. struct be_rx_compl_info rxcp;
  268. struct be_rx_page_info page_info_tbl[RX_Q_LEN];
  269. struct be_rx_stats stats;
  270. u8 rss_id;
  271. bool rx_post_starved; /* Zero rx frags have been posted to BE */
  272. } ____cacheline_aligned_in_smp;
  273. struct be_drv_stats {
  274. u32 be_on_die_temperature;
  275. u32 eth_red_drops;
  276. u32 rx_drops_no_pbuf;
  277. u32 rx_drops_no_txpb;
  278. u32 rx_drops_no_erx_descr;
  279. u32 rx_drops_no_tpre_descr;
  280. u32 rx_drops_too_many_frags;
  281. u32 forwarded_packets;
  282. u32 rx_drops_mtu;
  283. u32 rx_crc_errors;
  284. u32 rx_alignment_symbol_errors;
  285. u32 rx_pause_frames;
  286. u32 rx_priority_pause_frames;
  287. u32 rx_control_frames;
  288. u32 rx_in_range_errors;
  289. u32 rx_out_range_errors;
  290. u32 rx_frame_too_long;
  291. u32 rx_address_filtered;
  292. u32 rx_dropped_too_small;
  293. u32 rx_dropped_too_short;
  294. u32 rx_dropped_header_too_small;
  295. u32 rx_dropped_tcp_length;
  296. u32 rx_dropped_runt;
  297. u32 rx_ip_checksum_errs;
  298. u32 rx_tcp_checksum_errs;
  299. u32 rx_udp_checksum_errs;
  300. u32 tx_pauseframes;
  301. u32 tx_priority_pauseframes;
  302. u32 tx_controlframes;
  303. u32 rxpp_fifo_overflow_drop;
  304. u32 rx_input_fifo_overflow_drop;
  305. u32 pmem_fifo_overflow_drop;
  306. u32 jabber_events;
  307. u32 rx_roce_bytes_lsd;
  308. u32 rx_roce_bytes_msd;
  309. u32 rx_roce_frames;
  310. u32 roce_drops_payload_len;
  311. u32 roce_drops_crc;
  312. };
  313. struct be_vf_cfg {
  314. unsigned char mac_addr[ETH_ALEN];
  315. int if_handle;
  316. int pmac_id;
  317. u16 def_vid;
  318. u16 vlan_tag;
  319. u32 tx_rate;
  320. };
  321. enum vf_state {
  322. ENABLED = 0,
  323. ASSIGNED = 1
  324. };
  325. #define BE_FLAGS_LINK_STATUS_INIT 1
  326. #define BE_FLAGS_WORKER_SCHEDULED (1 << 3)
  327. #define BE_FLAGS_VLAN_PROMISC (1 << 4)
  328. #define BE_FLAGS_NAPI_ENABLED (1 << 9)
  329. #define BE_UC_PMAC_COUNT 30
  330. #define BE_VF_UC_PMAC_COUNT 2
  331. #define BE_FLAGS_QNQ_ASYNC_EVT_RCVD (1 << 11)
  332. /* Ethtool set_dump flags */
  333. #define LANCER_INITIATE_FW_DUMP 0x1
  334. struct phy_info {
  335. u8 transceiver;
  336. u8 autoneg;
  337. u8 fc_autoneg;
  338. u8 port_type;
  339. u16 phy_type;
  340. u16 interface_type;
  341. u32 misc_params;
  342. u16 auto_speeds_supported;
  343. u16 fixed_speeds_supported;
  344. int link_speed;
  345. u32 dac_cable_len;
  346. u32 advertising;
  347. u32 supported;
  348. };
  349. struct be_resources {
  350. u16 max_vfs; /* Total VFs "really" supported by FW/HW */
  351. u16 max_mcast_mac;
  352. u16 max_tx_qs;
  353. u16 max_rss_qs;
  354. u16 max_rx_qs;
  355. u16 max_uc_mac; /* Max UC MACs programmable */
  356. u16 max_vlans; /* Number of vlans supported */
  357. u16 max_evt_qs;
  358. u32 if_cap_flags;
  359. };
  360. struct be_adapter {
  361. struct pci_dev *pdev;
  362. struct net_device *netdev;
  363. u8 __iomem *csr; /* CSR BAR used only for BE2/3 */
  364. u8 __iomem *db; /* Door Bell */
  365. struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
  366. struct be_dma_mem mbox_mem;
  367. /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
  368. * is stored for freeing purpose */
  369. struct be_dma_mem mbox_mem_alloced;
  370. struct be_mcc_obj mcc_obj;
  371. spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
  372. spinlock_t mcc_cq_lock;
  373. u16 cfg_num_qs; /* configured via set-channels */
  374. u16 num_evt_qs;
  375. u16 num_msix_vec;
  376. struct be_eq_obj eq_obj[MAX_EVT_QS];
  377. struct msix_entry msix_entries[MAX_MSIX_VECTORS];
  378. bool isr_registered;
  379. /* TX Rings */
  380. u16 num_tx_qs;
  381. struct be_tx_obj tx_obj[MAX_TX_QS];
  382. /* Rx rings */
  383. u16 num_rx_qs;
  384. struct be_rx_obj rx_obj[MAX_RX_QS];
  385. u32 big_page_size; /* Compounded page size shared by rx wrbs */
  386. struct be_drv_stats drv_stats;
  387. struct be_aic_obj aic_obj[MAX_EVT_QS];
  388. u16 vlans_added;
  389. u8 vlan_tag[VLAN_N_VID];
  390. u8 vlan_prio_bmap; /* Available Priority BitMap */
  391. u16 recommended_prio; /* Recommended Priority */
  392. struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
  393. struct be_dma_mem stats_cmd;
  394. /* Work queue used to perform periodic tasks like getting statistics */
  395. struct delayed_work work;
  396. u16 work_counter;
  397. struct delayed_work func_recovery_work;
  398. u32 flags;
  399. u32 cmd_privileges;
  400. /* Ethtool knobs and info */
  401. char fw_ver[FW_VER_LEN];
  402. char fw_on_flash[FW_VER_LEN];
  403. int if_handle; /* Used to configure filtering */
  404. u32 *pmac_id; /* MAC addr handle used by BE card */
  405. u32 beacon_state; /* for set_phys_id */
  406. bool eeh_error;
  407. bool fw_timeout;
  408. bool hw_error;
  409. u32 port_num;
  410. bool promiscuous;
  411. u32 function_mode;
  412. u32 function_caps;
  413. u32 rx_fc; /* Rx flow control */
  414. u32 tx_fc; /* Tx flow control */
  415. bool stats_cmd_sent;
  416. u32 if_type;
  417. struct {
  418. u32 size;
  419. u32 total_size;
  420. u64 io_addr;
  421. } roce_db;
  422. u32 num_msix_roce_vec;
  423. struct ocrdma_dev *ocrdma_dev;
  424. struct list_head entry;
  425. u32 flash_status;
  426. struct completion flash_compl;
  427. struct be_resources res; /* resources available for the func */
  428. u16 num_vfs; /* Number of VFs provisioned by PF */
  429. u8 virtfn;
  430. struct be_vf_cfg *vf_cfg;
  431. bool be3_native;
  432. u32 sli_family;
  433. u8 hba_port_num;
  434. u16 pvid;
  435. struct phy_info phy;
  436. u8 wol_cap;
  437. bool wol;
  438. u32 uc_macs; /* Count of secondary UC MAC programmed */
  439. u16 asic_rev;
  440. u16 qnq_vid;
  441. u32 msg_enable;
  442. int be_get_temp_freq;
  443. u8 pf_number;
  444. u64 rss_flags;
  445. };
  446. #define be_physfn(adapter) (!adapter->virtfn)
  447. #define sriov_enabled(adapter) (adapter->num_vfs > 0)
  448. #define sriov_want(adapter) (be_physfn(adapter) && \
  449. (num_vfs || pci_num_vf(adapter->pdev)))
  450. #define for_all_vfs(adapter, vf_cfg, i) \
  451. for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
  452. i++, vf_cfg++)
  453. #define ON 1
  454. #define OFF 0
  455. #define be_max_vlans(adapter) (adapter->res.max_vlans)
  456. #define be_max_uc(adapter) (adapter->res.max_uc_mac)
  457. #define be_max_mc(adapter) (adapter->res.max_mcast_mac)
  458. #define be_max_vfs(adapter) (adapter->res.max_vfs)
  459. #define be_max_rss(adapter) (adapter->res.max_rss_qs)
  460. #define be_max_txqs(adapter) (adapter->res.max_tx_qs)
  461. #define be_max_prio_txqs(adapter) (adapter->res.max_prio_tx_qs)
  462. #define be_max_rxqs(adapter) (adapter->res.max_rx_qs)
  463. #define be_max_eqs(adapter) (adapter->res.max_evt_qs)
  464. #define be_if_cap_flags(adapter) (adapter->res.if_cap_flags)
  465. static inline u16 be_max_qs(struct be_adapter *adapter)
  466. {
  467. /* If no RSS, need atleast the one def RXQ */
  468. u16 num = max_t(u16, be_max_rss(adapter), 1);
  469. num = min(num, be_max_eqs(adapter));
  470. return min_t(u16, num, num_online_cpus());
  471. }
  472. #define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \
  473. adapter->pdev->device == OC_DEVICE_ID4)
  474. #define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
  475. adapter->pdev->device == OC_DEVICE_ID6)
  476. #define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \
  477. adapter->pdev->device == OC_DEVICE_ID2)
  478. #define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \
  479. adapter->pdev->device == OC_DEVICE_ID1)
  480. #define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter))
  481. #define be_roce_supported(adapter) (skyhawk_chip(adapter) && \
  482. (adapter->function_mode & RDMA_ENABLED))
  483. extern const struct ethtool_ops be_ethtool_ops;
  484. #define msix_enabled(adapter) (adapter->num_msix_vec > 0)
  485. #define num_irqs(adapter) (msix_enabled(adapter) ? \
  486. adapter->num_msix_vec : 1)
  487. #define tx_stats(txo) (&(txo)->stats)
  488. #define rx_stats(rxo) (&(rxo)->stats)
  489. /* The default RXQ is the last RXQ */
  490. #define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
  491. #define for_all_rx_queues(adapter, rxo, i) \
  492. for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
  493. i++, rxo++)
  494. /* Skip the default non-rss queue (last one)*/
  495. #define for_all_rss_queues(adapter, rxo, i) \
  496. for (i = 0, rxo = &adapter->rx_obj[i]; i < (adapter->num_rx_qs - 1);\
  497. i++, rxo++)
  498. #define for_all_tx_queues(adapter, txo, i) \
  499. for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
  500. i++, txo++)
  501. #define for_all_evt_queues(adapter, eqo, i) \
  502. for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
  503. i++, eqo++)
  504. #define for_all_rx_queues_on_eq(adapter, eqo, rxo, i) \
  505. for (i = eqo->idx, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs;\
  506. i += adapter->num_evt_qs, rxo += adapter->num_evt_qs)
  507. #define is_mcc_eqo(eqo) (eqo->idx == 0)
  508. #define mcc_eqo(adapter) (&adapter->eq_obj[0])
  509. #define PAGE_SHIFT_4K 12
  510. #define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
  511. /* Returns number of pages spanned by the data starting at the given addr */
  512. #define PAGES_4K_SPANNED(_address, size) \
  513. ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
  514. (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
  515. /* Returns bit offset within a DWORD of a bitfield */
  516. #define AMAP_BIT_OFFSET(_struct, field) \
  517. (((size_t)&(((_struct *)0)->field))%32)
  518. /* Returns the bit mask of the field that is NOT shifted into location. */
  519. static inline u32 amap_mask(u32 bitsize)
  520. {
  521. return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
  522. }
  523. static inline void
  524. amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
  525. {
  526. u32 *dw = (u32 *) ptr + dw_offset;
  527. *dw &= ~(mask << offset);
  528. *dw |= (mask & value) << offset;
  529. }
  530. #define AMAP_SET_BITS(_struct, field, ptr, val) \
  531. amap_set(ptr, \
  532. offsetof(_struct, field)/32, \
  533. amap_mask(sizeof(((_struct *)0)->field)), \
  534. AMAP_BIT_OFFSET(_struct, field), \
  535. val)
  536. static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
  537. {
  538. u32 *dw = (u32 *) ptr;
  539. return mask & (*(dw + dw_offset) >> offset);
  540. }
  541. #define AMAP_GET_BITS(_struct, field, ptr) \
  542. amap_get(ptr, \
  543. offsetof(_struct, field)/32, \
  544. amap_mask(sizeof(((_struct *)0)->field)), \
  545. AMAP_BIT_OFFSET(_struct, field))
  546. #define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
  547. #define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
  548. static inline void swap_dws(void *wrb, int len)
  549. {
  550. #ifdef __BIG_ENDIAN
  551. u32 *dw = wrb;
  552. BUG_ON(len % 4);
  553. do {
  554. *dw = cpu_to_le32(*dw);
  555. dw++;
  556. len -= 4;
  557. } while (len);
  558. #endif /* __BIG_ENDIAN */
  559. }
  560. static inline u8 is_tcp_pkt(struct sk_buff *skb)
  561. {
  562. u8 val = 0;
  563. if (ip_hdr(skb)->version == 4)
  564. val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
  565. else if (ip_hdr(skb)->version == 6)
  566. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
  567. return val;
  568. }
  569. static inline u8 is_udp_pkt(struct sk_buff *skb)
  570. {
  571. u8 val = 0;
  572. if (ip_hdr(skb)->version == 4)
  573. val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
  574. else if (ip_hdr(skb)->version == 6)
  575. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
  576. return val;
  577. }
  578. static inline bool is_ipv4_pkt(struct sk_buff *skb)
  579. {
  580. return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
  581. }
  582. static inline void be_vf_eth_addr_generate(struct be_adapter *adapter, u8 *mac)
  583. {
  584. u32 addr;
  585. addr = jhash(adapter->netdev->dev_addr, ETH_ALEN, 0);
  586. mac[5] = (u8)(addr & 0xFF);
  587. mac[4] = (u8)((addr >> 8) & 0xFF);
  588. mac[3] = (u8)((addr >> 16) & 0xFF);
  589. /* Use the OUI from the current MAC address */
  590. memcpy(mac, adapter->netdev->dev_addr, 3);
  591. }
  592. static inline bool be_multi_rxq(const struct be_adapter *adapter)
  593. {
  594. return adapter->num_rx_qs > 1;
  595. }
  596. static inline bool be_error(struct be_adapter *adapter)
  597. {
  598. return adapter->eeh_error || adapter->hw_error || adapter->fw_timeout;
  599. }
  600. static inline bool be_hw_error(struct be_adapter *adapter)
  601. {
  602. return adapter->eeh_error || adapter->hw_error;
  603. }
  604. static inline void be_clear_all_error(struct be_adapter *adapter)
  605. {
  606. adapter->eeh_error = false;
  607. adapter->hw_error = false;
  608. adapter->fw_timeout = false;
  609. }
  610. static inline bool be_is_wol_excluded(struct be_adapter *adapter)
  611. {
  612. struct pci_dev *pdev = adapter->pdev;
  613. if (!be_physfn(adapter))
  614. return true;
  615. switch (pdev->subsystem_device) {
  616. case OC_SUBSYS_DEVICE_ID1:
  617. case OC_SUBSYS_DEVICE_ID2:
  618. case OC_SUBSYS_DEVICE_ID3:
  619. case OC_SUBSYS_DEVICE_ID4:
  620. return true;
  621. default:
  622. return false;
  623. }
  624. }
  625. static inline int qnq_async_evt_rcvd(struct be_adapter *adapter)
  626. {
  627. return adapter->flags & BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  628. }
  629. #ifdef CONFIG_NET_RX_BUSY_POLL
  630. static inline bool be_lock_napi(struct be_eq_obj *eqo)
  631. {
  632. bool status = true;
  633. spin_lock(&eqo->lock); /* BH is already disabled */
  634. if (eqo->state & BE_EQ_LOCKED) {
  635. WARN_ON(eqo->state & BE_EQ_NAPI);
  636. eqo->state |= BE_EQ_NAPI_YIELD;
  637. status = false;
  638. } else {
  639. eqo->state = BE_EQ_NAPI;
  640. }
  641. spin_unlock(&eqo->lock);
  642. return status;
  643. }
  644. static inline void be_unlock_napi(struct be_eq_obj *eqo)
  645. {
  646. spin_lock(&eqo->lock); /* BH is already disabled */
  647. WARN_ON(eqo->state & (BE_EQ_POLL | BE_EQ_NAPI_YIELD));
  648. eqo->state = BE_EQ_IDLE;
  649. spin_unlock(&eqo->lock);
  650. }
  651. static inline bool be_lock_busy_poll(struct be_eq_obj *eqo)
  652. {
  653. bool status = true;
  654. spin_lock_bh(&eqo->lock);
  655. if (eqo->state & BE_EQ_LOCKED) {
  656. eqo->state |= BE_EQ_POLL_YIELD;
  657. status = false;
  658. } else {
  659. eqo->state |= BE_EQ_POLL;
  660. }
  661. spin_unlock_bh(&eqo->lock);
  662. return status;
  663. }
  664. static inline void be_unlock_busy_poll(struct be_eq_obj *eqo)
  665. {
  666. spin_lock_bh(&eqo->lock);
  667. WARN_ON(eqo->state & (BE_EQ_NAPI));
  668. eqo->state = BE_EQ_IDLE;
  669. spin_unlock_bh(&eqo->lock);
  670. }
  671. static inline void be_enable_busy_poll(struct be_eq_obj *eqo)
  672. {
  673. spin_lock_init(&eqo->lock);
  674. eqo->state = BE_EQ_IDLE;
  675. }
  676. static inline void be_disable_busy_poll(struct be_eq_obj *eqo)
  677. {
  678. local_bh_disable();
  679. /* It's enough to just acquire napi lock on the eqo to stop
  680. * be_busy_poll() from processing any queueus.
  681. */
  682. while (!be_lock_napi(eqo))
  683. mdelay(1);
  684. local_bh_enable();
  685. }
  686. #else /* CONFIG_NET_RX_BUSY_POLL */
  687. static inline bool be_lock_napi(struct be_eq_obj *eqo)
  688. {
  689. return true;
  690. }
  691. static inline void be_unlock_napi(struct be_eq_obj *eqo)
  692. {
  693. }
  694. static inline bool be_lock_busy_poll(struct be_eq_obj *eqo)
  695. {
  696. return false;
  697. }
  698. static inline void be_unlock_busy_poll(struct be_eq_obj *eqo)
  699. {
  700. }
  701. static inline void be_enable_busy_poll(struct be_eq_obj *eqo)
  702. {
  703. }
  704. static inline void be_disable_busy_poll(struct be_eq_obj *eqo)
  705. {
  706. }
  707. #endif /* CONFIG_NET_RX_BUSY_POLL */
  708. void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
  709. u16 num_popped);
  710. void be_link_status_update(struct be_adapter *adapter, u8 link_status);
  711. void be_parse_stats(struct be_adapter *adapter);
  712. int be_load_fw(struct be_adapter *adapter, u8 *func);
  713. bool be_is_wol_supported(struct be_adapter *adapter);
  714. bool be_pause_supported(struct be_adapter *adapter);
  715. u32 be_get_fw_log_level(struct be_adapter *adapter);
  716. int be_update_queues(struct be_adapter *adapter);
  717. int be_poll(struct napi_struct *napi, int budget);
  718. /*
  719. * internal function to initialize-cleanup roce device.
  720. */
  721. void be_roce_dev_add(struct be_adapter *);
  722. void be_roce_dev_remove(struct be_adapter *);
  723. /*
  724. * internal function to open-close roce device during ifup-ifdown.
  725. */
  726. void be_roce_dev_open(struct be_adapter *);
  727. void be_roce_dev_close(struct be_adapter *);
  728. #endif /* BE_H */