omap_hwmod_44xx_data.c 160 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <linux/platform_data/omap_ocp2scp.h>
  24. #include <plat/omap_hwmod.h>
  25. #include <plat/i2c.h>
  26. #include <plat/dma.h>
  27. #include <linux/platform_data/spi-omap2-mcspi.h>
  28. #include <linux/platform_data/asoc-ti-mcbsp.h>
  29. #include <plat/mmc.h>
  30. #include <plat/dmtimer.h>
  31. #include <plat/common.h>
  32. #include <plat/iommu.h>
  33. #include "omap_hwmod_common_data.h"
  34. #include "cm1_44xx.h"
  35. #include "cm2_44xx.h"
  36. #include "prm44xx.h"
  37. #include "prm-regbits-44xx.h"
  38. #include "wd_timer.h"
  39. /* Base offset for all OMAP4 interrupts external to MPUSS */
  40. #define OMAP44XX_IRQ_GIC_START 32
  41. /* Base offset for all OMAP4 dma requests */
  42. #define OMAP44XX_DMA_REQ_START 1
  43. /*
  44. * IP blocks
  45. */
  46. /*
  47. * 'c2c_target_fw' class
  48. * instance(s): c2c_target_fw
  49. */
  50. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  51. .name = "c2c_target_fw",
  52. };
  53. /* c2c_target_fw */
  54. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  55. .name = "c2c_target_fw",
  56. .class = &omap44xx_c2c_target_fw_hwmod_class,
  57. .clkdm_name = "d2d_clkdm",
  58. .prcm = {
  59. .omap4 = {
  60. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  61. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  62. },
  63. },
  64. };
  65. /*
  66. * 'dmm' class
  67. * instance(s): dmm
  68. */
  69. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  70. .name = "dmm",
  71. };
  72. /* dmm */
  73. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  74. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  75. { .irq = -1 }
  76. };
  77. static struct omap_hwmod omap44xx_dmm_hwmod = {
  78. .name = "dmm",
  79. .class = &omap44xx_dmm_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .mpu_irqs = omap44xx_dmm_irqs,
  82. .prcm = {
  83. .omap4 = {
  84. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  85. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  86. },
  87. },
  88. };
  89. /*
  90. * 'emif_fw' class
  91. * instance(s): emif_fw
  92. */
  93. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  94. .name = "emif_fw",
  95. };
  96. /* emif_fw */
  97. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  98. .name = "emif_fw",
  99. .class = &omap44xx_emif_fw_hwmod_class,
  100. .clkdm_name = "l3_emif_clkdm",
  101. .prcm = {
  102. .omap4 = {
  103. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  104. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  105. },
  106. },
  107. };
  108. /*
  109. * 'l3' class
  110. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  111. */
  112. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  113. .name = "l3",
  114. };
  115. /* l3_instr */
  116. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  117. .name = "l3_instr",
  118. .class = &omap44xx_l3_hwmod_class,
  119. .clkdm_name = "l3_instr_clkdm",
  120. .prcm = {
  121. .omap4 = {
  122. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  123. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  124. .modulemode = MODULEMODE_HWCTRL,
  125. },
  126. },
  127. };
  128. /* l3_main_1 */
  129. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  130. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  131. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  132. { .irq = -1 }
  133. };
  134. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  135. .name = "l3_main_1",
  136. .class = &omap44xx_l3_hwmod_class,
  137. .clkdm_name = "l3_1_clkdm",
  138. .mpu_irqs = omap44xx_l3_main_1_irqs,
  139. .prcm = {
  140. .omap4 = {
  141. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  142. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  143. },
  144. },
  145. };
  146. /* l3_main_2 */
  147. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  148. .name = "l3_main_2",
  149. .class = &omap44xx_l3_hwmod_class,
  150. .clkdm_name = "l3_2_clkdm",
  151. .prcm = {
  152. .omap4 = {
  153. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  154. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  155. },
  156. },
  157. };
  158. /* l3_main_3 */
  159. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  160. .name = "l3_main_3",
  161. .class = &omap44xx_l3_hwmod_class,
  162. .clkdm_name = "l3_instr_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  167. .modulemode = MODULEMODE_HWCTRL,
  168. },
  169. },
  170. };
  171. /*
  172. * 'l4' class
  173. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  174. */
  175. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  176. .name = "l4",
  177. };
  178. /* l4_abe */
  179. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  180. .name = "l4_abe",
  181. .class = &omap44xx_l4_hwmod_class,
  182. .clkdm_name = "abe_clkdm",
  183. .prcm = {
  184. .omap4 = {
  185. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  186. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  187. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  188. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  189. },
  190. },
  191. };
  192. /* l4_cfg */
  193. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  194. .name = "l4_cfg",
  195. .class = &omap44xx_l4_hwmod_class,
  196. .clkdm_name = "l4_cfg_clkdm",
  197. .prcm = {
  198. .omap4 = {
  199. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  200. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  201. },
  202. },
  203. };
  204. /* l4_per */
  205. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  206. .name = "l4_per",
  207. .class = &omap44xx_l4_hwmod_class,
  208. .clkdm_name = "l4_per_clkdm",
  209. .prcm = {
  210. .omap4 = {
  211. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  212. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  213. },
  214. },
  215. };
  216. /* l4_wkup */
  217. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  218. .name = "l4_wkup",
  219. .class = &omap44xx_l4_hwmod_class,
  220. .clkdm_name = "l4_wkup_clkdm",
  221. .prcm = {
  222. .omap4 = {
  223. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  224. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  225. },
  226. },
  227. };
  228. /*
  229. * 'mpu_bus' class
  230. * instance(s): mpu_private
  231. */
  232. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  233. .name = "mpu_bus",
  234. };
  235. /* mpu_private */
  236. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  237. .name = "mpu_private",
  238. .class = &omap44xx_mpu_bus_hwmod_class,
  239. .clkdm_name = "mpuss_clkdm",
  240. .prcm = {
  241. .omap4 = {
  242. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  243. },
  244. },
  245. };
  246. /*
  247. * 'ocp_wp_noc' class
  248. * instance(s): ocp_wp_noc
  249. */
  250. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  251. .name = "ocp_wp_noc",
  252. };
  253. /* ocp_wp_noc */
  254. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  255. .name = "ocp_wp_noc",
  256. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  257. .clkdm_name = "l3_instr_clkdm",
  258. .prcm = {
  259. .omap4 = {
  260. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  261. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  262. .modulemode = MODULEMODE_HWCTRL,
  263. },
  264. },
  265. };
  266. /*
  267. * Modules omap_hwmod structures
  268. *
  269. * The following IPs are excluded for the moment because:
  270. * - They do not need an explicit SW control using omap_hwmod API.
  271. * - They still need to be validated with the driver
  272. * properly adapted to omap_hwmod / omap_device
  273. *
  274. * usim
  275. */
  276. /*
  277. * 'aess' class
  278. * audio engine sub system
  279. */
  280. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  281. .rev_offs = 0x0000,
  282. .sysc_offs = 0x0010,
  283. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  284. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  285. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  286. MSTANDBY_SMART_WKUP),
  287. .sysc_fields = &omap_hwmod_sysc_type2,
  288. };
  289. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  290. .name = "aess",
  291. .sysc = &omap44xx_aess_sysc,
  292. };
  293. /* aess */
  294. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  295. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  296. { .irq = -1 }
  297. };
  298. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  299. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  300. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  306. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  307. { .dma_req = -1 }
  308. };
  309. static struct omap_hwmod omap44xx_aess_hwmod = {
  310. .name = "aess",
  311. .class = &omap44xx_aess_hwmod_class,
  312. .clkdm_name = "abe_clkdm",
  313. .mpu_irqs = omap44xx_aess_irqs,
  314. .sdma_reqs = omap44xx_aess_sdma_reqs,
  315. .main_clk = "aess_fck",
  316. .prcm = {
  317. .omap4 = {
  318. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  319. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  320. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  321. .modulemode = MODULEMODE_SWCTRL,
  322. },
  323. },
  324. };
  325. /*
  326. * 'c2c' class
  327. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  328. * soc
  329. */
  330. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  331. .name = "c2c",
  332. };
  333. /* c2c */
  334. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  335. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  336. { .irq = -1 }
  337. };
  338. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  339. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  340. { .dma_req = -1 }
  341. };
  342. static struct omap_hwmod omap44xx_c2c_hwmod = {
  343. .name = "c2c",
  344. .class = &omap44xx_c2c_hwmod_class,
  345. .clkdm_name = "d2d_clkdm",
  346. .mpu_irqs = omap44xx_c2c_irqs,
  347. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  348. .prcm = {
  349. .omap4 = {
  350. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  351. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  352. },
  353. },
  354. };
  355. /*
  356. * 'counter' class
  357. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  358. */
  359. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  360. .rev_offs = 0x0000,
  361. .sysc_offs = 0x0004,
  362. .sysc_flags = SYSC_HAS_SIDLEMODE,
  363. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  364. .sysc_fields = &omap_hwmod_sysc_type1,
  365. };
  366. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  367. .name = "counter",
  368. .sysc = &omap44xx_counter_sysc,
  369. };
  370. /* counter_32k */
  371. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  372. .name = "counter_32k",
  373. .class = &omap44xx_counter_hwmod_class,
  374. .clkdm_name = "l4_wkup_clkdm",
  375. .flags = HWMOD_SWSUP_SIDLE,
  376. .main_clk = "sys_32k_ck",
  377. .prcm = {
  378. .omap4 = {
  379. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  380. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  381. },
  382. },
  383. };
  384. /*
  385. * 'ctrl_module' class
  386. * attila core control module + core pad control module + wkup pad control
  387. * module + attila wkup control module
  388. */
  389. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  390. .rev_offs = 0x0000,
  391. .sysc_offs = 0x0010,
  392. .sysc_flags = SYSC_HAS_SIDLEMODE,
  393. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  394. SIDLE_SMART_WKUP),
  395. .sysc_fields = &omap_hwmod_sysc_type2,
  396. };
  397. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  398. .name = "ctrl_module",
  399. .sysc = &omap44xx_ctrl_module_sysc,
  400. };
  401. /* ctrl_module_core */
  402. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  403. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  404. { .irq = -1 }
  405. };
  406. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  407. .name = "ctrl_module_core",
  408. .class = &omap44xx_ctrl_module_hwmod_class,
  409. .clkdm_name = "l4_cfg_clkdm",
  410. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  411. .prcm = {
  412. .omap4 = {
  413. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  414. },
  415. },
  416. };
  417. /* ctrl_module_pad_core */
  418. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  419. .name = "ctrl_module_pad_core",
  420. .class = &omap44xx_ctrl_module_hwmod_class,
  421. .clkdm_name = "l4_cfg_clkdm",
  422. .prcm = {
  423. .omap4 = {
  424. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  425. },
  426. },
  427. };
  428. /* ctrl_module_wkup */
  429. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  430. .name = "ctrl_module_wkup",
  431. .class = &omap44xx_ctrl_module_hwmod_class,
  432. .clkdm_name = "l4_wkup_clkdm",
  433. .prcm = {
  434. .omap4 = {
  435. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  436. },
  437. },
  438. };
  439. /* ctrl_module_pad_wkup */
  440. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  441. .name = "ctrl_module_pad_wkup",
  442. .class = &omap44xx_ctrl_module_hwmod_class,
  443. .clkdm_name = "l4_wkup_clkdm",
  444. .prcm = {
  445. .omap4 = {
  446. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  447. },
  448. },
  449. };
  450. /*
  451. * 'debugss' class
  452. * debug and emulation sub system
  453. */
  454. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  455. .name = "debugss",
  456. };
  457. /* debugss */
  458. static struct omap_hwmod omap44xx_debugss_hwmod = {
  459. .name = "debugss",
  460. .class = &omap44xx_debugss_hwmod_class,
  461. .clkdm_name = "emu_sys_clkdm",
  462. .main_clk = "trace_clk_div_ck",
  463. .prcm = {
  464. .omap4 = {
  465. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  466. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  467. },
  468. },
  469. };
  470. /*
  471. * 'dma' class
  472. * dma controller for data exchange between memory to memory (i.e. internal or
  473. * external memory) and gp peripherals to memory or memory to gp peripherals
  474. */
  475. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  476. .rev_offs = 0x0000,
  477. .sysc_offs = 0x002c,
  478. .syss_offs = 0x0028,
  479. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  480. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  481. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  482. SYSS_HAS_RESET_STATUS),
  483. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  484. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  485. .sysc_fields = &omap_hwmod_sysc_type1,
  486. };
  487. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  488. .name = "dma",
  489. .sysc = &omap44xx_dma_sysc,
  490. };
  491. /* dma dev_attr */
  492. static struct omap_dma_dev_attr dma_dev_attr = {
  493. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  494. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  495. .lch_count = 32,
  496. };
  497. /* dma_system */
  498. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  499. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  500. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  502. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  503. { .irq = -1 }
  504. };
  505. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  506. .name = "dma_system",
  507. .class = &omap44xx_dma_hwmod_class,
  508. .clkdm_name = "l3_dma_clkdm",
  509. .mpu_irqs = omap44xx_dma_system_irqs,
  510. .main_clk = "l3_div_ck",
  511. .prcm = {
  512. .omap4 = {
  513. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  514. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  515. },
  516. },
  517. .dev_attr = &dma_dev_attr,
  518. };
  519. /*
  520. * 'dmic' class
  521. * digital microphone controller
  522. */
  523. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  524. .rev_offs = 0x0000,
  525. .sysc_offs = 0x0010,
  526. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  527. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  528. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  529. SIDLE_SMART_WKUP),
  530. .sysc_fields = &omap_hwmod_sysc_type2,
  531. };
  532. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  533. .name = "dmic",
  534. .sysc = &omap44xx_dmic_sysc,
  535. };
  536. /* dmic */
  537. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  538. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  539. { .irq = -1 }
  540. };
  541. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  542. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  543. { .dma_req = -1 }
  544. };
  545. static struct omap_hwmod omap44xx_dmic_hwmod = {
  546. .name = "dmic",
  547. .class = &omap44xx_dmic_hwmod_class,
  548. .clkdm_name = "abe_clkdm",
  549. .mpu_irqs = omap44xx_dmic_irqs,
  550. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  551. .main_clk = "dmic_fck",
  552. .prcm = {
  553. .omap4 = {
  554. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  555. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  556. .modulemode = MODULEMODE_SWCTRL,
  557. },
  558. },
  559. };
  560. /*
  561. * 'dsp' class
  562. * dsp sub-system
  563. */
  564. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  565. .name = "dsp",
  566. };
  567. /* dsp */
  568. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  569. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  570. { .irq = -1 }
  571. };
  572. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  573. { .name = "dsp", .rst_shift = 0 },
  574. };
  575. static struct omap_hwmod omap44xx_dsp_hwmod = {
  576. .name = "dsp",
  577. .class = &omap44xx_dsp_hwmod_class,
  578. .clkdm_name = "tesla_clkdm",
  579. .mpu_irqs = omap44xx_dsp_irqs,
  580. .rst_lines = omap44xx_dsp_resets,
  581. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  582. .main_clk = "dsp_fck",
  583. .prcm = {
  584. .omap4 = {
  585. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  586. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  587. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  588. .modulemode = MODULEMODE_HWCTRL,
  589. },
  590. },
  591. };
  592. /*
  593. * 'dss' class
  594. * display sub-system
  595. */
  596. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  597. .rev_offs = 0x0000,
  598. .syss_offs = 0x0014,
  599. .sysc_flags = SYSS_HAS_RESET_STATUS,
  600. };
  601. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  602. .name = "dss",
  603. .sysc = &omap44xx_dss_sysc,
  604. .reset = omap_dss_reset,
  605. };
  606. /* dss */
  607. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  608. { .role = "sys_clk", .clk = "dss_sys_clk" },
  609. { .role = "tv_clk", .clk = "dss_tv_clk" },
  610. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  611. };
  612. static struct omap_hwmod omap44xx_dss_hwmod = {
  613. .name = "dss_core",
  614. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  615. .class = &omap44xx_dss_hwmod_class,
  616. .clkdm_name = "l3_dss_clkdm",
  617. .main_clk = "dss_dss_clk",
  618. .prcm = {
  619. .omap4 = {
  620. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  621. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  622. },
  623. },
  624. .opt_clks = dss_opt_clks,
  625. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  626. };
  627. /*
  628. * 'dispc' class
  629. * display controller
  630. */
  631. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  632. .rev_offs = 0x0000,
  633. .sysc_offs = 0x0010,
  634. .syss_offs = 0x0014,
  635. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  636. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  637. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  638. SYSS_HAS_RESET_STATUS),
  639. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  640. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  641. .sysc_fields = &omap_hwmod_sysc_type1,
  642. };
  643. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  644. .name = "dispc",
  645. .sysc = &omap44xx_dispc_sysc,
  646. };
  647. /* dss_dispc */
  648. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  649. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  650. { .irq = -1 }
  651. };
  652. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  653. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  654. { .dma_req = -1 }
  655. };
  656. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  657. .manager_count = 3,
  658. .has_framedonetv_irq = 1
  659. };
  660. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  661. .name = "dss_dispc",
  662. .class = &omap44xx_dispc_hwmod_class,
  663. .clkdm_name = "l3_dss_clkdm",
  664. .mpu_irqs = omap44xx_dss_dispc_irqs,
  665. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  666. .main_clk = "dss_dss_clk",
  667. .prcm = {
  668. .omap4 = {
  669. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  670. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  671. },
  672. },
  673. .dev_attr = &omap44xx_dss_dispc_dev_attr
  674. };
  675. /*
  676. * 'dsi' class
  677. * display serial interface controller
  678. */
  679. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  680. .rev_offs = 0x0000,
  681. .sysc_offs = 0x0010,
  682. .syss_offs = 0x0014,
  683. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  684. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  685. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  686. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  687. .sysc_fields = &omap_hwmod_sysc_type1,
  688. };
  689. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  690. .name = "dsi",
  691. .sysc = &omap44xx_dsi_sysc,
  692. };
  693. /* dss_dsi1 */
  694. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  695. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  696. { .irq = -1 }
  697. };
  698. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  699. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  700. { .dma_req = -1 }
  701. };
  702. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  703. { .role = "sys_clk", .clk = "dss_sys_clk" },
  704. };
  705. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  706. .name = "dss_dsi1",
  707. .class = &omap44xx_dsi_hwmod_class,
  708. .clkdm_name = "l3_dss_clkdm",
  709. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  710. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  711. .main_clk = "dss_dss_clk",
  712. .prcm = {
  713. .omap4 = {
  714. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  715. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  716. },
  717. },
  718. .opt_clks = dss_dsi1_opt_clks,
  719. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  720. };
  721. /* dss_dsi2 */
  722. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  723. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  724. { .irq = -1 }
  725. };
  726. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  727. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  728. { .dma_req = -1 }
  729. };
  730. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  731. { .role = "sys_clk", .clk = "dss_sys_clk" },
  732. };
  733. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  734. .name = "dss_dsi2",
  735. .class = &omap44xx_dsi_hwmod_class,
  736. .clkdm_name = "l3_dss_clkdm",
  737. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  738. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  739. .main_clk = "dss_dss_clk",
  740. .prcm = {
  741. .omap4 = {
  742. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  743. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  744. },
  745. },
  746. .opt_clks = dss_dsi2_opt_clks,
  747. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  748. };
  749. /*
  750. * 'hdmi' class
  751. * hdmi controller
  752. */
  753. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  754. .rev_offs = 0x0000,
  755. .sysc_offs = 0x0010,
  756. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  757. SYSC_HAS_SOFTRESET),
  758. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  759. SIDLE_SMART_WKUP),
  760. .sysc_fields = &omap_hwmod_sysc_type2,
  761. };
  762. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  763. .name = "hdmi",
  764. .sysc = &omap44xx_hdmi_sysc,
  765. };
  766. /* dss_hdmi */
  767. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  768. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  769. { .irq = -1 }
  770. };
  771. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  772. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  773. { .dma_req = -1 }
  774. };
  775. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  776. { .role = "sys_clk", .clk = "dss_sys_clk" },
  777. };
  778. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  779. .name = "dss_hdmi",
  780. .class = &omap44xx_hdmi_hwmod_class,
  781. .clkdm_name = "l3_dss_clkdm",
  782. /*
  783. * HDMI audio requires to use no-idle mode. Hence,
  784. * set idle mode by software.
  785. */
  786. .flags = HWMOD_SWSUP_SIDLE,
  787. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  788. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  789. .main_clk = "dss_48mhz_clk",
  790. .prcm = {
  791. .omap4 = {
  792. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  793. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  794. },
  795. },
  796. .opt_clks = dss_hdmi_opt_clks,
  797. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  798. };
  799. /*
  800. * 'rfbi' class
  801. * remote frame buffer interface
  802. */
  803. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  804. .rev_offs = 0x0000,
  805. .sysc_offs = 0x0010,
  806. .syss_offs = 0x0014,
  807. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  808. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  809. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  810. .sysc_fields = &omap_hwmod_sysc_type1,
  811. };
  812. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  813. .name = "rfbi",
  814. .sysc = &omap44xx_rfbi_sysc,
  815. };
  816. /* dss_rfbi */
  817. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  818. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  819. { .dma_req = -1 }
  820. };
  821. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  822. { .role = "ick", .clk = "dss_fck" },
  823. };
  824. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  825. .name = "dss_rfbi",
  826. .class = &omap44xx_rfbi_hwmod_class,
  827. .clkdm_name = "l3_dss_clkdm",
  828. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  829. .main_clk = "dss_dss_clk",
  830. .prcm = {
  831. .omap4 = {
  832. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  833. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  834. },
  835. },
  836. .opt_clks = dss_rfbi_opt_clks,
  837. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  838. };
  839. /*
  840. * 'venc' class
  841. * video encoder
  842. */
  843. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  844. .name = "venc",
  845. };
  846. /* dss_venc */
  847. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  848. .name = "dss_venc",
  849. .class = &omap44xx_venc_hwmod_class,
  850. .clkdm_name = "l3_dss_clkdm",
  851. .main_clk = "dss_tv_clk",
  852. .prcm = {
  853. .omap4 = {
  854. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  855. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  856. },
  857. },
  858. };
  859. /*
  860. * 'elm' class
  861. * bch error location module
  862. */
  863. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  864. .rev_offs = 0x0000,
  865. .sysc_offs = 0x0010,
  866. .syss_offs = 0x0014,
  867. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  868. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  869. SYSS_HAS_RESET_STATUS),
  870. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  871. .sysc_fields = &omap_hwmod_sysc_type1,
  872. };
  873. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  874. .name = "elm",
  875. .sysc = &omap44xx_elm_sysc,
  876. };
  877. /* elm */
  878. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  879. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  880. { .irq = -1 }
  881. };
  882. static struct omap_hwmod omap44xx_elm_hwmod = {
  883. .name = "elm",
  884. .class = &omap44xx_elm_hwmod_class,
  885. .clkdm_name = "l4_per_clkdm",
  886. .mpu_irqs = omap44xx_elm_irqs,
  887. .prcm = {
  888. .omap4 = {
  889. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  890. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  891. },
  892. },
  893. };
  894. /*
  895. * 'emif' class
  896. * external memory interface no1
  897. */
  898. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  899. .rev_offs = 0x0000,
  900. };
  901. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  902. .name = "emif",
  903. .sysc = &omap44xx_emif_sysc,
  904. };
  905. /* emif1 */
  906. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  907. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  908. { .irq = -1 }
  909. };
  910. static struct omap_hwmod omap44xx_emif1_hwmod = {
  911. .name = "emif1",
  912. .class = &omap44xx_emif_hwmod_class,
  913. .clkdm_name = "l3_emif_clkdm",
  914. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  915. .mpu_irqs = omap44xx_emif1_irqs,
  916. .main_clk = "ddrphy_ck",
  917. .prcm = {
  918. .omap4 = {
  919. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  920. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  921. .modulemode = MODULEMODE_HWCTRL,
  922. },
  923. },
  924. };
  925. /* emif2 */
  926. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  927. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  928. { .irq = -1 }
  929. };
  930. static struct omap_hwmod omap44xx_emif2_hwmod = {
  931. .name = "emif2",
  932. .class = &omap44xx_emif_hwmod_class,
  933. .clkdm_name = "l3_emif_clkdm",
  934. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  935. .mpu_irqs = omap44xx_emif2_irqs,
  936. .main_clk = "ddrphy_ck",
  937. .prcm = {
  938. .omap4 = {
  939. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  940. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  941. .modulemode = MODULEMODE_HWCTRL,
  942. },
  943. },
  944. };
  945. /*
  946. * 'fdif' class
  947. * face detection hw accelerator module
  948. */
  949. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  950. .rev_offs = 0x0000,
  951. .sysc_offs = 0x0010,
  952. /*
  953. * FDIF needs 100 OCP clk cycles delay after a softreset before
  954. * accessing sysconfig again.
  955. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  956. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  957. *
  958. * TODO: Indicate errata when available.
  959. */
  960. .srst_udelay = 2,
  961. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  962. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  963. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  964. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  965. .sysc_fields = &omap_hwmod_sysc_type2,
  966. };
  967. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  968. .name = "fdif",
  969. .sysc = &omap44xx_fdif_sysc,
  970. };
  971. /* fdif */
  972. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  973. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  974. { .irq = -1 }
  975. };
  976. static struct omap_hwmod omap44xx_fdif_hwmod = {
  977. .name = "fdif",
  978. .class = &omap44xx_fdif_hwmod_class,
  979. .clkdm_name = "iss_clkdm",
  980. .mpu_irqs = omap44xx_fdif_irqs,
  981. .main_clk = "fdif_fck",
  982. .prcm = {
  983. .omap4 = {
  984. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  985. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  986. .modulemode = MODULEMODE_SWCTRL,
  987. },
  988. },
  989. };
  990. /*
  991. * 'gpio' class
  992. * general purpose io module
  993. */
  994. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  995. .rev_offs = 0x0000,
  996. .sysc_offs = 0x0010,
  997. .syss_offs = 0x0114,
  998. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  999. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1000. SYSS_HAS_RESET_STATUS),
  1001. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1002. SIDLE_SMART_WKUP),
  1003. .sysc_fields = &omap_hwmod_sysc_type1,
  1004. };
  1005. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1006. .name = "gpio",
  1007. .sysc = &omap44xx_gpio_sysc,
  1008. .rev = 2,
  1009. };
  1010. /* gpio dev_attr */
  1011. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1012. .bank_width = 32,
  1013. .dbck_flag = true,
  1014. };
  1015. /* gpio1 */
  1016. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1017. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1018. { .irq = -1 }
  1019. };
  1020. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1021. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1022. };
  1023. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1024. .name = "gpio1",
  1025. .class = &omap44xx_gpio_hwmod_class,
  1026. .clkdm_name = "l4_wkup_clkdm",
  1027. .mpu_irqs = omap44xx_gpio1_irqs,
  1028. .main_clk = "gpio1_ick",
  1029. .prcm = {
  1030. .omap4 = {
  1031. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1032. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1033. .modulemode = MODULEMODE_HWCTRL,
  1034. },
  1035. },
  1036. .opt_clks = gpio1_opt_clks,
  1037. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1038. .dev_attr = &gpio_dev_attr,
  1039. };
  1040. /* gpio2 */
  1041. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1042. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1043. { .irq = -1 }
  1044. };
  1045. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1046. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1047. };
  1048. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1049. .name = "gpio2",
  1050. .class = &omap44xx_gpio_hwmod_class,
  1051. .clkdm_name = "l4_per_clkdm",
  1052. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1053. .mpu_irqs = omap44xx_gpio2_irqs,
  1054. .main_clk = "gpio2_ick",
  1055. .prcm = {
  1056. .omap4 = {
  1057. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1058. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1059. .modulemode = MODULEMODE_HWCTRL,
  1060. },
  1061. },
  1062. .opt_clks = gpio2_opt_clks,
  1063. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1064. .dev_attr = &gpio_dev_attr,
  1065. };
  1066. /* gpio3 */
  1067. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1068. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1069. { .irq = -1 }
  1070. };
  1071. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1072. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1073. };
  1074. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1075. .name = "gpio3",
  1076. .class = &omap44xx_gpio_hwmod_class,
  1077. .clkdm_name = "l4_per_clkdm",
  1078. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1079. .mpu_irqs = omap44xx_gpio3_irqs,
  1080. .main_clk = "gpio3_ick",
  1081. .prcm = {
  1082. .omap4 = {
  1083. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1084. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1085. .modulemode = MODULEMODE_HWCTRL,
  1086. },
  1087. },
  1088. .opt_clks = gpio3_opt_clks,
  1089. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1090. .dev_attr = &gpio_dev_attr,
  1091. };
  1092. /* gpio4 */
  1093. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1094. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1095. { .irq = -1 }
  1096. };
  1097. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1098. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1099. };
  1100. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1101. .name = "gpio4",
  1102. .class = &omap44xx_gpio_hwmod_class,
  1103. .clkdm_name = "l4_per_clkdm",
  1104. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1105. .mpu_irqs = omap44xx_gpio4_irqs,
  1106. .main_clk = "gpio4_ick",
  1107. .prcm = {
  1108. .omap4 = {
  1109. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1110. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1111. .modulemode = MODULEMODE_HWCTRL,
  1112. },
  1113. },
  1114. .opt_clks = gpio4_opt_clks,
  1115. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1116. .dev_attr = &gpio_dev_attr,
  1117. };
  1118. /* gpio5 */
  1119. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1120. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1121. { .irq = -1 }
  1122. };
  1123. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1124. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1125. };
  1126. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1127. .name = "gpio5",
  1128. .class = &omap44xx_gpio_hwmod_class,
  1129. .clkdm_name = "l4_per_clkdm",
  1130. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1131. .mpu_irqs = omap44xx_gpio5_irqs,
  1132. .main_clk = "gpio5_ick",
  1133. .prcm = {
  1134. .omap4 = {
  1135. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1136. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1137. .modulemode = MODULEMODE_HWCTRL,
  1138. },
  1139. },
  1140. .opt_clks = gpio5_opt_clks,
  1141. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1142. .dev_attr = &gpio_dev_attr,
  1143. };
  1144. /* gpio6 */
  1145. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1146. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1147. { .irq = -1 }
  1148. };
  1149. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1150. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1151. };
  1152. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1153. .name = "gpio6",
  1154. .class = &omap44xx_gpio_hwmod_class,
  1155. .clkdm_name = "l4_per_clkdm",
  1156. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1157. .mpu_irqs = omap44xx_gpio6_irqs,
  1158. .main_clk = "gpio6_ick",
  1159. .prcm = {
  1160. .omap4 = {
  1161. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1162. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1163. .modulemode = MODULEMODE_HWCTRL,
  1164. },
  1165. },
  1166. .opt_clks = gpio6_opt_clks,
  1167. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1168. .dev_attr = &gpio_dev_attr,
  1169. };
  1170. /*
  1171. * 'gpmc' class
  1172. * general purpose memory controller
  1173. */
  1174. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1175. .rev_offs = 0x0000,
  1176. .sysc_offs = 0x0010,
  1177. .syss_offs = 0x0014,
  1178. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1179. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1180. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1181. .sysc_fields = &omap_hwmod_sysc_type1,
  1182. };
  1183. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1184. .name = "gpmc",
  1185. .sysc = &omap44xx_gpmc_sysc,
  1186. };
  1187. /* gpmc */
  1188. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1189. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1190. { .irq = -1 }
  1191. };
  1192. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1193. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1194. { .dma_req = -1 }
  1195. };
  1196. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1197. .name = "gpmc",
  1198. .class = &omap44xx_gpmc_hwmod_class,
  1199. .clkdm_name = "l3_2_clkdm",
  1200. /*
  1201. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1202. * block. It is not being added due to any known bugs with
  1203. * resetting the GPMC IP block, but rather because any timings
  1204. * set by the bootloader are not being correctly programmed by
  1205. * the kernel from the board file or DT data.
  1206. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1207. */
  1208. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1209. .mpu_irqs = omap44xx_gpmc_irqs,
  1210. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1211. .prcm = {
  1212. .omap4 = {
  1213. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1214. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1215. .modulemode = MODULEMODE_HWCTRL,
  1216. },
  1217. },
  1218. };
  1219. /*
  1220. * 'gpu' class
  1221. * 2d/3d graphics accelerator
  1222. */
  1223. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1224. .rev_offs = 0x1fc00,
  1225. .sysc_offs = 0x1fc10,
  1226. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1227. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1228. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1229. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1230. .sysc_fields = &omap_hwmod_sysc_type2,
  1231. };
  1232. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1233. .name = "gpu",
  1234. .sysc = &omap44xx_gpu_sysc,
  1235. };
  1236. /* gpu */
  1237. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1238. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1239. { .irq = -1 }
  1240. };
  1241. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1242. .name = "gpu",
  1243. .class = &omap44xx_gpu_hwmod_class,
  1244. .clkdm_name = "l3_gfx_clkdm",
  1245. .mpu_irqs = omap44xx_gpu_irqs,
  1246. .main_clk = "gpu_fck",
  1247. .prcm = {
  1248. .omap4 = {
  1249. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1250. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1251. .modulemode = MODULEMODE_SWCTRL,
  1252. },
  1253. },
  1254. };
  1255. /*
  1256. * 'hdq1w' class
  1257. * hdq / 1-wire serial interface controller
  1258. */
  1259. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1260. .rev_offs = 0x0000,
  1261. .sysc_offs = 0x0014,
  1262. .syss_offs = 0x0018,
  1263. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1264. SYSS_HAS_RESET_STATUS),
  1265. .sysc_fields = &omap_hwmod_sysc_type1,
  1266. };
  1267. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1268. .name = "hdq1w",
  1269. .sysc = &omap44xx_hdq1w_sysc,
  1270. };
  1271. /* hdq1w */
  1272. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1273. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1274. { .irq = -1 }
  1275. };
  1276. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1277. .name = "hdq1w",
  1278. .class = &omap44xx_hdq1w_hwmod_class,
  1279. .clkdm_name = "l4_per_clkdm",
  1280. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1281. .mpu_irqs = omap44xx_hdq1w_irqs,
  1282. .main_clk = "hdq1w_fck",
  1283. .prcm = {
  1284. .omap4 = {
  1285. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1286. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1287. .modulemode = MODULEMODE_SWCTRL,
  1288. },
  1289. },
  1290. };
  1291. /*
  1292. * 'hsi' class
  1293. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1294. * serial if)
  1295. */
  1296. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1297. .rev_offs = 0x0000,
  1298. .sysc_offs = 0x0010,
  1299. .syss_offs = 0x0014,
  1300. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1301. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1302. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1303. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1304. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1305. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1306. .sysc_fields = &omap_hwmod_sysc_type1,
  1307. };
  1308. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1309. .name = "hsi",
  1310. .sysc = &omap44xx_hsi_sysc,
  1311. };
  1312. /* hsi */
  1313. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1314. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1315. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1316. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1317. { .irq = -1 }
  1318. };
  1319. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1320. .name = "hsi",
  1321. .class = &omap44xx_hsi_hwmod_class,
  1322. .clkdm_name = "l3_init_clkdm",
  1323. .mpu_irqs = omap44xx_hsi_irqs,
  1324. .main_clk = "hsi_fck",
  1325. .prcm = {
  1326. .omap4 = {
  1327. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1328. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1329. .modulemode = MODULEMODE_HWCTRL,
  1330. },
  1331. },
  1332. };
  1333. /*
  1334. * 'i2c' class
  1335. * multimaster high-speed i2c controller
  1336. */
  1337. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1338. .sysc_offs = 0x0010,
  1339. .syss_offs = 0x0090,
  1340. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1341. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1342. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1343. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1344. SIDLE_SMART_WKUP),
  1345. .clockact = CLOCKACT_TEST_ICLK,
  1346. .sysc_fields = &omap_hwmod_sysc_type1,
  1347. };
  1348. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1349. .name = "i2c",
  1350. .sysc = &omap44xx_i2c_sysc,
  1351. .rev = OMAP_I2C_IP_VERSION_2,
  1352. .reset = &omap_i2c_reset,
  1353. };
  1354. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1355. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1356. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1357. };
  1358. /* i2c1 */
  1359. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1360. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1361. { .irq = -1 }
  1362. };
  1363. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1364. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1365. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1366. { .dma_req = -1 }
  1367. };
  1368. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1369. .name = "i2c1",
  1370. .class = &omap44xx_i2c_hwmod_class,
  1371. .clkdm_name = "l4_per_clkdm",
  1372. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1373. .mpu_irqs = omap44xx_i2c1_irqs,
  1374. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1375. .main_clk = "i2c1_fck",
  1376. .prcm = {
  1377. .omap4 = {
  1378. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1379. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1380. .modulemode = MODULEMODE_SWCTRL,
  1381. },
  1382. },
  1383. .dev_attr = &i2c_dev_attr,
  1384. };
  1385. /* i2c2 */
  1386. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1387. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1388. { .irq = -1 }
  1389. };
  1390. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1391. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1392. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1393. { .dma_req = -1 }
  1394. };
  1395. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1396. .name = "i2c2",
  1397. .class = &omap44xx_i2c_hwmod_class,
  1398. .clkdm_name = "l4_per_clkdm",
  1399. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1400. .mpu_irqs = omap44xx_i2c2_irqs,
  1401. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1402. .main_clk = "i2c2_fck",
  1403. .prcm = {
  1404. .omap4 = {
  1405. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1406. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1407. .modulemode = MODULEMODE_SWCTRL,
  1408. },
  1409. },
  1410. .dev_attr = &i2c_dev_attr,
  1411. };
  1412. /* i2c3 */
  1413. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1414. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1415. { .irq = -1 }
  1416. };
  1417. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1418. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1419. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1420. { .dma_req = -1 }
  1421. };
  1422. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1423. .name = "i2c3",
  1424. .class = &omap44xx_i2c_hwmod_class,
  1425. .clkdm_name = "l4_per_clkdm",
  1426. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1427. .mpu_irqs = omap44xx_i2c3_irqs,
  1428. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1429. .main_clk = "i2c3_fck",
  1430. .prcm = {
  1431. .omap4 = {
  1432. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1433. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1434. .modulemode = MODULEMODE_SWCTRL,
  1435. },
  1436. },
  1437. .dev_attr = &i2c_dev_attr,
  1438. };
  1439. /* i2c4 */
  1440. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1441. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1442. { .irq = -1 }
  1443. };
  1444. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1445. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1446. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1447. { .dma_req = -1 }
  1448. };
  1449. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1450. .name = "i2c4",
  1451. .class = &omap44xx_i2c_hwmod_class,
  1452. .clkdm_name = "l4_per_clkdm",
  1453. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1454. .mpu_irqs = omap44xx_i2c4_irqs,
  1455. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1456. .main_clk = "i2c4_fck",
  1457. .prcm = {
  1458. .omap4 = {
  1459. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1460. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1461. .modulemode = MODULEMODE_SWCTRL,
  1462. },
  1463. },
  1464. .dev_attr = &i2c_dev_attr,
  1465. };
  1466. /*
  1467. * 'ipu' class
  1468. * imaging processor unit
  1469. */
  1470. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1471. .name = "ipu",
  1472. };
  1473. /* ipu */
  1474. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1475. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1476. { .irq = -1 }
  1477. };
  1478. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1479. { .name = "cpu0", .rst_shift = 0 },
  1480. { .name = "cpu1", .rst_shift = 1 },
  1481. };
  1482. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1483. .name = "ipu",
  1484. .class = &omap44xx_ipu_hwmod_class,
  1485. .clkdm_name = "ducati_clkdm",
  1486. .mpu_irqs = omap44xx_ipu_irqs,
  1487. .rst_lines = omap44xx_ipu_resets,
  1488. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1489. .main_clk = "ipu_fck",
  1490. .prcm = {
  1491. .omap4 = {
  1492. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1493. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1494. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1495. .modulemode = MODULEMODE_HWCTRL,
  1496. },
  1497. },
  1498. };
  1499. /*
  1500. * 'iss' class
  1501. * external images sensor pixel data processor
  1502. */
  1503. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1504. .rev_offs = 0x0000,
  1505. .sysc_offs = 0x0010,
  1506. /*
  1507. * ISS needs 100 OCP clk cycles delay after a softreset before
  1508. * accessing sysconfig again.
  1509. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1510. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1511. *
  1512. * TODO: Indicate errata when available.
  1513. */
  1514. .srst_udelay = 2,
  1515. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1516. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1517. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1518. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1519. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1520. .sysc_fields = &omap_hwmod_sysc_type2,
  1521. };
  1522. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1523. .name = "iss",
  1524. .sysc = &omap44xx_iss_sysc,
  1525. };
  1526. /* iss */
  1527. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1528. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1529. { .irq = -1 }
  1530. };
  1531. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1532. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1535. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1536. { .dma_req = -1 }
  1537. };
  1538. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1539. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1540. };
  1541. static struct omap_hwmod omap44xx_iss_hwmod = {
  1542. .name = "iss",
  1543. .class = &omap44xx_iss_hwmod_class,
  1544. .clkdm_name = "iss_clkdm",
  1545. .mpu_irqs = omap44xx_iss_irqs,
  1546. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1547. .main_clk = "iss_fck",
  1548. .prcm = {
  1549. .omap4 = {
  1550. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1551. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1552. .modulemode = MODULEMODE_SWCTRL,
  1553. },
  1554. },
  1555. .opt_clks = iss_opt_clks,
  1556. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1557. };
  1558. /*
  1559. * 'iva' class
  1560. * multi-standard video encoder/decoder hardware accelerator
  1561. */
  1562. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1563. .name = "iva",
  1564. };
  1565. /* iva */
  1566. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1567. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1568. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1569. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1570. { .irq = -1 }
  1571. };
  1572. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1573. { .name = "seq0", .rst_shift = 0 },
  1574. { .name = "seq1", .rst_shift = 1 },
  1575. { .name = "logic", .rst_shift = 2 },
  1576. };
  1577. static struct omap_hwmod omap44xx_iva_hwmod = {
  1578. .name = "iva",
  1579. .class = &omap44xx_iva_hwmod_class,
  1580. .clkdm_name = "ivahd_clkdm",
  1581. .mpu_irqs = omap44xx_iva_irqs,
  1582. .rst_lines = omap44xx_iva_resets,
  1583. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1584. .main_clk = "iva_fck",
  1585. .prcm = {
  1586. .omap4 = {
  1587. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1588. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1589. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1590. .modulemode = MODULEMODE_HWCTRL,
  1591. },
  1592. },
  1593. };
  1594. /*
  1595. * 'kbd' class
  1596. * keyboard controller
  1597. */
  1598. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1599. .rev_offs = 0x0000,
  1600. .sysc_offs = 0x0010,
  1601. .syss_offs = 0x0014,
  1602. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1603. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1604. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1605. SYSS_HAS_RESET_STATUS),
  1606. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1607. .sysc_fields = &omap_hwmod_sysc_type1,
  1608. };
  1609. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1610. .name = "kbd",
  1611. .sysc = &omap44xx_kbd_sysc,
  1612. };
  1613. /* kbd */
  1614. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1615. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1616. { .irq = -1 }
  1617. };
  1618. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1619. .name = "kbd",
  1620. .class = &omap44xx_kbd_hwmod_class,
  1621. .clkdm_name = "l4_wkup_clkdm",
  1622. .mpu_irqs = omap44xx_kbd_irqs,
  1623. .main_clk = "kbd_fck",
  1624. .prcm = {
  1625. .omap4 = {
  1626. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1627. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1628. .modulemode = MODULEMODE_SWCTRL,
  1629. },
  1630. },
  1631. };
  1632. /*
  1633. * 'mailbox' class
  1634. * mailbox module allowing communication between the on-chip processors using a
  1635. * queued mailbox-interrupt mechanism.
  1636. */
  1637. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1638. .rev_offs = 0x0000,
  1639. .sysc_offs = 0x0010,
  1640. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1641. SYSC_HAS_SOFTRESET),
  1642. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1643. .sysc_fields = &omap_hwmod_sysc_type2,
  1644. };
  1645. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1646. .name = "mailbox",
  1647. .sysc = &omap44xx_mailbox_sysc,
  1648. };
  1649. /* mailbox */
  1650. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1651. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1652. { .irq = -1 }
  1653. };
  1654. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1655. .name = "mailbox",
  1656. .class = &omap44xx_mailbox_hwmod_class,
  1657. .clkdm_name = "l4_cfg_clkdm",
  1658. .mpu_irqs = omap44xx_mailbox_irqs,
  1659. .prcm = {
  1660. .omap4 = {
  1661. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1662. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1663. },
  1664. },
  1665. };
  1666. /*
  1667. * 'mcasp' class
  1668. * multi-channel audio serial port controller
  1669. */
  1670. /* The IP is not compliant to type1 / type2 scheme */
  1671. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1672. .sidle_shift = 0,
  1673. };
  1674. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1675. .sysc_offs = 0x0004,
  1676. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1677. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1678. SIDLE_SMART_WKUP),
  1679. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1680. };
  1681. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1682. .name = "mcasp",
  1683. .sysc = &omap44xx_mcasp_sysc,
  1684. };
  1685. /* mcasp */
  1686. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1687. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1688. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1689. { .irq = -1 }
  1690. };
  1691. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1692. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1693. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1694. { .dma_req = -1 }
  1695. };
  1696. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1697. .name = "mcasp",
  1698. .class = &omap44xx_mcasp_hwmod_class,
  1699. .clkdm_name = "abe_clkdm",
  1700. .mpu_irqs = omap44xx_mcasp_irqs,
  1701. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1702. .main_clk = "mcasp_fck",
  1703. .prcm = {
  1704. .omap4 = {
  1705. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1706. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1707. .modulemode = MODULEMODE_SWCTRL,
  1708. },
  1709. },
  1710. };
  1711. /*
  1712. * 'mcbsp' class
  1713. * multi channel buffered serial port controller
  1714. */
  1715. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1716. .sysc_offs = 0x008c,
  1717. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1718. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1719. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1720. .sysc_fields = &omap_hwmod_sysc_type1,
  1721. };
  1722. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1723. .name = "mcbsp",
  1724. .sysc = &omap44xx_mcbsp_sysc,
  1725. .rev = MCBSP_CONFIG_TYPE4,
  1726. };
  1727. /* mcbsp1 */
  1728. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1729. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1730. { .irq = -1 }
  1731. };
  1732. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1733. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1734. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1735. { .dma_req = -1 }
  1736. };
  1737. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1738. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1739. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1740. };
  1741. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1742. .name = "mcbsp1",
  1743. .class = &omap44xx_mcbsp_hwmod_class,
  1744. .clkdm_name = "abe_clkdm",
  1745. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1746. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1747. .main_clk = "mcbsp1_fck",
  1748. .prcm = {
  1749. .omap4 = {
  1750. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1751. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1752. .modulemode = MODULEMODE_SWCTRL,
  1753. },
  1754. },
  1755. .opt_clks = mcbsp1_opt_clks,
  1756. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1757. };
  1758. /* mcbsp2 */
  1759. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1760. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1761. { .irq = -1 }
  1762. };
  1763. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1764. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1765. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1766. { .dma_req = -1 }
  1767. };
  1768. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1769. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1770. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1771. };
  1772. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1773. .name = "mcbsp2",
  1774. .class = &omap44xx_mcbsp_hwmod_class,
  1775. .clkdm_name = "abe_clkdm",
  1776. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1777. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1778. .main_clk = "mcbsp2_fck",
  1779. .prcm = {
  1780. .omap4 = {
  1781. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1782. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1783. .modulemode = MODULEMODE_SWCTRL,
  1784. },
  1785. },
  1786. .opt_clks = mcbsp2_opt_clks,
  1787. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1788. };
  1789. /* mcbsp3 */
  1790. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1791. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1792. { .irq = -1 }
  1793. };
  1794. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1795. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1796. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1797. { .dma_req = -1 }
  1798. };
  1799. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1800. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1801. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1802. };
  1803. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1804. .name = "mcbsp3",
  1805. .class = &omap44xx_mcbsp_hwmod_class,
  1806. .clkdm_name = "abe_clkdm",
  1807. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1808. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1809. .main_clk = "mcbsp3_fck",
  1810. .prcm = {
  1811. .omap4 = {
  1812. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1813. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1814. .modulemode = MODULEMODE_SWCTRL,
  1815. },
  1816. },
  1817. .opt_clks = mcbsp3_opt_clks,
  1818. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1819. };
  1820. /* mcbsp4 */
  1821. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1822. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1823. { .irq = -1 }
  1824. };
  1825. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1826. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1827. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1828. { .dma_req = -1 }
  1829. };
  1830. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1831. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1832. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1833. };
  1834. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1835. .name = "mcbsp4",
  1836. .class = &omap44xx_mcbsp_hwmod_class,
  1837. .clkdm_name = "l4_per_clkdm",
  1838. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1839. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1840. .main_clk = "mcbsp4_fck",
  1841. .prcm = {
  1842. .omap4 = {
  1843. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1844. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1845. .modulemode = MODULEMODE_SWCTRL,
  1846. },
  1847. },
  1848. .opt_clks = mcbsp4_opt_clks,
  1849. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1850. };
  1851. /*
  1852. * 'mcpdm' class
  1853. * multi channel pdm controller (proprietary interface with phoenix power
  1854. * ic)
  1855. */
  1856. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1857. .rev_offs = 0x0000,
  1858. .sysc_offs = 0x0010,
  1859. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1860. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1861. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1862. SIDLE_SMART_WKUP),
  1863. .sysc_fields = &omap_hwmod_sysc_type2,
  1864. };
  1865. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1866. .name = "mcpdm",
  1867. .sysc = &omap44xx_mcpdm_sysc,
  1868. };
  1869. /* mcpdm */
  1870. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1871. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1872. { .irq = -1 }
  1873. };
  1874. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1875. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1876. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1877. { .dma_req = -1 }
  1878. };
  1879. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1880. .name = "mcpdm",
  1881. .class = &omap44xx_mcpdm_hwmod_class,
  1882. .clkdm_name = "abe_clkdm",
  1883. .mpu_irqs = omap44xx_mcpdm_irqs,
  1884. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1885. .main_clk = "mcpdm_fck",
  1886. .prcm = {
  1887. .omap4 = {
  1888. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1889. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1890. .modulemode = MODULEMODE_SWCTRL,
  1891. },
  1892. },
  1893. };
  1894. /*
  1895. * 'mcspi' class
  1896. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1897. * bus
  1898. */
  1899. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1900. .rev_offs = 0x0000,
  1901. .sysc_offs = 0x0010,
  1902. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1903. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1904. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1905. SIDLE_SMART_WKUP),
  1906. .sysc_fields = &omap_hwmod_sysc_type2,
  1907. };
  1908. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1909. .name = "mcspi",
  1910. .sysc = &omap44xx_mcspi_sysc,
  1911. .rev = OMAP4_MCSPI_REV,
  1912. };
  1913. /* mcspi1 */
  1914. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1915. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1916. { .irq = -1 }
  1917. };
  1918. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1919. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1920. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1921. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1922. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1923. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1924. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1925. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1926. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1927. { .dma_req = -1 }
  1928. };
  1929. /* mcspi1 dev_attr */
  1930. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1931. .num_chipselect = 4,
  1932. };
  1933. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1934. .name = "mcspi1",
  1935. .class = &omap44xx_mcspi_hwmod_class,
  1936. .clkdm_name = "l4_per_clkdm",
  1937. .mpu_irqs = omap44xx_mcspi1_irqs,
  1938. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1939. .main_clk = "mcspi1_fck",
  1940. .prcm = {
  1941. .omap4 = {
  1942. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1943. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1944. .modulemode = MODULEMODE_SWCTRL,
  1945. },
  1946. },
  1947. .dev_attr = &mcspi1_dev_attr,
  1948. };
  1949. /* mcspi2 */
  1950. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1951. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1952. { .irq = -1 }
  1953. };
  1954. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1955. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1956. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1957. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1958. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1959. { .dma_req = -1 }
  1960. };
  1961. /* mcspi2 dev_attr */
  1962. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1963. .num_chipselect = 2,
  1964. };
  1965. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1966. .name = "mcspi2",
  1967. .class = &omap44xx_mcspi_hwmod_class,
  1968. .clkdm_name = "l4_per_clkdm",
  1969. .mpu_irqs = omap44xx_mcspi2_irqs,
  1970. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1971. .main_clk = "mcspi2_fck",
  1972. .prcm = {
  1973. .omap4 = {
  1974. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1975. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1976. .modulemode = MODULEMODE_SWCTRL,
  1977. },
  1978. },
  1979. .dev_attr = &mcspi2_dev_attr,
  1980. };
  1981. /* mcspi3 */
  1982. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1983. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1984. { .irq = -1 }
  1985. };
  1986. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1987. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1988. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1989. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1990. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1991. { .dma_req = -1 }
  1992. };
  1993. /* mcspi3 dev_attr */
  1994. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1995. .num_chipselect = 2,
  1996. };
  1997. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1998. .name = "mcspi3",
  1999. .class = &omap44xx_mcspi_hwmod_class,
  2000. .clkdm_name = "l4_per_clkdm",
  2001. .mpu_irqs = omap44xx_mcspi3_irqs,
  2002. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2003. .main_clk = "mcspi3_fck",
  2004. .prcm = {
  2005. .omap4 = {
  2006. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2007. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2008. .modulemode = MODULEMODE_SWCTRL,
  2009. },
  2010. },
  2011. .dev_attr = &mcspi3_dev_attr,
  2012. };
  2013. /* mcspi4 */
  2014. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2015. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2016. { .irq = -1 }
  2017. };
  2018. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2019. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2020. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2021. { .dma_req = -1 }
  2022. };
  2023. /* mcspi4 dev_attr */
  2024. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2025. .num_chipselect = 1,
  2026. };
  2027. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2028. .name = "mcspi4",
  2029. .class = &omap44xx_mcspi_hwmod_class,
  2030. .clkdm_name = "l4_per_clkdm",
  2031. .mpu_irqs = omap44xx_mcspi4_irqs,
  2032. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2033. .main_clk = "mcspi4_fck",
  2034. .prcm = {
  2035. .omap4 = {
  2036. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2037. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2038. .modulemode = MODULEMODE_SWCTRL,
  2039. },
  2040. },
  2041. .dev_attr = &mcspi4_dev_attr,
  2042. };
  2043. /*
  2044. * 'mmc' class
  2045. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2046. */
  2047. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2048. .rev_offs = 0x0000,
  2049. .sysc_offs = 0x0010,
  2050. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2051. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2052. SYSC_HAS_SOFTRESET),
  2053. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2054. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2055. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2056. .sysc_fields = &omap_hwmod_sysc_type2,
  2057. };
  2058. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2059. .name = "mmc",
  2060. .sysc = &omap44xx_mmc_sysc,
  2061. };
  2062. /* mmc1 */
  2063. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2064. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2065. { .irq = -1 }
  2066. };
  2067. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2068. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2069. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2070. { .dma_req = -1 }
  2071. };
  2072. /* mmc1 dev_attr */
  2073. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2074. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2075. };
  2076. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2077. .name = "mmc1",
  2078. .class = &omap44xx_mmc_hwmod_class,
  2079. .clkdm_name = "l3_init_clkdm",
  2080. .mpu_irqs = omap44xx_mmc1_irqs,
  2081. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2082. .main_clk = "mmc1_fck",
  2083. .prcm = {
  2084. .omap4 = {
  2085. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2086. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2087. .modulemode = MODULEMODE_SWCTRL,
  2088. },
  2089. },
  2090. .dev_attr = &mmc1_dev_attr,
  2091. };
  2092. /* mmc2 */
  2093. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2094. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2095. { .irq = -1 }
  2096. };
  2097. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2098. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2099. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2100. { .dma_req = -1 }
  2101. };
  2102. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2103. .name = "mmc2",
  2104. .class = &omap44xx_mmc_hwmod_class,
  2105. .clkdm_name = "l3_init_clkdm",
  2106. .mpu_irqs = omap44xx_mmc2_irqs,
  2107. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2108. .main_clk = "mmc2_fck",
  2109. .prcm = {
  2110. .omap4 = {
  2111. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2112. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2113. .modulemode = MODULEMODE_SWCTRL,
  2114. },
  2115. },
  2116. };
  2117. /* mmc3 */
  2118. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2119. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2120. { .irq = -1 }
  2121. };
  2122. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2123. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2124. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2125. { .dma_req = -1 }
  2126. };
  2127. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2128. .name = "mmc3",
  2129. .class = &omap44xx_mmc_hwmod_class,
  2130. .clkdm_name = "l4_per_clkdm",
  2131. .mpu_irqs = omap44xx_mmc3_irqs,
  2132. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2133. .main_clk = "mmc3_fck",
  2134. .prcm = {
  2135. .omap4 = {
  2136. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2137. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2138. .modulemode = MODULEMODE_SWCTRL,
  2139. },
  2140. },
  2141. };
  2142. /* mmc4 */
  2143. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2144. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2145. { .irq = -1 }
  2146. };
  2147. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2148. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2149. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2150. { .dma_req = -1 }
  2151. };
  2152. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2153. .name = "mmc4",
  2154. .class = &omap44xx_mmc_hwmod_class,
  2155. .clkdm_name = "l4_per_clkdm",
  2156. .mpu_irqs = omap44xx_mmc4_irqs,
  2157. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2158. .main_clk = "mmc4_fck",
  2159. .prcm = {
  2160. .omap4 = {
  2161. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2162. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2163. .modulemode = MODULEMODE_SWCTRL,
  2164. },
  2165. },
  2166. };
  2167. /* mmc5 */
  2168. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2169. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2170. { .irq = -1 }
  2171. };
  2172. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2173. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2174. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2175. { .dma_req = -1 }
  2176. };
  2177. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2178. .name = "mmc5",
  2179. .class = &omap44xx_mmc_hwmod_class,
  2180. .clkdm_name = "l4_per_clkdm",
  2181. .mpu_irqs = omap44xx_mmc5_irqs,
  2182. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2183. .main_clk = "mmc5_fck",
  2184. .prcm = {
  2185. .omap4 = {
  2186. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2187. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2188. .modulemode = MODULEMODE_SWCTRL,
  2189. },
  2190. },
  2191. };
  2192. /*
  2193. * 'mmu' class
  2194. * The memory management unit performs virtual to physical address translation
  2195. * for its requestors.
  2196. */
  2197. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2198. .rev_offs = 0x000,
  2199. .sysc_offs = 0x010,
  2200. .syss_offs = 0x014,
  2201. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2202. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2203. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2204. .sysc_fields = &omap_hwmod_sysc_type1,
  2205. };
  2206. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2207. .name = "mmu",
  2208. .sysc = &mmu_sysc,
  2209. };
  2210. /* mmu ipu */
  2211. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2212. .da_start = 0x0,
  2213. .da_end = 0xfffff000,
  2214. .nr_tlb_entries = 32,
  2215. };
  2216. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2217. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2218. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2219. { .irq = -1 }
  2220. };
  2221. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2222. { .name = "mmu_cache", .rst_shift = 2 },
  2223. };
  2224. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2225. {
  2226. .pa_start = 0x55082000,
  2227. .pa_end = 0x550820ff,
  2228. .flags = ADDR_TYPE_RT,
  2229. },
  2230. { }
  2231. };
  2232. /* l3_main_2 -> mmu_ipu */
  2233. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2234. .master = &omap44xx_l3_main_2_hwmod,
  2235. .slave = &omap44xx_mmu_ipu_hwmod,
  2236. .clk = "l3_div_ck",
  2237. .addr = omap44xx_mmu_ipu_addrs,
  2238. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2239. };
  2240. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2241. .name = "mmu_ipu",
  2242. .class = &omap44xx_mmu_hwmod_class,
  2243. .clkdm_name = "ducati_clkdm",
  2244. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2245. .rst_lines = omap44xx_mmu_ipu_resets,
  2246. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2247. .main_clk = "ducati_clk_mux_ck",
  2248. .prcm = {
  2249. .omap4 = {
  2250. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2251. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2252. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2253. .modulemode = MODULEMODE_HWCTRL,
  2254. },
  2255. },
  2256. .dev_attr = &mmu_ipu_dev_attr,
  2257. };
  2258. /* mmu dsp */
  2259. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2260. .da_start = 0x0,
  2261. .da_end = 0xfffff000,
  2262. .nr_tlb_entries = 32,
  2263. };
  2264. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2265. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2266. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2267. { .irq = -1 }
  2268. };
  2269. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2270. { .name = "mmu_cache", .rst_shift = 1 },
  2271. };
  2272. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2273. {
  2274. .pa_start = 0x4a066000,
  2275. .pa_end = 0x4a0660ff,
  2276. .flags = ADDR_TYPE_RT,
  2277. },
  2278. { }
  2279. };
  2280. /* l4_cfg -> dsp */
  2281. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2282. .master = &omap44xx_l4_cfg_hwmod,
  2283. .slave = &omap44xx_mmu_dsp_hwmod,
  2284. .clk = "l4_div_ck",
  2285. .addr = omap44xx_mmu_dsp_addrs,
  2286. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2287. };
  2288. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2289. .name = "mmu_dsp",
  2290. .class = &omap44xx_mmu_hwmod_class,
  2291. .clkdm_name = "tesla_clkdm",
  2292. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2293. .rst_lines = omap44xx_mmu_dsp_resets,
  2294. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2295. .main_clk = "dpll_iva_m4x2_ck",
  2296. .prcm = {
  2297. .omap4 = {
  2298. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2299. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2300. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2301. .modulemode = MODULEMODE_HWCTRL,
  2302. },
  2303. },
  2304. .dev_attr = &mmu_dsp_dev_attr,
  2305. };
  2306. /*
  2307. * 'mpu' class
  2308. * mpu sub-system
  2309. */
  2310. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2311. .name = "mpu",
  2312. };
  2313. /* mpu */
  2314. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2315. { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
  2316. { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
  2317. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2318. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2319. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2320. { .irq = -1 }
  2321. };
  2322. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2323. .name = "mpu",
  2324. .class = &omap44xx_mpu_hwmod_class,
  2325. .clkdm_name = "mpuss_clkdm",
  2326. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2327. .mpu_irqs = omap44xx_mpu_irqs,
  2328. .main_clk = "dpll_mpu_m2_ck",
  2329. .prcm = {
  2330. .omap4 = {
  2331. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2332. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2333. },
  2334. },
  2335. };
  2336. /*
  2337. * 'ocmc_ram' class
  2338. * top-level core on-chip ram
  2339. */
  2340. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2341. .name = "ocmc_ram",
  2342. };
  2343. /* ocmc_ram */
  2344. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2345. .name = "ocmc_ram",
  2346. .class = &omap44xx_ocmc_ram_hwmod_class,
  2347. .clkdm_name = "l3_2_clkdm",
  2348. .prcm = {
  2349. .omap4 = {
  2350. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2351. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2352. },
  2353. },
  2354. };
  2355. /*
  2356. * 'ocp2scp' class
  2357. * bridge to transform ocp interface protocol to scp (serial control port)
  2358. * protocol
  2359. */
  2360. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2361. .rev_offs = 0x0000,
  2362. .sysc_offs = 0x0010,
  2363. .syss_offs = 0x0014,
  2364. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2365. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2366. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2367. .sysc_fields = &omap_hwmod_sysc_type1,
  2368. };
  2369. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2370. .name = "ocp2scp",
  2371. .sysc = &omap44xx_ocp2scp_sysc,
  2372. };
  2373. /* ocp2scp dev_attr */
  2374. static struct resource omap44xx_usb_phy_and_pll_addrs[] = {
  2375. {
  2376. .name = "usb_phy",
  2377. .start = 0x4a0ad080,
  2378. .end = 0x4a0ae000,
  2379. .flags = IORESOURCE_MEM,
  2380. },
  2381. {
  2382. /* XXX: Remove this once control module driver is in place */
  2383. .name = "ctrl_dev",
  2384. .start = 0x4a002300,
  2385. .end = 0x4a002303,
  2386. .flags = IORESOURCE_MEM,
  2387. },
  2388. { }
  2389. };
  2390. static struct omap_ocp2scp_dev ocp2scp_dev_attr[] = {
  2391. {
  2392. .drv_name = "omap-usb2",
  2393. .res = omap44xx_usb_phy_and_pll_addrs,
  2394. },
  2395. { }
  2396. };
  2397. /* ocp2scp_usb_phy */
  2398. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2399. .name = "ocp2scp_usb_phy",
  2400. .class = &omap44xx_ocp2scp_hwmod_class,
  2401. .clkdm_name = "l3_init_clkdm",
  2402. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2403. .prcm = {
  2404. .omap4 = {
  2405. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2406. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2407. .modulemode = MODULEMODE_HWCTRL,
  2408. },
  2409. },
  2410. .dev_attr = ocp2scp_dev_attr,
  2411. };
  2412. /*
  2413. * 'prcm' class
  2414. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2415. * + clock manager 1 (in always on power domain) + local prm in mpu
  2416. */
  2417. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2418. .name = "prcm",
  2419. };
  2420. /* prcm_mpu */
  2421. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2422. .name = "prcm_mpu",
  2423. .class = &omap44xx_prcm_hwmod_class,
  2424. .clkdm_name = "l4_wkup_clkdm",
  2425. .flags = HWMOD_NO_IDLEST,
  2426. .prcm = {
  2427. .omap4 = {
  2428. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2429. },
  2430. },
  2431. };
  2432. /* cm_core_aon */
  2433. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2434. .name = "cm_core_aon",
  2435. .class = &omap44xx_prcm_hwmod_class,
  2436. .flags = HWMOD_NO_IDLEST,
  2437. .prcm = {
  2438. .omap4 = {
  2439. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2440. },
  2441. },
  2442. };
  2443. /* cm_core */
  2444. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2445. .name = "cm_core",
  2446. .class = &omap44xx_prcm_hwmod_class,
  2447. .flags = HWMOD_NO_IDLEST,
  2448. .prcm = {
  2449. .omap4 = {
  2450. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2451. },
  2452. },
  2453. };
  2454. /* prm */
  2455. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2456. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2457. { .irq = -1 }
  2458. };
  2459. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2460. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2461. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2462. };
  2463. static struct omap_hwmod omap44xx_prm_hwmod = {
  2464. .name = "prm",
  2465. .class = &omap44xx_prcm_hwmod_class,
  2466. .mpu_irqs = omap44xx_prm_irqs,
  2467. .rst_lines = omap44xx_prm_resets,
  2468. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2469. };
  2470. /*
  2471. * 'scrm' class
  2472. * system clock and reset manager
  2473. */
  2474. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2475. .name = "scrm",
  2476. };
  2477. /* scrm */
  2478. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2479. .name = "scrm",
  2480. .class = &omap44xx_scrm_hwmod_class,
  2481. .clkdm_name = "l4_wkup_clkdm",
  2482. .prcm = {
  2483. .omap4 = {
  2484. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2485. },
  2486. },
  2487. };
  2488. /*
  2489. * 'sl2if' class
  2490. * shared level 2 memory interface
  2491. */
  2492. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2493. .name = "sl2if",
  2494. };
  2495. /* sl2if */
  2496. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2497. .name = "sl2if",
  2498. .class = &omap44xx_sl2if_hwmod_class,
  2499. .clkdm_name = "ivahd_clkdm",
  2500. .prcm = {
  2501. .omap4 = {
  2502. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2503. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2504. .modulemode = MODULEMODE_HWCTRL,
  2505. },
  2506. },
  2507. };
  2508. /*
  2509. * 'slimbus' class
  2510. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2511. * the device and external components
  2512. */
  2513. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2514. .rev_offs = 0x0000,
  2515. .sysc_offs = 0x0010,
  2516. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2517. SYSC_HAS_SOFTRESET),
  2518. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2519. SIDLE_SMART_WKUP),
  2520. .sysc_fields = &omap_hwmod_sysc_type2,
  2521. };
  2522. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2523. .name = "slimbus",
  2524. .sysc = &omap44xx_slimbus_sysc,
  2525. };
  2526. /* slimbus1 */
  2527. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2528. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2529. { .irq = -1 }
  2530. };
  2531. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2532. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2533. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2534. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2535. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2536. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2537. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2538. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2539. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2540. { .dma_req = -1 }
  2541. };
  2542. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2543. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2544. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2545. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2546. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2547. };
  2548. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2549. .name = "slimbus1",
  2550. .class = &omap44xx_slimbus_hwmod_class,
  2551. .clkdm_name = "abe_clkdm",
  2552. .mpu_irqs = omap44xx_slimbus1_irqs,
  2553. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2554. .prcm = {
  2555. .omap4 = {
  2556. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2557. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2558. .modulemode = MODULEMODE_SWCTRL,
  2559. },
  2560. },
  2561. .opt_clks = slimbus1_opt_clks,
  2562. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2563. };
  2564. /* slimbus2 */
  2565. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2566. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2567. { .irq = -1 }
  2568. };
  2569. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2570. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2571. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2572. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2573. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2574. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2575. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2576. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2577. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2578. { .dma_req = -1 }
  2579. };
  2580. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2581. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2582. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2583. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2584. };
  2585. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2586. .name = "slimbus2",
  2587. .class = &omap44xx_slimbus_hwmod_class,
  2588. .clkdm_name = "l4_per_clkdm",
  2589. .mpu_irqs = omap44xx_slimbus2_irqs,
  2590. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2591. .prcm = {
  2592. .omap4 = {
  2593. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2594. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2595. .modulemode = MODULEMODE_SWCTRL,
  2596. },
  2597. },
  2598. .opt_clks = slimbus2_opt_clks,
  2599. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2600. };
  2601. /*
  2602. * 'smartreflex' class
  2603. * smartreflex module (monitor silicon performance and outputs a measure of
  2604. * performance error)
  2605. */
  2606. /* The IP is not compliant to type1 / type2 scheme */
  2607. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2608. .sidle_shift = 24,
  2609. .enwkup_shift = 26,
  2610. };
  2611. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2612. .sysc_offs = 0x0038,
  2613. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2614. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2615. SIDLE_SMART_WKUP),
  2616. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2617. };
  2618. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2619. .name = "smartreflex",
  2620. .sysc = &omap44xx_smartreflex_sysc,
  2621. .rev = 2,
  2622. };
  2623. /* smartreflex_core */
  2624. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2625. .sensor_voltdm_name = "core",
  2626. };
  2627. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2628. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2629. { .irq = -1 }
  2630. };
  2631. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2632. .name = "smartreflex_core",
  2633. .class = &omap44xx_smartreflex_hwmod_class,
  2634. .clkdm_name = "l4_ao_clkdm",
  2635. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2636. .main_clk = "smartreflex_core_fck",
  2637. .prcm = {
  2638. .omap4 = {
  2639. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2640. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2641. .modulemode = MODULEMODE_SWCTRL,
  2642. },
  2643. },
  2644. .dev_attr = &smartreflex_core_dev_attr,
  2645. };
  2646. /* smartreflex_iva */
  2647. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2648. .sensor_voltdm_name = "iva",
  2649. };
  2650. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2651. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2652. { .irq = -1 }
  2653. };
  2654. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2655. .name = "smartreflex_iva",
  2656. .class = &omap44xx_smartreflex_hwmod_class,
  2657. .clkdm_name = "l4_ao_clkdm",
  2658. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2659. .main_clk = "smartreflex_iva_fck",
  2660. .prcm = {
  2661. .omap4 = {
  2662. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2663. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2664. .modulemode = MODULEMODE_SWCTRL,
  2665. },
  2666. },
  2667. .dev_attr = &smartreflex_iva_dev_attr,
  2668. };
  2669. /* smartreflex_mpu */
  2670. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2671. .sensor_voltdm_name = "mpu",
  2672. };
  2673. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2674. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2675. { .irq = -1 }
  2676. };
  2677. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2678. .name = "smartreflex_mpu",
  2679. .class = &omap44xx_smartreflex_hwmod_class,
  2680. .clkdm_name = "l4_ao_clkdm",
  2681. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2682. .main_clk = "smartreflex_mpu_fck",
  2683. .prcm = {
  2684. .omap4 = {
  2685. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2686. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2687. .modulemode = MODULEMODE_SWCTRL,
  2688. },
  2689. },
  2690. .dev_attr = &smartreflex_mpu_dev_attr,
  2691. };
  2692. /*
  2693. * 'spinlock' class
  2694. * spinlock provides hardware assistance for synchronizing the processes
  2695. * running on multiple processors
  2696. */
  2697. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2698. .rev_offs = 0x0000,
  2699. .sysc_offs = 0x0010,
  2700. .syss_offs = 0x0014,
  2701. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2702. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2703. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2704. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2705. SIDLE_SMART_WKUP),
  2706. .sysc_fields = &omap_hwmod_sysc_type1,
  2707. };
  2708. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2709. .name = "spinlock",
  2710. .sysc = &omap44xx_spinlock_sysc,
  2711. };
  2712. /* spinlock */
  2713. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2714. .name = "spinlock",
  2715. .class = &omap44xx_spinlock_hwmod_class,
  2716. .clkdm_name = "l4_cfg_clkdm",
  2717. .prcm = {
  2718. .omap4 = {
  2719. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2720. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2721. },
  2722. },
  2723. };
  2724. /*
  2725. * 'timer' class
  2726. * general purpose timer module with accurate 1ms tick
  2727. * This class contains several variants: ['timer_1ms', 'timer']
  2728. */
  2729. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2730. .rev_offs = 0x0000,
  2731. .sysc_offs = 0x0010,
  2732. .syss_offs = 0x0014,
  2733. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2734. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2735. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2736. SYSS_HAS_RESET_STATUS),
  2737. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2738. .sysc_fields = &omap_hwmod_sysc_type1,
  2739. };
  2740. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2741. .name = "timer",
  2742. .sysc = &omap44xx_timer_1ms_sysc,
  2743. };
  2744. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2745. .rev_offs = 0x0000,
  2746. .sysc_offs = 0x0010,
  2747. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2748. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2749. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2750. SIDLE_SMART_WKUP),
  2751. .sysc_fields = &omap_hwmod_sysc_type2,
  2752. };
  2753. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2754. .name = "timer",
  2755. .sysc = &omap44xx_timer_sysc,
  2756. };
  2757. /* always-on timers dev attribute */
  2758. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2759. .timer_capability = OMAP_TIMER_ALWON,
  2760. };
  2761. /* pwm timers dev attribute */
  2762. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2763. .timer_capability = OMAP_TIMER_HAS_PWM,
  2764. };
  2765. /* timers with DSP interrupt dev attribute */
  2766. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2767. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2768. };
  2769. /* pwm timers with DSP interrupt dev attribute */
  2770. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2771. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2772. };
  2773. /* timer1 */
  2774. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2775. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2776. { .irq = -1 }
  2777. };
  2778. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2779. .name = "timer1",
  2780. .class = &omap44xx_timer_1ms_hwmod_class,
  2781. .clkdm_name = "l4_wkup_clkdm",
  2782. .mpu_irqs = omap44xx_timer1_irqs,
  2783. .main_clk = "timer1_fck",
  2784. .prcm = {
  2785. .omap4 = {
  2786. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2787. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2788. .modulemode = MODULEMODE_SWCTRL,
  2789. },
  2790. },
  2791. .dev_attr = &capability_alwon_dev_attr,
  2792. };
  2793. /* timer2 */
  2794. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2795. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2796. { .irq = -1 }
  2797. };
  2798. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2799. .name = "timer2",
  2800. .class = &omap44xx_timer_1ms_hwmod_class,
  2801. .clkdm_name = "l4_per_clkdm",
  2802. .mpu_irqs = omap44xx_timer2_irqs,
  2803. .main_clk = "timer2_fck",
  2804. .prcm = {
  2805. .omap4 = {
  2806. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2807. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2808. .modulemode = MODULEMODE_SWCTRL,
  2809. },
  2810. },
  2811. };
  2812. /* timer3 */
  2813. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2814. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2815. { .irq = -1 }
  2816. };
  2817. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2818. .name = "timer3",
  2819. .class = &omap44xx_timer_hwmod_class,
  2820. .clkdm_name = "l4_per_clkdm",
  2821. .mpu_irqs = omap44xx_timer3_irqs,
  2822. .main_clk = "timer3_fck",
  2823. .prcm = {
  2824. .omap4 = {
  2825. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2826. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2827. .modulemode = MODULEMODE_SWCTRL,
  2828. },
  2829. },
  2830. };
  2831. /* timer4 */
  2832. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2833. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2834. { .irq = -1 }
  2835. };
  2836. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2837. .name = "timer4",
  2838. .class = &omap44xx_timer_hwmod_class,
  2839. .clkdm_name = "l4_per_clkdm",
  2840. .mpu_irqs = omap44xx_timer4_irqs,
  2841. .main_clk = "timer4_fck",
  2842. .prcm = {
  2843. .omap4 = {
  2844. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2845. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2846. .modulemode = MODULEMODE_SWCTRL,
  2847. },
  2848. },
  2849. };
  2850. /* timer5 */
  2851. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2852. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2853. { .irq = -1 }
  2854. };
  2855. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2856. .name = "timer5",
  2857. .class = &omap44xx_timer_hwmod_class,
  2858. .clkdm_name = "abe_clkdm",
  2859. .mpu_irqs = omap44xx_timer5_irqs,
  2860. .main_clk = "timer5_fck",
  2861. .prcm = {
  2862. .omap4 = {
  2863. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2864. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2865. .modulemode = MODULEMODE_SWCTRL,
  2866. },
  2867. },
  2868. .dev_attr = &capability_dsp_dev_attr,
  2869. };
  2870. /* timer6 */
  2871. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2872. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2873. { .irq = -1 }
  2874. };
  2875. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2876. .name = "timer6",
  2877. .class = &omap44xx_timer_hwmod_class,
  2878. .clkdm_name = "abe_clkdm",
  2879. .mpu_irqs = omap44xx_timer6_irqs,
  2880. .main_clk = "timer6_fck",
  2881. .prcm = {
  2882. .omap4 = {
  2883. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2884. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2885. .modulemode = MODULEMODE_SWCTRL,
  2886. },
  2887. },
  2888. .dev_attr = &capability_dsp_dev_attr,
  2889. };
  2890. /* timer7 */
  2891. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2892. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2893. { .irq = -1 }
  2894. };
  2895. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2896. .name = "timer7",
  2897. .class = &omap44xx_timer_hwmod_class,
  2898. .clkdm_name = "abe_clkdm",
  2899. .mpu_irqs = omap44xx_timer7_irqs,
  2900. .main_clk = "timer7_fck",
  2901. .prcm = {
  2902. .omap4 = {
  2903. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2904. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2905. .modulemode = MODULEMODE_SWCTRL,
  2906. },
  2907. },
  2908. .dev_attr = &capability_dsp_dev_attr,
  2909. };
  2910. /* timer8 */
  2911. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2912. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2913. { .irq = -1 }
  2914. };
  2915. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2916. .name = "timer8",
  2917. .class = &omap44xx_timer_hwmod_class,
  2918. .clkdm_name = "abe_clkdm",
  2919. .mpu_irqs = omap44xx_timer8_irqs,
  2920. .main_clk = "timer8_fck",
  2921. .prcm = {
  2922. .omap4 = {
  2923. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2924. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2925. .modulemode = MODULEMODE_SWCTRL,
  2926. },
  2927. },
  2928. .dev_attr = &capability_dsp_pwm_dev_attr,
  2929. };
  2930. /* timer9 */
  2931. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2932. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2933. { .irq = -1 }
  2934. };
  2935. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2936. .name = "timer9",
  2937. .class = &omap44xx_timer_hwmod_class,
  2938. .clkdm_name = "l4_per_clkdm",
  2939. .mpu_irqs = omap44xx_timer9_irqs,
  2940. .main_clk = "timer9_fck",
  2941. .prcm = {
  2942. .omap4 = {
  2943. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2944. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2945. .modulemode = MODULEMODE_SWCTRL,
  2946. },
  2947. },
  2948. .dev_attr = &capability_pwm_dev_attr,
  2949. };
  2950. /* timer10 */
  2951. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2952. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2953. { .irq = -1 }
  2954. };
  2955. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2956. .name = "timer10",
  2957. .class = &omap44xx_timer_1ms_hwmod_class,
  2958. .clkdm_name = "l4_per_clkdm",
  2959. .mpu_irqs = omap44xx_timer10_irqs,
  2960. .main_clk = "timer10_fck",
  2961. .prcm = {
  2962. .omap4 = {
  2963. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2964. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2965. .modulemode = MODULEMODE_SWCTRL,
  2966. },
  2967. },
  2968. .dev_attr = &capability_pwm_dev_attr,
  2969. };
  2970. /* timer11 */
  2971. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2972. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2973. { .irq = -1 }
  2974. };
  2975. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2976. .name = "timer11",
  2977. .class = &omap44xx_timer_hwmod_class,
  2978. .clkdm_name = "l4_per_clkdm",
  2979. .mpu_irqs = omap44xx_timer11_irqs,
  2980. .main_clk = "timer11_fck",
  2981. .prcm = {
  2982. .omap4 = {
  2983. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2984. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2985. .modulemode = MODULEMODE_SWCTRL,
  2986. },
  2987. },
  2988. .dev_attr = &capability_pwm_dev_attr,
  2989. };
  2990. /*
  2991. * 'uart' class
  2992. * universal asynchronous receiver/transmitter (uart)
  2993. */
  2994. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2995. .rev_offs = 0x0050,
  2996. .sysc_offs = 0x0054,
  2997. .syss_offs = 0x0058,
  2998. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2999. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3000. SYSS_HAS_RESET_STATUS),
  3001. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3002. SIDLE_SMART_WKUP),
  3003. .sysc_fields = &omap_hwmod_sysc_type1,
  3004. };
  3005. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  3006. .name = "uart",
  3007. .sysc = &omap44xx_uart_sysc,
  3008. };
  3009. /* uart1 */
  3010. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  3011. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  3012. { .irq = -1 }
  3013. };
  3014. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  3015. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  3016. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  3017. { .dma_req = -1 }
  3018. };
  3019. static struct omap_hwmod omap44xx_uart1_hwmod = {
  3020. .name = "uart1",
  3021. .class = &omap44xx_uart_hwmod_class,
  3022. .clkdm_name = "l4_per_clkdm",
  3023. .mpu_irqs = omap44xx_uart1_irqs,
  3024. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  3025. .main_clk = "uart1_fck",
  3026. .prcm = {
  3027. .omap4 = {
  3028. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3029. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3030. .modulemode = MODULEMODE_SWCTRL,
  3031. },
  3032. },
  3033. };
  3034. /* uart2 */
  3035. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3036. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3037. { .irq = -1 }
  3038. };
  3039. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3040. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3041. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3042. { .dma_req = -1 }
  3043. };
  3044. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3045. .name = "uart2",
  3046. .class = &omap44xx_uart_hwmod_class,
  3047. .clkdm_name = "l4_per_clkdm",
  3048. .mpu_irqs = omap44xx_uart2_irqs,
  3049. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3050. .main_clk = "uart2_fck",
  3051. .prcm = {
  3052. .omap4 = {
  3053. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3054. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3055. .modulemode = MODULEMODE_SWCTRL,
  3056. },
  3057. },
  3058. };
  3059. /* uart3 */
  3060. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3061. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3062. { .irq = -1 }
  3063. };
  3064. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3065. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3066. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3067. { .dma_req = -1 }
  3068. };
  3069. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3070. .name = "uart3",
  3071. .class = &omap44xx_uart_hwmod_class,
  3072. .clkdm_name = "l4_per_clkdm",
  3073. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3074. .mpu_irqs = omap44xx_uart3_irqs,
  3075. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3076. .main_clk = "uart3_fck",
  3077. .prcm = {
  3078. .omap4 = {
  3079. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3080. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3081. .modulemode = MODULEMODE_SWCTRL,
  3082. },
  3083. },
  3084. };
  3085. /* uart4 */
  3086. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3087. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3088. { .irq = -1 }
  3089. };
  3090. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3091. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3092. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3093. { .dma_req = -1 }
  3094. };
  3095. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3096. .name = "uart4",
  3097. .class = &omap44xx_uart_hwmod_class,
  3098. .clkdm_name = "l4_per_clkdm",
  3099. .mpu_irqs = omap44xx_uart4_irqs,
  3100. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3101. .main_clk = "uart4_fck",
  3102. .prcm = {
  3103. .omap4 = {
  3104. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3105. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3106. .modulemode = MODULEMODE_SWCTRL,
  3107. },
  3108. },
  3109. };
  3110. /*
  3111. * 'usb_host_fs' class
  3112. * full-speed usb host controller
  3113. */
  3114. /* The IP is not compliant to type1 / type2 scheme */
  3115. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3116. .midle_shift = 4,
  3117. .sidle_shift = 2,
  3118. .srst_shift = 1,
  3119. };
  3120. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3121. .rev_offs = 0x0000,
  3122. .sysc_offs = 0x0210,
  3123. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3124. SYSC_HAS_SOFTRESET),
  3125. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3126. SIDLE_SMART_WKUP),
  3127. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3128. };
  3129. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3130. .name = "usb_host_fs",
  3131. .sysc = &omap44xx_usb_host_fs_sysc,
  3132. };
  3133. /* usb_host_fs */
  3134. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3135. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3136. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3137. { .irq = -1 }
  3138. };
  3139. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3140. .name = "usb_host_fs",
  3141. .class = &omap44xx_usb_host_fs_hwmod_class,
  3142. .clkdm_name = "l3_init_clkdm",
  3143. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3144. .main_clk = "usb_host_fs_fck",
  3145. .prcm = {
  3146. .omap4 = {
  3147. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3148. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3149. .modulemode = MODULEMODE_SWCTRL,
  3150. },
  3151. },
  3152. };
  3153. /*
  3154. * 'usb_host_hs' class
  3155. * high-speed multi-port usb host controller
  3156. */
  3157. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3158. .rev_offs = 0x0000,
  3159. .sysc_offs = 0x0010,
  3160. .syss_offs = 0x0014,
  3161. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3162. SYSC_HAS_SOFTRESET),
  3163. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3164. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3165. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3166. .sysc_fields = &omap_hwmod_sysc_type2,
  3167. };
  3168. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3169. .name = "usb_host_hs",
  3170. .sysc = &omap44xx_usb_host_hs_sysc,
  3171. };
  3172. /* usb_host_hs */
  3173. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3174. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3175. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3176. { .irq = -1 }
  3177. };
  3178. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3179. .name = "usb_host_hs",
  3180. .class = &omap44xx_usb_host_hs_hwmod_class,
  3181. .clkdm_name = "l3_init_clkdm",
  3182. .main_clk = "usb_host_hs_fck",
  3183. .prcm = {
  3184. .omap4 = {
  3185. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3186. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3187. .modulemode = MODULEMODE_SWCTRL,
  3188. },
  3189. },
  3190. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3191. /*
  3192. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3193. * id: i660
  3194. *
  3195. * Description:
  3196. * In the following configuration :
  3197. * - USBHOST module is set to smart-idle mode
  3198. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3199. * happens when the system is going to a low power mode : all ports
  3200. * have been suspended, the master part of the USBHOST module has
  3201. * entered the standby state, and SW has cut the functional clocks)
  3202. * - an USBHOST interrupt occurs before the module is able to answer
  3203. * idle_ack, typically a remote wakeup IRQ.
  3204. * Then the USB HOST module will enter a deadlock situation where it
  3205. * is no more accessible nor functional.
  3206. *
  3207. * Workaround:
  3208. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3209. */
  3210. /*
  3211. * Errata: USB host EHCI may stall when entering smart-standby mode
  3212. * Id: i571
  3213. *
  3214. * Description:
  3215. * When the USBHOST module is set to smart-standby mode, and when it is
  3216. * ready to enter the standby state (i.e. all ports are suspended and
  3217. * all attached devices are in suspend mode), then it can wrongly assert
  3218. * the Mstandby signal too early while there are still some residual OCP
  3219. * transactions ongoing. If this condition occurs, the internal state
  3220. * machine may go to an undefined state and the USB link may be stuck
  3221. * upon the next resume.
  3222. *
  3223. * Workaround:
  3224. * Don't use smart standby; use only force standby,
  3225. * hence HWMOD_SWSUP_MSTANDBY
  3226. */
  3227. /*
  3228. * During system boot; If the hwmod framework resets the module
  3229. * the module will have smart idle settings; which can lead to deadlock
  3230. * (above Errata Id:i660); so, dont reset the module during boot;
  3231. * Use HWMOD_INIT_NO_RESET.
  3232. */
  3233. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3234. HWMOD_INIT_NO_RESET,
  3235. };
  3236. /*
  3237. * 'usb_otg_hs' class
  3238. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3239. */
  3240. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3241. .rev_offs = 0x0400,
  3242. .sysc_offs = 0x0404,
  3243. .syss_offs = 0x0408,
  3244. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3245. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3246. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3247. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3248. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3249. MSTANDBY_SMART),
  3250. .sysc_fields = &omap_hwmod_sysc_type1,
  3251. };
  3252. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3253. .name = "usb_otg_hs",
  3254. .sysc = &omap44xx_usb_otg_hs_sysc,
  3255. };
  3256. /* usb_otg_hs */
  3257. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3258. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3259. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3260. { .irq = -1 }
  3261. };
  3262. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3263. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3264. };
  3265. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3266. .name = "usb_otg_hs",
  3267. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3268. .clkdm_name = "l3_init_clkdm",
  3269. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3270. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3271. .main_clk = "usb_otg_hs_ick",
  3272. .prcm = {
  3273. .omap4 = {
  3274. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3275. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3276. .modulemode = MODULEMODE_HWCTRL,
  3277. },
  3278. },
  3279. .opt_clks = usb_otg_hs_opt_clks,
  3280. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3281. };
  3282. /*
  3283. * 'usb_tll_hs' class
  3284. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3285. */
  3286. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3287. .rev_offs = 0x0000,
  3288. .sysc_offs = 0x0010,
  3289. .syss_offs = 0x0014,
  3290. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3291. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3292. SYSC_HAS_AUTOIDLE),
  3293. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3294. .sysc_fields = &omap_hwmod_sysc_type1,
  3295. };
  3296. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3297. .name = "usb_tll_hs",
  3298. .sysc = &omap44xx_usb_tll_hs_sysc,
  3299. };
  3300. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3301. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3302. { .irq = -1 }
  3303. };
  3304. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3305. .name = "usb_tll_hs",
  3306. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3307. .clkdm_name = "l3_init_clkdm",
  3308. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3309. .main_clk = "usb_tll_hs_ick",
  3310. .prcm = {
  3311. .omap4 = {
  3312. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3313. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3314. .modulemode = MODULEMODE_HWCTRL,
  3315. },
  3316. },
  3317. };
  3318. /*
  3319. * 'wd_timer' class
  3320. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3321. * overflow condition
  3322. */
  3323. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3324. .rev_offs = 0x0000,
  3325. .sysc_offs = 0x0010,
  3326. .syss_offs = 0x0014,
  3327. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3328. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3329. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3330. SIDLE_SMART_WKUP),
  3331. .sysc_fields = &omap_hwmod_sysc_type1,
  3332. };
  3333. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3334. .name = "wd_timer",
  3335. .sysc = &omap44xx_wd_timer_sysc,
  3336. .pre_shutdown = &omap2_wd_timer_disable,
  3337. .reset = &omap2_wd_timer_reset,
  3338. };
  3339. /* wd_timer2 */
  3340. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3341. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3342. { .irq = -1 }
  3343. };
  3344. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3345. .name = "wd_timer2",
  3346. .class = &omap44xx_wd_timer_hwmod_class,
  3347. .clkdm_name = "l4_wkup_clkdm",
  3348. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3349. .main_clk = "wd_timer2_fck",
  3350. .prcm = {
  3351. .omap4 = {
  3352. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3353. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3354. .modulemode = MODULEMODE_SWCTRL,
  3355. },
  3356. },
  3357. };
  3358. /* wd_timer3 */
  3359. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3360. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3361. { .irq = -1 }
  3362. };
  3363. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3364. .name = "wd_timer3",
  3365. .class = &omap44xx_wd_timer_hwmod_class,
  3366. .clkdm_name = "abe_clkdm",
  3367. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3368. .main_clk = "wd_timer3_fck",
  3369. .prcm = {
  3370. .omap4 = {
  3371. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3372. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3373. .modulemode = MODULEMODE_SWCTRL,
  3374. },
  3375. },
  3376. };
  3377. /*
  3378. * interfaces
  3379. */
  3380. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3381. {
  3382. .pa_start = 0x4a204000,
  3383. .pa_end = 0x4a2040ff,
  3384. .flags = ADDR_TYPE_RT
  3385. },
  3386. { }
  3387. };
  3388. /* c2c -> c2c_target_fw */
  3389. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3390. .master = &omap44xx_c2c_hwmod,
  3391. .slave = &omap44xx_c2c_target_fw_hwmod,
  3392. .clk = "div_core_ck",
  3393. .addr = omap44xx_c2c_target_fw_addrs,
  3394. .user = OCP_USER_MPU,
  3395. };
  3396. /* l4_cfg -> c2c_target_fw */
  3397. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3398. .master = &omap44xx_l4_cfg_hwmod,
  3399. .slave = &omap44xx_c2c_target_fw_hwmod,
  3400. .clk = "l4_div_ck",
  3401. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3402. };
  3403. /* l3_main_1 -> dmm */
  3404. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3405. .master = &omap44xx_l3_main_1_hwmod,
  3406. .slave = &omap44xx_dmm_hwmod,
  3407. .clk = "l3_div_ck",
  3408. .user = OCP_USER_SDMA,
  3409. };
  3410. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3411. {
  3412. .pa_start = 0x4e000000,
  3413. .pa_end = 0x4e0007ff,
  3414. .flags = ADDR_TYPE_RT
  3415. },
  3416. { }
  3417. };
  3418. /* mpu -> dmm */
  3419. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3420. .master = &omap44xx_mpu_hwmod,
  3421. .slave = &omap44xx_dmm_hwmod,
  3422. .clk = "l3_div_ck",
  3423. .addr = omap44xx_dmm_addrs,
  3424. .user = OCP_USER_MPU,
  3425. };
  3426. /* c2c -> emif_fw */
  3427. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3428. .master = &omap44xx_c2c_hwmod,
  3429. .slave = &omap44xx_emif_fw_hwmod,
  3430. .clk = "div_core_ck",
  3431. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3432. };
  3433. /* dmm -> emif_fw */
  3434. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3435. .master = &omap44xx_dmm_hwmod,
  3436. .slave = &omap44xx_emif_fw_hwmod,
  3437. .clk = "l3_div_ck",
  3438. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3439. };
  3440. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3441. {
  3442. .pa_start = 0x4a20c000,
  3443. .pa_end = 0x4a20c0ff,
  3444. .flags = ADDR_TYPE_RT
  3445. },
  3446. { }
  3447. };
  3448. /* l4_cfg -> emif_fw */
  3449. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3450. .master = &omap44xx_l4_cfg_hwmod,
  3451. .slave = &omap44xx_emif_fw_hwmod,
  3452. .clk = "l4_div_ck",
  3453. .addr = omap44xx_emif_fw_addrs,
  3454. .user = OCP_USER_MPU,
  3455. };
  3456. /* iva -> l3_instr */
  3457. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3458. .master = &omap44xx_iva_hwmod,
  3459. .slave = &omap44xx_l3_instr_hwmod,
  3460. .clk = "l3_div_ck",
  3461. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3462. };
  3463. /* l3_main_3 -> l3_instr */
  3464. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3465. .master = &omap44xx_l3_main_3_hwmod,
  3466. .slave = &omap44xx_l3_instr_hwmod,
  3467. .clk = "l3_div_ck",
  3468. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3469. };
  3470. /* ocp_wp_noc -> l3_instr */
  3471. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3472. .master = &omap44xx_ocp_wp_noc_hwmod,
  3473. .slave = &omap44xx_l3_instr_hwmod,
  3474. .clk = "l3_div_ck",
  3475. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3476. };
  3477. /* dsp -> l3_main_1 */
  3478. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3479. .master = &omap44xx_dsp_hwmod,
  3480. .slave = &omap44xx_l3_main_1_hwmod,
  3481. .clk = "l3_div_ck",
  3482. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3483. };
  3484. /* dss -> l3_main_1 */
  3485. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3486. .master = &omap44xx_dss_hwmod,
  3487. .slave = &omap44xx_l3_main_1_hwmod,
  3488. .clk = "l3_div_ck",
  3489. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3490. };
  3491. /* l3_main_2 -> l3_main_1 */
  3492. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3493. .master = &omap44xx_l3_main_2_hwmod,
  3494. .slave = &omap44xx_l3_main_1_hwmod,
  3495. .clk = "l3_div_ck",
  3496. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3497. };
  3498. /* l4_cfg -> l3_main_1 */
  3499. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3500. .master = &omap44xx_l4_cfg_hwmod,
  3501. .slave = &omap44xx_l3_main_1_hwmod,
  3502. .clk = "l4_div_ck",
  3503. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3504. };
  3505. /* mmc1 -> l3_main_1 */
  3506. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3507. .master = &omap44xx_mmc1_hwmod,
  3508. .slave = &omap44xx_l3_main_1_hwmod,
  3509. .clk = "l3_div_ck",
  3510. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3511. };
  3512. /* mmc2 -> l3_main_1 */
  3513. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3514. .master = &omap44xx_mmc2_hwmod,
  3515. .slave = &omap44xx_l3_main_1_hwmod,
  3516. .clk = "l3_div_ck",
  3517. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3518. };
  3519. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3520. {
  3521. .pa_start = 0x44000000,
  3522. .pa_end = 0x44000fff,
  3523. .flags = ADDR_TYPE_RT
  3524. },
  3525. { }
  3526. };
  3527. /* mpu -> l3_main_1 */
  3528. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3529. .master = &omap44xx_mpu_hwmod,
  3530. .slave = &omap44xx_l3_main_1_hwmod,
  3531. .clk = "l3_div_ck",
  3532. .addr = omap44xx_l3_main_1_addrs,
  3533. .user = OCP_USER_MPU,
  3534. };
  3535. /* c2c_target_fw -> l3_main_2 */
  3536. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3537. .master = &omap44xx_c2c_target_fw_hwmod,
  3538. .slave = &omap44xx_l3_main_2_hwmod,
  3539. .clk = "l3_div_ck",
  3540. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3541. };
  3542. /* debugss -> l3_main_2 */
  3543. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3544. .master = &omap44xx_debugss_hwmod,
  3545. .slave = &omap44xx_l3_main_2_hwmod,
  3546. .clk = "dbgclk_mux_ck",
  3547. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3548. };
  3549. /* dma_system -> l3_main_2 */
  3550. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3551. .master = &omap44xx_dma_system_hwmod,
  3552. .slave = &omap44xx_l3_main_2_hwmod,
  3553. .clk = "l3_div_ck",
  3554. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3555. };
  3556. /* fdif -> l3_main_2 */
  3557. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3558. .master = &omap44xx_fdif_hwmod,
  3559. .slave = &omap44xx_l3_main_2_hwmod,
  3560. .clk = "l3_div_ck",
  3561. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3562. };
  3563. /* gpu -> l3_main_2 */
  3564. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3565. .master = &omap44xx_gpu_hwmod,
  3566. .slave = &omap44xx_l3_main_2_hwmod,
  3567. .clk = "l3_div_ck",
  3568. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3569. };
  3570. /* hsi -> l3_main_2 */
  3571. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3572. .master = &omap44xx_hsi_hwmod,
  3573. .slave = &omap44xx_l3_main_2_hwmod,
  3574. .clk = "l3_div_ck",
  3575. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3576. };
  3577. /* ipu -> l3_main_2 */
  3578. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3579. .master = &omap44xx_ipu_hwmod,
  3580. .slave = &omap44xx_l3_main_2_hwmod,
  3581. .clk = "l3_div_ck",
  3582. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3583. };
  3584. /* iss -> l3_main_2 */
  3585. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3586. .master = &omap44xx_iss_hwmod,
  3587. .slave = &omap44xx_l3_main_2_hwmod,
  3588. .clk = "l3_div_ck",
  3589. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3590. };
  3591. /* iva -> l3_main_2 */
  3592. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3593. .master = &omap44xx_iva_hwmod,
  3594. .slave = &omap44xx_l3_main_2_hwmod,
  3595. .clk = "l3_div_ck",
  3596. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3597. };
  3598. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3599. {
  3600. .pa_start = 0x44800000,
  3601. .pa_end = 0x44801fff,
  3602. .flags = ADDR_TYPE_RT
  3603. },
  3604. { }
  3605. };
  3606. /* l3_main_1 -> l3_main_2 */
  3607. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3608. .master = &omap44xx_l3_main_1_hwmod,
  3609. .slave = &omap44xx_l3_main_2_hwmod,
  3610. .clk = "l3_div_ck",
  3611. .addr = omap44xx_l3_main_2_addrs,
  3612. .user = OCP_USER_MPU,
  3613. };
  3614. /* l4_cfg -> l3_main_2 */
  3615. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3616. .master = &omap44xx_l4_cfg_hwmod,
  3617. .slave = &omap44xx_l3_main_2_hwmod,
  3618. .clk = "l4_div_ck",
  3619. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3620. };
  3621. /* usb_host_fs -> l3_main_2 */
  3622. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3623. .master = &omap44xx_usb_host_fs_hwmod,
  3624. .slave = &omap44xx_l3_main_2_hwmod,
  3625. .clk = "l3_div_ck",
  3626. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3627. };
  3628. /* usb_host_hs -> l3_main_2 */
  3629. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3630. .master = &omap44xx_usb_host_hs_hwmod,
  3631. .slave = &omap44xx_l3_main_2_hwmod,
  3632. .clk = "l3_div_ck",
  3633. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3634. };
  3635. /* usb_otg_hs -> l3_main_2 */
  3636. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3637. .master = &omap44xx_usb_otg_hs_hwmod,
  3638. .slave = &omap44xx_l3_main_2_hwmod,
  3639. .clk = "l3_div_ck",
  3640. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3641. };
  3642. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3643. {
  3644. .pa_start = 0x45000000,
  3645. .pa_end = 0x45000fff,
  3646. .flags = ADDR_TYPE_RT
  3647. },
  3648. { }
  3649. };
  3650. /* l3_main_1 -> l3_main_3 */
  3651. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3652. .master = &omap44xx_l3_main_1_hwmod,
  3653. .slave = &omap44xx_l3_main_3_hwmod,
  3654. .clk = "l3_div_ck",
  3655. .addr = omap44xx_l3_main_3_addrs,
  3656. .user = OCP_USER_MPU,
  3657. };
  3658. /* l3_main_2 -> l3_main_3 */
  3659. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3660. .master = &omap44xx_l3_main_2_hwmod,
  3661. .slave = &omap44xx_l3_main_3_hwmod,
  3662. .clk = "l3_div_ck",
  3663. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3664. };
  3665. /* l4_cfg -> l3_main_3 */
  3666. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3667. .master = &omap44xx_l4_cfg_hwmod,
  3668. .slave = &omap44xx_l3_main_3_hwmod,
  3669. .clk = "l4_div_ck",
  3670. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3671. };
  3672. /* aess -> l4_abe */
  3673. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3674. .master = &omap44xx_aess_hwmod,
  3675. .slave = &omap44xx_l4_abe_hwmod,
  3676. .clk = "ocp_abe_iclk",
  3677. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3678. };
  3679. /* dsp -> l4_abe */
  3680. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3681. .master = &omap44xx_dsp_hwmod,
  3682. .slave = &omap44xx_l4_abe_hwmod,
  3683. .clk = "ocp_abe_iclk",
  3684. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3685. };
  3686. /* l3_main_1 -> l4_abe */
  3687. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3688. .master = &omap44xx_l3_main_1_hwmod,
  3689. .slave = &omap44xx_l4_abe_hwmod,
  3690. .clk = "l3_div_ck",
  3691. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3692. };
  3693. /* mpu -> l4_abe */
  3694. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3695. .master = &omap44xx_mpu_hwmod,
  3696. .slave = &omap44xx_l4_abe_hwmod,
  3697. .clk = "ocp_abe_iclk",
  3698. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3699. };
  3700. /* l3_main_1 -> l4_cfg */
  3701. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3702. .master = &omap44xx_l3_main_1_hwmod,
  3703. .slave = &omap44xx_l4_cfg_hwmod,
  3704. .clk = "l3_div_ck",
  3705. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3706. };
  3707. /* l3_main_2 -> l4_per */
  3708. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3709. .master = &omap44xx_l3_main_2_hwmod,
  3710. .slave = &omap44xx_l4_per_hwmod,
  3711. .clk = "l3_div_ck",
  3712. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3713. };
  3714. /* l4_cfg -> l4_wkup */
  3715. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3716. .master = &omap44xx_l4_cfg_hwmod,
  3717. .slave = &omap44xx_l4_wkup_hwmod,
  3718. .clk = "l4_div_ck",
  3719. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3720. };
  3721. /* mpu -> mpu_private */
  3722. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3723. .master = &omap44xx_mpu_hwmod,
  3724. .slave = &omap44xx_mpu_private_hwmod,
  3725. .clk = "l3_div_ck",
  3726. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3727. };
  3728. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3729. {
  3730. .pa_start = 0x4a102000,
  3731. .pa_end = 0x4a10207f,
  3732. .flags = ADDR_TYPE_RT
  3733. },
  3734. { }
  3735. };
  3736. /* l4_cfg -> ocp_wp_noc */
  3737. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3738. .master = &omap44xx_l4_cfg_hwmod,
  3739. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3740. .clk = "l4_div_ck",
  3741. .addr = omap44xx_ocp_wp_noc_addrs,
  3742. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3743. };
  3744. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3745. {
  3746. .pa_start = 0x401f1000,
  3747. .pa_end = 0x401f13ff,
  3748. .flags = ADDR_TYPE_RT
  3749. },
  3750. { }
  3751. };
  3752. /* l4_abe -> aess */
  3753. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3754. .master = &omap44xx_l4_abe_hwmod,
  3755. .slave = &omap44xx_aess_hwmod,
  3756. .clk = "ocp_abe_iclk",
  3757. .addr = omap44xx_aess_addrs,
  3758. .user = OCP_USER_MPU,
  3759. };
  3760. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3761. {
  3762. .pa_start = 0x490f1000,
  3763. .pa_end = 0x490f13ff,
  3764. .flags = ADDR_TYPE_RT
  3765. },
  3766. { }
  3767. };
  3768. /* l4_abe -> aess (dma) */
  3769. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3770. .master = &omap44xx_l4_abe_hwmod,
  3771. .slave = &omap44xx_aess_hwmod,
  3772. .clk = "ocp_abe_iclk",
  3773. .addr = omap44xx_aess_dma_addrs,
  3774. .user = OCP_USER_SDMA,
  3775. };
  3776. /* l3_main_2 -> c2c */
  3777. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3778. .master = &omap44xx_l3_main_2_hwmod,
  3779. .slave = &omap44xx_c2c_hwmod,
  3780. .clk = "l3_div_ck",
  3781. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3782. };
  3783. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3784. {
  3785. .pa_start = 0x4a304000,
  3786. .pa_end = 0x4a30401f,
  3787. .flags = ADDR_TYPE_RT
  3788. },
  3789. { }
  3790. };
  3791. /* l4_wkup -> counter_32k */
  3792. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3793. .master = &omap44xx_l4_wkup_hwmod,
  3794. .slave = &omap44xx_counter_32k_hwmod,
  3795. .clk = "l4_wkup_clk_mux_ck",
  3796. .addr = omap44xx_counter_32k_addrs,
  3797. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3798. };
  3799. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3800. {
  3801. .pa_start = 0x4a002000,
  3802. .pa_end = 0x4a0027ff,
  3803. .flags = ADDR_TYPE_RT
  3804. },
  3805. { }
  3806. };
  3807. /* l4_cfg -> ctrl_module_core */
  3808. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3809. .master = &omap44xx_l4_cfg_hwmod,
  3810. .slave = &omap44xx_ctrl_module_core_hwmod,
  3811. .clk = "l4_div_ck",
  3812. .addr = omap44xx_ctrl_module_core_addrs,
  3813. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3814. };
  3815. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3816. {
  3817. .pa_start = 0x4a100000,
  3818. .pa_end = 0x4a1007ff,
  3819. .flags = ADDR_TYPE_RT
  3820. },
  3821. { }
  3822. };
  3823. /* l4_cfg -> ctrl_module_pad_core */
  3824. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3825. .master = &omap44xx_l4_cfg_hwmod,
  3826. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3827. .clk = "l4_div_ck",
  3828. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3829. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3830. };
  3831. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3832. {
  3833. .pa_start = 0x4a30c000,
  3834. .pa_end = 0x4a30c7ff,
  3835. .flags = ADDR_TYPE_RT
  3836. },
  3837. { }
  3838. };
  3839. /* l4_wkup -> ctrl_module_wkup */
  3840. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3841. .master = &omap44xx_l4_wkup_hwmod,
  3842. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3843. .clk = "l4_wkup_clk_mux_ck",
  3844. .addr = omap44xx_ctrl_module_wkup_addrs,
  3845. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3846. };
  3847. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3848. {
  3849. .pa_start = 0x4a31e000,
  3850. .pa_end = 0x4a31e7ff,
  3851. .flags = ADDR_TYPE_RT
  3852. },
  3853. { }
  3854. };
  3855. /* l4_wkup -> ctrl_module_pad_wkup */
  3856. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3857. .master = &omap44xx_l4_wkup_hwmod,
  3858. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3859. .clk = "l4_wkup_clk_mux_ck",
  3860. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3861. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3862. };
  3863. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3864. {
  3865. .pa_start = 0x54160000,
  3866. .pa_end = 0x54167fff,
  3867. .flags = ADDR_TYPE_RT
  3868. },
  3869. { }
  3870. };
  3871. /* l3_instr -> debugss */
  3872. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3873. .master = &omap44xx_l3_instr_hwmod,
  3874. .slave = &omap44xx_debugss_hwmod,
  3875. .clk = "l3_div_ck",
  3876. .addr = omap44xx_debugss_addrs,
  3877. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3878. };
  3879. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3880. {
  3881. .pa_start = 0x4a056000,
  3882. .pa_end = 0x4a056fff,
  3883. .flags = ADDR_TYPE_RT
  3884. },
  3885. { }
  3886. };
  3887. /* l4_cfg -> dma_system */
  3888. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3889. .master = &omap44xx_l4_cfg_hwmod,
  3890. .slave = &omap44xx_dma_system_hwmod,
  3891. .clk = "l4_div_ck",
  3892. .addr = omap44xx_dma_system_addrs,
  3893. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3894. };
  3895. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3896. {
  3897. .name = "mpu",
  3898. .pa_start = 0x4012e000,
  3899. .pa_end = 0x4012e07f,
  3900. .flags = ADDR_TYPE_RT
  3901. },
  3902. { }
  3903. };
  3904. /* l4_abe -> dmic */
  3905. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3906. .master = &omap44xx_l4_abe_hwmod,
  3907. .slave = &omap44xx_dmic_hwmod,
  3908. .clk = "ocp_abe_iclk",
  3909. .addr = omap44xx_dmic_addrs,
  3910. .user = OCP_USER_MPU,
  3911. };
  3912. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3913. {
  3914. .name = "dma",
  3915. .pa_start = 0x4902e000,
  3916. .pa_end = 0x4902e07f,
  3917. .flags = ADDR_TYPE_RT
  3918. },
  3919. { }
  3920. };
  3921. /* l4_abe -> dmic (dma) */
  3922. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3923. .master = &omap44xx_l4_abe_hwmod,
  3924. .slave = &omap44xx_dmic_hwmod,
  3925. .clk = "ocp_abe_iclk",
  3926. .addr = omap44xx_dmic_dma_addrs,
  3927. .user = OCP_USER_SDMA,
  3928. };
  3929. /* dsp -> iva */
  3930. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3931. .master = &omap44xx_dsp_hwmod,
  3932. .slave = &omap44xx_iva_hwmod,
  3933. .clk = "dpll_iva_m5x2_ck",
  3934. .user = OCP_USER_DSP,
  3935. };
  3936. /* dsp -> sl2if */
  3937. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3938. .master = &omap44xx_dsp_hwmod,
  3939. .slave = &omap44xx_sl2if_hwmod,
  3940. .clk = "dpll_iva_m5x2_ck",
  3941. .user = OCP_USER_DSP,
  3942. };
  3943. /* l4_cfg -> dsp */
  3944. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3945. .master = &omap44xx_l4_cfg_hwmod,
  3946. .slave = &omap44xx_dsp_hwmod,
  3947. .clk = "l4_div_ck",
  3948. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3949. };
  3950. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3951. {
  3952. .pa_start = 0x58000000,
  3953. .pa_end = 0x5800007f,
  3954. .flags = ADDR_TYPE_RT
  3955. },
  3956. { }
  3957. };
  3958. /* l3_main_2 -> dss */
  3959. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3960. .master = &omap44xx_l3_main_2_hwmod,
  3961. .slave = &omap44xx_dss_hwmod,
  3962. .clk = "dss_fck",
  3963. .addr = omap44xx_dss_dma_addrs,
  3964. .user = OCP_USER_SDMA,
  3965. };
  3966. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3967. {
  3968. .pa_start = 0x48040000,
  3969. .pa_end = 0x4804007f,
  3970. .flags = ADDR_TYPE_RT
  3971. },
  3972. { }
  3973. };
  3974. /* l4_per -> dss */
  3975. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3976. .master = &omap44xx_l4_per_hwmod,
  3977. .slave = &omap44xx_dss_hwmod,
  3978. .clk = "l4_div_ck",
  3979. .addr = omap44xx_dss_addrs,
  3980. .user = OCP_USER_MPU,
  3981. };
  3982. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3983. {
  3984. .pa_start = 0x58001000,
  3985. .pa_end = 0x58001fff,
  3986. .flags = ADDR_TYPE_RT
  3987. },
  3988. { }
  3989. };
  3990. /* l3_main_2 -> dss_dispc */
  3991. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3992. .master = &omap44xx_l3_main_2_hwmod,
  3993. .slave = &omap44xx_dss_dispc_hwmod,
  3994. .clk = "dss_fck",
  3995. .addr = omap44xx_dss_dispc_dma_addrs,
  3996. .user = OCP_USER_SDMA,
  3997. };
  3998. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3999. {
  4000. .pa_start = 0x48041000,
  4001. .pa_end = 0x48041fff,
  4002. .flags = ADDR_TYPE_RT
  4003. },
  4004. { }
  4005. };
  4006. /* l4_per -> dss_dispc */
  4007. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  4008. .master = &omap44xx_l4_per_hwmod,
  4009. .slave = &omap44xx_dss_dispc_hwmod,
  4010. .clk = "l4_div_ck",
  4011. .addr = omap44xx_dss_dispc_addrs,
  4012. .user = OCP_USER_MPU,
  4013. };
  4014. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  4015. {
  4016. .pa_start = 0x58004000,
  4017. .pa_end = 0x580041ff,
  4018. .flags = ADDR_TYPE_RT
  4019. },
  4020. { }
  4021. };
  4022. /* l3_main_2 -> dss_dsi1 */
  4023. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  4024. .master = &omap44xx_l3_main_2_hwmod,
  4025. .slave = &omap44xx_dss_dsi1_hwmod,
  4026. .clk = "dss_fck",
  4027. .addr = omap44xx_dss_dsi1_dma_addrs,
  4028. .user = OCP_USER_SDMA,
  4029. };
  4030. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4031. {
  4032. .pa_start = 0x48044000,
  4033. .pa_end = 0x480441ff,
  4034. .flags = ADDR_TYPE_RT
  4035. },
  4036. { }
  4037. };
  4038. /* l4_per -> dss_dsi1 */
  4039. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4040. .master = &omap44xx_l4_per_hwmod,
  4041. .slave = &omap44xx_dss_dsi1_hwmod,
  4042. .clk = "l4_div_ck",
  4043. .addr = omap44xx_dss_dsi1_addrs,
  4044. .user = OCP_USER_MPU,
  4045. };
  4046. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4047. {
  4048. .pa_start = 0x58005000,
  4049. .pa_end = 0x580051ff,
  4050. .flags = ADDR_TYPE_RT
  4051. },
  4052. { }
  4053. };
  4054. /* l3_main_2 -> dss_dsi2 */
  4055. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4056. .master = &omap44xx_l3_main_2_hwmod,
  4057. .slave = &omap44xx_dss_dsi2_hwmod,
  4058. .clk = "dss_fck",
  4059. .addr = omap44xx_dss_dsi2_dma_addrs,
  4060. .user = OCP_USER_SDMA,
  4061. };
  4062. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4063. {
  4064. .pa_start = 0x48045000,
  4065. .pa_end = 0x480451ff,
  4066. .flags = ADDR_TYPE_RT
  4067. },
  4068. { }
  4069. };
  4070. /* l4_per -> dss_dsi2 */
  4071. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4072. .master = &omap44xx_l4_per_hwmod,
  4073. .slave = &omap44xx_dss_dsi2_hwmod,
  4074. .clk = "l4_div_ck",
  4075. .addr = omap44xx_dss_dsi2_addrs,
  4076. .user = OCP_USER_MPU,
  4077. };
  4078. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4079. {
  4080. .pa_start = 0x58006000,
  4081. .pa_end = 0x58006fff,
  4082. .flags = ADDR_TYPE_RT
  4083. },
  4084. { }
  4085. };
  4086. /* l3_main_2 -> dss_hdmi */
  4087. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4088. .master = &omap44xx_l3_main_2_hwmod,
  4089. .slave = &omap44xx_dss_hdmi_hwmod,
  4090. .clk = "dss_fck",
  4091. .addr = omap44xx_dss_hdmi_dma_addrs,
  4092. .user = OCP_USER_SDMA,
  4093. };
  4094. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4095. {
  4096. .pa_start = 0x48046000,
  4097. .pa_end = 0x48046fff,
  4098. .flags = ADDR_TYPE_RT
  4099. },
  4100. { }
  4101. };
  4102. /* l4_per -> dss_hdmi */
  4103. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4104. .master = &omap44xx_l4_per_hwmod,
  4105. .slave = &omap44xx_dss_hdmi_hwmod,
  4106. .clk = "l4_div_ck",
  4107. .addr = omap44xx_dss_hdmi_addrs,
  4108. .user = OCP_USER_MPU,
  4109. };
  4110. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4111. {
  4112. .pa_start = 0x58002000,
  4113. .pa_end = 0x580020ff,
  4114. .flags = ADDR_TYPE_RT
  4115. },
  4116. { }
  4117. };
  4118. /* l3_main_2 -> dss_rfbi */
  4119. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4120. .master = &omap44xx_l3_main_2_hwmod,
  4121. .slave = &omap44xx_dss_rfbi_hwmod,
  4122. .clk = "dss_fck",
  4123. .addr = omap44xx_dss_rfbi_dma_addrs,
  4124. .user = OCP_USER_SDMA,
  4125. };
  4126. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4127. {
  4128. .pa_start = 0x48042000,
  4129. .pa_end = 0x480420ff,
  4130. .flags = ADDR_TYPE_RT
  4131. },
  4132. { }
  4133. };
  4134. /* l4_per -> dss_rfbi */
  4135. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4136. .master = &omap44xx_l4_per_hwmod,
  4137. .slave = &omap44xx_dss_rfbi_hwmod,
  4138. .clk = "l4_div_ck",
  4139. .addr = omap44xx_dss_rfbi_addrs,
  4140. .user = OCP_USER_MPU,
  4141. };
  4142. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4143. {
  4144. .pa_start = 0x58003000,
  4145. .pa_end = 0x580030ff,
  4146. .flags = ADDR_TYPE_RT
  4147. },
  4148. { }
  4149. };
  4150. /* l3_main_2 -> dss_venc */
  4151. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4152. .master = &omap44xx_l3_main_2_hwmod,
  4153. .slave = &omap44xx_dss_venc_hwmod,
  4154. .clk = "dss_fck",
  4155. .addr = omap44xx_dss_venc_dma_addrs,
  4156. .user = OCP_USER_SDMA,
  4157. };
  4158. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4159. {
  4160. .pa_start = 0x48043000,
  4161. .pa_end = 0x480430ff,
  4162. .flags = ADDR_TYPE_RT
  4163. },
  4164. { }
  4165. };
  4166. /* l4_per -> dss_venc */
  4167. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4168. .master = &omap44xx_l4_per_hwmod,
  4169. .slave = &omap44xx_dss_venc_hwmod,
  4170. .clk = "l4_div_ck",
  4171. .addr = omap44xx_dss_venc_addrs,
  4172. .user = OCP_USER_MPU,
  4173. };
  4174. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4175. {
  4176. .pa_start = 0x48078000,
  4177. .pa_end = 0x48078fff,
  4178. .flags = ADDR_TYPE_RT
  4179. },
  4180. { }
  4181. };
  4182. /* l4_per -> elm */
  4183. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4184. .master = &omap44xx_l4_per_hwmod,
  4185. .slave = &omap44xx_elm_hwmod,
  4186. .clk = "l4_div_ck",
  4187. .addr = omap44xx_elm_addrs,
  4188. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4189. };
  4190. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4191. {
  4192. .pa_start = 0x4c000000,
  4193. .pa_end = 0x4c0000ff,
  4194. .flags = ADDR_TYPE_RT
  4195. },
  4196. { }
  4197. };
  4198. /* emif_fw -> emif1 */
  4199. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4200. .master = &omap44xx_emif_fw_hwmod,
  4201. .slave = &omap44xx_emif1_hwmod,
  4202. .clk = "l3_div_ck",
  4203. .addr = omap44xx_emif1_addrs,
  4204. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4205. };
  4206. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4207. {
  4208. .pa_start = 0x4d000000,
  4209. .pa_end = 0x4d0000ff,
  4210. .flags = ADDR_TYPE_RT
  4211. },
  4212. { }
  4213. };
  4214. /* emif_fw -> emif2 */
  4215. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4216. .master = &omap44xx_emif_fw_hwmod,
  4217. .slave = &omap44xx_emif2_hwmod,
  4218. .clk = "l3_div_ck",
  4219. .addr = omap44xx_emif2_addrs,
  4220. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4221. };
  4222. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4223. {
  4224. .pa_start = 0x4a10a000,
  4225. .pa_end = 0x4a10a1ff,
  4226. .flags = ADDR_TYPE_RT
  4227. },
  4228. { }
  4229. };
  4230. /* l4_cfg -> fdif */
  4231. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4232. .master = &omap44xx_l4_cfg_hwmod,
  4233. .slave = &omap44xx_fdif_hwmod,
  4234. .clk = "l4_div_ck",
  4235. .addr = omap44xx_fdif_addrs,
  4236. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4237. };
  4238. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4239. {
  4240. .pa_start = 0x4a310000,
  4241. .pa_end = 0x4a3101ff,
  4242. .flags = ADDR_TYPE_RT
  4243. },
  4244. { }
  4245. };
  4246. /* l4_wkup -> gpio1 */
  4247. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4248. .master = &omap44xx_l4_wkup_hwmod,
  4249. .slave = &omap44xx_gpio1_hwmod,
  4250. .clk = "l4_wkup_clk_mux_ck",
  4251. .addr = omap44xx_gpio1_addrs,
  4252. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4253. };
  4254. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4255. {
  4256. .pa_start = 0x48055000,
  4257. .pa_end = 0x480551ff,
  4258. .flags = ADDR_TYPE_RT
  4259. },
  4260. { }
  4261. };
  4262. /* l4_per -> gpio2 */
  4263. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4264. .master = &omap44xx_l4_per_hwmod,
  4265. .slave = &omap44xx_gpio2_hwmod,
  4266. .clk = "l4_div_ck",
  4267. .addr = omap44xx_gpio2_addrs,
  4268. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4269. };
  4270. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4271. {
  4272. .pa_start = 0x48057000,
  4273. .pa_end = 0x480571ff,
  4274. .flags = ADDR_TYPE_RT
  4275. },
  4276. { }
  4277. };
  4278. /* l4_per -> gpio3 */
  4279. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4280. .master = &omap44xx_l4_per_hwmod,
  4281. .slave = &omap44xx_gpio3_hwmod,
  4282. .clk = "l4_div_ck",
  4283. .addr = omap44xx_gpio3_addrs,
  4284. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4285. };
  4286. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4287. {
  4288. .pa_start = 0x48059000,
  4289. .pa_end = 0x480591ff,
  4290. .flags = ADDR_TYPE_RT
  4291. },
  4292. { }
  4293. };
  4294. /* l4_per -> gpio4 */
  4295. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4296. .master = &omap44xx_l4_per_hwmod,
  4297. .slave = &omap44xx_gpio4_hwmod,
  4298. .clk = "l4_div_ck",
  4299. .addr = omap44xx_gpio4_addrs,
  4300. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4301. };
  4302. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4303. {
  4304. .pa_start = 0x4805b000,
  4305. .pa_end = 0x4805b1ff,
  4306. .flags = ADDR_TYPE_RT
  4307. },
  4308. { }
  4309. };
  4310. /* l4_per -> gpio5 */
  4311. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4312. .master = &omap44xx_l4_per_hwmod,
  4313. .slave = &omap44xx_gpio5_hwmod,
  4314. .clk = "l4_div_ck",
  4315. .addr = omap44xx_gpio5_addrs,
  4316. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4317. };
  4318. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4319. {
  4320. .pa_start = 0x4805d000,
  4321. .pa_end = 0x4805d1ff,
  4322. .flags = ADDR_TYPE_RT
  4323. },
  4324. { }
  4325. };
  4326. /* l4_per -> gpio6 */
  4327. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4328. .master = &omap44xx_l4_per_hwmod,
  4329. .slave = &omap44xx_gpio6_hwmod,
  4330. .clk = "l4_div_ck",
  4331. .addr = omap44xx_gpio6_addrs,
  4332. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4333. };
  4334. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4335. {
  4336. .pa_start = 0x50000000,
  4337. .pa_end = 0x500003ff,
  4338. .flags = ADDR_TYPE_RT
  4339. },
  4340. { }
  4341. };
  4342. /* l3_main_2 -> gpmc */
  4343. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4344. .master = &omap44xx_l3_main_2_hwmod,
  4345. .slave = &omap44xx_gpmc_hwmod,
  4346. .clk = "l3_div_ck",
  4347. .addr = omap44xx_gpmc_addrs,
  4348. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4349. };
  4350. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4351. {
  4352. .pa_start = 0x56000000,
  4353. .pa_end = 0x5600ffff,
  4354. .flags = ADDR_TYPE_RT
  4355. },
  4356. { }
  4357. };
  4358. /* l3_main_2 -> gpu */
  4359. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4360. .master = &omap44xx_l3_main_2_hwmod,
  4361. .slave = &omap44xx_gpu_hwmod,
  4362. .clk = "l3_div_ck",
  4363. .addr = omap44xx_gpu_addrs,
  4364. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4365. };
  4366. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4367. {
  4368. .pa_start = 0x480b2000,
  4369. .pa_end = 0x480b201f,
  4370. .flags = ADDR_TYPE_RT
  4371. },
  4372. { }
  4373. };
  4374. /* l4_per -> hdq1w */
  4375. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4376. .master = &omap44xx_l4_per_hwmod,
  4377. .slave = &omap44xx_hdq1w_hwmod,
  4378. .clk = "l4_div_ck",
  4379. .addr = omap44xx_hdq1w_addrs,
  4380. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4381. };
  4382. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4383. {
  4384. .pa_start = 0x4a058000,
  4385. .pa_end = 0x4a05bfff,
  4386. .flags = ADDR_TYPE_RT
  4387. },
  4388. { }
  4389. };
  4390. /* l4_cfg -> hsi */
  4391. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4392. .master = &omap44xx_l4_cfg_hwmod,
  4393. .slave = &omap44xx_hsi_hwmod,
  4394. .clk = "l4_div_ck",
  4395. .addr = omap44xx_hsi_addrs,
  4396. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4397. };
  4398. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4399. {
  4400. .pa_start = 0x48070000,
  4401. .pa_end = 0x480700ff,
  4402. .flags = ADDR_TYPE_RT
  4403. },
  4404. { }
  4405. };
  4406. /* l4_per -> i2c1 */
  4407. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4408. .master = &omap44xx_l4_per_hwmod,
  4409. .slave = &omap44xx_i2c1_hwmod,
  4410. .clk = "l4_div_ck",
  4411. .addr = omap44xx_i2c1_addrs,
  4412. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4413. };
  4414. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4415. {
  4416. .pa_start = 0x48072000,
  4417. .pa_end = 0x480720ff,
  4418. .flags = ADDR_TYPE_RT
  4419. },
  4420. { }
  4421. };
  4422. /* l4_per -> i2c2 */
  4423. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4424. .master = &omap44xx_l4_per_hwmod,
  4425. .slave = &omap44xx_i2c2_hwmod,
  4426. .clk = "l4_div_ck",
  4427. .addr = omap44xx_i2c2_addrs,
  4428. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4429. };
  4430. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4431. {
  4432. .pa_start = 0x48060000,
  4433. .pa_end = 0x480600ff,
  4434. .flags = ADDR_TYPE_RT
  4435. },
  4436. { }
  4437. };
  4438. /* l4_per -> i2c3 */
  4439. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4440. .master = &omap44xx_l4_per_hwmod,
  4441. .slave = &omap44xx_i2c3_hwmod,
  4442. .clk = "l4_div_ck",
  4443. .addr = omap44xx_i2c3_addrs,
  4444. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4445. };
  4446. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4447. {
  4448. .pa_start = 0x48350000,
  4449. .pa_end = 0x483500ff,
  4450. .flags = ADDR_TYPE_RT
  4451. },
  4452. { }
  4453. };
  4454. /* l4_per -> i2c4 */
  4455. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4456. .master = &omap44xx_l4_per_hwmod,
  4457. .slave = &omap44xx_i2c4_hwmod,
  4458. .clk = "l4_div_ck",
  4459. .addr = omap44xx_i2c4_addrs,
  4460. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4461. };
  4462. /* l3_main_2 -> ipu */
  4463. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4464. .master = &omap44xx_l3_main_2_hwmod,
  4465. .slave = &omap44xx_ipu_hwmod,
  4466. .clk = "l3_div_ck",
  4467. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4468. };
  4469. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4470. {
  4471. .pa_start = 0x52000000,
  4472. .pa_end = 0x520000ff,
  4473. .flags = ADDR_TYPE_RT
  4474. },
  4475. { }
  4476. };
  4477. /* l3_main_2 -> iss */
  4478. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4479. .master = &omap44xx_l3_main_2_hwmod,
  4480. .slave = &omap44xx_iss_hwmod,
  4481. .clk = "l3_div_ck",
  4482. .addr = omap44xx_iss_addrs,
  4483. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4484. };
  4485. /* iva -> sl2if */
  4486. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4487. .master = &omap44xx_iva_hwmod,
  4488. .slave = &omap44xx_sl2if_hwmod,
  4489. .clk = "dpll_iva_m5x2_ck",
  4490. .user = OCP_USER_IVA,
  4491. };
  4492. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4493. {
  4494. .pa_start = 0x5a000000,
  4495. .pa_end = 0x5a07ffff,
  4496. .flags = ADDR_TYPE_RT
  4497. },
  4498. { }
  4499. };
  4500. /* l3_main_2 -> iva */
  4501. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4502. .master = &omap44xx_l3_main_2_hwmod,
  4503. .slave = &omap44xx_iva_hwmod,
  4504. .clk = "l3_div_ck",
  4505. .addr = omap44xx_iva_addrs,
  4506. .user = OCP_USER_MPU,
  4507. };
  4508. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4509. {
  4510. .pa_start = 0x4a31c000,
  4511. .pa_end = 0x4a31c07f,
  4512. .flags = ADDR_TYPE_RT
  4513. },
  4514. { }
  4515. };
  4516. /* l4_wkup -> kbd */
  4517. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4518. .master = &omap44xx_l4_wkup_hwmod,
  4519. .slave = &omap44xx_kbd_hwmod,
  4520. .clk = "l4_wkup_clk_mux_ck",
  4521. .addr = omap44xx_kbd_addrs,
  4522. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4523. };
  4524. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4525. {
  4526. .pa_start = 0x4a0f4000,
  4527. .pa_end = 0x4a0f41ff,
  4528. .flags = ADDR_TYPE_RT
  4529. },
  4530. { }
  4531. };
  4532. /* l4_cfg -> mailbox */
  4533. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4534. .master = &omap44xx_l4_cfg_hwmod,
  4535. .slave = &omap44xx_mailbox_hwmod,
  4536. .clk = "l4_div_ck",
  4537. .addr = omap44xx_mailbox_addrs,
  4538. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4539. };
  4540. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4541. {
  4542. .pa_start = 0x40128000,
  4543. .pa_end = 0x401283ff,
  4544. .flags = ADDR_TYPE_RT
  4545. },
  4546. { }
  4547. };
  4548. /* l4_abe -> mcasp */
  4549. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4550. .master = &omap44xx_l4_abe_hwmod,
  4551. .slave = &omap44xx_mcasp_hwmod,
  4552. .clk = "ocp_abe_iclk",
  4553. .addr = omap44xx_mcasp_addrs,
  4554. .user = OCP_USER_MPU,
  4555. };
  4556. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4557. {
  4558. .pa_start = 0x49028000,
  4559. .pa_end = 0x490283ff,
  4560. .flags = ADDR_TYPE_RT
  4561. },
  4562. { }
  4563. };
  4564. /* l4_abe -> mcasp (dma) */
  4565. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4566. .master = &omap44xx_l4_abe_hwmod,
  4567. .slave = &omap44xx_mcasp_hwmod,
  4568. .clk = "ocp_abe_iclk",
  4569. .addr = omap44xx_mcasp_dma_addrs,
  4570. .user = OCP_USER_SDMA,
  4571. };
  4572. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4573. {
  4574. .name = "mpu",
  4575. .pa_start = 0x40122000,
  4576. .pa_end = 0x401220ff,
  4577. .flags = ADDR_TYPE_RT
  4578. },
  4579. { }
  4580. };
  4581. /* l4_abe -> mcbsp1 */
  4582. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4583. .master = &omap44xx_l4_abe_hwmod,
  4584. .slave = &omap44xx_mcbsp1_hwmod,
  4585. .clk = "ocp_abe_iclk",
  4586. .addr = omap44xx_mcbsp1_addrs,
  4587. .user = OCP_USER_MPU,
  4588. };
  4589. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4590. {
  4591. .name = "dma",
  4592. .pa_start = 0x49022000,
  4593. .pa_end = 0x490220ff,
  4594. .flags = ADDR_TYPE_RT
  4595. },
  4596. { }
  4597. };
  4598. /* l4_abe -> mcbsp1 (dma) */
  4599. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4600. .master = &omap44xx_l4_abe_hwmod,
  4601. .slave = &omap44xx_mcbsp1_hwmod,
  4602. .clk = "ocp_abe_iclk",
  4603. .addr = omap44xx_mcbsp1_dma_addrs,
  4604. .user = OCP_USER_SDMA,
  4605. };
  4606. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4607. {
  4608. .name = "mpu",
  4609. .pa_start = 0x40124000,
  4610. .pa_end = 0x401240ff,
  4611. .flags = ADDR_TYPE_RT
  4612. },
  4613. { }
  4614. };
  4615. /* l4_abe -> mcbsp2 */
  4616. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4617. .master = &omap44xx_l4_abe_hwmod,
  4618. .slave = &omap44xx_mcbsp2_hwmod,
  4619. .clk = "ocp_abe_iclk",
  4620. .addr = omap44xx_mcbsp2_addrs,
  4621. .user = OCP_USER_MPU,
  4622. };
  4623. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4624. {
  4625. .name = "dma",
  4626. .pa_start = 0x49024000,
  4627. .pa_end = 0x490240ff,
  4628. .flags = ADDR_TYPE_RT
  4629. },
  4630. { }
  4631. };
  4632. /* l4_abe -> mcbsp2 (dma) */
  4633. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4634. .master = &omap44xx_l4_abe_hwmod,
  4635. .slave = &omap44xx_mcbsp2_hwmod,
  4636. .clk = "ocp_abe_iclk",
  4637. .addr = omap44xx_mcbsp2_dma_addrs,
  4638. .user = OCP_USER_SDMA,
  4639. };
  4640. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4641. {
  4642. .name = "mpu",
  4643. .pa_start = 0x40126000,
  4644. .pa_end = 0x401260ff,
  4645. .flags = ADDR_TYPE_RT
  4646. },
  4647. { }
  4648. };
  4649. /* l4_abe -> mcbsp3 */
  4650. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4651. .master = &omap44xx_l4_abe_hwmod,
  4652. .slave = &omap44xx_mcbsp3_hwmod,
  4653. .clk = "ocp_abe_iclk",
  4654. .addr = omap44xx_mcbsp3_addrs,
  4655. .user = OCP_USER_MPU,
  4656. };
  4657. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4658. {
  4659. .name = "dma",
  4660. .pa_start = 0x49026000,
  4661. .pa_end = 0x490260ff,
  4662. .flags = ADDR_TYPE_RT
  4663. },
  4664. { }
  4665. };
  4666. /* l4_abe -> mcbsp3 (dma) */
  4667. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4668. .master = &omap44xx_l4_abe_hwmod,
  4669. .slave = &omap44xx_mcbsp3_hwmod,
  4670. .clk = "ocp_abe_iclk",
  4671. .addr = omap44xx_mcbsp3_dma_addrs,
  4672. .user = OCP_USER_SDMA,
  4673. };
  4674. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4675. {
  4676. .pa_start = 0x48096000,
  4677. .pa_end = 0x480960ff,
  4678. .flags = ADDR_TYPE_RT
  4679. },
  4680. { }
  4681. };
  4682. /* l4_per -> mcbsp4 */
  4683. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4684. .master = &omap44xx_l4_per_hwmod,
  4685. .slave = &omap44xx_mcbsp4_hwmod,
  4686. .clk = "l4_div_ck",
  4687. .addr = omap44xx_mcbsp4_addrs,
  4688. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4689. };
  4690. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4691. {
  4692. .name = "mpu",
  4693. .pa_start = 0x40132000,
  4694. .pa_end = 0x4013207f,
  4695. .flags = ADDR_TYPE_RT
  4696. },
  4697. { }
  4698. };
  4699. /* l4_abe -> mcpdm */
  4700. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4701. .master = &omap44xx_l4_abe_hwmod,
  4702. .slave = &omap44xx_mcpdm_hwmod,
  4703. .clk = "ocp_abe_iclk",
  4704. .addr = omap44xx_mcpdm_addrs,
  4705. .user = OCP_USER_MPU,
  4706. };
  4707. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4708. {
  4709. .name = "dma",
  4710. .pa_start = 0x49032000,
  4711. .pa_end = 0x4903207f,
  4712. .flags = ADDR_TYPE_RT
  4713. },
  4714. { }
  4715. };
  4716. /* l4_abe -> mcpdm (dma) */
  4717. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4718. .master = &omap44xx_l4_abe_hwmod,
  4719. .slave = &omap44xx_mcpdm_hwmod,
  4720. .clk = "ocp_abe_iclk",
  4721. .addr = omap44xx_mcpdm_dma_addrs,
  4722. .user = OCP_USER_SDMA,
  4723. };
  4724. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4725. {
  4726. .pa_start = 0x48098000,
  4727. .pa_end = 0x480981ff,
  4728. .flags = ADDR_TYPE_RT
  4729. },
  4730. { }
  4731. };
  4732. /* l4_per -> mcspi1 */
  4733. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4734. .master = &omap44xx_l4_per_hwmod,
  4735. .slave = &omap44xx_mcspi1_hwmod,
  4736. .clk = "l4_div_ck",
  4737. .addr = omap44xx_mcspi1_addrs,
  4738. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4739. };
  4740. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4741. {
  4742. .pa_start = 0x4809a000,
  4743. .pa_end = 0x4809a1ff,
  4744. .flags = ADDR_TYPE_RT
  4745. },
  4746. { }
  4747. };
  4748. /* l4_per -> mcspi2 */
  4749. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4750. .master = &omap44xx_l4_per_hwmod,
  4751. .slave = &omap44xx_mcspi2_hwmod,
  4752. .clk = "l4_div_ck",
  4753. .addr = omap44xx_mcspi2_addrs,
  4754. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4755. };
  4756. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4757. {
  4758. .pa_start = 0x480b8000,
  4759. .pa_end = 0x480b81ff,
  4760. .flags = ADDR_TYPE_RT
  4761. },
  4762. { }
  4763. };
  4764. /* l4_per -> mcspi3 */
  4765. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4766. .master = &omap44xx_l4_per_hwmod,
  4767. .slave = &omap44xx_mcspi3_hwmod,
  4768. .clk = "l4_div_ck",
  4769. .addr = omap44xx_mcspi3_addrs,
  4770. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4771. };
  4772. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4773. {
  4774. .pa_start = 0x480ba000,
  4775. .pa_end = 0x480ba1ff,
  4776. .flags = ADDR_TYPE_RT
  4777. },
  4778. { }
  4779. };
  4780. /* l4_per -> mcspi4 */
  4781. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4782. .master = &omap44xx_l4_per_hwmod,
  4783. .slave = &omap44xx_mcspi4_hwmod,
  4784. .clk = "l4_div_ck",
  4785. .addr = omap44xx_mcspi4_addrs,
  4786. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4787. };
  4788. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4789. {
  4790. .pa_start = 0x4809c000,
  4791. .pa_end = 0x4809c3ff,
  4792. .flags = ADDR_TYPE_RT
  4793. },
  4794. { }
  4795. };
  4796. /* l4_per -> mmc1 */
  4797. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4798. .master = &omap44xx_l4_per_hwmod,
  4799. .slave = &omap44xx_mmc1_hwmod,
  4800. .clk = "l4_div_ck",
  4801. .addr = omap44xx_mmc1_addrs,
  4802. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4803. };
  4804. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4805. {
  4806. .pa_start = 0x480b4000,
  4807. .pa_end = 0x480b43ff,
  4808. .flags = ADDR_TYPE_RT
  4809. },
  4810. { }
  4811. };
  4812. /* l4_per -> mmc2 */
  4813. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4814. .master = &omap44xx_l4_per_hwmod,
  4815. .slave = &omap44xx_mmc2_hwmod,
  4816. .clk = "l4_div_ck",
  4817. .addr = omap44xx_mmc2_addrs,
  4818. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4819. };
  4820. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4821. {
  4822. .pa_start = 0x480ad000,
  4823. .pa_end = 0x480ad3ff,
  4824. .flags = ADDR_TYPE_RT
  4825. },
  4826. { }
  4827. };
  4828. /* l4_per -> mmc3 */
  4829. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4830. .master = &omap44xx_l4_per_hwmod,
  4831. .slave = &omap44xx_mmc3_hwmod,
  4832. .clk = "l4_div_ck",
  4833. .addr = omap44xx_mmc3_addrs,
  4834. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4835. };
  4836. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4837. {
  4838. .pa_start = 0x480d1000,
  4839. .pa_end = 0x480d13ff,
  4840. .flags = ADDR_TYPE_RT
  4841. },
  4842. { }
  4843. };
  4844. /* l4_per -> mmc4 */
  4845. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4846. .master = &omap44xx_l4_per_hwmod,
  4847. .slave = &omap44xx_mmc4_hwmod,
  4848. .clk = "l4_div_ck",
  4849. .addr = omap44xx_mmc4_addrs,
  4850. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4851. };
  4852. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4853. {
  4854. .pa_start = 0x480d5000,
  4855. .pa_end = 0x480d53ff,
  4856. .flags = ADDR_TYPE_RT
  4857. },
  4858. { }
  4859. };
  4860. /* l4_per -> mmc5 */
  4861. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4862. .master = &omap44xx_l4_per_hwmod,
  4863. .slave = &omap44xx_mmc5_hwmod,
  4864. .clk = "l4_div_ck",
  4865. .addr = omap44xx_mmc5_addrs,
  4866. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4867. };
  4868. /* l3_main_2 -> ocmc_ram */
  4869. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4870. .master = &omap44xx_l3_main_2_hwmod,
  4871. .slave = &omap44xx_ocmc_ram_hwmod,
  4872. .clk = "l3_div_ck",
  4873. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4874. };
  4875. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4876. {
  4877. .pa_start = 0x4a0ad000,
  4878. .pa_end = 0x4a0ad01f,
  4879. .flags = ADDR_TYPE_RT
  4880. },
  4881. { }
  4882. };
  4883. /* l4_cfg -> ocp2scp_usb_phy */
  4884. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4885. .master = &omap44xx_l4_cfg_hwmod,
  4886. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4887. .clk = "l4_div_ck",
  4888. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4889. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4890. };
  4891. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4892. {
  4893. .pa_start = 0x48243000,
  4894. .pa_end = 0x48243fff,
  4895. .flags = ADDR_TYPE_RT
  4896. },
  4897. { }
  4898. };
  4899. /* mpu_private -> prcm_mpu */
  4900. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4901. .master = &omap44xx_mpu_private_hwmod,
  4902. .slave = &omap44xx_prcm_mpu_hwmod,
  4903. .clk = "l3_div_ck",
  4904. .addr = omap44xx_prcm_mpu_addrs,
  4905. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4906. };
  4907. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4908. {
  4909. .pa_start = 0x4a004000,
  4910. .pa_end = 0x4a004fff,
  4911. .flags = ADDR_TYPE_RT
  4912. },
  4913. { }
  4914. };
  4915. /* l4_wkup -> cm_core_aon */
  4916. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4917. .master = &omap44xx_l4_wkup_hwmod,
  4918. .slave = &omap44xx_cm_core_aon_hwmod,
  4919. .clk = "l4_wkup_clk_mux_ck",
  4920. .addr = omap44xx_cm_core_aon_addrs,
  4921. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4922. };
  4923. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4924. {
  4925. .pa_start = 0x4a008000,
  4926. .pa_end = 0x4a009fff,
  4927. .flags = ADDR_TYPE_RT
  4928. },
  4929. { }
  4930. };
  4931. /* l4_cfg -> cm_core */
  4932. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4933. .master = &omap44xx_l4_cfg_hwmod,
  4934. .slave = &omap44xx_cm_core_hwmod,
  4935. .clk = "l4_div_ck",
  4936. .addr = omap44xx_cm_core_addrs,
  4937. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4938. };
  4939. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4940. {
  4941. .pa_start = 0x4a306000,
  4942. .pa_end = 0x4a307fff,
  4943. .flags = ADDR_TYPE_RT
  4944. },
  4945. { }
  4946. };
  4947. /* l4_wkup -> prm */
  4948. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4949. .master = &omap44xx_l4_wkup_hwmod,
  4950. .slave = &omap44xx_prm_hwmod,
  4951. .clk = "l4_wkup_clk_mux_ck",
  4952. .addr = omap44xx_prm_addrs,
  4953. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4954. };
  4955. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4956. {
  4957. .pa_start = 0x4a30a000,
  4958. .pa_end = 0x4a30a7ff,
  4959. .flags = ADDR_TYPE_RT
  4960. },
  4961. { }
  4962. };
  4963. /* l4_wkup -> scrm */
  4964. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4965. .master = &omap44xx_l4_wkup_hwmod,
  4966. .slave = &omap44xx_scrm_hwmod,
  4967. .clk = "l4_wkup_clk_mux_ck",
  4968. .addr = omap44xx_scrm_addrs,
  4969. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4970. };
  4971. /* l3_main_2 -> sl2if */
  4972. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  4973. .master = &omap44xx_l3_main_2_hwmod,
  4974. .slave = &omap44xx_sl2if_hwmod,
  4975. .clk = "l3_div_ck",
  4976. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4977. };
  4978. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4979. {
  4980. .pa_start = 0x4012c000,
  4981. .pa_end = 0x4012c3ff,
  4982. .flags = ADDR_TYPE_RT
  4983. },
  4984. { }
  4985. };
  4986. /* l4_abe -> slimbus1 */
  4987. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4988. .master = &omap44xx_l4_abe_hwmod,
  4989. .slave = &omap44xx_slimbus1_hwmod,
  4990. .clk = "ocp_abe_iclk",
  4991. .addr = omap44xx_slimbus1_addrs,
  4992. .user = OCP_USER_MPU,
  4993. };
  4994. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4995. {
  4996. .pa_start = 0x4902c000,
  4997. .pa_end = 0x4902c3ff,
  4998. .flags = ADDR_TYPE_RT
  4999. },
  5000. { }
  5001. };
  5002. /* l4_abe -> slimbus1 (dma) */
  5003. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  5004. .master = &omap44xx_l4_abe_hwmod,
  5005. .slave = &omap44xx_slimbus1_hwmod,
  5006. .clk = "ocp_abe_iclk",
  5007. .addr = omap44xx_slimbus1_dma_addrs,
  5008. .user = OCP_USER_SDMA,
  5009. };
  5010. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  5011. {
  5012. .pa_start = 0x48076000,
  5013. .pa_end = 0x480763ff,
  5014. .flags = ADDR_TYPE_RT
  5015. },
  5016. { }
  5017. };
  5018. /* l4_per -> slimbus2 */
  5019. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  5020. .master = &omap44xx_l4_per_hwmod,
  5021. .slave = &omap44xx_slimbus2_hwmod,
  5022. .clk = "l4_div_ck",
  5023. .addr = omap44xx_slimbus2_addrs,
  5024. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5025. };
  5026. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  5027. {
  5028. .pa_start = 0x4a0dd000,
  5029. .pa_end = 0x4a0dd03f,
  5030. .flags = ADDR_TYPE_RT
  5031. },
  5032. { }
  5033. };
  5034. /* l4_cfg -> smartreflex_core */
  5035. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  5036. .master = &omap44xx_l4_cfg_hwmod,
  5037. .slave = &omap44xx_smartreflex_core_hwmod,
  5038. .clk = "l4_div_ck",
  5039. .addr = omap44xx_smartreflex_core_addrs,
  5040. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5041. };
  5042. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  5043. {
  5044. .pa_start = 0x4a0db000,
  5045. .pa_end = 0x4a0db03f,
  5046. .flags = ADDR_TYPE_RT
  5047. },
  5048. { }
  5049. };
  5050. /* l4_cfg -> smartreflex_iva */
  5051. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  5052. .master = &omap44xx_l4_cfg_hwmod,
  5053. .slave = &omap44xx_smartreflex_iva_hwmod,
  5054. .clk = "l4_div_ck",
  5055. .addr = omap44xx_smartreflex_iva_addrs,
  5056. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5057. };
  5058. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  5059. {
  5060. .pa_start = 0x4a0d9000,
  5061. .pa_end = 0x4a0d903f,
  5062. .flags = ADDR_TYPE_RT
  5063. },
  5064. { }
  5065. };
  5066. /* l4_cfg -> smartreflex_mpu */
  5067. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  5068. .master = &omap44xx_l4_cfg_hwmod,
  5069. .slave = &omap44xx_smartreflex_mpu_hwmod,
  5070. .clk = "l4_div_ck",
  5071. .addr = omap44xx_smartreflex_mpu_addrs,
  5072. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5073. };
  5074. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  5075. {
  5076. .pa_start = 0x4a0f6000,
  5077. .pa_end = 0x4a0f6fff,
  5078. .flags = ADDR_TYPE_RT
  5079. },
  5080. { }
  5081. };
  5082. /* l4_cfg -> spinlock */
  5083. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  5084. .master = &omap44xx_l4_cfg_hwmod,
  5085. .slave = &omap44xx_spinlock_hwmod,
  5086. .clk = "l4_div_ck",
  5087. .addr = omap44xx_spinlock_addrs,
  5088. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5089. };
  5090. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  5091. {
  5092. .pa_start = 0x4a318000,
  5093. .pa_end = 0x4a31807f,
  5094. .flags = ADDR_TYPE_RT
  5095. },
  5096. { }
  5097. };
  5098. /* l4_wkup -> timer1 */
  5099. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  5100. .master = &omap44xx_l4_wkup_hwmod,
  5101. .slave = &omap44xx_timer1_hwmod,
  5102. .clk = "l4_wkup_clk_mux_ck",
  5103. .addr = omap44xx_timer1_addrs,
  5104. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5105. };
  5106. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  5107. {
  5108. .pa_start = 0x48032000,
  5109. .pa_end = 0x4803207f,
  5110. .flags = ADDR_TYPE_RT
  5111. },
  5112. { }
  5113. };
  5114. /* l4_per -> timer2 */
  5115. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  5116. .master = &omap44xx_l4_per_hwmod,
  5117. .slave = &omap44xx_timer2_hwmod,
  5118. .clk = "l4_div_ck",
  5119. .addr = omap44xx_timer2_addrs,
  5120. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5121. };
  5122. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  5123. {
  5124. .pa_start = 0x48034000,
  5125. .pa_end = 0x4803407f,
  5126. .flags = ADDR_TYPE_RT
  5127. },
  5128. { }
  5129. };
  5130. /* l4_per -> timer3 */
  5131. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  5132. .master = &omap44xx_l4_per_hwmod,
  5133. .slave = &omap44xx_timer3_hwmod,
  5134. .clk = "l4_div_ck",
  5135. .addr = omap44xx_timer3_addrs,
  5136. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5137. };
  5138. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  5139. {
  5140. .pa_start = 0x48036000,
  5141. .pa_end = 0x4803607f,
  5142. .flags = ADDR_TYPE_RT
  5143. },
  5144. { }
  5145. };
  5146. /* l4_per -> timer4 */
  5147. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  5148. .master = &omap44xx_l4_per_hwmod,
  5149. .slave = &omap44xx_timer4_hwmod,
  5150. .clk = "l4_div_ck",
  5151. .addr = omap44xx_timer4_addrs,
  5152. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5153. };
  5154. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  5155. {
  5156. .pa_start = 0x40138000,
  5157. .pa_end = 0x4013807f,
  5158. .flags = ADDR_TYPE_RT
  5159. },
  5160. { }
  5161. };
  5162. /* l4_abe -> timer5 */
  5163. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5164. .master = &omap44xx_l4_abe_hwmod,
  5165. .slave = &omap44xx_timer5_hwmod,
  5166. .clk = "ocp_abe_iclk",
  5167. .addr = omap44xx_timer5_addrs,
  5168. .user = OCP_USER_MPU,
  5169. };
  5170. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5171. {
  5172. .pa_start = 0x49038000,
  5173. .pa_end = 0x4903807f,
  5174. .flags = ADDR_TYPE_RT
  5175. },
  5176. { }
  5177. };
  5178. /* l4_abe -> timer5 (dma) */
  5179. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5180. .master = &omap44xx_l4_abe_hwmod,
  5181. .slave = &omap44xx_timer5_hwmod,
  5182. .clk = "ocp_abe_iclk",
  5183. .addr = omap44xx_timer5_dma_addrs,
  5184. .user = OCP_USER_SDMA,
  5185. };
  5186. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5187. {
  5188. .pa_start = 0x4013a000,
  5189. .pa_end = 0x4013a07f,
  5190. .flags = ADDR_TYPE_RT
  5191. },
  5192. { }
  5193. };
  5194. /* l4_abe -> timer6 */
  5195. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5196. .master = &omap44xx_l4_abe_hwmod,
  5197. .slave = &omap44xx_timer6_hwmod,
  5198. .clk = "ocp_abe_iclk",
  5199. .addr = omap44xx_timer6_addrs,
  5200. .user = OCP_USER_MPU,
  5201. };
  5202. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5203. {
  5204. .pa_start = 0x4903a000,
  5205. .pa_end = 0x4903a07f,
  5206. .flags = ADDR_TYPE_RT
  5207. },
  5208. { }
  5209. };
  5210. /* l4_abe -> timer6 (dma) */
  5211. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5212. .master = &omap44xx_l4_abe_hwmod,
  5213. .slave = &omap44xx_timer6_hwmod,
  5214. .clk = "ocp_abe_iclk",
  5215. .addr = omap44xx_timer6_dma_addrs,
  5216. .user = OCP_USER_SDMA,
  5217. };
  5218. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5219. {
  5220. .pa_start = 0x4013c000,
  5221. .pa_end = 0x4013c07f,
  5222. .flags = ADDR_TYPE_RT
  5223. },
  5224. { }
  5225. };
  5226. /* l4_abe -> timer7 */
  5227. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5228. .master = &omap44xx_l4_abe_hwmod,
  5229. .slave = &omap44xx_timer7_hwmod,
  5230. .clk = "ocp_abe_iclk",
  5231. .addr = omap44xx_timer7_addrs,
  5232. .user = OCP_USER_MPU,
  5233. };
  5234. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5235. {
  5236. .pa_start = 0x4903c000,
  5237. .pa_end = 0x4903c07f,
  5238. .flags = ADDR_TYPE_RT
  5239. },
  5240. { }
  5241. };
  5242. /* l4_abe -> timer7 (dma) */
  5243. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5244. .master = &omap44xx_l4_abe_hwmod,
  5245. .slave = &omap44xx_timer7_hwmod,
  5246. .clk = "ocp_abe_iclk",
  5247. .addr = omap44xx_timer7_dma_addrs,
  5248. .user = OCP_USER_SDMA,
  5249. };
  5250. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5251. {
  5252. .pa_start = 0x4013e000,
  5253. .pa_end = 0x4013e07f,
  5254. .flags = ADDR_TYPE_RT
  5255. },
  5256. { }
  5257. };
  5258. /* l4_abe -> timer8 */
  5259. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5260. .master = &omap44xx_l4_abe_hwmod,
  5261. .slave = &omap44xx_timer8_hwmod,
  5262. .clk = "ocp_abe_iclk",
  5263. .addr = omap44xx_timer8_addrs,
  5264. .user = OCP_USER_MPU,
  5265. };
  5266. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5267. {
  5268. .pa_start = 0x4903e000,
  5269. .pa_end = 0x4903e07f,
  5270. .flags = ADDR_TYPE_RT
  5271. },
  5272. { }
  5273. };
  5274. /* l4_abe -> timer8 (dma) */
  5275. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5276. .master = &omap44xx_l4_abe_hwmod,
  5277. .slave = &omap44xx_timer8_hwmod,
  5278. .clk = "ocp_abe_iclk",
  5279. .addr = omap44xx_timer8_dma_addrs,
  5280. .user = OCP_USER_SDMA,
  5281. };
  5282. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5283. {
  5284. .pa_start = 0x4803e000,
  5285. .pa_end = 0x4803e07f,
  5286. .flags = ADDR_TYPE_RT
  5287. },
  5288. { }
  5289. };
  5290. /* l4_per -> timer9 */
  5291. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5292. .master = &omap44xx_l4_per_hwmod,
  5293. .slave = &omap44xx_timer9_hwmod,
  5294. .clk = "l4_div_ck",
  5295. .addr = omap44xx_timer9_addrs,
  5296. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5297. };
  5298. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5299. {
  5300. .pa_start = 0x48086000,
  5301. .pa_end = 0x4808607f,
  5302. .flags = ADDR_TYPE_RT
  5303. },
  5304. { }
  5305. };
  5306. /* l4_per -> timer10 */
  5307. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5308. .master = &omap44xx_l4_per_hwmod,
  5309. .slave = &omap44xx_timer10_hwmod,
  5310. .clk = "l4_div_ck",
  5311. .addr = omap44xx_timer10_addrs,
  5312. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5313. };
  5314. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5315. {
  5316. .pa_start = 0x48088000,
  5317. .pa_end = 0x4808807f,
  5318. .flags = ADDR_TYPE_RT
  5319. },
  5320. { }
  5321. };
  5322. /* l4_per -> timer11 */
  5323. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5324. .master = &omap44xx_l4_per_hwmod,
  5325. .slave = &omap44xx_timer11_hwmod,
  5326. .clk = "l4_div_ck",
  5327. .addr = omap44xx_timer11_addrs,
  5328. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5329. };
  5330. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5331. {
  5332. .pa_start = 0x4806a000,
  5333. .pa_end = 0x4806a0ff,
  5334. .flags = ADDR_TYPE_RT
  5335. },
  5336. { }
  5337. };
  5338. /* l4_per -> uart1 */
  5339. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5340. .master = &omap44xx_l4_per_hwmod,
  5341. .slave = &omap44xx_uart1_hwmod,
  5342. .clk = "l4_div_ck",
  5343. .addr = omap44xx_uart1_addrs,
  5344. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5345. };
  5346. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5347. {
  5348. .pa_start = 0x4806c000,
  5349. .pa_end = 0x4806c0ff,
  5350. .flags = ADDR_TYPE_RT
  5351. },
  5352. { }
  5353. };
  5354. /* l4_per -> uart2 */
  5355. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5356. .master = &omap44xx_l4_per_hwmod,
  5357. .slave = &omap44xx_uart2_hwmod,
  5358. .clk = "l4_div_ck",
  5359. .addr = omap44xx_uart2_addrs,
  5360. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5361. };
  5362. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5363. {
  5364. .pa_start = 0x48020000,
  5365. .pa_end = 0x480200ff,
  5366. .flags = ADDR_TYPE_RT
  5367. },
  5368. { }
  5369. };
  5370. /* l4_per -> uart3 */
  5371. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5372. .master = &omap44xx_l4_per_hwmod,
  5373. .slave = &omap44xx_uart3_hwmod,
  5374. .clk = "l4_div_ck",
  5375. .addr = omap44xx_uart3_addrs,
  5376. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5377. };
  5378. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5379. {
  5380. .pa_start = 0x4806e000,
  5381. .pa_end = 0x4806e0ff,
  5382. .flags = ADDR_TYPE_RT
  5383. },
  5384. { }
  5385. };
  5386. /* l4_per -> uart4 */
  5387. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5388. .master = &omap44xx_l4_per_hwmod,
  5389. .slave = &omap44xx_uart4_hwmod,
  5390. .clk = "l4_div_ck",
  5391. .addr = omap44xx_uart4_addrs,
  5392. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5393. };
  5394. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5395. {
  5396. .pa_start = 0x4a0a9000,
  5397. .pa_end = 0x4a0a93ff,
  5398. .flags = ADDR_TYPE_RT
  5399. },
  5400. { }
  5401. };
  5402. /* l4_cfg -> usb_host_fs */
  5403. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5404. .master = &omap44xx_l4_cfg_hwmod,
  5405. .slave = &omap44xx_usb_host_fs_hwmod,
  5406. .clk = "l4_div_ck",
  5407. .addr = omap44xx_usb_host_fs_addrs,
  5408. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5409. };
  5410. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5411. {
  5412. .name = "uhh",
  5413. .pa_start = 0x4a064000,
  5414. .pa_end = 0x4a0647ff,
  5415. .flags = ADDR_TYPE_RT
  5416. },
  5417. {
  5418. .name = "ohci",
  5419. .pa_start = 0x4a064800,
  5420. .pa_end = 0x4a064bff,
  5421. },
  5422. {
  5423. .name = "ehci",
  5424. .pa_start = 0x4a064c00,
  5425. .pa_end = 0x4a064fff,
  5426. },
  5427. {}
  5428. };
  5429. /* l4_cfg -> usb_host_hs */
  5430. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5431. .master = &omap44xx_l4_cfg_hwmod,
  5432. .slave = &omap44xx_usb_host_hs_hwmod,
  5433. .clk = "l4_div_ck",
  5434. .addr = omap44xx_usb_host_hs_addrs,
  5435. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5436. };
  5437. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5438. {
  5439. .pa_start = 0x4a0ab000,
  5440. .pa_end = 0x4a0ab7ff,
  5441. .flags = ADDR_TYPE_RT
  5442. },
  5443. {
  5444. /* XXX: Remove this once control module driver is in place */
  5445. .pa_start = 0x4a00233c,
  5446. .pa_end = 0x4a00233f,
  5447. .flags = ADDR_TYPE_RT
  5448. },
  5449. { }
  5450. };
  5451. /* l4_cfg -> usb_otg_hs */
  5452. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5453. .master = &omap44xx_l4_cfg_hwmod,
  5454. .slave = &omap44xx_usb_otg_hs_hwmod,
  5455. .clk = "l4_div_ck",
  5456. .addr = omap44xx_usb_otg_hs_addrs,
  5457. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5458. };
  5459. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5460. {
  5461. .name = "tll",
  5462. .pa_start = 0x4a062000,
  5463. .pa_end = 0x4a063fff,
  5464. .flags = ADDR_TYPE_RT
  5465. },
  5466. {}
  5467. };
  5468. /* l4_cfg -> usb_tll_hs */
  5469. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5470. .master = &omap44xx_l4_cfg_hwmod,
  5471. .slave = &omap44xx_usb_tll_hs_hwmod,
  5472. .clk = "l4_div_ck",
  5473. .addr = omap44xx_usb_tll_hs_addrs,
  5474. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5475. };
  5476. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5477. {
  5478. .pa_start = 0x4a314000,
  5479. .pa_end = 0x4a31407f,
  5480. .flags = ADDR_TYPE_RT
  5481. },
  5482. { }
  5483. };
  5484. /* l4_wkup -> wd_timer2 */
  5485. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5486. .master = &omap44xx_l4_wkup_hwmod,
  5487. .slave = &omap44xx_wd_timer2_hwmod,
  5488. .clk = "l4_wkup_clk_mux_ck",
  5489. .addr = omap44xx_wd_timer2_addrs,
  5490. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5491. };
  5492. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5493. {
  5494. .pa_start = 0x40130000,
  5495. .pa_end = 0x4013007f,
  5496. .flags = ADDR_TYPE_RT
  5497. },
  5498. { }
  5499. };
  5500. /* l4_abe -> wd_timer3 */
  5501. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5502. .master = &omap44xx_l4_abe_hwmod,
  5503. .slave = &omap44xx_wd_timer3_hwmod,
  5504. .clk = "ocp_abe_iclk",
  5505. .addr = omap44xx_wd_timer3_addrs,
  5506. .user = OCP_USER_MPU,
  5507. };
  5508. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5509. {
  5510. .pa_start = 0x49030000,
  5511. .pa_end = 0x4903007f,
  5512. .flags = ADDR_TYPE_RT
  5513. },
  5514. { }
  5515. };
  5516. /* l4_abe -> wd_timer3 (dma) */
  5517. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5518. .master = &omap44xx_l4_abe_hwmod,
  5519. .slave = &omap44xx_wd_timer3_hwmod,
  5520. .clk = "ocp_abe_iclk",
  5521. .addr = omap44xx_wd_timer3_dma_addrs,
  5522. .user = OCP_USER_SDMA,
  5523. };
  5524. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5525. &omap44xx_c2c__c2c_target_fw,
  5526. &omap44xx_l4_cfg__c2c_target_fw,
  5527. &omap44xx_l3_main_1__dmm,
  5528. &omap44xx_mpu__dmm,
  5529. &omap44xx_c2c__emif_fw,
  5530. &omap44xx_dmm__emif_fw,
  5531. &omap44xx_l4_cfg__emif_fw,
  5532. &omap44xx_iva__l3_instr,
  5533. &omap44xx_l3_main_3__l3_instr,
  5534. &omap44xx_ocp_wp_noc__l3_instr,
  5535. &omap44xx_dsp__l3_main_1,
  5536. &omap44xx_dss__l3_main_1,
  5537. &omap44xx_l3_main_2__l3_main_1,
  5538. &omap44xx_l4_cfg__l3_main_1,
  5539. &omap44xx_mmc1__l3_main_1,
  5540. &omap44xx_mmc2__l3_main_1,
  5541. &omap44xx_mpu__l3_main_1,
  5542. &omap44xx_c2c_target_fw__l3_main_2,
  5543. &omap44xx_debugss__l3_main_2,
  5544. &omap44xx_dma_system__l3_main_2,
  5545. &omap44xx_fdif__l3_main_2,
  5546. &omap44xx_gpu__l3_main_2,
  5547. &omap44xx_hsi__l3_main_2,
  5548. &omap44xx_ipu__l3_main_2,
  5549. &omap44xx_iss__l3_main_2,
  5550. &omap44xx_iva__l3_main_2,
  5551. &omap44xx_l3_main_1__l3_main_2,
  5552. &omap44xx_l4_cfg__l3_main_2,
  5553. /* &omap44xx_usb_host_fs__l3_main_2, */
  5554. &omap44xx_usb_host_hs__l3_main_2,
  5555. &omap44xx_usb_otg_hs__l3_main_2,
  5556. &omap44xx_l3_main_1__l3_main_3,
  5557. &omap44xx_l3_main_2__l3_main_3,
  5558. &omap44xx_l4_cfg__l3_main_3,
  5559. /* &omap44xx_aess__l4_abe, */
  5560. &omap44xx_dsp__l4_abe,
  5561. &omap44xx_l3_main_1__l4_abe,
  5562. &omap44xx_mpu__l4_abe,
  5563. &omap44xx_l3_main_1__l4_cfg,
  5564. &omap44xx_l3_main_2__l4_per,
  5565. &omap44xx_l4_cfg__l4_wkup,
  5566. &omap44xx_mpu__mpu_private,
  5567. &omap44xx_l4_cfg__ocp_wp_noc,
  5568. /* &omap44xx_l4_abe__aess, */
  5569. /* &omap44xx_l4_abe__aess_dma, */
  5570. &omap44xx_l3_main_2__c2c,
  5571. &omap44xx_l4_wkup__counter_32k,
  5572. &omap44xx_l4_cfg__ctrl_module_core,
  5573. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5574. &omap44xx_l4_wkup__ctrl_module_wkup,
  5575. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5576. &omap44xx_l3_instr__debugss,
  5577. &omap44xx_l4_cfg__dma_system,
  5578. &omap44xx_l4_abe__dmic,
  5579. &omap44xx_l4_abe__dmic_dma,
  5580. &omap44xx_dsp__iva,
  5581. /* &omap44xx_dsp__sl2if, */
  5582. &omap44xx_l4_cfg__dsp,
  5583. &omap44xx_l3_main_2__dss,
  5584. &omap44xx_l4_per__dss,
  5585. &omap44xx_l3_main_2__dss_dispc,
  5586. &omap44xx_l4_per__dss_dispc,
  5587. &omap44xx_l3_main_2__dss_dsi1,
  5588. &omap44xx_l4_per__dss_dsi1,
  5589. &omap44xx_l3_main_2__dss_dsi2,
  5590. &omap44xx_l4_per__dss_dsi2,
  5591. &omap44xx_l3_main_2__dss_hdmi,
  5592. &omap44xx_l4_per__dss_hdmi,
  5593. &omap44xx_l3_main_2__dss_rfbi,
  5594. &omap44xx_l4_per__dss_rfbi,
  5595. &omap44xx_l3_main_2__dss_venc,
  5596. &omap44xx_l4_per__dss_venc,
  5597. &omap44xx_l4_per__elm,
  5598. &omap44xx_emif_fw__emif1,
  5599. &omap44xx_emif_fw__emif2,
  5600. &omap44xx_l4_cfg__fdif,
  5601. &omap44xx_l4_wkup__gpio1,
  5602. &omap44xx_l4_per__gpio2,
  5603. &omap44xx_l4_per__gpio3,
  5604. &omap44xx_l4_per__gpio4,
  5605. &omap44xx_l4_per__gpio5,
  5606. &omap44xx_l4_per__gpio6,
  5607. &omap44xx_l3_main_2__gpmc,
  5608. &omap44xx_l3_main_2__gpu,
  5609. &omap44xx_l4_per__hdq1w,
  5610. &omap44xx_l4_cfg__hsi,
  5611. &omap44xx_l4_per__i2c1,
  5612. &omap44xx_l4_per__i2c2,
  5613. &omap44xx_l4_per__i2c3,
  5614. &omap44xx_l4_per__i2c4,
  5615. &omap44xx_l3_main_2__ipu,
  5616. &omap44xx_l3_main_2__iss,
  5617. /* &omap44xx_iva__sl2if, */
  5618. &omap44xx_l3_main_2__iva,
  5619. &omap44xx_l4_wkup__kbd,
  5620. &omap44xx_l4_cfg__mailbox,
  5621. &omap44xx_l4_abe__mcasp,
  5622. &omap44xx_l4_abe__mcasp_dma,
  5623. &omap44xx_l4_abe__mcbsp1,
  5624. &omap44xx_l4_abe__mcbsp1_dma,
  5625. &omap44xx_l4_abe__mcbsp2,
  5626. &omap44xx_l4_abe__mcbsp2_dma,
  5627. &omap44xx_l4_abe__mcbsp3,
  5628. &omap44xx_l4_abe__mcbsp3_dma,
  5629. &omap44xx_l4_per__mcbsp4,
  5630. &omap44xx_l4_abe__mcpdm,
  5631. &omap44xx_l4_abe__mcpdm_dma,
  5632. &omap44xx_l4_per__mcspi1,
  5633. &omap44xx_l4_per__mcspi2,
  5634. &omap44xx_l4_per__mcspi3,
  5635. &omap44xx_l4_per__mcspi4,
  5636. &omap44xx_l4_per__mmc1,
  5637. &omap44xx_l4_per__mmc2,
  5638. &omap44xx_l4_per__mmc3,
  5639. &omap44xx_l4_per__mmc4,
  5640. &omap44xx_l4_per__mmc5,
  5641. &omap44xx_l3_main_2__mmu_ipu,
  5642. &omap44xx_l4_cfg__mmu_dsp,
  5643. &omap44xx_l3_main_2__ocmc_ram,
  5644. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5645. &omap44xx_mpu_private__prcm_mpu,
  5646. &omap44xx_l4_wkup__cm_core_aon,
  5647. &omap44xx_l4_cfg__cm_core,
  5648. &omap44xx_l4_wkup__prm,
  5649. &omap44xx_l4_wkup__scrm,
  5650. /* &omap44xx_l3_main_2__sl2if, */
  5651. &omap44xx_l4_abe__slimbus1,
  5652. &omap44xx_l4_abe__slimbus1_dma,
  5653. &omap44xx_l4_per__slimbus2,
  5654. &omap44xx_l4_cfg__smartreflex_core,
  5655. &omap44xx_l4_cfg__smartreflex_iva,
  5656. &omap44xx_l4_cfg__smartreflex_mpu,
  5657. &omap44xx_l4_cfg__spinlock,
  5658. &omap44xx_l4_wkup__timer1,
  5659. &omap44xx_l4_per__timer2,
  5660. &omap44xx_l4_per__timer3,
  5661. &omap44xx_l4_per__timer4,
  5662. &omap44xx_l4_abe__timer5,
  5663. &omap44xx_l4_abe__timer5_dma,
  5664. &omap44xx_l4_abe__timer6,
  5665. &omap44xx_l4_abe__timer6_dma,
  5666. &omap44xx_l4_abe__timer7,
  5667. &omap44xx_l4_abe__timer7_dma,
  5668. &omap44xx_l4_abe__timer8,
  5669. &omap44xx_l4_abe__timer8_dma,
  5670. &omap44xx_l4_per__timer9,
  5671. &omap44xx_l4_per__timer10,
  5672. &omap44xx_l4_per__timer11,
  5673. &omap44xx_l4_per__uart1,
  5674. &omap44xx_l4_per__uart2,
  5675. &omap44xx_l4_per__uart3,
  5676. &omap44xx_l4_per__uart4,
  5677. /* &omap44xx_l4_cfg__usb_host_fs, */
  5678. &omap44xx_l4_cfg__usb_host_hs,
  5679. &omap44xx_l4_cfg__usb_otg_hs,
  5680. &omap44xx_l4_cfg__usb_tll_hs,
  5681. &omap44xx_l4_wkup__wd_timer2,
  5682. &omap44xx_l4_abe__wd_timer3,
  5683. &omap44xx_l4_abe__wd_timer3_dma,
  5684. NULL,
  5685. };
  5686. int __init omap44xx_hwmod_init(void)
  5687. {
  5688. omap_hwmod_init();
  5689. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5690. }