io_32.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. #ifndef _ASM_IO_H
  2. #define _ASM_IO_H
  3. #include <linux/string.h>
  4. #include <linux/compiler.h>
  5. /*
  6. * This file contains the definitions for the x86 IO instructions
  7. * inb/inw/inl/outb/outw/outl and the "string versions" of the same
  8. * (insb/insw/insl/outsb/outsw/outsl). You can also use "pausing"
  9. * versions of the single-IO instructions (inb_p/inw_p/..).
  10. *
  11. * This file is not meant to be obfuscating: it's just complicated
  12. * to (a) handle it all in a way that makes gcc able to optimize it
  13. * as well as possible and (b) trying to avoid writing the same thing
  14. * over and over again with slight variations and possibly making a
  15. * mistake somewhere.
  16. */
  17. /*
  18. * Thanks to James van Artsdalen for a better timing-fix than
  19. * the two short jumps: using outb's to a nonexistent port seems
  20. * to guarantee better timings even on fast machines.
  21. *
  22. * On the other hand, I'd like to be sure of a non-existent port:
  23. * I feel a bit unsafe about using 0x80 (should be safe, though)
  24. *
  25. * Linus
  26. */
  27. /*
  28. * Bit simplified and optimized by Jan Hubicka
  29. * Support of BIGMEM added by Gerhard Wichert, Siemens AG, July 1999.
  30. *
  31. * isa_memset_io, isa_memcpy_fromio, isa_memcpy_toio added,
  32. * isa_read[wl] and isa_write[wl] fixed
  33. * - Arnaldo Carvalho de Melo <acme@conectiva.com.br>
  34. */
  35. #define IO_SPACE_LIMIT 0xffff
  36. #define XQUAD_PORTIO_BASE 0xfe400000
  37. #define XQUAD_PORTIO_QUAD 0x40000 /* 256k per quad. */
  38. #ifdef __KERNEL__
  39. #include <asm-generic/iomap.h>
  40. #include <linux/vmalloc.h>
  41. /*
  42. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  43. * access
  44. */
  45. #define xlate_dev_mem_ptr(p) __va(p)
  46. /*
  47. * Convert a virtual cached pointer to an uncached pointer
  48. */
  49. #define xlate_dev_kmem_ptr(p) p
  50. /**
  51. * virt_to_phys - map virtual addresses to physical
  52. * @address: address to remap
  53. *
  54. * The returned physical address is the physical (CPU) mapping for
  55. * the memory address given. It is only valid to use this function on
  56. * addresses directly mapped or allocated via kmalloc.
  57. *
  58. * This function does not give bus mappings for DMA transfers. In
  59. * almost all conceivable cases a device driver should not be using
  60. * this function
  61. */
  62. static inline unsigned long virt_to_phys(volatile void * address)
  63. {
  64. return __pa(address);
  65. }
  66. /**
  67. * phys_to_virt - map physical address to virtual
  68. * @address: address to remap
  69. *
  70. * The returned virtual address is a current CPU mapping for
  71. * the memory address given. It is only valid to use this function on
  72. * addresses that have a kernel mapping
  73. *
  74. * This function does not handle bus mappings for DMA transfers. In
  75. * almost all conceivable cases a device driver should not be using
  76. * this function
  77. */
  78. static inline void * phys_to_virt(unsigned long address)
  79. {
  80. return __va(address);
  81. }
  82. /*
  83. * Change "struct page" to physical address.
  84. */
  85. #define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
  86. extern void __iomem * __ioremap(unsigned long offset, unsigned long size, unsigned long flags);
  87. /**
  88. * ioremap - map bus memory into CPU space
  89. * @offset: bus address of the memory
  90. * @size: size of the resource to map
  91. *
  92. * ioremap performs a platform specific sequence of operations to
  93. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  94. * writew/writel functions and the other mmio helpers. The returned
  95. * address is not guaranteed to be usable directly as a virtual
  96. * address.
  97. *
  98. * If the area you are trying to map is a PCI BAR you should have a
  99. * look at pci_iomap().
  100. */
  101. extern void __iomem * ioremap_nocache(unsigned long offset, unsigned long size);
  102. static inline void __iomem *
  103. ioremap_cache(unsigned long offset, unsigned long size)
  104. {
  105. return __ioremap(offset, size, 0);
  106. }
  107. /*
  108. * The default ioremap() behavior is non-cached:
  109. */
  110. static inline void __iomem * ioremap(unsigned long offset, unsigned long size)
  111. {
  112. return ioremap_nocache(offset, size);
  113. }
  114. extern void iounmap(volatile void __iomem *addr);
  115. /*
  116. * bt_ioremap() and bt_iounmap() are for temporary early boot-time
  117. * mappings, before the real ioremap() is functional.
  118. * A boot-time mapping is currently limited to at most 16 pages.
  119. */
  120. extern void *bt_ioremap(unsigned long offset, unsigned long size);
  121. extern void bt_iounmap(void *addr, unsigned long size);
  122. extern void __iomem *fix_ioremap(unsigned idx, unsigned long phys);
  123. /* Use early IO mappings for DMI because it's initialized early */
  124. #define dmi_ioremap bt_ioremap
  125. #define dmi_iounmap bt_iounmap
  126. #define dmi_alloc alloc_bootmem
  127. /*
  128. * ISA I/O bus memory addresses are 1:1 with the physical address.
  129. */
  130. #define isa_virt_to_bus virt_to_phys
  131. #define isa_page_to_bus page_to_phys
  132. #define isa_bus_to_virt phys_to_virt
  133. /*
  134. * However PCI ones are not necessarily 1:1 and therefore these interfaces
  135. * are forbidden in portable PCI drivers.
  136. *
  137. * Allow them on x86 for legacy drivers, though.
  138. */
  139. #define virt_to_bus virt_to_phys
  140. #define bus_to_virt phys_to_virt
  141. /*
  142. * readX/writeX() are used to access memory mapped devices. On some
  143. * architectures the memory mapped IO stuff needs to be accessed
  144. * differently. On the x86 architecture, we just read/write the
  145. * memory location directly.
  146. */
  147. static inline unsigned char readb(const volatile void __iomem *addr)
  148. {
  149. return *(volatile unsigned char __force *) addr;
  150. }
  151. static inline unsigned short readw(const volatile void __iomem *addr)
  152. {
  153. return *(volatile unsigned short __force *) addr;
  154. }
  155. static inline unsigned int readl(const volatile void __iomem *addr)
  156. {
  157. return *(volatile unsigned int __force *) addr;
  158. }
  159. #define readb_relaxed(addr) readb(addr)
  160. #define readw_relaxed(addr) readw(addr)
  161. #define readl_relaxed(addr) readl(addr)
  162. #define __raw_readb readb
  163. #define __raw_readw readw
  164. #define __raw_readl readl
  165. static inline void writeb(unsigned char b, volatile void __iomem *addr)
  166. {
  167. *(volatile unsigned char __force *) addr = b;
  168. }
  169. static inline void writew(unsigned short b, volatile void __iomem *addr)
  170. {
  171. *(volatile unsigned short __force *) addr = b;
  172. }
  173. static inline void writel(unsigned int b, volatile void __iomem *addr)
  174. {
  175. *(volatile unsigned int __force *) addr = b;
  176. }
  177. #define __raw_writeb writeb
  178. #define __raw_writew writew
  179. #define __raw_writel writel
  180. #define mmiowb()
  181. static inline void
  182. memset_io(volatile void __iomem *addr, unsigned char val, int count)
  183. {
  184. memset((void __force *)addr, val, count);
  185. }
  186. static inline void
  187. memcpy_fromio(void *dst, const volatile void __iomem *src, int count)
  188. {
  189. __memcpy(dst, (const void __force *)src, count);
  190. }
  191. static inline void
  192. memcpy_toio(volatile void __iomem *dst, const void *src, int count)
  193. {
  194. __memcpy((void __force *)dst, src, count);
  195. }
  196. /*
  197. * ISA space is 'always mapped' on a typical x86 system, no need to
  198. * explicitly ioremap() it. The fact that the ISA IO space is mapped
  199. * to PAGE_OFFSET is pure coincidence - it does not mean ISA values
  200. * are physical addresses. The following constant pointer can be
  201. * used as the IO-area pointer (it can be iounmapped as well, so the
  202. * analogy with PCI is quite large):
  203. */
  204. #define __ISA_IO_base ((char __iomem *)(PAGE_OFFSET))
  205. /*
  206. * Cache management
  207. *
  208. * This needed for two cases
  209. * 1. Out of order aware processors
  210. * 2. Accidentally out of order processors (PPro errata #51)
  211. */
  212. #if defined(CONFIG_X86_OOSTORE) || defined(CONFIG_X86_PPRO_FENCE)
  213. static inline void flush_write_buffers(void)
  214. {
  215. __asm__ __volatile__ ("lock; addl $0,0(%%esp)": : :"memory");
  216. }
  217. #else
  218. #define flush_write_buffers() do { } while (0)
  219. #endif
  220. #endif /* __KERNEL__ */
  221. extern void native_io_delay(void);
  222. extern int io_delay_type;
  223. extern void io_delay_init(void);
  224. #if defined(CONFIG_PARAVIRT)
  225. #include <asm/paravirt.h>
  226. #else
  227. static inline void slow_down_io(void) {
  228. native_io_delay();
  229. #ifdef REALLY_SLOW_IO
  230. native_io_delay();
  231. native_io_delay();
  232. native_io_delay();
  233. #endif
  234. }
  235. #endif
  236. #ifdef CONFIG_X86_NUMAQ
  237. extern void *xquad_portio; /* Where the IO area was mapped */
  238. #define XQUAD_PORT_ADDR(port, quad) (xquad_portio + (XQUAD_PORTIO_QUAD*quad) + port)
  239. #define __BUILDIO(bwl,bw,type) \
  240. static inline void out##bwl##_quad(unsigned type value, int port, int quad) { \
  241. if (xquad_portio) \
  242. write##bwl(value, XQUAD_PORT_ADDR(port, quad)); \
  243. else \
  244. out##bwl##_local(value, port); \
  245. } \
  246. static inline void out##bwl(unsigned type value, int port) { \
  247. out##bwl##_quad(value, port, 0); \
  248. } \
  249. static inline unsigned type in##bwl##_quad(int port, int quad) { \
  250. if (xquad_portio) \
  251. return read##bwl(XQUAD_PORT_ADDR(port, quad)); \
  252. else \
  253. return in##bwl##_local(port); \
  254. } \
  255. static inline unsigned type in##bwl(int port) { \
  256. return in##bwl##_quad(port, 0); \
  257. }
  258. #else
  259. #define __BUILDIO(bwl,bw,type) \
  260. static inline void out##bwl(unsigned type value, int port) { \
  261. out##bwl##_local(value, port); \
  262. } \
  263. static inline unsigned type in##bwl(int port) { \
  264. return in##bwl##_local(port); \
  265. }
  266. #endif
  267. #define BUILDIO(bwl,bw,type) \
  268. static inline void out##bwl##_local(unsigned type value, int port) { \
  269. __asm__ __volatile__("out" #bwl " %" #bw "0, %w1" : : "a"(value), "Nd"(port)); \
  270. } \
  271. static inline unsigned type in##bwl##_local(int port) { \
  272. unsigned type value; \
  273. __asm__ __volatile__("in" #bwl " %w1, %" #bw "0" : "=a"(value) : "Nd"(port)); \
  274. return value; \
  275. } \
  276. static inline void out##bwl##_local_p(unsigned type value, int port) { \
  277. out##bwl##_local(value, port); \
  278. slow_down_io(); \
  279. } \
  280. static inline unsigned type in##bwl##_local_p(int port) { \
  281. unsigned type value = in##bwl##_local(port); \
  282. slow_down_io(); \
  283. return value; \
  284. } \
  285. __BUILDIO(bwl,bw,type) \
  286. static inline void out##bwl##_p(unsigned type value, int port) { \
  287. out##bwl(value, port); \
  288. slow_down_io(); \
  289. } \
  290. static inline unsigned type in##bwl##_p(int port) { \
  291. unsigned type value = in##bwl(port); \
  292. slow_down_io(); \
  293. return value; \
  294. } \
  295. static inline void outs##bwl(int port, const void *addr, unsigned long count) { \
  296. __asm__ __volatile__("rep; outs" #bwl : "+S"(addr), "+c"(count) : "d"(port)); \
  297. } \
  298. static inline void ins##bwl(int port, void *addr, unsigned long count) { \
  299. __asm__ __volatile__("rep; ins" #bwl : "+D"(addr), "+c"(count) : "d"(port)); \
  300. }
  301. BUILDIO(b,b,char)
  302. BUILDIO(w,w,short)
  303. BUILDIO(l,,int)
  304. #endif