iwl-3945.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/sched.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/wireless.h>
  37. #include <linux/firmware.h>
  38. #include <linux/etherdevice.h>
  39. #include <asm/unaligned.h>
  40. #include <net/mac80211.h>
  41. #include "iwl-fh.h"
  42. #include "iwl-3945-fh.h"
  43. #include "iwl-commands.h"
  44. #include "iwl-sta.h"
  45. #include "iwl-3945.h"
  46. #include "iwl-eeprom.h"
  47. #include "iwl-core.h"
  48. #include "iwl-helpers.h"
  49. #include "iwl-led.h"
  50. #include "iwl-3945-led.h"
  51. #include "iwl-3945-debugfs.h"
  52. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  53. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  54. IWL_RATE_##r##M_IEEE, \
  55. IWL_RATE_##ip##M_INDEX, \
  56. IWL_RATE_##in##M_INDEX, \
  57. IWL_RATE_##rp##M_INDEX, \
  58. IWL_RATE_##rn##M_INDEX, \
  59. IWL_RATE_##pp##M_INDEX, \
  60. IWL_RATE_##np##M_INDEX, \
  61. IWL_RATE_##r##M_INDEX_TABLE, \
  62. IWL_RATE_##ip##M_INDEX_TABLE }
  63. /*
  64. * Parameter order:
  65. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  66. *
  67. * If there isn't a valid next or previous rate then INV is used which
  68. * maps to IWL_RATE_INVALID
  69. *
  70. */
  71. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  72. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  73. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  74. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  75. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  76. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  77. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  78. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  79. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  80. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  81. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  82. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  83. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  84. };
  85. static inline u8 iwl3945_get_prev_ieee_rate(u8 rate_index)
  86. {
  87. u8 rate = iwl3945_rates[rate_index].prev_ieee;
  88. if (rate == IWL_RATE_INVALID)
  89. rate = rate_index;
  90. return rate;
  91. }
  92. /* 1 = enable the iwl3945_disable_events() function */
  93. #define IWL_EVT_DISABLE (0)
  94. #define IWL_EVT_DISABLE_SIZE (1532/32)
  95. /**
  96. * iwl3945_disable_events - Disable selected events in uCode event log
  97. *
  98. * Disable an event by writing "1"s into "disable"
  99. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  100. * Default values of 0 enable uCode events to be logged.
  101. * Use for only special debugging. This function is just a placeholder as-is,
  102. * you'll need to provide the special bits! ...
  103. * ... and set IWL_EVT_DISABLE to 1. */
  104. void iwl3945_disable_events(struct iwl_priv *priv)
  105. {
  106. int i;
  107. u32 base; /* SRAM address of event log header */
  108. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  109. u32 array_size; /* # of u32 entries in array */
  110. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  111. 0x00000000, /* 31 - 0 Event id numbers */
  112. 0x00000000, /* 63 - 32 */
  113. 0x00000000, /* 95 - 64 */
  114. 0x00000000, /* 127 - 96 */
  115. 0x00000000, /* 159 - 128 */
  116. 0x00000000, /* 191 - 160 */
  117. 0x00000000, /* 223 - 192 */
  118. 0x00000000, /* 255 - 224 */
  119. 0x00000000, /* 287 - 256 */
  120. 0x00000000, /* 319 - 288 */
  121. 0x00000000, /* 351 - 320 */
  122. 0x00000000, /* 383 - 352 */
  123. 0x00000000, /* 415 - 384 */
  124. 0x00000000, /* 447 - 416 */
  125. 0x00000000, /* 479 - 448 */
  126. 0x00000000, /* 511 - 480 */
  127. 0x00000000, /* 543 - 512 */
  128. 0x00000000, /* 575 - 544 */
  129. 0x00000000, /* 607 - 576 */
  130. 0x00000000, /* 639 - 608 */
  131. 0x00000000, /* 671 - 640 */
  132. 0x00000000, /* 703 - 672 */
  133. 0x00000000, /* 735 - 704 */
  134. 0x00000000, /* 767 - 736 */
  135. 0x00000000, /* 799 - 768 */
  136. 0x00000000, /* 831 - 800 */
  137. 0x00000000, /* 863 - 832 */
  138. 0x00000000, /* 895 - 864 */
  139. 0x00000000, /* 927 - 896 */
  140. 0x00000000, /* 959 - 928 */
  141. 0x00000000, /* 991 - 960 */
  142. 0x00000000, /* 1023 - 992 */
  143. 0x00000000, /* 1055 - 1024 */
  144. 0x00000000, /* 1087 - 1056 */
  145. 0x00000000, /* 1119 - 1088 */
  146. 0x00000000, /* 1151 - 1120 */
  147. 0x00000000, /* 1183 - 1152 */
  148. 0x00000000, /* 1215 - 1184 */
  149. 0x00000000, /* 1247 - 1216 */
  150. 0x00000000, /* 1279 - 1248 */
  151. 0x00000000, /* 1311 - 1280 */
  152. 0x00000000, /* 1343 - 1312 */
  153. 0x00000000, /* 1375 - 1344 */
  154. 0x00000000, /* 1407 - 1376 */
  155. 0x00000000, /* 1439 - 1408 */
  156. 0x00000000, /* 1471 - 1440 */
  157. 0x00000000, /* 1503 - 1472 */
  158. };
  159. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  160. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  161. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  162. return;
  163. }
  164. disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
  165. array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
  166. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  167. IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
  168. disable_ptr);
  169. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  170. iwl_write_targ_mem(priv,
  171. disable_ptr + (i * sizeof(u32)),
  172. evt_disable[i]);
  173. } else {
  174. IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
  175. IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
  176. IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
  177. disable_ptr, array_size);
  178. }
  179. }
  180. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  181. {
  182. int idx;
  183. for (idx = 0; idx < IWL_RATE_COUNT_3945; idx++)
  184. if (iwl3945_rates[idx].plcp == plcp)
  185. return idx;
  186. return -1;
  187. }
  188. #ifdef CONFIG_IWLWIFI_DEBUG
  189. #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
  190. static const char *iwl3945_get_tx_fail_reason(u32 status)
  191. {
  192. switch (status & TX_STATUS_MSK) {
  193. case TX_3945_STATUS_SUCCESS:
  194. return "SUCCESS";
  195. TX_STATUS_ENTRY(SHORT_LIMIT);
  196. TX_STATUS_ENTRY(LONG_LIMIT);
  197. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  198. TX_STATUS_ENTRY(MGMNT_ABORT);
  199. TX_STATUS_ENTRY(NEXT_FRAG);
  200. TX_STATUS_ENTRY(LIFE_EXPIRE);
  201. TX_STATUS_ENTRY(DEST_PS);
  202. TX_STATUS_ENTRY(ABORTED);
  203. TX_STATUS_ENTRY(BT_RETRY);
  204. TX_STATUS_ENTRY(STA_INVALID);
  205. TX_STATUS_ENTRY(FRAG_DROPPED);
  206. TX_STATUS_ENTRY(TID_DISABLE);
  207. TX_STATUS_ENTRY(FRAME_FLUSHED);
  208. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  209. TX_STATUS_ENTRY(TX_LOCKED);
  210. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  211. }
  212. return "UNKNOWN";
  213. }
  214. #else
  215. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  216. {
  217. return "";
  218. }
  219. #endif
  220. /*
  221. * get ieee prev rate from rate scale table.
  222. * for A and B mode we need to overright prev
  223. * value
  224. */
  225. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  226. {
  227. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  228. switch (priv->band) {
  229. case IEEE80211_BAND_5GHZ:
  230. if (rate == IWL_RATE_12M_INDEX)
  231. next_rate = IWL_RATE_9M_INDEX;
  232. else if (rate == IWL_RATE_6M_INDEX)
  233. next_rate = IWL_RATE_6M_INDEX;
  234. break;
  235. case IEEE80211_BAND_2GHZ:
  236. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  237. iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
  238. if (rate == IWL_RATE_11M_INDEX)
  239. next_rate = IWL_RATE_5M_INDEX;
  240. }
  241. break;
  242. default:
  243. break;
  244. }
  245. return next_rate;
  246. }
  247. /**
  248. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  249. *
  250. * When FW advances 'R' index, all entries between old and new 'R' index
  251. * need to be reclaimed. As result, some free space forms. If there is
  252. * enough free space (> low mark), wake the stack that feeds us.
  253. */
  254. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  255. int txq_id, int index)
  256. {
  257. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  258. struct iwl_queue *q = &txq->q;
  259. struct iwl_tx_info *tx_info;
  260. BUG_ON(txq_id == IWL39_CMD_QUEUE_NUM);
  261. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  262. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  263. tx_info = &txq->txb[txq->q.read_ptr];
  264. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb);
  265. tx_info->skb = NULL;
  266. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  267. }
  268. if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  269. (txq_id != IWL39_CMD_QUEUE_NUM) &&
  270. priv->mac80211_registered)
  271. iwl_wake_queue(priv, txq_id);
  272. }
  273. /**
  274. * iwl3945_rx_reply_tx - Handle Tx response
  275. */
  276. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  277. struct iwl_rx_mem_buffer *rxb)
  278. {
  279. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  280. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  281. int txq_id = SEQ_TO_QUEUE(sequence);
  282. int index = SEQ_TO_INDEX(sequence);
  283. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  284. struct ieee80211_tx_info *info;
  285. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  286. u32 status = le32_to_cpu(tx_resp->status);
  287. int rate_idx;
  288. int fail;
  289. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  290. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  291. "is out of range [0-%d] %d %d\n", txq_id,
  292. index, txq->q.n_bd, txq->q.write_ptr,
  293. txq->q.read_ptr);
  294. return;
  295. }
  296. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  297. ieee80211_tx_info_clear_status(info);
  298. /* Fill the MRR chain with some info about on-chip retransmissions */
  299. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  300. if (info->band == IEEE80211_BAND_5GHZ)
  301. rate_idx -= IWL_FIRST_OFDM_RATE;
  302. fail = tx_resp->failure_frame;
  303. info->status.rates[0].idx = rate_idx;
  304. info->status.rates[0].count = fail + 1; /* add final attempt */
  305. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  306. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  307. IEEE80211_TX_STAT_ACK : 0;
  308. IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  309. txq_id, iwl3945_get_tx_fail_reason(status), status,
  310. tx_resp->rate, tx_resp->failure_frame);
  311. IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
  312. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  313. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  314. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  315. }
  316. /*****************************************************************************
  317. *
  318. * Intel PRO/Wireless 3945ABG/BG Network Connection
  319. *
  320. * RX handler implementations
  321. *
  322. *****************************************************************************/
  323. #ifdef CONFIG_IWLWIFI_DEBUGFS
  324. /*
  325. * based on the assumption of all statistics counter are in DWORD
  326. * FIXME: This function is for debugging, do not deal with
  327. * the case of counters roll-over.
  328. */
  329. static void iwl3945_accumulative_statistics(struct iwl_priv *priv,
  330. __le32 *stats)
  331. {
  332. int i;
  333. __le32 *prev_stats;
  334. u32 *accum_stats;
  335. u32 *delta, *max_delta;
  336. prev_stats = (__le32 *)&priv->_3945.statistics;
  337. accum_stats = (u32 *)&priv->_3945.accum_statistics;
  338. delta = (u32 *)&priv->_3945.delta_statistics;
  339. max_delta = (u32 *)&priv->_3945.max_delta;
  340. for (i = sizeof(__le32); i < sizeof(struct iwl3945_notif_statistics);
  341. i += sizeof(__le32), stats++, prev_stats++, delta++,
  342. max_delta++, accum_stats++) {
  343. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  344. *delta = (le32_to_cpu(*stats) -
  345. le32_to_cpu(*prev_stats));
  346. *accum_stats += *delta;
  347. if (*delta > *max_delta)
  348. *max_delta = *delta;
  349. }
  350. }
  351. /* reset accumulative statistics for "no-counter" type statistics */
  352. priv->_3945.accum_statistics.general.temperature =
  353. priv->_3945.statistics.general.temperature;
  354. priv->_3945.accum_statistics.general.ttl_timestamp =
  355. priv->_3945.statistics.general.ttl_timestamp;
  356. }
  357. #endif
  358. /**
  359. * iwl3945_good_plcp_health - checks for plcp error.
  360. *
  361. * When the plcp error is exceeding the thresholds, reset the radio
  362. * to improve the throughput.
  363. */
  364. static bool iwl3945_good_plcp_health(struct iwl_priv *priv,
  365. struct iwl_rx_packet *pkt)
  366. {
  367. bool rc = true;
  368. struct iwl3945_notif_statistics current_stat;
  369. int combined_plcp_delta;
  370. unsigned int plcp_msec;
  371. unsigned long plcp_received_jiffies;
  372. if (priv->cfg->base_params->plcp_delta_threshold ==
  373. IWL_MAX_PLCP_ERR_THRESHOLD_DISABLE) {
  374. IWL_DEBUG_RADIO(priv, "plcp_err check disabled\n");
  375. return rc;
  376. }
  377. memcpy(&current_stat, pkt->u.raw, sizeof(struct
  378. iwl3945_notif_statistics));
  379. /*
  380. * check for plcp_err and trigger radio reset if it exceeds
  381. * the plcp error threshold plcp_delta.
  382. */
  383. plcp_received_jiffies = jiffies;
  384. plcp_msec = jiffies_to_msecs((long) plcp_received_jiffies -
  385. (long) priv->plcp_jiffies);
  386. priv->plcp_jiffies = plcp_received_jiffies;
  387. /*
  388. * check to make sure plcp_msec is not 0 to prevent division
  389. * by zero.
  390. */
  391. if (plcp_msec) {
  392. combined_plcp_delta =
  393. (le32_to_cpu(current_stat.rx.ofdm.plcp_err) -
  394. le32_to_cpu(priv->_3945.statistics.rx.ofdm.plcp_err));
  395. if ((combined_plcp_delta > 0) &&
  396. ((combined_plcp_delta * 100) / plcp_msec) >
  397. priv->cfg->base_params->plcp_delta_threshold) {
  398. /*
  399. * if plcp_err exceed the threshold, the following
  400. * data is printed in csv format:
  401. * Text: plcp_err exceeded %d,
  402. * Received ofdm.plcp_err,
  403. * Current ofdm.plcp_err,
  404. * combined_plcp_delta,
  405. * plcp_msec
  406. */
  407. IWL_DEBUG_RADIO(priv, "plcp_err exceeded %u, "
  408. "%u, %d, %u mSecs\n",
  409. priv->cfg->base_params->plcp_delta_threshold,
  410. le32_to_cpu(current_stat.rx.ofdm.plcp_err),
  411. combined_plcp_delta, plcp_msec);
  412. /*
  413. * Reset the RF radio due to the high plcp
  414. * error rate
  415. */
  416. rc = false;
  417. }
  418. }
  419. return rc;
  420. }
  421. void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
  422. struct iwl_rx_mem_buffer *rxb)
  423. {
  424. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  425. IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
  426. (int)sizeof(struct iwl3945_notif_statistics),
  427. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  428. #ifdef CONFIG_IWLWIFI_DEBUGFS
  429. iwl3945_accumulative_statistics(priv, (__le32 *)&pkt->u.raw);
  430. #endif
  431. iwl_recover_from_statistics(priv, pkt);
  432. memcpy(&priv->_3945.statistics, pkt->u.raw, sizeof(priv->_3945.statistics));
  433. }
  434. void iwl3945_reply_statistics(struct iwl_priv *priv,
  435. struct iwl_rx_mem_buffer *rxb)
  436. {
  437. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  438. __le32 *flag = (__le32 *)&pkt->u.raw;
  439. if (le32_to_cpu(*flag) & UCODE_STATISTICS_CLEAR_MSK) {
  440. #ifdef CONFIG_IWLWIFI_DEBUGFS
  441. memset(&priv->_3945.accum_statistics, 0,
  442. sizeof(struct iwl3945_notif_statistics));
  443. memset(&priv->_3945.delta_statistics, 0,
  444. sizeof(struct iwl3945_notif_statistics));
  445. memset(&priv->_3945.max_delta, 0,
  446. sizeof(struct iwl3945_notif_statistics));
  447. #endif
  448. IWL_DEBUG_RX(priv, "Statistics have been cleared\n");
  449. }
  450. iwl3945_hw_rx_statistics(priv, rxb);
  451. }
  452. /******************************************************************************
  453. *
  454. * Misc. internal state and helper functions
  455. *
  456. ******************************************************************************/
  457. /* This is necessary only for a number of statistics, see the caller. */
  458. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  459. struct ieee80211_hdr *header)
  460. {
  461. /* Filter incoming packets to determine if they are targeted toward
  462. * this network, discarding packets coming from ourselves */
  463. switch (priv->iw_mode) {
  464. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  465. /* packets to our IBSS update information */
  466. return !compare_ether_addr(header->addr3, priv->bssid);
  467. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  468. /* packets to our IBSS update information */
  469. return !compare_ether_addr(header->addr2, priv->bssid);
  470. default:
  471. return 1;
  472. }
  473. }
  474. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  475. struct iwl_rx_mem_buffer *rxb,
  476. struct ieee80211_rx_status *stats)
  477. {
  478. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  479. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  480. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  481. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  482. u16 len = le16_to_cpu(rx_hdr->len);
  483. struct sk_buff *skb;
  484. __le16 fc = hdr->frame_control;
  485. /* We received data from the HW, so stop the watchdog */
  486. if (unlikely(len + IWL39_RX_FRAME_SIZE >
  487. PAGE_SIZE << priv->hw_params.rx_page_order)) {
  488. IWL_DEBUG_DROP(priv, "Corruption detected!\n");
  489. return;
  490. }
  491. /* We only process data packets if the interface is open */
  492. if (unlikely(!priv->is_open)) {
  493. IWL_DEBUG_DROP_LIMIT(priv,
  494. "Dropping packet while interface is not open.\n");
  495. return;
  496. }
  497. skb = dev_alloc_skb(128);
  498. if (!skb) {
  499. IWL_ERR(priv, "dev_alloc_skb failed\n");
  500. return;
  501. }
  502. if (!iwl3945_mod_params.sw_crypto)
  503. iwl_set_decrypted_flag(priv,
  504. (struct ieee80211_hdr *)rxb_addr(rxb),
  505. le32_to_cpu(rx_end->status), stats);
  506. skb_add_rx_frag(skb, 0, rxb->page,
  507. (void *)rx_hdr->payload - (void *)pkt, len);
  508. iwl_update_stats(priv, false, fc, len);
  509. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  510. ieee80211_rx(priv->hw, skb);
  511. priv->alloc_rxb_page--;
  512. rxb->page = NULL;
  513. }
  514. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  515. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  516. struct iwl_rx_mem_buffer *rxb)
  517. {
  518. struct ieee80211_hdr *header;
  519. struct ieee80211_rx_status rx_status;
  520. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  521. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  522. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  523. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  524. u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
  525. u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
  526. u8 network_packet;
  527. rx_status.flag = 0;
  528. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  529. rx_status.freq =
  530. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  531. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  532. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  533. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  534. if (rx_status.band == IEEE80211_BAND_5GHZ)
  535. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  536. rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
  537. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  538. /* set the preamble flag if appropriate */
  539. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  540. rx_status.flag |= RX_FLAG_SHORTPRE;
  541. if ((unlikely(rx_stats->phy_count > 20))) {
  542. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  543. rx_stats->phy_count);
  544. return;
  545. }
  546. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  547. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  548. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  549. return;
  550. }
  551. /* Convert 3945's rssi indicator to dBm */
  552. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  553. IWL_DEBUG_STATS(priv, "Rssi %d sig_avg %d noise_diff %d\n",
  554. rx_status.signal, rx_stats_sig_avg,
  555. rx_stats_noise_diff);
  556. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  557. network_packet = iwl3945_is_network_packet(priv, header);
  558. IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
  559. network_packet ? '*' : ' ',
  560. le16_to_cpu(rx_hdr->channel),
  561. rx_status.signal, rx_status.signal,
  562. rx_status.rate_idx);
  563. iwl_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len), header);
  564. if (network_packet) {
  565. priv->_3945.last_beacon_time =
  566. le32_to_cpu(rx_end->beacon_timestamp);
  567. priv->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
  568. priv->_3945.last_rx_rssi = rx_status.signal;
  569. }
  570. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  571. }
  572. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  573. struct iwl_tx_queue *txq,
  574. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  575. {
  576. int count;
  577. struct iwl_queue *q;
  578. struct iwl3945_tfd *tfd, *tfd_tmp;
  579. q = &txq->q;
  580. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  581. tfd = &tfd_tmp[q->write_ptr];
  582. if (reset)
  583. memset(tfd, 0, sizeof(*tfd));
  584. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  585. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  586. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  587. NUM_TFD_CHUNKS);
  588. return -EINVAL;
  589. }
  590. tfd->tbs[count].addr = cpu_to_le32(addr);
  591. tfd->tbs[count].len = cpu_to_le32(len);
  592. count++;
  593. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  594. TFD_CTL_PAD_SET(pad));
  595. return 0;
  596. }
  597. /**
  598. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  599. *
  600. * Does NOT advance any indexes
  601. */
  602. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  603. {
  604. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  605. int index = txq->q.read_ptr;
  606. struct iwl3945_tfd *tfd = &tfd_tmp[index];
  607. struct pci_dev *dev = priv->pci_dev;
  608. int i;
  609. int counter;
  610. /* sanity check */
  611. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  612. if (counter > NUM_TFD_CHUNKS) {
  613. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  614. /* @todo issue fatal error, it is quite serious situation */
  615. return;
  616. }
  617. /* Unmap tx_cmd */
  618. if (counter)
  619. pci_unmap_single(dev,
  620. dma_unmap_addr(&txq->meta[index], mapping),
  621. dma_unmap_len(&txq->meta[index], len),
  622. PCI_DMA_TODEVICE);
  623. /* unmap chunks if any */
  624. for (i = 1; i < counter; i++)
  625. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  626. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  627. /* free SKB */
  628. if (txq->txb) {
  629. struct sk_buff *skb;
  630. skb = txq->txb[txq->q.read_ptr].skb;
  631. /* can be called from irqs-disabled context */
  632. if (skb) {
  633. dev_kfree_skb_any(skb);
  634. txq->txb[txq->q.read_ptr].skb = NULL;
  635. }
  636. }
  637. }
  638. /**
  639. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  640. *
  641. */
  642. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
  643. struct iwl_device_cmd *cmd,
  644. struct ieee80211_tx_info *info,
  645. struct ieee80211_hdr *hdr,
  646. int sta_id, int tx_id)
  647. {
  648. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  649. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT_3945);
  650. u16 rate_mask;
  651. int rate;
  652. u8 rts_retry_limit;
  653. u8 data_retry_limit;
  654. __le32 tx_flags;
  655. __le16 fc = hdr->frame_control;
  656. struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  657. rate = iwl3945_rates[rate_index].plcp;
  658. tx_flags = tx_cmd->tx_flags;
  659. /* We need to figure out how to get the sta->supp_rates while
  660. * in this running context */
  661. rate_mask = IWL_RATES_MASK;
  662. /* Set retry limit on DATA packets and Probe Responses*/
  663. if (ieee80211_is_probe_resp(fc))
  664. data_retry_limit = 3;
  665. else
  666. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  667. tx_cmd->data_retry_limit = data_retry_limit;
  668. if (tx_id >= IWL39_CMD_QUEUE_NUM)
  669. rts_retry_limit = 3;
  670. else
  671. rts_retry_limit = 7;
  672. if (data_retry_limit < rts_retry_limit)
  673. rts_retry_limit = data_retry_limit;
  674. tx_cmd->rts_retry_limit = rts_retry_limit;
  675. tx_cmd->rate = rate;
  676. tx_cmd->tx_flags = tx_flags;
  677. /* OFDM */
  678. tx_cmd->supp_rates[0] =
  679. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  680. /* CCK */
  681. tx_cmd->supp_rates[1] = (rate_mask & 0xF);
  682. IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  683. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  684. tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
  685. tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
  686. }
  687. static u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate)
  688. {
  689. unsigned long flags_spin;
  690. struct iwl_station_entry *station;
  691. if (sta_id == IWL_INVALID_STATION)
  692. return IWL_INVALID_STATION;
  693. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  694. station = &priv->stations[sta_id];
  695. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  696. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  697. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  698. iwl_send_add_sta(priv, &station->sta, CMD_ASYNC);
  699. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  700. IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
  701. sta_id, tx_rate);
  702. return sta_id;
  703. }
  704. static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  705. {
  706. if (src == IWL_PWR_SRC_VAUX) {
  707. if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
  708. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  709. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  710. ~APMG_PS_CTRL_MSK_PWR_SRC);
  711. iwl_poll_bit(priv, CSR_GPIO_IN,
  712. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  713. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  714. }
  715. } else {
  716. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  717. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  718. ~APMG_PS_CTRL_MSK_PWR_SRC);
  719. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  720. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  721. }
  722. return 0;
  723. }
  724. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  725. {
  726. iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
  727. iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  728. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  729. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
  730. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  731. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  732. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  733. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  734. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  735. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  736. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  737. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  738. /* fake read to flush all prev I/O */
  739. iwl_read_direct32(priv, FH39_RSSR_CTRL);
  740. return 0;
  741. }
  742. static int iwl3945_tx_reset(struct iwl_priv *priv)
  743. {
  744. /* bypass mode */
  745. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  746. /* RA 0 is active */
  747. iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  748. /* all 6 fifo are active */
  749. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  750. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  751. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  752. iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  753. iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  754. iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
  755. priv->_3945.shared_phys);
  756. iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  757. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  758. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  759. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  760. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  761. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  762. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  763. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  764. return 0;
  765. }
  766. /**
  767. * iwl3945_txq_ctx_reset - Reset TX queue context
  768. *
  769. * Destroys all DMA structures and initialize them again
  770. */
  771. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  772. {
  773. int rc;
  774. int txq_id, slots_num;
  775. iwl3945_hw_txq_ctx_free(priv);
  776. /* allocate tx queue structure */
  777. rc = iwl_alloc_txq_mem(priv);
  778. if (rc)
  779. return rc;
  780. /* Tx CMD queue */
  781. rc = iwl3945_tx_reset(priv);
  782. if (rc)
  783. goto error;
  784. /* Tx queue(s) */
  785. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  786. slots_num = (txq_id == IWL39_CMD_QUEUE_NUM) ?
  787. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  788. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  789. txq_id);
  790. if (rc) {
  791. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  792. goto error;
  793. }
  794. }
  795. return rc;
  796. error:
  797. iwl3945_hw_txq_ctx_free(priv);
  798. return rc;
  799. }
  800. /*
  801. * Start up 3945's basic functionality after it has been reset
  802. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  803. * NOTE: This does not load uCode nor start the embedded processor
  804. */
  805. static int iwl3945_apm_init(struct iwl_priv *priv)
  806. {
  807. int ret = iwl_apm_init(priv);
  808. /* Clear APMG (NIC's internal power management) interrupts */
  809. iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  810. iwl_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  811. /* Reset radio chip */
  812. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  813. udelay(5);
  814. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  815. return ret;
  816. }
  817. static void iwl3945_nic_config(struct iwl_priv *priv)
  818. {
  819. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  820. unsigned long flags;
  821. u8 rev_id = 0;
  822. spin_lock_irqsave(&priv->lock, flags);
  823. /* Determine HW type */
  824. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  825. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  826. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  827. IWL_DEBUG_INFO(priv, "RTP type\n");
  828. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  829. IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
  830. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  831. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  832. } else {
  833. IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
  834. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  835. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  836. }
  837. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  838. IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
  839. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  840. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  841. } else
  842. IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
  843. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  844. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  845. eeprom->board_revision);
  846. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  847. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  848. } else {
  849. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  850. eeprom->board_revision);
  851. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  852. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  853. }
  854. if (eeprom->almgor_m_version <= 1) {
  855. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  856. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  857. IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
  858. eeprom->almgor_m_version);
  859. } else {
  860. IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
  861. eeprom->almgor_m_version);
  862. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  863. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  864. }
  865. spin_unlock_irqrestore(&priv->lock, flags);
  866. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  867. IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
  868. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  869. IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
  870. }
  871. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  872. {
  873. int rc;
  874. unsigned long flags;
  875. struct iwl_rx_queue *rxq = &priv->rxq;
  876. spin_lock_irqsave(&priv->lock, flags);
  877. priv->cfg->ops->lib->apm_ops.init(priv);
  878. spin_unlock_irqrestore(&priv->lock, flags);
  879. rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  880. if (rc)
  881. return rc;
  882. priv->cfg->ops->lib->apm_ops.config(priv);
  883. /* Allocate the RX queue, or reset if it is already allocated */
  884. if (!rxq->bd) {
  885. rc = iwl_rx_queue_alloc(priv);
  886. if (rc) {
  887. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  888. return -ENOMEM;
  889. }
  890. } else
  891. iwl3945_rx_queue_reset(priv, rxq);
  892. iwl3945_rx_replenish(priv);
  893. iwl3945_rx_init(priv, rxq);
  894. /* Look at using this instead:
  895. rxq->need_update = 1;
  896. iwl_rx_queue_update_write_ptr(priv, rxq);
  897. */
  898. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  899. rc = iwl3945_txq_ctx_reset(priv);
  900. if (rc)
  901. return rc;
  902. set_bit(STATUS_INIT, &priv->status);
  903. return 0;
  904. }
  905. /**
  906. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  907. *
  908. * Destroy all TX DMA queues and structures
  909. */
  910. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  911. {
  912. int txq_id;
  913. /* Tx queues */
  914. if (priv->txq)
  915. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
  916. txq_id++)
  917. if (txq_id == IWL39_CMD_QUEUE_NUM)
  918. iwl_cmd_queue_free(priv);
  919. else
  920. iwl_tx_queue_free(priv, txq_id);
  921. /* free tx queue structure */
  922. iwl_free_txq_mem(priv);
  923. }
  924. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  925. {
  926. int txq_id;
  927. /* stop SCD */
  928. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
  929. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0);
  930. /* reset TFD queues */
  931. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  932. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  933. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  934. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  935. 1000);
  936. }
  937. iwl3945_hw_txq_ctx_free(priv);
  938. }
  939. /**
  940. * iwl3945_hw_reg_adjust_power_by_temp
  941. * return index delta into power gain settings table
  942. */
  943. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  944. {
  945. return (new_reading - old_reading) * (-11) / 100;
  946. }
  947. /**
  948. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  949. */
  950. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  951. {
  952. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  953. }
  954. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  955. {
  956. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  957. }
  958. /**
  959. * iwl3945_hw_reg_txpower_get_temperature
  960. * get the current temperature by reading from NIC
  961. */
  962. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  963. {
  964. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  965. int temperature;
  966. temperature = iwl3945_hw_get_temperature(priv);
  967. /* driver's okay range is -260 to +25.
  968. * human readable okay range is 0 to +285 */
  969. IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  970. /* handle insane temp reading */
  971. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  972. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  973. /* if really really hot(?),
  974. * substitute the 3rd band/group's temp measured at factory */
  975. if (priv->last_temperature > 100)
  976. temperature = eeprom->groups[2].temperature;
  977. else /* else use most recent "sane" value from driver */
  978. temperature = priv->last_temperature;
  979. }
  980. return temperature; /* raw, not "human readable" */
  981. }
  982. /* Adjust Txpower only if temperature variance is greater than threshold.
  983. *
  984. * Both are lower than older versions' 9 degrees */
  985. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  986. /**
  987. * is_temp_calib_needed - determines if new calibration is needed
  988. *
  989. * records new temperature in tx_mgr->temperature.
  990. * replaces tx_mgr->last_temperature *only* if calib needed
  991. * (assumes caller will actually do the calibration!). */
  992. static int is_temp_calib_needed(struct iwl_priv *priv)
  993. {
  994. int temp_diff;
  995. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  996. temp_diff = priv->temperature - priv->last_temperature;
  997. /* get absolute value */
  998. if (temp_diff < 0) {
  999. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
  1000. temp_diff = -temp_diff;
  1001. } else if (temp_diff == 0)
  1002. IWL_DEBUG_POWER(priv, "Same temp,\n");
  1003. else
  1004. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
  1005. /* if we don't need calibration, *don't* update last_temperature */
  1006. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1007. IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
  1008. return 0;
  1009. }
  1010. IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
  1011. /* assume that caller will actually do calib ...
  1012. * update the "last temperature" value */
  1013. priv->last_temperature = priv->temperature;
  1014. return 1;
  1015. }
  1016. #define IWL_MAX_GAIN_ENTRIES 78
  1017. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1018. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1019. /* radio and DSP power table, each step is 1/2 dB.
  1020. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1021. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1022. {
  1023. {251, 127}, /* 2.4 GHz, highest power */
  1024. {251, 127},
  1025. {251, 127},
  1026. {251, 127},
  1027. {251, 125},
  1028. {251, 110},
  1029. {251, 105},
  1030. {251, 98},
  1031. {187, 125},
  1032. {187, 115},
  1033. {187, 108},
  1034. {187, 99},
  1035. {243, 119},
  1036. {243, 111},
  1037. {243, 105},
  1038. {243, 97},
  1039. {243, 92},
  1040. {211, 106},
  1041. {211, 100},
  1042. {179, 120},
  1043. {179, 113},
  1044. {179, 107},
  1045. {147, 125},
  1046. {147, 119},
  1047. {147, 112},
  1048. {147, 106},
  1049. {147, 101},
  1050. {147, 97},
  1051. {147, 91},
  1052. {115, 107},
  1053. {235, 121},
  1054. {235, 115},
  1055. {235, 109},
  1056. {203, 127},
  1057. {203, 121},
  1058. {203, 115},
  1059. {203, 108},
  1060. {203, 102},
  1061. {203, 96},
  1062. {203, 92},
  1063. {171, 110},
  1064. {171, 104},
  1065. {171, 98},
  1066. {139, 116},
  1067. {227, 125},
  1068. {227, 119},
  1069. {227, 113},
  1070. {227, 107},
  1071. {227, 101},
  1072. {227, 96},
  1073. {195, 113},
  1074. {195, 106},
  1075. {195, 102},
  1076. {195, 95},
  1077. {163, 113},
  1078. {163, 106},
  1079. {163, 102},
  1080. {163, 95},
  1081. {131, 113},
  1082. {131, 106},
  1083. {131, 102},
  1084. {131, 95},
  1085. {99, 113},
  1086. {99, 106},
  1087. {99, 102},
  1088. {99, 95},
  1089. {67, 113},
  1090. {67, 106},
  1091. {67, 102},
  1092. {67, 95},
  1093. {35, 113},
  1094. {35, 106},
  1095. {35, 102},
  1096. {35, 95},
  1097. {3, 113},
  1098. {3, 106},
  1099. {3, 102},
  1100. {3, 95} }, /* 2.4 GHz, lowest power */
  1101. {
  1102. {251, 127}, /* 5.x GHz, highest power */
  1103. {251, 120},
  1104. {251, 114},
  1105. {219, 119},
  1106. {219, 101},
  1107. {187, 113},
  1108. {187, 102},
  1109. {155, 114},
  1110. {155, 103},
  1111. {123, 117},
  1112. {123, 107},
  1113. {123, 99},
  1114. {123, 92},
  1115. {91, 108},
  1116. {59, 125},
  1117. {59, 118},
  1118. {59, 109},
  1119. {59, 102},
  1120. {59, 96},
  1121. {59, 90},
  1122. {27, 104},
  1123. {27, 98},
  1124. {27, 92},
  1125. {115, 118},
  1126. {115, 111},
  1127. {115, 104},
  1128. {83, 126},
  1129. {83, 121},
  1130. {83, 113},
  1131. {83, 105},
  1132. {83, 99},
  1133. {51, 118},
  1134. {51, 111},
  1135. {51, 104},
  1136. {51, 98},
  1137. {19, 116},
  1138. {19, 109},
  1139. {19, 102},
  1140. {19, 98},
  1141. {19, 93},
  1142. {171, 113},
  1143. {171, 107},
  1144. {171, 99},
  1145. {139, 120},
  1146. {139, 113},
  1147. {139, 107},
  1148. {139, 99},
  1149. {107, 120},
  1150. {107, 113},
  1151. {107, 107},
  1152. {107, 99},
  1153. {75, 120},
  1154. {75, 113},
  1155. {75, 107},
  1156. {75, 99},
  1157. {43, 120},
  1158. {43, 113},
  1159. {43, 107},
  1160. {43, 99},
  1161. {11, 120},
  1162. {11, 113},
  1163. {11, 107},
  1164. {11, 99},
  1165. {131, 107},
  1166. {131, 99},
  1167. {99, 120},
  1168. {99, 113},
  1169. {99, 107},
  1170. {99, 99},
  1171. {67, 120},
  1172. {67, 113},
  1173. {67, 107},
  1174. {67, 99},
  1175. {35, 120},
  1176. {35, 113},
  1177. {35, 107},
  1178. {35, 99},
  1179. {3, 120} } /* 5.x GHz, lowest power */
  1180. };
  1181. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1182. {
  1183. if (index < 0)
  1184. return 0;
  1185. if (index >= IWL_MAX_GAIN_ENTRIES)
  1186. return IWL_MAX_GAIN_ENTRIES - 1;
  1187. return (u8) index;
  1188. }
  1189. /* Kick off thermal recalibration check every 60 seconds */
  1190. #define REG_RECALIB_PERIOD (60)
  1191. /**
  1192. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1193. *
  1194. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1195. * or 6 Mbit (OFDM) rates.
  1196. */
  1197. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1198. s32 rate_index, const s8 *clip_pwrs,
  1199. struct iwl_channel_info *ch_info,
  1200. int band_index)
  1201. {
  1202. struct iwl3945_scan_power_info *scan_power_info;
  1203. s8 power;
  1204. u8 power_index;
  1205. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1206. /* use this channel group's 6Mbit clipping/saturation pwr,
  1207. * but cap at regulatory scan power restriction (set during init
  1208. * based on eeprom channel data) for this channel. */
  1209. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1210. /* further limit to user's max power preference.
  1211. * FIXME: Other spectrum management power limitations do not
  1212. * seem to apply?? */
  1213. power = min(power, priv->tx_power_user_lmt);
  1214. scan_power_info->requested_power = power;
  1215. /* find difference between new scan *power* and current "normal"
  1216. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1217. * current "normal" temperature-compensated Tx power *index* for
  1218. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1219. * *index*. */
  1220. power_index = ch_info->power_info[rate_index].power_table_index
  1221. - (power - ch_info->power_info
  1222. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1223. /* store reference index that we use when adjusting *all* scan
  1224. * powers. So we can accommodate user (all channel) or spectrum
  1225. * management (single channel) power changes "between" temperature
  1226. * feedback compensation procedures.
  1227. * don't force fit this reference index into gain table; it may be a
  1228. * negative number. This will help avoid errors when we're at
  1229. * the lower bounds (highest gains, for warmest temperatures)
  1230. * of the table. */
  1231. /* don't exceed table bounds for "real" setting */
  1232. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1233. scan_power_info->power_table_index = power_index;
  1234. scan_power_info->tpc.tx_gain =
  1235. power_gain_table[band_index][power_index].tx_gain;
  1236. scan_power_info->tpc.dsp_atten =
  1237. power_gain_table[band_index][power_index].dsp_atten;
  1238. }
  1239. /**
  1240. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1241. *
  1242. * Configures power settings for all rates for the current channel,
  1243. * using values from channel info struct, and send to NIC
  1244. */
  1245. static int iwl3945_send_tx_power(struct iwl_priv *priv)
  1246. {
  1247. int rate_idx, i;
  1248. const struct iwl_channel_info *ch_info = NULL;
  1249. struct iwl3945_txpowertable_cmd txpower = {
  1250. .channel = priv->contexts[IWL_RXON_CTX_BSS].active.channel,
  1251. };
  1252. u16 chan;
  1253. chan = le16_to_cpu(priv->contexts[IWL_RXON_CTX_BSS].active.channel);
  1254. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1255. ch_info = iwl_get_channel_info(priv, priv->band, chan);
  1256. if (!ch_info) {
  1257. IWL_ERR(priv,
  1258. "Failed to get channel info for channel %d [%d]\n",
  1259. chan, priv->band);
  1260. return -EINVAL;
  1261. }
  1262. if (!is_channel_valid(ch_info)) {
  1263. IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
  1264. "non-Tx channel.\n");
  1265. return 0;
  1266. }
  1267. /* fill cmd with power settings for all rates for current channel */
  1268. /* Fill OFDM rate */
  1269. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1270. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1271. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1272. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1273. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1274. le16_to_cpu(txpower.channel),
  1275. txpower.band,
  1276. txpower.power[i].tpc.tx_gain,
  1277. txpower.power[i].tpc.dsp_atten,
  1278. txpower.power[i].rate);
  1279. }
  1280. /* Fill CCK rates */
  1281. for (rate_idx = IWL_FIRST_CCK_RATE;
  1282. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1283. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1284. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1285. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1286. le16_to_cpu(txpower.channel),
  1287. txpower.band,
  1288. txpower.power[i].tpc.tx_gain,
  1289. txpower.power[i].tpc.dsp_atten,
  1290. txpower.power[i].rate);
  1291. }
  1292. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1293. sizeof(struct iwl3945_txpowertable_cmd),
  1294. &txpower);
  1295. }
  1296. /**
  1297. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1298. * @ch_info: Channel to update. Uses power_info.requested_power.
  1299. *
  1300. * Replace requested_power and base_power_index ch_info fields for
  1301. * one channel.
  1302. *
  1303. * Called if user or spectrum management changes power preferences.
  1304. * Takes into account h/w and modulation limitations (clip power).
  1305. *
  1306. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1307. *
  1308. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1309. * properly fill out the scan powers, and actual h/w gain settings,
  1310. * and send changes to NIC
  1311. */
  1312. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1313. struct iwl_channel_info *ch_info)
  1314. {
  1315. struct iwl3945_channel_power_info *power_info;
  1316. int power_changed = 0;
  1317. int i;
  1318. const s8 *clip_pwrs;
  1319. int power;
  1320. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1321. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1322. /* Get this channel's rate-to-current-power settings table */
  1323. power_info = ch_info->power_info;
  1324. /* update OFDM Txpower settings */
  1325. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1326. i++, ++power_info) {
  1327. int delta_idx;
  1328. /* limit new power to be no more than h/w capability */
  1329. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1330. if (power == power_info->requested_power)
  1331. continue;
  1332. /* find difference between old and new requested powers,
  1333. * update base (non-temp-compensated) power index */
  1334. delta_idx = (power - power_info->requested_power) * 2;
  1335. power_info->base_power_index -= delta_idx;
  1336. /* save new requested power value */
  1337. power_info->requested_power = power;
  1338. power_changed = 1;
  1339. }
  1340. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1341. * ... all CCK power settings for a given channel are the *same*. */
  1342. if (power_changed) {
  1343. power =
  1344. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1345. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1346. /* do all CCK rates' iwl3945_channel_power_info structures */
  1347. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1348. power_info->requested_power = power;
  1349. power_info->base_power_index =
  1350. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1351. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1352. ++power_info;
  1353. }
  1354. }
  1355. return 0;
  1356. }
  1357. /**
  1358. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1359. *
  1360. * NOTE: Returned power limit may be less (but not more) than requested,
  1361. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1362. * (no consideration for h/w clipping limitations).
  1363. */
  1364. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1365. {
  1366. s8 max_power;
  1367. #if 0
  1368. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1369. if (ch_info->tgd_data.max_power != 0)
  1370. max_power = min(ch_info->tgd_data.max_power,
  1371. ch_info->eeprom.max_power_avg);
  1372. /* else just use EEPROM limits */
  1373. else
  1374. #endif
  1375. max_power = ch_info->eeprom.max_power_avg;
  1376. return min(max_power, ch_info->max_power_avg);
  1377. }
  1378. /**
  1379. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1380. *
  1381. * Compensate txpower settings of *all* channels for temperature.
  1382. * This only accounts for the difference between current temperature
  1383. * and the factory calibration temperatures, and bases the new settings
  1384. * on the channel's base_power_index.
  1385. *
  1386. * If RxOn is "associated", this sends the new Txpower to NIC!
  1387. */
  1388. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1389. {
  1390. struct iwl_channel_info *ch_info = NULL;
  1391. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1392. int delta_index;
  1393. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1394. u8 a_band;
  1395. u8 rate_index;
  1396. u8 scan_tbl_index;
  1397. u8 i;
  1398. int ref_temp;
  1399. int temperature = priv->temperature;
  1400. if (priv->disable_tx_power_cal ||
  1401. test_bit(STATUS_SCANNING, &priv->status)) {
  1402. /* do not perform tx power calibration */
  1403. return 0;
  1404. }
  1405. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1406. for (i = 0; i < priv->channel_count; i++) {
  1407. ch_info = &priv->channel_info[i];
  1408. a_band = is_channel_a_band(ch_info);
  1409. /* Get this chnlgrp's factory calibration temperature */
  1410. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1411. temperature;
  1412. /* get power index adjustment based on current and factory
  1413. * temps */
  1414. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1415. ref_temp);
  1416. /* set tx power value for all rates, OFDM and CCK */
  1417. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1418. rate_index++) {
  1419. int power_idx =
  1420. ch_info->power_info[rate_index].base_power_index;
  1421. /* temperature compensate */
  1422. power_idx += delta_index;
  1423. /* stay within table range */
  1424. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1425. ch_info->power_info[rate_index].
  1426. power_table_index = (u8) power_idx;
  1427. ch_info->power_info[rate_index].tpc =
  1428. power_gain_table[a_band][power_idx];
  1429. }
  1430. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1431. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1432. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1433. for (scan_tbl_index = 0;
  1434. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1435. s32 actual_index = (scan_tbl_index == 0) ?
  1436. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1437. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1438. actual_index, clip_pwrs,
  1439. ch_info, a_band);
  1440. }
  1441. }
  1442. /* send Txpower command for current channel to ucode */
  1443. return priv->cfg->ops->lib->send_tx_power(priv);
  1444. }
  1445. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1446. {
  1447. struct iwl_channel_info *ch_info;
  1448. s8 max_power;
  1449. u8 a_band;
  1450. u8 i;
  1451. if (priv->tx_power_user_lmt == power) {
  1452. IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
  1453. "limit: %ddBm.\n", power);
  1454. return 0;
  1455. }
  1456. IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
  1457. priv->tx_power_user_lmt = power;
  1458. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1459. for (i = 0; i < priv->channel_count; i++) {
  1460. ch_info = &priv->channel_info[i];
  1461. a_band = is_channel_a_band(ch_info);
  1462. /* find minimum power of all user and regulatory constraints
  1463. * (does not consider h/w clipping limitations) */
  1464. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1465. max_power = min(power, max_power);
  1466. if (max_power != ch_info->curr_txpow) {
  1467. ch_info->curr_txpow = max_power;
  1468. /* this considers the h/w clipping limitations */
  1469. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1470. }
  1471. }
  1472. /* update txpower settings for all channels,
  1473. * send to NIC if associated. */
  1474. is_temp_calib_needed(priv);
  1475. iwl3945_hw_reg_comp_txpower_temp(priv);
  1476. return 0;
  1477. }
  1478. static int iwl3945_send_rxon_assoc(struct iwl_priv *priv,
  1479. struct iwl_rxon_context *ctx)
  1480. {
  1481. int rc = 0;
  1482. struct iwl_rx_packet *pkt;
  1483. struct iwl3945_rxon_assoc_cmd rxon_assoc;
  1484. struct iwl_host_cmd cmd = {
  1485. .id = REPLY_RXON_ASSOC,
  1486. .len = sizeof(rxon_assoc),
  1487. .flags = CMD_WANT_SKB,
  1488. .data = &rxon_assoc,
  1489. };
  1490. const struct iwl_rxon_cmd *rxon1 = &ctx->staging;
  1491. const struct iwl_rxon_cmd *rxon2 = &ctx->active;
  1492. if ((rxon1->flags == rxon2->flags) &&
  1493. (rxon1->filter_flags == rxon2->filter_flags) &&
  1494. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1495. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1496. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1497. return 0;
  1498. }
  1499. rxon_assoc.flags = ctx->staging.flags;
  1500. rxon_assoc.filter_flags = ctx->staging.filter_flags;
  1501. rxon_assoc.ofdm_basic_rates = ctx->staging.ofdm_basic_rates;
  1502. rxon_assoc.cck_basic_rates = ctx->staging.cck_basic_rates;
  1503. rxon_assoc.reserved = 0;
  1504. rc = iwl_send_cmd_sync(priv, &cmd);
  1505. if (rc)
  1506. return rc;
  1507. pkt = (struct iwl_rx_packet *)cmd.reply_page;
  1508. if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
  1509. IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
  1510. rc = -EIO;
  1511. }
  1512. iwl_free_pages(priv, cmd.reply_page);
  1513. return rc;
  1514. }
  1515. /**
  1516. * iwl3945_commit_rxon - commit staging_rxon to hardware
  1517. *
  1518. * The RXON command in staging_rxon is committed to the hardware and
  1519. * the active_rxon structure is updated with the new data. This
  1520. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1521. * a HW tune is required based on the RXON structure changes.
  1522. */
  1523. int iwl3945_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  1524. {
  1525. /* cast away the const for active_rxon in this function */
  1526. struct iwl3945_rxon_cmd *active_rxon = (void *)&ctx->active;
  1527. struct iwl3945_rxon_cmd *staging_rxon = (void *)&ctx->staging;
  1528. int rc = 0;
  1529. bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
  1530. if (!iwl_is_alive(priv))
  1531. return -1;
  1532. /* always get timestamp with Rx frame */
  1533. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1534. /* select antenna */
  1535. staging_rxon->flags &=
  1536. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1537. staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
  1538. rc = iwl_check_rxon_cmd(priv, ctx);
  1539. if (rc) {
  1540. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  1541. return -EINVAL;
  1542. }
  1543. /* If we don't need to send a full RXON, we can use
  1544. * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
  1545. * and other flags for the current radio configuration. */
  1546. if (!iwl_full_rxon_required(priv, &priv->contexts[IWL_RXON_CTX_BSS])) {
  1547. rc = iwl_send_rxon_assoc(priv,
  1548. &priv->contexts[IWL_RXON_CTX_BSS]);
  1549. if (rc) {
  1550. IWL_ERR(priv, "Error setting RXON_ASSOC "
  1551. "configuration (%d).\n", rc);
  1552. return rc;
  1553. }
  1554. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1555. return 0;
  1556. }
  1557. /* If we are currently associated and the new config requires
  1558. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1559. * we must clear the associated from the active configuration
  1560. * before we apply the new config */
  1561. if (iwl_is_associated(priv, IWL_RXON_CTX_BSS) && new_assoc) {
  1562. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  1563. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1564. /*
  1565. * reserved4 and 5 could have been filled by the iwlcore code.
  1566. * Let's clear them before pushing to the 3945.
  1567. */
  1568. active_rxon->reserved4 = 0;
  1569. active_rxon->reserved5 = 0;
  1570. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1571. sizeof(struct iwl3945_rxon_cmd),
  1572. &priv->contexts[IWL_RXON_CTX_BSS].active);
  1573. /* If the mask clearing failed then we set
  1574. * active_rxon back to what it was previously */
  1575. if (rc) {
  1576. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1577. IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
  1578. "configuration (%d).\n", rc);
  1579. return rc;
  1580. }
  1581. iwl_clear_ucode_stations(priv,
  1582. &priv->contexts[IWL_RXON_CTX_BSS]);
  1583. iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
  1584. }
  1585. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  1586. "* with%s RXON_FILTER_ASSOC_MSK\n"
  1587. "* channel = %d\n"
  1588. "* bssid = %pM\n",
  1589. (new_assoc ? "" : "out"),
  1590. le16_to_cpu(staging_rxon->channel),
  1591. staging_rxon->bssid_addr);
  1592. /*
  1593. * reserved4 and 5 could have been filled by the iwlcore code.
  1594. * Let's clear them before pushing to the 3945.
  1595. */
  1596. staging_rxon->reserved4 = 0;
  1597. staging_rxon->reserved5 = 0;
  1598. iwl_set_rxon_hwcrypto(priv, ctx, !iwl3945_mod_params.sw_crypto);
  1599. /* Apply the new configuration */
  1600. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1601. sizeof(struct iwl3945_rxon_cmd),
  1602. staging_rxon);
  1603. if (rc) {
  1604. IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
  1605. return rc;
  1606. }
  1607. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1608. if (!new_assoc) {
  1609. iwl_clear_ucode_stations(priv,
  1610. &priv->contexts[IWL_RXON_CTX_BSS]);
  1611. iwl_restore_stations(priv, &priv->contexts[IWL_RXON_CTX_BSS]);
  1612. }
  1613. /* If we issue a new RXON command which required a tune then we must
  1614. * send a new TXPOWER command or we won't be able to Tx any frames */
  1615. rc = priv->cfg->ops->lib->send_tx_power(priv);
  1616. if (rc) {
  1617. IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
  1618. return rc;
  1619. }
  1620. /* Init the hardware's rate fallback order based on the band */
  1621. rc = iwl3945_init_hw_rate_table(priv);
  1622. if (rc) {
  1623. IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
  1624. return -EIO;
  1625. }
  1626. return 0;
  1627. }
  1628. /**
  1629. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1630. *
  1631. * -- reset periodic timer
  1632. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1633. * -- correct coeffs for temp (can reset temp timer)
  1634. * -- save this temp as "last",
  1635. * -- send new set of gain settings to NIC
  1636. * NOTE: This should continue working, even when we're not associated,
  1637. * so we can keep our internal table of scan powers current. */
  1638. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1639. {
  1640. /* This will kick in the "brute force"
  1641. * iwl3945_hw_reg_comp_txpower_temp() below */
  1642. if (!is_temp_calib_needed(priv))
  1643. goto reschedule;
  1644. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1645. * This is based *only* on current temperature,
  1646. * ignoring any previous power measurements */
  1647. iwl3945_hw_reg_comp_txpower_temp(priv);
  1648. reschedule:
  1649. queue_delayed_work(priv->workqueue,
  1650. &priv->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1651. }
  1652. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1653. {
  1654. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1655. _3945.thermal_periodic.work);
  1656. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1657. return;
  1658. mutex_lock(&priv->mutex);
  1659. iwl3945_reg_txpower_periodic(priv);
  1660. mutex_unlock(&priv->mutex);
  1661. }
  1662. /**
  1663. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1664. * for the channel.
  1665. *
  1666. * This function is used when initializing channel-info structs.
  1667. *
  1668. * NOTE: These channel groups do *NOT* match the bands above!
  1669. * These channel groups are based on factory-tested channels;
  1670. * on A-band, EEPROM's "group frequency" entries represent the top
  1671. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1672. */
  1673. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1674. const struct iwl_channel_info *ch_info)
  1675. {
  1676. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1677. struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1678. u8 group;
  1679. u16 group_index = 0; /* based on factory calib frequencies */
  1680. u8 grp_channel;
  1681. /* Find the group index for the channel ... don't use index 1(?) */
  1682. if (is_channel_a_band(ch_info)) {
  1683. for (group = 1; group < 5; group++) {
  1684. grp_channel = ch_grp[group].group_channel;
  1685. if (ch_info->channel <= grp_channel) {
  1686. group_index = group;
  1687. break;
  1688. }
  1689. }
  1690. /* group 4 has a few channels *above* its factory cal freq */
  1691. if (group == 5)
  1692. group_index = 4;
  1693. } else
  1694. group_index = 0; /* 2.4 GHz, group 0 */
  1695. IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
  1696. group_index);
  1697. return group_index;
  1698. }
  1699. /**
  1700. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1701. *
  1702. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1703. * into radio/DSP gain settings table for requested power.
  1704. */
  1705. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1706. s8 requested_power,
  1707. s32 setting_index, s32 *new_index)
  1708. {
  1709. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1710. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1711. s32 index0, index1;
  1712. s32 power = 2 * requested_power;
  1713. s32 i;
  1714. const struct iwl3945_eeprom_txpower_sample *samples;
  1715. s32 gains0, gains1;
  1716. s32 res;
  1717. s32 denominator;
  1718. chnl_grp = &eeprom->groups[setting_index];
  1719. samples = chnl_grp->samples;
  1720. for (i = 0; i < 5; i++) {
  1721. if (power == samples[i].power) {
  1722. *new_index = samples[i].gain_index;
  1723. return 0;
  1724. }
  1725. }
  1726. if (power > samples[1].power) {
  1727. index0 = 0;
  1728. index1 = 1;
  1729. } else if (power > samples[2].power) {
  1730. index0 = 1;
  1731. index1 = 2;
  1732. } else if (power > samples[3].power) {
  1733. index0 = 2;
  1734. index1 = 3;
  1735. } else {
  1736. index0 = 3;
  1737. index1 = 4;
  1738. }
  1739. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1740. if (denominator == 0)
  1741. return -EINVAL;
  1742. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1743. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1744. res = gains0 + (gains1 - gains0) *
  1745. ((s32) power - (s32) samples[index0].power) / denominator +
  1746. (1 << 18);
  1747. *new_index = res >> 19;
  1748. return 0;
  1749. }
  1750. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1751. {
  1752. u32 i;
  1753. s32 rate_index;
  1754. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1755. const struct iwl3945_eeprom_txpower_group *group;
  1756. IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
  1757. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1758. s8 *clip_pwrs; /* table of power levels for each rate */
  1759. s8 satur_pwr; /* saturation power for each chnl group */
  1760. group = &eeprom->groups[i];
  1761. /* sanity check on factory saturation power value */
  1762. if (group->saturation_power < 40) {
  1763. IWL_WARN(priv, "Error: saturation power is %d, "
  1764. "less than minimum expected 40\n",
  1765. group->saturation_power);
  1766. return;
  1767. }
  1768. /*
  1769. * Derive requested power levels for each rate, based on
  1770. * hardware capabilities (saturation power for band).
  1771. * Basic value is 3dB down from saturation, with further
  1772. * power reductions for highest 3 data rates. These
  1773. * backoffs provide headroom for high rate modulation
  1774. * power peaks, without too much distortion (clipping).
  1775. */
  1776. /* we'll fill in this array with h/w max power levels */
  1777. clip_pwrs = (s8 *) priv->_3945.clip_groups[i].clip_powers;
  1778. /* divide factory saturation power by 2 to find -3dB level */
  1779. satur_pwr = (s8) (group->saturation_power >> 1);
  1780. /* fill in channel group's nominal powers for each rate */
  1781. for (rate_index = 0;
  1782. rate_index < IWL_RATE_COUNT_3945; rate_index++, clip_pwrs++) {
  1783. switch (rate_index) {
  1784. case IWL_RATE_36M_INDEX_TABLE:
  1785. if (i == 0) /* B/G */
  1786. *clip_pwrs = satur_pwr;
  1787. else /* A */
  1788. *clip_pwrs = satur_pwr - 5;
  1789. break;
  1790. case IWL_RATE_48M_INDEX_TABLE:
  1791. if (i == 0)
  1792. *clip_pwrs = satur_pwr - 7;
  1793. else
  1794. *clip_pwrs = satur_pwr - 10;
  1795. break;
  1796. case IWL_RATE_54M_INDEX_TABLE:
  1797. if (i == 0)
  1798. *clip_pwrs = satur_pwr - 9;
  1799. else
  1800. *clip_pwrs = satur_pwr - 12;
  1801. break;
  1802. default:
  1803. *clip_pwrs = satur_pwr;
  1804. break;
  1805. }
  1806. }
  1807. }
  1808. }
  1809. /**
  1810. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1811. *
  1812. * Second pass (during init) to set up priv->channel_info
  1813. *
  1814. * Set up Tx-power settings in our channel info database for each VALID
  1815. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1816. * and current temperature.
  1817. *
  1818. * Since this is based on current temperature (at init time), these values may
  1819. * not be valid for very long, but it gives us a starting/default point,
  1820. * and allows us to active (i.e. using Tx) scan.
  1821. *
  1822. * This does *not* write values to NIC, just sets up our internal table.
  1823. */
  1824. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1825. {
  1826. struct iwl_channel_info *ch_info = NULL;
  1827. struct iwl3945_channel_power_info *pwr_info;
  1828. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1829. int delta_index;
  1830. u8 rate_index;
  1831. u8 scan_tbl_index;
  1832. const s8 *clip_pwrs; /* array of power levels for each rate */
  1833. u8 gain, dsp_atten;
  1834. s8 power;
  1835. u8 pwr_index, base_pwr_index, a_band;
  1836. u8 i;
  1837. int temperature;
  1838. /* save temperature reference,
  1839. * so we can determine next time to calibrate */
  1840. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1841. priv->last_temperature = temperature;
  1842. iwl3945_hw_reg_init_channel_groups(priv);
  1843. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1844. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1845. i++, ch_info++) {
  1846. a_band = is_channel_a_band(ch_info);
  1847. if (!is_channel_valid(ch_info))
  1848. continue;
  1849. /* find this channel's channel group (*not* "band") index */
  1850. ch_info->group_index =
  1851. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1852. /* Get this chnlgrp's rate->max/clip-powers table */
  1853. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1854. /* calculate power index *adjustment* value according to
  1855. * diff between current temperature and factory temperature */
  1856. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1857. eeprom->groups[ch_info->group_index].
  1858. temperature);
  1859. IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
  1860. ch_info->channel, delta_index, temperature +
  1861. IWL_TEMP_CONVERT);
  1862. /* set tx power value for all OFDM rates */
  1863. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1864. rate_index++) {
  1865. s32 uninitialized_var(power_idx);
  1866. int rc;
  1867. /* use channel group's clip-power table,
  1868. * but don't exceed channel's max power */
  1869. s8 pwr = min(ch_info->max_power_avg,
  1870. clip_pwrs[rate_index]);
  1871. pwr_info = &ch_info->power_info[rate_index];
  1872. /* get base (i.e. at factory-measured temperature)
  1873. * power table index for this rate's power */
  1874. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1875. ch_info->group_index,
  1876. &power_idx);
  1877. if (rc) {
  1878. IWL_ERR(priv, "Invalid power index\n");
  1879. return rc;
  1880. }
  1881. pwr_info->base_power_index = (u8) power_idx;
  1882. /* temperature compensate */
  1883. power_idx += delta_index;
  1884. /* stay within range of gain table */
  1885. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1886. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1887. pwr_info->requested_power = pwr;
  1888. pwr_info->power_table_index = (u8) power_idx;
  1889. pwr_info->tpc.tx_gain =
  1890. power_gain_table[a_band][power_idx].tx_gain;
  1891. pwr_info->tpc.dsp_atten =
  1892. power_gain_table[a_band][power_idx].dsp_atten;
  1893. }
  1894. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1895. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1896. power = pwr_info->requested_power +
  1897. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1898. pwr_index = pwr_info->power_table_index +
  1899. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1900. base_pwr_index = pwr_info->base_power_index +
  1901. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1902. /* stay within table range */
  1903. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1904. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1905. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1906. /* fill each CCK rate's iwl3945_channel_power_info structure
  1907. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1908. * NOTE: CCK rates start at end of OFDM rates! */
  1909. for (rate_index = 0;
  1910. rate_index < IWL_CCK_RATES; rate_index++) {
  1911. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1912. pwr_info->requested_power = power;
  1913. pwr_info->power_table_index = pwr_index;
  1914. pwr_info->base_power_index = base_pwr_index;
  1915. pwr_info->tpc.tx_gain = gain;
  1916. pwr_info->tpc.dsp_atten = dsp_atten;
  1917. }
  1918. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1919. for (scan_tbl_index = 0;
  1920. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1921. s32 actual_index = (scan_tbl_index == 0) ?
  1922. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1923. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1924. actual_index, clip_pwrs, ch_info, a_band);
  1925. }
  1926. }
  1927. return 0;
  1928. }
  1929. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  1930. {
  1931. int rc;
  1932. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  1933. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  1934. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  1935. if (rc < 0)
  1936. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  1937. return 0;
  1938. }
  1939. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  1940. {
  1941. int txq_id = txq->q.id;
  1942. struct iwl3945_shared *shared_data = priv->_3945.shared_virt;
  1943. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  1944. iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  1945. iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  1946. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  1947. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1948. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1949. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1950. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1951. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1952. /* fake read to flush all prev. writes */
  1953. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  1954. return 0;
  1955. }
  1956. /*
  1957. * HCMD utils
  1958. */
  1959. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  1960. {
  1961. switch (cmd_id) {
  1962. case REPLY_RXON:
  1963. return sizeof(struct iwl3945_rxon_cmd);
  1964. case POWER_TABLE_CMD:
  1965. return sizeof(struct iwl3945_powertable_cmd);
  1966. default:
  1967. return len;
  1968. }
  1969. }
  1970. static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  1971. {
  1972. struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
  1973. addsta->mode = cmd->mode;
  1974. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1975. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  1976. addsta->station_flags = cmd->station_flags;
  1977. addsta->station_flags_msk = cmd->station_flags_msk;
  1978. addsta->tid_disable_tx = cpu_to_le16(0);
  1979. addsta->rate_n_flags = cmd->rate_n_flags;
  1980. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1981. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1982. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1983. return (u16)sizeof(struct iwl3945_addsta_cmd);
  1984. }
  1985. static int iwl3945_add_bssid_station(struct iwl_priv *priv,
  1986. const u8 *addr, u8 *sta_id_r)
  1987. {
  1988. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  1989. int ret;
  1990. u8 sta_id;
  1991. unsigned long flags;
  1992. if (sta_id_r)
  1993. *sta_id_r = IWL_INVALID_STATION;
  1994. ret = iwl_add_station_common(priv, ctx, addr, 0, NULL, &sta_id);
  1995. if (ret) {
  1996. IWL_ERR(priv, "Unable to add station %pM\n", addr);
  1997. return ret;
  1998. }
  1999. if (sta_id_r)
  2000. *sta_id_r = sta_id;
  2001. spin_lock_irqsave(&priv->sta_lock, flags);
  2002. priv->stations[sta_id].used |= IWL_STA_LOCAL;
  2003. spin_unlock_irqrestore(&priv->sta_lock, flags);
  2004. return 0;
  2005. }
  2006. static int iwl3945_manage_ibss_station(struct iwl_priv *priv,
  2007. struct ieee80211_vif *vif, bool add)
  2008. {
  2009. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2010. int ret;
  2011. if (add) {
  2012. ret = iwl3945_add_bssid_station(priv, vif->bss_conf.bssid,
  2013. &vif_priv->ibss_bssid_sta_id);
  2014. if (ret)
  2015. return ret;
  2016. iwl3945_sync_sta(priv, vif_priv->ibss_bssid_sta_id,
  2017. (priv->band == IEEE80211_BAND_5GHZ) ?
  2018. IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP);
  2019. iwl3945_rate_scale_init(priv->hw, vif_priv->ibss_bssid_sta_id);
  2020. return 0;
  2021. }
  2022. return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  2023. vif->bss_conf.bssid);
  2024. }
  2025. /**
  2026. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2027. */
  2028. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  2029. {
  2030. int rc, i, index, prev_index;
  2031. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2032. .reserved = {0, 0, 0},
  2033. };
  2034. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2035. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2036. index = iwl3945_rates[i].table_rs_index;
  2037. table[index].rate_n_flags =
  2038. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2039. table[index].try_cnt = priv->retry_rate;
  2040. prev_index = iwl3945_get_prev_ieee_rate(i);
  2041. table[index].next_rate_index =
  2042. iwl3945_rates[prev_index].table_rs_index;
  2043. }
  2044. switch (priv->band) {
  2045. case IEEE80211_BAND_5GHZ:
  2046. IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
  2047. /* If one of the following CCK rates is used,
  2048. * have it fall back to the 6M OFDM rate */
  2049. for (i = IWL_RATE_1M_INDEX_TABLE;
  2050. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2051. table[i].next_rate_index =
  2052. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2053. /* Don't fall back to CCK rates */
  2054. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  2055. IWL_RATE_9M_INDEX_TABLE;
  2056. /* Don't drop out of OFDM rates */
  2057. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2058. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2059. break;
  2060. case IEEE80211_BAND_2GHZ:
  2061. IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
  2062. /* If an OFDM rate is used, have it fall back to the
  2063. * 1M CCK rates */
  2064. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2065. iwl_is_associated(priv, IWL_RXON_CTX_BSS)) {
  2066. index = IWL_FIRST_CCK_RATE;
  2067. for (i = IWL_RATE_6M_INDEX_TABLE;
  2068. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2069. table[i].next_rate_index =
  2070. iwl3945_rates[index].table_rs_index;
  2071. index = IWL_RATE_11M_INDEX_TABLE;
  2072. /* CCK shouldn't fall back to OFDM... */
  2073. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2074. }
  2075. break;
  2076. default:
  2077. WARN_ON(1);
  2078. break;
  2079. }
  2080. /* Update the rate scaling for control frame Tx */
  2081. rate_cmd.table_id = 0;
  2082. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2083. &rate_cmd);
  2084. if (rc)
  2085. return rc;
  2086. /* Update the rate scaling for data frame Tx */
  2087. rate_cmd.table_id = 1;
  2088. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2089. &rate_cmd);
  2090. }
  2091. /* Called when initializing driver */
  2092. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2093. {
  2094. memset((void *)&priv->hw_params, 0,
  2095. sizeof(struct iwl_hw_params));
  2096. priv->_3945.shared_virt =
  2097. dma_alloc_coherent(&priv->pci_dev->dev,
  2098. sizeof(struct iwl3945_shared),
  2099. &priv->_3945.shared_phys, GFP_KERNEL);
  2100. if (!priv->_3945.shared_virt) {
  2101. IWL_ERR(priv, "failed to allocate pci memory\n");
  2102. return -ENOMEM;
  2103. }
  2104. /* Assign number of Usable TX queues */
  2105. priv->hw_params.max_txq_num = priv->cfg->base_params->num_of_queues;
  2106. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2107. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_3K);
  2108. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2109. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2110. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2111. priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id = IWL3945_BROADCAST_ID;
  2112. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  2113. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2114. priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
  2115. priv->hw_params.beacon_time_tsf_bits = IWL3945_EXT_BEACON_TIME_POS;
  2116. return 0;
  2117. }
  2118. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2119. struct iwl3945_frame *frame, u8 rate)
  2120. {
  2121. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2122. unsigned int frame_size;
  2123. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2124. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2125. tx_beacon_cmd->tx.sta_id =
  2126. priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id;
  2127. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2128. frame_size = iwl3945_fill_beacon_frame(priv,
  2129. tx_beacon_cmd->frame,
  2130. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2131. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2132. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2133. tx_beacon_cmd->tx.rate = rate;
  2134. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2135. TX_CMD_FLG_TSF_MSK);
  2136. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2137. tx_beacon_cmd->tx.supp_rates[0] =
  2138. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2139. tx_beacon_cmd->tx.supp_rates[1] =
  2140. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2141. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2142. }
  2143. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2144. {
  2145. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2146. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2147. }
  2148. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2149. {
  2150. INIT_DELAYED_WORK(&priv->_3945.thermal_periodic,
  2151. iwl3945_bg_reg_txpower_periodic);
  2152. }
  2153. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2154. {
  2155. cancel_delayed_work(&priv->_3945.thermal_periodic);
  2156. }
  2157. /* check contents of special bootstrap uCode SRAM */
  2158. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2159. {
  2160. __le32 *image = priv->ucode_boot.v_addr;
  2161. u32 len = priv->ucode_boot.len;
  2162. u32 reg;
  2163. u32 val;
  2164. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  2165. /* verify BSM SRAM contents */
  2166. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2167. for (reg = BSM_SRAM_LOWER_BOUND;
  2168. reg < BSM_SRAM_LOWER_BOUND + len;
  2169. reg += sizeof(u32), image++) {
  2170. val = iwl_read_prph(priv, reg);
  2171. if (val != le32_to_cpu(*image)) {
  2172. IWL_ERR(priv, "BSM uCode verification failed at "
  2173. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2174. BSM_SRAM_LOWER_BOUND,
  2175. reg - BSM_SRAM_LOWER_BOUND, len,
  2176. val, le32_to_cpu(*image));
  2177. return -EIO;
  2178. }
  2179. }
  2180. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  2181. return 0;
  2182. }
  2183. /******************************************************************************
  2184. *
  2185. * EEPROM related functions
  2186. *
  2187. ******************************************************************************/
  2188. /*
  2189. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2190. * embedded controller) as EEPROM reader; each read is a series of pulses
  2191. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2192. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2193. * simply claims ownership, which should be safe when this function is called
  2194. * (i.e. before loading uCode!).
  2195. */
  2196. static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
  2197. {
  2198. _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2199. return 0;
  2200. }
  2201. static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
  2202. {
  2203. return;
  2204. }
  2205. /**
  2206. * iwl3945_load_bsm - Load bootstrap instructions
  2207. *
  2208. * BSM operation:
  2209. *
  2210. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2211. * in special SRAM that does not power down during RFKILL. When powering back
  2212. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2213. * the bootstrap program into the on-board processor, and starts it.
  2214. *
  2215. * The bootstrap program loads (via DMA) instructions and data for a new
  2216. * program from host DRAM locations indicated by the host driver in the
  2217. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2218. * automatically.
  2219. *
  2220. * When initializing the NIC, the host driver points the BSM to the
  2221. * "initialize" uCode image. This uCode sets up some internal data, then
  2222. * notifies host via "initialize alive" that it is complete.
  2223. *
  2224. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2225. * normal runtime uCode instructions and a backup uCode data cache buffer
  2226. * (filled initially with starting data values for the on-board processor),
  2227. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2228. * which begins normal operation.
  2229. *
  2230. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2231. * the backup data cache in DRAM before SRAM is powered down.
  2232. *
  2233. * When powering back up, the BSM loads the bootstrap program. This reloads
  2234. * the runtime uCode instructions and the backup data cache into SRAM,
  2235. * and re-launches the runtime uCode from where it left off.
  2236. */
  2237. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2238. {
  2239. __le32 *image = priv->ucode_boot.v_addr;
  2240. u32 len = priv->ucode_boot.len;
  2241. dma_addr_t pinst;
  2242. dma_addr_t pdata;
  2243. u32 inst_len;
  2244. u32 data_len;
  2245. int rc;
  2246. int i;
  2247. u32 done;
  2248. u32 reg_offset;
  2249. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  2250. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2251. if (len > IWL39_MAX_BSM_SIZE)
  2252. return -EINVAL;
  2253. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2254. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2255. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2256. * after the "initialize" uCode has run, to point to
  2257. * runtime/protocol instructions and backup data cache. */
  2258. pinst = priv->ucode_init.p_addr;
  2259. pdata = priv->ucode_init_data.p_addr;
  2260. inst_len = priv->ucode_init.len;
  2261. data_len = priv->ucode_init_data.len;
  2262. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2263. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2264. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2265. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2266. /* Fill BSM memory with bootstrap instructions */
  2267. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2268. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2269. reg_offset += sizeof(u32), image++)
  2270. _iwl_write_prph(priv, reg_offset,
  2271. le32_to_cpu(*image));
  2272. rc = iwl3945_verify_bsm(priv);
  2273. if (rc)
  2274. return rc;
  2275. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2276. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2277. iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
  2278. IWL39_RTC_INST_LOWER_BOUND);
  2279. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2280. /* Load bootstrap code into instruction SRAM now,
  2281. * to prepare to load "initialize" uCode */
  2282. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2283. BSM_WR_CTRL_REG_BIT_START);
  2284. /* Wait for load of bootstrap uCode to finish */
  2285. for (i = 0; i < 100; i++) {
  2286. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  2287. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2288. break;
  2289. udelay(10);
  2290. }
  2291. if (i < 100)
  2292. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  2293. else {
  2294. IWL_ERR(priv, "BSM write did not complete!\n");
  2295. return -EIO;
  2296. }
  2297. /* Enable future boot loads whenever power management unit triggers it
  2298. * (e.g. when powering back up after power-save shutdown) */
  2299. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2300. BSM_WR_CTRL_REG_BIT_START_EN);
  2301. return 0;
  2302. }
  2303. static struct iwl_hcmd_ops iwl3945_hcmd = {
  2304. .rxon_assoc = iwl3945_send_rxon_assoc,
  2305. .commit_rxon = iwl3945_commit_rxon,
  2306. .send_bt_config = iwl_send_bt_config,
  2307. };
  2308. static struct iwl_lib_ops iwl3945_lib = {
  2309. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2310. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2311. .txq_init = iwl3945_hw_tx_queue_init,
  2312. .load_ucode = iwl3945_load_bsm,
  2313. .dump_nic_event_log = iwl3945_dump_nic_event_log,
  2314. .dump_nic_error_log = iwl3945_dump_nic_error_log,
  2315. .apm_ops = {
  2316. .init = iwl3945_apm_init,
  2317. .stop = iwl_apm_stop,
  2318. .config = iwl3945_nic_config,
  2319. .set_pwr_src = iwl3945_set_pwr_src,
  2320. },
  2321. .eeprom_ops = {
  2322. .regulatory_bands = {
  2323. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2324. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2325. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2326. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2327. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2328. EEPROM_REGULATORY_BAND_NO_HT40,
  2329. EEPROM_REGULATORY_BAND_NO_HT40,
  2330. },
  2331. .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
  2332. .release_semaphore = iwl3945_eeprom_release_semaphore,
  2333. .query_addr = iwlcore_eeprom_query_addr,
  2334. },
  2335. .send_tx_power = iwl3945_send_tx_power,
  2336. .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
  2337. .post_associate = iwl3945_post_associate,
  2338. .isr = iwl_isr_legacy,
  2339. .config_ap = iwl3945_config_ap,
  2340. .manage_ibss_station = iwl3945_manage_ibss_station,
  2341. .recover_from_tx_stall = iwl_bg_monitor_recover,
  2342. .check_plcp_health = iwl3945_good_plcp_health,
  2343. .debugfs_ops = {
  2344. .rx_stats_read = iwl3945_ucode_rx_stats_read,
  2345. .tx_stats_read = iwl3945_ucode_tx_stats_read,
  2346. .general_stats_read = iwl3945_ucode_general_stats_read,
  2347. },
  2348. };
  2349. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2350. .get_hcmd_size = iwl3945_get_hcmd_size,
  2351. .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
  2352. .tx_cmd_protection = iwlcore_tx_cmd_protection,
  2353. .request_scan = iwl3945_request_scan,
  2354. .post_scan = iwl3945_post_scan,
  2355. };
  2356. static const struct iwl_ops iwl3945_ops = {
  2357. .lib = &iwl3945_lib,
  2358. .hcmd = &iwl3945_hcmd,
  2359. .utils = &iwl3945_hcmd_utils,
  2360. .led = &iwl3945_led_ops,
  2361. };
  2362. static struct iwl_base_params iwl3945_base_params = {
  2363. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2364. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2365. .set_l0s = false,
  2366. .use_bsm = true,
  2367. .use_isr_legacy = true,
  2368. .led_compensation = 64,
  2369. .broken_powersave = true,
  2370. .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
  2371. .monitor_recover_period = IWL_DEF_MONITORING_PERIOD,
  2372. .max_event_log_size = 512,
  2373. .tx_power_by_driver = true,
  2374. };
  2375. static struct iwl_cfg iwl3945_bg_cfg = {
  2376. .name = "3945BG",
  2377. .fw_name_pre = IWL3945_FW_PRE,
  2378. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2379. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2380. .sku = IWL_SKU_G,
  2381. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2382. .ops = &iwl3945_ops,
  2383. .mod_params = &iwl3945_mod_params,
  2384. .base_params = &iwl3945_base_params,
  2385. };
  2386. static struct iwl_cfg iwl3945_abg_cfg = {
  2387. .name = "3945ABG",
  2388. .fw_name_pre = IWL3945_FW_PRE,
  2389. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2390. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2391. .sku = IWL_SKU_A|IWL_SKU_G,
  2392. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2393. .ops = &iwl3945_ops,
  2394. .mod_params = &iwl3945_mod_params,
  2395. .base_params = &iwl3945_base_params,
  2396. };
  2397. DEFINE_PCI_DEVICE_TABLE(iwl3945_hw_card_ids) = {
  2398. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2399. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2400. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2401. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2402. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2403. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2404. {0}
  2405. };
  2406. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);