i915_debugfs.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include "intel_ringbuffer.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DRM_I915_RING_DEBUG 1
  38. #if defined(CONFIG_DEBUG_FS)
  39. enum {
  40. ACTIVE_LIST,
  41. INACTIVE_LIST,
  42. PINNED_LIST,
  43. };
  44. static const char *yesno(int v)
  45. {
  46. return v ? "yes" : "no";
  47. }
  48. static int i915_capabilities(struct seq_file *m, void *data)
  49. {
  50. struct drm_info_node *node = (struct drm_info_node *) m->private;
  51. struct drm_device *dev = node->minor->dev;
  52. const struct intel_device_info *info = INTEL_INFO(dev);
  53. seq_printf(m, "gen: %d\n", info->gen);
  54. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  55. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  56. #define SEP_SEMICOLON ;
  57. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  58. #undef PRINT_FLAG
  59. #undef SEP_SEMICOLON
  60. return 0;
  61. }
  62. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  63. {
  64. if (obj->user_pin_count > 0)
  65. return "P";
  66. else if (obj->pin_count > 0)
  67. return "p";
  68. else
  69. return " ";
  70. }
  71. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  72. {
  73. switch (obj->tiling_mode) {
  74. default:
  75. case I915_TILING_NONE: return " ";
  76. case I915_TILING_X: return "X";
  77. case I915_TILING_Y: return "Y";
  78. }
  79. }
  80. static void
  81. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  82. {
  83. seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
  84. &obj->base,
  85. get_pin_flag(obj),
  86. get_tiling_flag(obj),
  87. obj->base.size / 1024,
  88. obj->base.read_domains,
  89. obj->base.write_domain,
  90. obj->last_read_seqno,
  91. obj->last_write_seqno,
  92. obj->last_fenced_seqno,
  93. i915_cache_level_str(obj->cache_level),
  94. obj->dirty ? " dirty" : "",
  95. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  96. if (obj->base.name)
  97. seq_printf(m, " (name: %d)", obj->base.name);
  98. if (obj->pin_count)
  99. seq_printf(m, " (pinned x %d)", obj->pin_count);
  100. if (obj->fence_reg != I915_FENCE_REG_NONE)
  101. seq_printf(m, " (fence: %d)", obj->fence_reg);
  102. if (i915_gem_obj_ggtt_bound(obj))
  103. seq_printf(m, " (gtt offset: %08lx, size: %08x)",
  104. i915_gem_obj_ggtt_offset(obj), (unsigned int)i915_gem_obj_ggtt_size(obj));
  105. if (obj->stolen)
  106. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  107. if (obj->pin_mappable || obj->fault_mappable) {
  108. char s[3], *t = s;
  109. if (obj->pin_mappable)
  110. *t++ = 'p';
  111. if (obj->fault_mappable)
  112. *t++ = 'f';
  113. *t = '\0';
  114. seq_printf(m, " (%s mappable)", s);
  115. }
  116. if (obj->ring != NULL)
  117. seq_printf(m, " (%s)", obj->ring->name);
  118. }
  119. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  120. {
  121. struct drm_info_node *node = (struct drm_info_node *) m->private;
  122. uintptr_t list = (uintptr_t) node->info_ent->data;
  123. struct list_head *head;
  124. struct drm_device *dev = node->minor->dev;
  125. drm_i915_private_t *dev_priv = dev->dev_private;
  126. struct drm_i915_gem_object *obj;
  127. size_t total_obj_size, total_gtt_size;
  128. int count, ret;
  129. ret = mutex_lock_interruptible(&dev->struct_mutex);
  130. if (ret)
  131. return ret;
  132. switch (list) {
  133. case ACTIVE_LIST:
  134. seq_puts(m, "Active:\n");
  135. head = &dev_priv->mm.active_list;
  136. break;
  137. case INACTIVE_LIST:
  138. seq_puts(m, "Inactive:\n");
  139. head = &dev_priv->mm.inactive_list;
  140. break;
  141. default:
  142. mutex_unlock(&dev->struct_mutex);
  143. return -EINVAL;
  144. }
  145. total_obj_size = total_gtt_size = count = 0;
  146. list_for_each_entry(obj, head, mm_list) {
  147. seq_puts(m, " ");
  148. describe_obj(m, obj);
  149. seq_putc(m, '\n');
  150. total_obj_size += obj->base.size;
  151. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  152. count++;
  153. }
  154. mutex_unlock(&dev->struct_mutex);
  155. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  156. count, total_obj_size, total_gtt_size);
  157. return 0;
  158. }
  159. #define count_objects(list, member) do { \
  160. list_for_each_entry(obj, list, member) { \
  161. size += i915_gem_obj_ggtt_size(obj); \
  162. ++count; \
  163. if (obj->map_and_fenceable) { \
  164. mappable_size += i915_gem_obj_ggtt_size(obj); \
  165. ++mappable_count; \
  166. } \
  167. } \
  168. } while (0)
  169. struct file_stats {
  170. int count;
  171. size_t total, active, inactive, unbound;
  172. };
  173. static int per_file_stats(int id, void *ptr, void *data)
  174. {
  175. struct drm_i915_gem_object *obj = ptr;
  176. struct file_stats *stats = data;
  177. stats->count++;
  178. stats->total += obj->base.size;
  179. if (i915_gem_obj_ggtt_bound(obj)) {
  180. if (!list_empty(&obj->ring_list))
  181. stats->active += obj->base.size;
  182. else
  183. stats->inactive += obj->base.size;
  184. } else {
  185. if (!list_empty(&obj->global_list))
  186. stats->unbound += obj->base.size;
  187. }
  188. return 0;
  189. }
  190. static int i915_gem_object_info(struct seq_file *m, void *data)
  191. {
  192. struct drm_info_node *node = (struct drm_info_node *) m->private;
  193. struct drm_device *dev = node->minor->dev;
  194. struct drm_i915_private *dev_priv = dev->dev_private;
  195. u32 count, mappable_count, purgeable_count;
  196. size_t size, mappable_size, purgeable_size;
  197. struct drm_i915_gem_object *obj;
  198. struct drm_file *file;
  199. int ret;
  200. ret = mutex_lock_interruptible(&dev->struct_mutex);
  201. if (ret)
  202. return ret;
  203. seq_printf(m, "%u objects, %zu bytes\n",
  204. dev_priv->mm.object_count,
  205. dev_priv->mm.object_memory);
  206. size = count = mappable_size = mappable_count = 0;
  207. count_objects(&dev_priv->mm.bound_list, global_list);
  208. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  209. count, mappable_count, size, mappable_size);
  210. size = count = mappable_size = mappable_count = 0;
  211. count_objects(&dev_priv->mm.active_list, mm_list);
  212. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  213. count, mappable_count, size, mappable_size);
  214. size = count = mappable_size = mappable_count = 0;
  215. count_objects(&dev_priv->mm.inactive_list, mm_list);
  216. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  217. count, mappable_count, size, mappable_size);
  218. size = count = purgeable_size = purgeable_count = 0;
  219. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  220. size += obj->base.size, ++count;
  221. if (obj->madv == I915_MADV_DONTNEED)
  222. purgeable_size += obj->base.size, ++purgeable_count;
  223. }
  224. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  225. size = count = mappable_size = mappable_count = 0;
  226. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  227. if (obj->fault_mappable) {
  228. size += i915_gem_obj_ggtt_size(obj);
  229. ++count;
  230. }
  231. if (obj->pin_mappable) {
  232. mappable_size += i915_gem_obj_ggtt_size(obj);
  233. ++mappable_count;
  234. }
  235. if (obj->madv == I915_MADV_DONTNEED) {
  236. purgeable_size += obj->base.size;
  237. ++purgeable_count;
  238. }
  239. }
  240. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  241. purgeable_count, purgeable_size);
  242. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  243. mappable_count, mappable_size);
  244. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  245. count, size);
  246. seq_printf(m, "%zu [%lu] gtt total\n",
  247. dev_priv->gtt.total,
  248. dev_priv->gtt.mappable_end - dev_priv->gtt.start);
  249. seq_putc(m, '\n');
  250. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  251. struct file_stats stats;
  252. memset(&stats, 0, sizeof(stats));
  253. idr_for_each(&file->object_idr, per_file_stats, &stats);
  254. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  255. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  256. stats.count,
  257. stats.total,
  258. stats.active,
  259. stats.inactive,
  260. stats.unbound);
  261. }
  262. mutex_unlock(&dev->struct_mutex);
  263. return 0;
  264. }
  265. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  266. {
  267. struct drm_info_node *node = (struct drm_info_node *) m->private;
  268. struct drm_device *dev = node->minor->dev;
  269. uintptr_t list = (uintptr_t) node->info_ent->data;
  270. struct drm_i915_private *dev_priv = dev->dev_private;
  271. struct drm_i915_gem_object *obj;
  272. size_t total_obj_size, total_gtt_size;
  273. int count, ret;
  274. ret = mutex_lock_interruptible(&dev->struct_mutex);
  275. if (ret)
  276. return ret;
  277. total_obj_size = total_gtt_size = count = 0;
  278. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  279. if (list == PINNED_LIST && obj->pin_count == 0)
  280. continue;
  281. seq_puts(m, " ");
  282. describe_obj(m, obj);
  283. seq_putc(m, '\n');
  284. total_obj_size += obj->base.size;
  285. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  286. count++;
  287. }
  288. mutex_unlock(&dev->struct_mutex);
  289. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  290. count, total_obj_size, total_gtt_size);
  291. return 0;
  292. }
  293. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  294. {
  295. struct drm_info_node *node = (struct drm_info_node *) m->private;
  296. struct drm_device *dev = node->minor->dev;
  297. unsigned long flags;
  298. struct intel_crtc *crtc;
  299. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  300. const char pipe = pipe_name(crtc->pipe);
  301. const char plane = plane_name(crtc->plane);
  302. struct intel_unpin_work *work;
  303. spin_lock_irqsave(&dev->event_lock, flags);
  304. work = crtc->unpin_work;
  305. if (work == NULL) {
  306. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  307. pipe, plane);
  308. } else {
  309. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  310. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  311. pipe, plane);
  312. } else {
  313. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  314. pipe, plane);
  315. }
  316. if (work->enable_stall_check)
  317. seq_puts(m, "Stall check enabled, ");
  318. else
  319. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  320. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  321. if (work->old_fb_obj) {
  322. struct drm_i915_gem_object *obj = work->old_fb_obj;
  323. if (obj)
  324. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  325. i915_gem_obj_ggtt_offset(obj));
  326. }
  327. if (work->pending_flip_obj) {
  328. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  329. if (obj)
  330. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  331. i915_gem_obj_ggtt_offset(obj));
  332. }
  333. }
  334. spin_unlock_irqrestore(&dev->event_lock, flags);
  335. }
  336. return 0;
  337. }
  338. static int i915_gem_request_info(struct seq_file *m, void *data)
  339. {
  340. struct drm_info_node *node = (struct drm_info_node *) m->private;
  341. struct drm_device *dev = node->minor->dev;
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. struct intel_ring_buffer *ring;
  344. struct drm_i915_gem_request *gem_request;
  345. int ret, count, i;
  346. ret = mutex_lock_interruptible(&dev->struct_mutex);
  347. if (ret)
  348. return ret;
  349. count = 0;
  350. for_each_ring(ring, dev_priv, i) {
  351. if (list_empty(&ring->request_list))
  352. continue;
  353. seq_printf(m, "%s requests:\n", ring->name);
  354. list_for_each_entry(gem_request,
  355. &ring->request_list,
  356. list) {
  357. seq_printf(m, " %d @ %d\n",
  358. gem_request->seqno,
  359. (int) (jiffies - gem_request->emitted_jiffies));
  360. }
  361. count++;
  362. }
  363. mutex_unlock(&dev->struct_mutex);
  364. if (count == 0)
  365. seq_puts(m, "No requests\n");
  366. return 0;
  367. }
  368. static void i915_ring_seqno_info(struct seq_file *m,
  369. struct intel_ring_buffer *ring)
  370. {
  371. if (ring->get_seqno) {
  372. seq_printf(m, "Current sequence (%s): %u\n",
  373. ring->name, ring->get_seqno(ring, false));
  374. }
  375. }
  376. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  377. {
  378. struct drm_info_node *node = (struct drm_info_node *) m->private;
  379. struct drm_device *dev = node->minor->dev;
  380. drm_i915_private_t *dev_priv = dev->dev_private;
  381. struct intel_ring_buffer *ring;
  382. int ret, i;
  383. ret = mutex_lock_interruptible(&dev->struct_mutex);
  384. if (ret)
  385. return ret;
  386. for_each_ring(ring, dev_priv, i)
  387. i915_ring_seqno_info(m, ring);
  388. mutex_unlock(&dev->struct_mutex);
  389. return 0;
  390. }
  391. static int i915_interrupt_info(struct seq_file *m, void *data)
  392. {
  393. struct drm_info_node *node = (struct drm_info_node *) m->private;
  394. struct drm_device *dev = node->minor->dev;
  395. drm_i915_private_t *dev_priv = dev->dev_private;
  396. struct intel_ring_buffer *ring;
  397. int ret, i, pipe;
  398. ret = mutex_lock_interruptible(&dev->struct_mutex);
  399. if (ret)
  400. return ret;
  401. if (IS_VALLEYVIEW(dev)) {
  402. seq_printf(m, "Display IER:\t%08x\n",
  403. I915_READ(VLV_IER));
  404. seq_printf(m, "Display IIR:\t%08x\n",
  405. I915_READ(VLV_IIR));
  406. seq_printf(m, "Display IIR_RW:\t%08x\n",
  407. I915_READ(VLV_IIR_RW));
  408. seq_printf(m, "Display IMR:\t%08x\n",
  409. I915_READ(VLV_IMR));
  410. for_each_pipe(pipe)
  411. seq_printf(m, "Pipe %c stat:\t%08x\n",
  412. pipe_name(pipe),
  413. I915_READ(PIPESTAT(pipe)));
  414. seq_printf(m, "Master IER:\t%08x\n",
  415. I915_READ(VLV_MASTER_IER));
  416. seq_printf(m, "Render IER:\t%08x\n",
  417. I915_READ(GTIER));
  418. seq_printf(m, "Render IIR:\t%08x\n",
  419. I915_READ(GTIIR));
  420. seq_printf(m, "Render IMR:\t%08x\n",
  421. I915_READ(GTIMR));
  422. seq_printf(m, "PM IER:\t\t%08x\n",
  423. I915_READ(GEN6_PMIER));
  424. seq_printf(m, "PM IIR:\t\t%08x\n",
  425. I915_READ(GEN6_PMIIR));
  426. seq_printf(m, "PM IMR:\t\t%08x\n",
  427. I915_READ(GEN6_PMIMR));
  428. seq_printf(m, "Port hotplug:\t%08x\n",
  429. I915_READ(PORT_HOTPLUG_EN));
  430. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  431. I915_READ(VLV_DPFLIPSTAT));
  432. seq_printf(m, "DPINVGTT:\t%08x\n",
  433. I915_READ(DPINVGTT));
  434. } else if (!HAS_PCH_SPLIT(dev)) {
  435. seq_printf(m, "Interrupt enable: %08x\n",
  436. I915_READ(IER));
  437. seq_printf(m, "Interrupt identity: %08x\n",
  438. I915_READ(IIR));
  439. seq_printf(m, "Interrupt mask: %08x\n",
  440. I915_READ(IMR));
  441. for_each_pipe(pipe)
  442. seq_printf(m, "Pipe %c stat: %08x\n",
  443. pipe_name(pipe),
  444. I915_READ(PIPESTAT(pipe)));
  445. } else {
  446. seq_printf(m, "North Display Interrupt enable: %08x\n",
  447. I915_READ(DEIER));
  448. seq_printf(m, "North Display Interrupt identity: %08x\n",
  449. I915_READ(DEIIR));
  450. seq_printf(m, "North Display Interrupt mask: %08x\n",
  451. I915_READ(DEIMR));
  452. seq_printf(m, "South Display Interrupt enable: %08x\n",
  453. I915_READ(SDEIER));
  454. seq_printf(m, "South Display Interrupt identity: %08x\n",
  455. I915_READ(SDEIIR));
  456. seq_printf(m, "South Display Interrupt mask: %08x\n",
  457. I915_READ(SDEIMR));
  458. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  459. I915_READ(GTIER));
  460. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  461. I915_READ(GTIIR));
  462. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  463. I915_READ(GTIMR));
  464. }
  465. seq_printf(m, "Interrupts received: %d\n",
  466. atomic_read(&dev_priv->irq_received));
  467. for_each_ring(ring, dev_priv, i) {
  468. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  469. seq_printf(m,
  470. "Graphics Interrupt mask (%s): %08x\n",
  471. ring->name, I915_READ_IMR(ring));
  472. }
  473. i915_ring_seqno_info(m, ring);
  474. }
  475. mutex_unlock(&dev->struct_mutex);
  476. return 0;
  477. }
  478. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  479. {
  480. struct drm_info_node *node = (struct drm_info_node *) m->private;
  481. struct drm_device *dev = node->minor->dev;
  482. drm_i915_private_t *dev_priv = dev->dev_private;
  483. int i, ret;
  484. ret = mutex_lock_interruptible(&dev->struct_mutex);
  485. if (ret)
  486. return ret;
  487. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  488. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  489. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  490. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  491. seq_printf(m, "Fence %d, pin count = %d, object = ",
  492. i, dev_priv->fence_regs[i].pin_count);
  493. if (obj == NULL)
  494. seq_puts(m, "unused");
  495. else
  496. describe_obj(m, obj);
  497. seq_putc(m, '\n');
  498. }
  499. mutex_unlock(&dev->struct_mutex);
  500. return 0;
  501. }
  502. static int i915_hws_info(struct seq_file *m, void *data)
  503. {
  504. struct drm_info_node *node = (struct drm_info_node *) m->private;
  505. struct drm_device *dev = node->minor->dev;
  506. drm_i915_private_t *dev_priv = dev->dev_private;
  507. struct intel_ring_buffer *ring;
  508. const u32 *hws;
  509. int i;
  510. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  511. hws = ring->status_page.page_addr;
  512. if (hws == NULL)
  513. return 0;
  514. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  515. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  516. i * 4,
  517. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  518. }
  519. return 0;
  520. }
  521. static ssize_t
  522. i915_error_state_write(struct file *filp,
  523. const char __user *ubuf,
  524. size_t cnt,
  525. loff_t *ppos)
  526. {
  527. struct i915_error_state_file_priv *error_priv = filp->private_data;
  528. struct drm_device *dev = error_priv->dev;
  529. int ret;
  530. DRM_DEBUG_DRIVER("Resetting error state\n");
  531. ret = mutex_lock_interruptible(&dev->struct_mutex);
  532. if (ret)
  533. return ret;
  534. i915_destroy_error_state(dev);
  535. mutex_unlock(&dev->struct_mutex);
  536. return cnt;
  537. }
  538. static int i915_error_state_open(struct inode *inode, struct file *file)
  539. {
  540. struct drm_device *dev = inode->i_private;
  541. struct i915_error_state_file_priv *error_priv;
  542. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  543. if (!error_priv)
  544. return -ENOMEM;
  545. error_priv->dev = dev;
  546. i915_error_state_get(dev, error_priv);
  547. file->private_data = error_priv;
  548. return 0;
  549. }
  550. static int i915_error_state_release(struct inode *inode, struct file *file)
  551. {
  552. struct i915_error_state_file_priv *error_priv = file->private_data;
  553. i915_error_state_put(error_priv);
  554. kfree(error_priv);
  555. return 0;
  556. }
  557. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  558. size_t count, loff_t *pos)
  559. {
  560. struct i915_error_state_file_priv *error_priv = file->private_data;
  561. struct drm_i915_error_state_buf error_str;
  562. loff_t tmp_pos = 0;
  563. ssize_t ret_count = 0;
  564. int ret;
  565. ret = i915_error_state_buf_init(&error_str, count, *pos);
  566. if (ret)
  567. return ret;
  568. ret = i915_error_state_to_str(&error_str, error_priv);
  569. if (ret)
  570. goto out;
  571. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  572. error_str.buf,
  573. error_str.bytes);
  574. if (ret_count < 0)
  575. ret = ret_count;
  576. else
  577. *pos = error_str.start + ret_count;
  578. out:
  579. i915_error_state_buf_release(&error_str);
  580. return ret ?: ret_count;
  581. }
  582. static const struct file_operations i915_error_state_fops = {
  583. .owner = THIS_MODULE,
  584. .open = i915_error_state_open,
  585. .read = i915_error_state_read,
  586. .write = i915_error_state_write,
  587. .llseek = default_llseek,
  588. .release = i915_error_state_release,
  589. };
  590. static int
  591. i915_next_seqno_get(void *data, u64 *val)
  592. {
  593. struct drm_device *dev = data;
  594. drm_i915_private_t *dev_priv = dev->dev_private;
  595. int ret;
  596. ret = mutex_lock_interruptible(&dev->struct_mutex);
  597. if (ret)
  598. return ret;
  599. *val = dev_priv->next_seqno;
  600. mutex_unlock(&dev->struct_mutex);
  601. return 0;
  602. }
  603. static int
  604. i915_next_seqno_set(void *data, u64 val)
  605. {
  606. struct drm_device *dev = data;
  607. int ret;
  608. ret = mutex_lock_interruptible(&dev->struct_mutex);
  609. if (ret)
  610. return ret;
  611. ret = i915_gem_set_seqno(dev, val);
  612. mutex_unlock(&dev->struct_mutex);
  613. return ret;
  614. }
  615. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  616. i915_next_seqno_get, i915_next_seqno_set,
  617. "0x%llx\n");
  618. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  619. {
  620. struct drm_info_node *node = (struct drm_info_node *) m->private;
  621. struct drm_device *dev = node->minor->dev;
  622. drm_i915_private_t *dev_priv = dev->dev_private;
  623. u16 crstanddelay;
  624. int ret;
  625. ret = mutex_lock_interruptible(&dev->struct_mutex);
  626. if (ret)
  627. return ret;
  628. crstanddelay = I915_READ16(CRSTANDVID);
  629. mutex_unlock(&dev->struct_mutex);
  630. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  631. return 0;
  632. }
  633. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  634. {
  635. struct drm_info_node *node = (struct drm_info_node *) m->private;
  636. struct drm_device *dev = node->minor->dev;
  637. drm_i915_private_t *dev_priv = dev->dev_private;
  638. int ret;
  639. if (IS_GEN5(dev)) {
  640. u16 rgvswctl = I915_READ16(MEMSWCTL);
  641. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  642. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  643. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  644. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  645. MEMSTAT_VID_SHIFT);
  646. seq_printf(m, "Current P-state: %d\n",
  647. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  648. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  649. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  650. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  651. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  652. u32 rpstat, cagf;
  653. u32 rpupei, rpcurup, rpprevup;
  654. u32 rpdownei, rpcurdown, rpprevdown;
  655. int max_freq;
  656. /* RPSTAT1 is in the GT power well */
  657. ret = mutex_lock_interruptible(&dev->struct_mutex);
  658. if (ret)
  659. return ret;
  660. gen6_gt_force_wake_get(dev_priv);
  661. rpstat = I915_READ(GEN6_RPSTAT1);
  662. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  663. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  664. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  665. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  666. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  667. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  668. if (IS_HASWELL(dev))
  669. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  670. else
  671. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  672. cagf *= GT_FREQUENCY_MULTIPLIER;
  673. gen6_gt_force_wake_put(dev_priv);
  674. mutex_unlock(&dev->struct_mutex);
  675. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  676. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  677. seq_printf(m, "Render p-state ratio: %d\n",
  678. (gt_perf_status & 0xff00) >> 8);
  679. seq_printf(m, "Render p-state VID: %d\n",
  680. gt_perf_status & 0xff);
  681. seq_printf(m, "Render p-state limit: %d\n",
  682. rp_state_limits & 0xff);
  683. seq_printf(m, "CAGF: %dMHz\n", cagf);
  684. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  685. GEN6_CURICONT_MASK);
  686. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  687. GEN6_CURBSYTAVG_MASK);
  688. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  689. GEN6_CURBSYTAVG_MASK);
  690. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  691. GEN6_CURIAVG_MASK);
  692. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  693. GEN6_CURBSYTAVG_MASK);
  694. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  695. GEN6_CURBSYTAVG_MASK);
  696. max_freq = (rp_state_cap & 0xff0000) >> 16;
  697. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  698. max_freq * GT_FREQUENCY_MULTIPLIER);
  699. max_freq = (rp_state_cap & 0xff00) >> 8;
  700. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  701. max_freq * GT_FREQUENCY_MULTIPLIER);
  702. max_freq = rp_state_cap & 0xff;
  703. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  704. max_freq * GT_FREQUENCY_MULTIPLIER);
  705. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  706. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  707. } else if (IS_VALLEYVIEW(dev)) {
  708. u32 freq_sts, val;
  709. mutex_lock(&dev_priv->rps.hw_lock);
  710. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  711. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  712. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  713. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  714. seq_printf(m, "max GPU freq: %d MHz\n",
  715. vlv_gpu_freq(dev_priv->mem_freq, val));
  716. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  717. seq_printf(m, "min GPU freq: %d MHz\n",
  718. vlv_gpu_freq(dev_priv->mem_freq, val));
  719. seq_printf(m, "current GPU freq: %d MHz\n",
  720. vlv_gpu_freq(dev_priv->mem_freq,
  721. (freq_sts >> 8) & 0xff));
  722. mutex_unlock(&dev_priv->rps.hw_lock);
  723. } else {
  724. seq_puts(m, "no P-state info available\n");
  725. }
  726. return 0;
  727. }
  728. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  729. {
  730. struct drm_info_node *node = (struct drm_info_node *) m->private;
  731. struct drm_device *dev = node->minor->dev;
  732. drm_i915_private_t *dev_priv = dev->dev_private;
  733. u32 delayfreq;
  734. int ret, i;
  735. ret = mutex_lock_interruptible(&dev->struct_mutex);
  736. if (ret)
  737. return ret;
  738. for (i = 0; i < 16; i++) {
  739. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  740. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  741. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  742. }
  743. mutex_unlock(&dev->struct_mutex);
  744. return 0;
  745. }
  746. static inline int MAP_TO_MV(int map)
  747. {
  748. return 1250 - (map * 25);
  749. }
  750. static int i915_inttoext_table(struct seq_file *m, void *unused)
  751. {
  752. struct drm_info_node *node = (struct drm_info_node *) m->private;
  753. struct drm_device *dev = node->minor->dev;
  754. drm_i915_private_t *dev_priv = dev->dev_private;
  755. u32 inttoext;
  756. int ret, i;
  757. ret = mutex_lock_interruptible(&dev->struct_mutex);
  758. if (ret)
  759. return ret;
  760. for (i = 1; i <= 32; i++) {
  761. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  762. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  763. }
  764. mutex_unlock(&dev->struct_mutex);
  765. return 0;
  766. }
  767. static int ironlake_drpc_info(struct seq_file *m)
  768. {
  769. struct drm_info_node *node = (struct drm_info_node *) m->private;
  770. struct drm_device *dev = node->minor->dev;
  771. drm_i915_private_t *dev_priv = dev->dev_private;
  772. u32 rgvmodectl, rstdbyctl;
  773. u16 crstandvid;
  774. int ret;
  775. ret = mutex_lock_interruptible(&dev->struct_mutex);
  776. if (ret)
  777. return ret;
  778. rgvmodectl = I915_READ(MEMMODECTL);
  779. rstdbyctl = I915_READ(RSTDBYCTL);
  780. crstandvid = I915_READ16(CRSTANDVID);
  781. mutex_unlock(&dev->struct_mutex);
  782. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  783. "yes" : "no");
  784. seq_printf(m, "Boost freq: %d\n",
  785. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  786. MEMMODE_BOOST_FREQ_SHIFT);
  787. seq_printf(m, "HW control enabled: %s\n",
  788. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  789. seq_printf(m, "SW control enabled: %s\n",
  790. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  791. seq_printf(m, "Gated voltage change: %s\n",
  792. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  793. seq_printf(m, "Starting frequency: P%d\n",
  794. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  795. seq_printf(m, "Max P-state: P%d\n",
  796. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  797. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  798. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  799. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  800. seq_printf(m, "Render standby enabled: %s\n",
  801. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  802. seq_puts(m, "Current RS state: ");
  803. switch (rstdbyctl & RSX_STATUS_MASK) {
  804. case RSX_STATUS_ON:
  805. seq_puts(m, "on\n");
  806. break;
  807. case RSX_STATUS_RC1:
  808. seq_puts(m, "RC1\n");
  809. break;
  810. case RSX_STATUS_RC1E:
  811. seq_puts(m, "RC1E\n");
  812. break;
  813. case RSX_STATUS_RS1:
  814. seq_puts(m, "RS1\n");
  815. break;
  816. case RSX_STATUS_RS2:
  817. seq_puts(m, "RS2 (RC6)\n");
  818. break;
  819. case RSX_STATUS_RS3:
  820. seq_puts(m, "RC3 (RC6+)\n");
  821. break;
  822. default:
  823. seq_puts(m, "unknown\n");
  824. break;
  825. }
  826. return 0;
  827. }
  828. static int gen6_drpc_info(struct seq_file *m)
  829. {
  830. struct drm_info_node *node = (struct drm_info_node *) m->private;
  831. struct drm_device *dev = node->minor->dev;
  832. struct drm_i915_private *dev_priv = dev->dev_private;
  833. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  834. unsigned forcewake_count;
  835. int count = 0, ret;
  836. ret = mutex_lock_interruptible(&dev->struct_mutex);
  837. if (ret)
  838. return ret;
  839. spin_lock_irq(&dev_priv->gt_lock);
  840. forcewake_count = dev_priv->forcewake_count;
  841. spin_unlock_irq(&dev_priv->gt_lock);
  842. if (forcewake_count) {
  843. seq_puts(m, "RC information inaccurate because somebody "
  844. "holds a forcewake reference \n");
  845. } else {
  846. /* NB: we cannot use forcewake, else we read the wrong values */
  847. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  848. udelay(10);
  849. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  850. }
  851. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  852. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  853. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  854. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  855. mutex_unlock(&dev->struct_mutex);
  856. mutex_lock(&dev_priv->rps.hw_lock);
  857. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  858. mutex_unlock(&dev_priv->rps.hw_lock);
  859. seq_printf(m, "Video Turbo Mode: %s\n",
  860. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  861. seq_printf(m, "HW control enabled: %s\n",
  862. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  863. seq_printf(m, "SW control enabled: %s\n",
  864. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  865. GEN6_RP_MEDIA_SW_MODE));
  866. seq_printf(m, "RC1e Enabled: %s\n",
  867. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  868. seq_printf(m, "RC6 Enabled: %s\n",
  869. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  870. seq_printf(m, "Deep RC6 Enabled: %s\n",
  871. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  872. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  873. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  874. seq_puts(m, "Current RC state: ");
  875. switch (gt_core_status & GEN6_RCn_MASK) {
  876. case GEN6_RC0:
  877. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  878. seq_puts(m, "Core Power Down\n");
  879. else
  880. seq_puts(m, "on\n");
  881. break;
  882. case GEN6_RC3:
  883. seq_puts(m, "RC3\n");
  884. break;
  885. case GEN6_RC6:
  886. seq_puts(m, "RC6\n");
  887. break;
  888. case GEN6_RC7:
  889. seq_puts(m, "RC7\n");
  890. break;
  891. default:
  892. seq_puts(m, "Unknown\n");
  893. break;
  894. }
  895. seq_printf(m, "Core Power Down: %s\n",
  896. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  897. /* Not exactly sure what this is */
  898. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  899. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  900. seq_printf(m, "RC6 residency since boot: %u\n",
  901. I915_READ(GEN6_GT_GFX_RC6));
  902. seq_printf(m, "RC6+ residency since boot: %u\n",
  903. I915_READ(GEN6_GT_GFX_RC6p));
  904. seq_printf(m, "RC6++ residency since boot: %u\n",
  905. I915_READ(GEN6_GT_GFX_RC6pp));
  906. seq_printf(m, "RC6 voltage: %dmV\n",
  907. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  908. seq_printf(m, "RC6+ voltage: %dmV\n",
  909. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  910. seq_printf(m, "RC6++ voltage: %dmV\n",
  911. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  912. return 0;
  913. }
  914. static int i915_drpc_info(struct seq_file *m, void *unused)
  915. {
  916. struct drm_info_node *node = (struct drm_info_node *) m->private;
  917. struct drm_device *dev = node->minor->dev;
  918. if (IS_GEN6(dev) || IS_GEN7(dev))
  919. return gen6_drpc_info(m);
  920. else
  921. return ironlake_drpc_info(m);
  922. }
  923. static int i915_fbc_status(struct seq_file *m, void *unused)
  924. {
  925. struct drm_info_node *node = (struct drm_info_node *) m->private;
  926. struct drm_device *dev = node->minor->dev;
  927. drm_i915_private_t *dev_priv = dev->dev_private;
  928. if (!I915_HAS_FBC(dev)) {
  929. seq_puts(m, "FBC unsupported on this chipset\n");
  930. return 0;
  931. }
  932. if (intel_fbc_enabled(dev)) {
  933. seq_puts(m, "FBC enabled\n");
  934. } else {
  935. seq_puts(m, "FBC disabled: ");
  936. switch (dev_priv->fbc.no_fbc_reason) {
  937. case FBC_NO_OUTPUT:
  938. seq_puts(m, "no outputs");
  939. break;
  940. case FBC_STOLEN_TOO_SMALL:
  941. seq_puts(m, "not enough stolen memory");
  942. break;
  943. case FBC_UNSUPPORTED_MODE:
  944. seq_puts(m, "mode not supported");
  945. break;
  946. case FBC_MODE_TOO_LARGE:
  947. seq_puts(m, "mode too large");
  948. break;
  949. case FBC_BAD_PLANE:
  950. seq_puts(m, "FBC unsupported on plane");
  951. break;
  952. case FBC_NOT_TILED:
  953. seq_puts(m, "scanout buffer not tiled");
  954. break;
  955. case FBC_MULTIPLE_PIPES:
  956. seq_puts(m, "multiple pipes are enabled");
  957. break;
  958. case FBC_MODULE_PARAM:
  959. seq_puts(m, "disabled per module param (default off)");
  960. break;
  961. case FBC_CHIP_DEFAULT:
  962. seq_puts(m, "disabled per chip default");
  963. break;
  964. default:
  965. seq_puts(m, "unknown reason");
  966. }
  967. seq_putc(m, '\n');
  968. }
  969. return 0;
  970. }
  971. static int i915_ips_status(struct seq_file *m, void *unused)
  972. {
  973. struct drm_info_node *node = (struct drm_info_node *) m->private;
  974. struct drm_device *dev = node->minor->dev;
  975. struct drm_i915_private *dev_priv = dev->dev_private;
  976. if (!HAS_IPS(dev)) {
  977. seq_puts(m, "not supported\n");
  978. return 0;
  979. }
  980. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  981. seq_puts(m, "enabled\n");
  982. else
  983. seq_puts(m, "disabled\n");
  984. return 0;
  985. }
  986. static int i915_sr_status(struct seq_file *m, void *unused)
  987. {
  988. struct drm_info_node *node = (struct drm_info_node *) m->private;
  989. struct drm_device *dev = node->minor->dev;
  990. drm_i915_private_t *dev_priv = dev->dev_private;
  991. bool sr_enabled = false;
  992. if (HAS_PCH_SPLIT(dev))
  993. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  994. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  995. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  996. else if (IS_I915GM(dev))
  997. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  998. else if (IS_PINEVIEW(dev))
  999. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1000. seq_printf(m, "self-refresh: %s\n",
  1001. sr_enabled ? "enabled" : "disabled");
  1002. return 0;
  1003. }
  1004. static int i915_emon_status(struct seq_file *m, void *unused)
  1005. {
  1006. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1007. struct drm_device *dev = node->minor->dev;
  1008. drm_i915_private_t *dev_priv = dev->dev_private;
  1009. unsigned long temp, chipset, gfx;
  1010. int ret;
  1011. if (!IS_GEN5(dev))
  1012. return -ENODEV;
  1013. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1014. if (ret)
  1015. return ret;
  1016. temp = i915_mch_val(dev_priv);
  1017. chipset = i915_chipset_val(dev_priv);
  1018. gfx = i915_gfx_val(dev_priv);
  1019. mutex_unlock(&dev->struct_mutex);
  1020. seq_printf(m, "GMCH temp: %ld\n", temp);
  1021. seq_printf(m, "Chipset power: %ld\n", chipset);
  1022. seq_printf(m, "GFX power: %ld\n", gfx);
  1023. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1024. return 0;
  1025. }
  1026. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1027. {
  1028. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1029. struct drm_device *dev = node->minor->dev;
  1030. drm_i915_private_t *dev_priv = dev->dev_private;
  1031. int ret;
  1032. int gpu_freq, ia_freq;
  1033. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1034. seq_puts(m, "unsupported on this chipset\n");
  1035. return 0;
  1036. }
  1037. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1038. if (ret)
  1039. return ret;
  1040. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1041. for (gpu_freq = dev_priv->rps.min_delay;
  1042. gpu_freq <= dev_priv->rps.max_delay;
  1043. gpu_freq++) {
  1044. ia_freq = gpu_freq;
  1045. sandybridge_pcode_read(dev_priv,
  1046. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1047. &ia_freq);
  1048. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1049. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1050. ((ia_freq >> 0) & 0xff) * 100,
  1051. ((ia_freq >> 8) & 0xff) * 100);
  1052. }
  1053. mutex_unlock(&dev_priv->rps.hw_lock);
  1054. return 0;
  1055. }
  1056. static int i915_gfxec(struct seq_file *m, void *unused)
  1057. {
  1058. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1059. struct drm_device *dev = node->minor->dev;
  1060. drm_i915_private_t *dev_priv = dev->dev_private;
  1061. int ret;
  1062. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1063. if (ret)
  1064. return ret;
  1065. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1066. mutex_unlock(&dev->struct_mutex);
  1067. return 0;
  1068. }
  1069. static int i915_opregion(struct seq_file *m, void *unused)
  1070. {
  1071. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1072. struct drm_device *dev = node->minor->dev;
  1073. drm_i915_private_t *dev_priv = dev->dev_private;
  1074. struct intel_opregion *opregion = &dev_priv->opregion;
  1075. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1076. int ret;
  1077. if (data == NULL)
  1078. return -ENOMEM;
  1079. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1080. if (ret)
  1081. goto out;
  1082. if (opregion->header) {
  1083. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1084. seq_write(m, data, OPREGION_SIZE);
  1085. }
  1086. mutex_unlock(&dev->struct_mutex);
  1087. out:
  1088. kfree(data);
  1089. return 0;
  1090. }
  1091. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1092. {
  1093. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1094. struct drm_device *dev = node->minor->dev;
  1095. drm_i915_private_t *dev_priv = dev->dev_private;
  1096. struct intel_fbdev *ifbdev;
  1097. struct intel_framebuffer *fb;
  1098. int ret;
  1099. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1100. if (ret)
  1101. return ret;
  1102. ifbdev = dev_priv->fbdev;
  1103. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1104. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1105. fb->base.width,
  1106. fb->base.height,
  1107. fb->base.depth,
  1108. fb->base.bits_per_pixel,
  1109. atomic_read(&fb->base.refcount.refcount));
  1110. describe_obj(m, fb->obj);
  1111. seq_putc(m, '\n');
  1112. mutex_unlock(&dev->mode_config.mutex);
  1113. mutex_lock(&dev->mode_config.fb_lock);
  1114. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1115. if (&fb->base == ifbdev->helper.fb)
  1116. continue;
  1117. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1118. fb->base.width,
  1119. fb->base.height,
  1120. fb->base.depth,
  1121. fb->base.bits_per_pixel,
  1122. atomic_read(&fb->base.refcount.refcount));
  1123. describe_obj(m, fb->obj);
  1124. seq_putc(m, '\n');
  1125. }
  1126. mutex_unlock(&dev->mode_config.fb_lock);
  1127. return 0;
  1128. }
  1129. static int i915_context_status(struct seq_file *m, void *unused)
  1130. {
  1131. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1132. struct drm_device *dev = node->minor->dev;
  1133. drm_i915_private_t *dev_priv = dev->dev_private;
  1134. struct intel_ring_buffer *ring;
  1135. int ret, i;
  1136. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1137. if (ret)
  1138. return ret;
  1139. if (dev_priv->ips.pwrctx) {
  1140. seq_puts(m, "power context ");
  1141. describe_obj(m, dev_priv->ips.pwrctx);
  1142. seq_putc(m, '\n');
  1143. }
  1144. if (dev_priv->ips.renderctx) {
  1145. seq_puts(m, "render context ");
  1146. describe_obj(m, dev_priv->ips.renderctx);
  1147. seq_putc(m, '\n');
  1148. }
  1149. for_each_ring(ring, dev_priv, i) {
  1150. if (ring->default_context) {
  1151. seq_printf(m, "HW default context %s ring ", ring->name);
  1152. describe_obj(m, ring->default_context->obj);
  1153. seq_putc(m, '\n');
  1154. }
  1155. }
  1156. mutex_unlock(&dev->mode_config.mutex);
  1157. return 0;
  1158. }
  1159. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1160. {
  1161. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1162. struct drm_device *dev = node->minor->dev;
  1163. struct drm_i915_private *dev_priv = dev->dev_private;
  1164. unsigned forcewake_count;
  1165. spin_lock_irq(&dev_priv->gt_lock);
  1166. forcewake_count = dev_priv->forcewake_count;
  1167. spin_unlock_irq(&dev_priv->gt_lock);
  1168. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1169. return 0;
  1170. }
  1171. static const char *swizzle_string(unsigned swizzle)
  1172. {
  1173. switch (swizzle) {
  1174. case I915_BIT_6_SWIZZLE_NONE:
  1175. return "none";
  1176. case I915_BIT_6_SWIZZLE_9:
  1177. return "bit9";
  1178. case I915_BIT_6_SWIZZLE_9_10:
  1179. return "bit9/bit10";
  1180. case I915_BIT_6_SWIZZLE_9_11:
  1181. return "bit9/bit11";
  1182. case I915_BIT_6_SWIZZLE_9_10_11:
  1183. return "bit9/bit10/bit11";
  1184. case I915_BIT_6_SWIZZLE_9_17:
  1185. return "bit9/bit17";
  1186. case I915_BIT_6_SWIZZLE_9_10_17:
  1187. return "bit9/bit10/bit17";
  1188. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1189. return "unknown";
  1190. }
  1191. return "bug";
  1192. }
  1193. static int i915_swizzle_info(struct seq_file *m, void *data)
  1194. {
  1195. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1196. struct drm_device *dev = node->minor->dev;
  1197. struct drm_i915_private *dev_priv = dev->dev_private;
  1198. int ret;
  1199. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1200. if (ret)
  1201. return ret;
  1202. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1203. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1204. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1205. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1206. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1207. seq_printf(m, "DDC = 0x%08x\n",
  1208. I915_READ(DCC));
  1209. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1210. I915_READ16(C0DRB3));
  1211. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1212. I915_READ16(C1DRB3));
  1213. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1214. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1215. I915_READ(MAD_DIMM_C0));
  1216. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1217. I915_READ(MAD_DIMM_C1));
  1218. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1219. I915_READ(MAD_DIMM_C2));
  1220. seq_printf(m, "TILECTL = 0x%08x\n",
  1221. I915_READ(TILECTL));
  1222. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1223. I915_READ(ARB_MODE));
  1224. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1225. I915_READ(DISP_ARB_CTL));
  1226. }
  1227. mutex_unlock(&dev->struct_mutex);
  1228. return 0;
  1229. }
  1230. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1231. {
  1232. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1233. struct drm_device *dev = node->minor->dev;
  1234. struct drm_i915_private *dev_priv = dev->dev_private;
  1235. struct intel_ring_buffer *ring;
  1236. int i, ret;
  1237. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1238. if (ret)
  1239. return ret;
  1240. if (INTEL_INFO(dev)->gen == 6)
  1241. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1242. for_each_ring(ring, dev_priv, i) {
  1243. seq_printf(m, "%s\n", ring->name);
  1244. if (INTEL_INFO(dev)->gen == 7)
  1245. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1246. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1247. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1248. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1249. }
  1250. if (dev_priv->mm.aliasing_ppgtt) {
  1251. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1252. seq_puts(m, "aliasing PPGTT:\n");
  1253. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1254. }
  1255. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1256. mutex_unlock(&dev->struct_mutex);
  1257. return 0;
  1258. }
  1259. static int i915_dpio_info(struct seq_file *m, void *data)
  1260. {
  1261. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1262. struct drm_device *dev = node->minor->dev;
  1263. struct drm_i915_private *dev_priv = dev->dev_private;
  1264. int ret;
  1265. if (!IS_VALLEYVIEW(dev)) {
  1266. seq_puts(m, "unsupported\n");
  1267. return 0;
  1268. }
  1269. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1270. if (ret)
  1271. return ret;
  1272. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1273. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1274. vlv_dpio_read(dev_priv, _DPIO_DIV_A));
  1275. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1276. vlv_dpio_read(dev_priv, _DPIO_DIV_B));
  1277. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1278. vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1279. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1280. vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1281. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1282. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1283. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1284. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1285. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1286. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
  1287. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1288. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
  1289. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1290. vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1291. mutex_unlock(&dev_priv->dpio_lock);
  1292. return 0;
  1293. }
  1294. static int i915_llc(struct seq_file *m, void *data)
  1295. {
  1296. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1297. struct drm_device *dev = node->minor->dev;
  1298. struct drm_i915_private *dev_priv = dev->dev_private;
  1299. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1300. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1301. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1302. return 0;
  1303. }
  1304. static int
  1305. i915_wedged_get(void *data, u64 *val)
  1306. {
  1307. struct drm_device *dev = data;
  1308. drm_i915_private_t *dev_priv = dev->dev_private;
  1309. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1310. return 0;
  1311. }
  1312. static int
  1313. i915_wedged_set(void *data, u64 val)
  1314. {
  1315. struct drm_device *dev = data;
  1316. DRM_INFO("Manually setting wedged to %llu\n", val);
  1317. i915_handle_error(dev, val);
  1318. return 0;
  1319. }
  1320. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1321. i915_wedged_get, i915_wedged_set,
  1322. "%llu\n");
  1323. static int
  1324. i915_ring_stop_get(void *data, u64 *val)
  1325. {
  1326. struct drm_device *dev = data;
  1327. drm_i915_private_t *dev_priv = dev->dev_private;
  1328. *val = dev_priv->gpu_error.stop_rings;
  1329. return 0;
  1330. }
  1331. static int
  1332. i915_ring_stop_set(void *data, u64 val)
  1333. {
  1334. struct drm_device *dev = data;
  1335. struct drm_i915_private *dev_priv = dev->dev_private;
  1336. int ret;
  1337. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1338. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1339. if (ret)
  1340. return ret;
  1341. dev_priv->gpu_error.stop_rings = val;
  1342. mutex_unlock(&dev->struct_mutex);
  1343. return 0;
  1344. }
  1345. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1346. i915_ring_stop_get, i915_ring_stop_set,
  1347. "0x%08llx\n");
  1348. #define DROP_UNBOUND 0x1
  1349. #define DROP_BOUND 0x2
  1350. #define DROP_RETIRE 0x4
  1351. #define DROP_ACTIVE 0x8
  1352. #define DROP_ALL (DROP_UNBOUND | \
  1353. DROP_BOUND | \
  1354. DROP_RETIRE | \
  1355. DROP_ACTIVE)
  1356. static int
  1357. i915_drop_caches_get(void *data, u64 *val)
  1358. {
  1359. *val = DROP_ALL;
  1360. return 0;
  1361. }
  1362. static int
  1363. i915_drop_caches_set(void *data, u64 val)
  1364. {
  1365. struct drm_device *dev = data;
  1366. struct drm_i915_private *dev_priv = dev->dev_private;
  1367. struct drm_i915_gem_object *obj, *next;
  1368. int ret;
  1369. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1370. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1371. * on ioctls on -EAGAIN. */
  1372. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1373. if (ret)
  1374. return ret;
  1375. if (val & DROP_ACTIVE) {
  1376. ret = i915_gpu_idle(dev);
  1377. if (ret)
  1378. goto unlock;
  1379. }
  1380. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1381. i915_gem_retire_requests(dev);
  1382. if (val & DROP_BOUND) {
  1383. list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
  1384. if (obj->pin_count == 0) {
  1385. ret = i915_gem_object_unbind(obj);
  1386. if (ret)
  1387. goto unlock;
  1388. }
  1389. }
  1390. if (val & DROP_UNBOUND) {
  1391. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1392. global_list)
  1393. if (obj->pages_pin_count == 0) {
  1394. ret = i915_gem_object_put_pages(obj);
  1395. if (ret)
  1396. goto unlock;
  1397. }
  1398. }
  1399. unlock:
  1400. mutex_unlock(&dev->struct_mutex);
  1401. return ret;
  1402. }
  1403. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1404. i915_drop_caches_get, i915_drop_caches_set,
  1405. "0x%08llx\n");
  1406. static int
  1407. i915_max_freq_get(void *data, u64 *val)
  1408. {
  1409. struct drm_device *dev = data;
  1410. drm_i915_private_t *dev_priv = dev->dev_private;
  1411. int ret;
  1412. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1413. return -ENODEV;
  1414. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1415. if (ret)
  1416. return ret;
  1417. if (IS_VALLEYVIEW(dev))
  1418. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1419. dev_priv->rps.max_delay);
  1420. else
  1421. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1422. mutex_unlock(&dev_priv->rps.hw_lock);
  1423. return 0;
  1424. }
  1425. static int
  1426. i915_max_freq_set(void *data, u64 val)
  1427. {
  1428. struct drm_device *dev = data;
  1429. struct drm_i915_private *dev_priv = dev->dev_private;
  1430. int ret;
  1431. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1432. return -ENODEV;
  1433. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1434. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1435. if (ret)
  1436. return ret;
  1437. /*
  1438. * Turbo will still be enabled, but won't go above the set value.
  1439. */
  1440. if (IS_VALLEYVIEW(dev)) {
  1441. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1442. dev_priv->rps.max_delay = val;
  1443. gen6_set_rps(dev, val);
  1444. } else {
  1445. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1446. dev_priv->rps.max_delay = val;
  1447. gen6_set_rps(dev, val);
  1448. }
  1449. mutex_unlock(&dev_priv->rps.hw_lock);
  1450. return 0;
  1451. }
  1452. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1453. i915_max_freq_get, i915_max_freq_set,
  1454. "%llu\n");
  1455. static int
  1456. i915_min_freq_get(void *data, u64 *val)
  1457. {
  1458. struct drm_device *dev = data;
  1459. drm_i915_private_t *dev_priv = dev->dev_private;
  1460. int ret;
  1461. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1462. return -ENODEV;
  1463. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1464. if (ret)
  1465. return ret;
  1466. if (IS_VALLEYVIEW(dev))
  1467. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1468. dev_priv->rps.min_delay);
  1469. else
  1470. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1471. mutex_unlock(&dev_priv->rps.hw_lock);
  1472. return 0;
  1473. }
  1474. static int
  1475. i915_min_freq_set(void *data, u64 val)
  1476. {
  1477. struct drm_device *dev = data;
  1478. struct drm_i915_private *dev_priv = dev->dev_private;
  1479. int ret;
  1480. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1481. return -ENODEV;
  1482. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1483. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1484. if (ret)
  1485. return ret;
  1486. /*
  1487. * Turbo will still be enabled, but won't go below the set value.
  1488. */
  1489. if (IS_VALLEYVIEW(dev)) {
  1490. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1491. dev_priv->rps.min_delay = val;
  1492. valleyview_set_rps(dev, val);
  1493. } else {
  1494. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1495. dev_priv->rps.min_delay = val;
  1496. gen6_set_rps(dev, val);
  1497. }
  1498. mutex_unlock(&dev_priv->rps.hw_lock);
  1499. return 0;
  1500. }
  1501. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1502. i915_min_freq_get, i915_min_freq_set,
  1503. "%llu\n");
  1504. static int
  1505. i915_cache_sharing_get(void *data, u64 *val)
  1506. {
  1507. struct drm_device *dev = data;
  1508. drm_i915_private_t *dev_priv = dev->dev_private;
  1509. u32 snpcr;
  1510. int ret;
  1511. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1512. return -ENODEV;
  1513. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1514. if (ret)
  1515. return ret;
  1516. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1517. mutex_unlock(&dev_priv->dev->struct_mutex);
  1518. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1519. return 0;
  1520. }
  1521. static int
  1522. i915_cache_sharing_set(void *data, u64 val)
  1523. {
  1524. struct drm_device *dev = data;
  1525. struct drm_i915_private *dev_priv = dev->dev_private;
  1526. u32 snpcr;
  1527. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1528. return -ENODEV;
  1529. if (val > 3)
  1530. return -EINVAL;
  1531. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1532. /* Update the cache sharing policy here as well */
  1533. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1534. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1535. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1536. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1537. return 0;
  1538. }
  1539. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1540. i915_cache_sharing_get, i915_cache_sharing_set,
  1541. "%llu\n");
  1542. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1543. * allocated we need to hook into the minor for release. */
  1544. static int
  1545. drm_add_fake_info_node(struct drm_minor *minor,
  1546. struct dentry *ent,
  1547. const void *key)
  1548. {
  1549. struct drm_info_node *node;
  1550. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1551. if (node == NULL) {
  1552. debugfs_remove(ent);
  1553. return -ENOMEM;
  1554. }
  1555. node->minor = minor;
  1556. node->dent = ent;
  1557. node->info_ent = (void *) key;
  1558. mutex_lock(&minor->debugfs_lock);
  1559. list_add(&node->list, &minor->debugfs_list);
  1560. mutex_unlock(&minor->debugfs_lock);
  1561. return 0;
  1562. }
  1563. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1564. {
  1565. struct drm_device *dev = inode->i_private;
  1566. struct drm_i915_private *dev_priv = dev->dev_private;
  1567. if (INTEL_INFO(dev)->gen < 6)
  1568. return 0;
  1569. gen6_gt_force_wake_get(dev_priv);
  1570. return 0;
  1571. }
  1572. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1573. {
  1574. struct drm_device *dev = inode->i_private;
  1575. struct drm_i915_private *dev_priv = dev->dev_private;
  1576. if (INTEL_INFO(dev)->gen < 6)
  1577. return 0;
  1578. gen6_gt_force_wake_put(dev_priv);
  1579. return 0;
  1580. }
  1581. static const struct file_operations i915_forcewake_fops = {
  1582. .owner = THIS_MODULE,
  1583. .open = i915_forcewake_open,
  1584. .release = i915_forcewake_release,
  1585. };
  1586. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1587. {
  1588. struct drm_device *dev = minor->dev;
  1589. struct dentry *ent;
  1590. ent = debugfs_create_file("i915_forcewake_user",
  1591. S_IRUSR,
  1592. root, dev,
  1593. &i915_forcewake_fops);
  1594. if (IS_ERR(ent))
  1595. return PTR_ERR(ent);
  1596. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1597. }
  1598. static int i915_debugfs_create(struct dentry *root,
  1599. struct drm_minor *minor,
  1600. const char *name,
  1601. const struct file_operations *fops)
  1602. {
  1603. struct drm_device *dev = minor->dev;
  1604. struct dentry *ent;
  1605. ent = debugfs_create_file(name,
  1606. S_IRUGO | S_IWUSR,
  1607. root, dev,
  1608. fops);
  1609. if (IS_ERR(ent))
  1610. return PTR_ERR(ent);
  1611. return drm_add_fake_info_node(minor, ent, fops);
  1612. }
  1613. static struct drm_info_list i915_debugfs_list[] = {
  1614. {"i915_capabilities", i915_capabilities, 0},
  1615. {"i915_gem_objects", i915_gem_object_info, 0},
  1616. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1617. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1618. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1619. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1620. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1621. {"i915_gem_request", i915_gem_request_info, 0},
  1622. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1623. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1624. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1625. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1626. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1627. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1628. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1629. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1630. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1631. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1632. {"i915_inttoext_table", i915_inttoext_table, 0},
  1633. {"i915_drpc_info", i915_drpc_info, 0},
  1634. {"i915_emon_status", i915_emon_status, 0},
  1635. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1636. {"i915_gfxec", i915_gfxec, 0},
  1637. {"i915_fbc_status", i915_fbc_status, 0},
  1638. {"i915_ips_status", i915_ips_status, 0},
  1639. {"i915_sr_status", i915_sr_status, 0},
  1640. {"i915_opregion", i915_opregion, 0},
  1641. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1642. {"i915_context_status", i915_context_status, 0},
  1643. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1644. {"i915_swizzle_info", i915_swizzle_info, 0},
  1645. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1646. {"i915_dpio", i915_dpio_info, 0},
  1647. {"i915_llc", i915_llc, 0},
  1648. };
  1649. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1650. struct i915_debugfs_files {
  1651. const char *name;
  1652. const struct file_operations *fops;
  1653. } i915_debugfs_files[] = {
  1654. {"i915_wedged", &i915_wedged_fops},
  1655. {"i915_max_freq", &i915_max_freq_fops},
  1656. {"i915_min_freq", &i915_min_freq_fops},
  1657. {"i915_cache_sharing", &i915_cache_sharing_fops},
  1658. {"i915_ring_stop", &i915_ring_stop_fops},
  1659. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  1660. {"i915_error_state", &i915_error_state_fops},
  1661. {"i915_next_seqno", &i915_next_seqno_fops},
  1662. };
  1663. int i915_debugfs_init(struct drm_minor *minor)
  1664. {
  1665. int ret, i;
  1666. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1667. if (ret)
  1668. return ret;
  1669. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1670. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1671. i915_debugfs_files[i].name,
  1672. i915_debugfs_files[i].fops);
  1673. if (ret)
  1674. return ret;
  1675. }
  1676. return drm_debugfs_create_files(i915_debugfs_list,
  1677. I915_DEBUGFS_ENTRIES,
  1678. minor->debugfs_root, minor);
  1679. }
  1680. void i915_debugfs_cleanup(struct drm_minor *minor)
  1681. {
  1682. int i;
  1683. drm_debugfs_remove_files(i915_debugfs_list,
  1684. I915_DEBUGFS_ENTRIES, minor);
  1685. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1686. 1, minor);
  1687. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1688. struct drm_info_list *info_list =
  1689. (struct drm_info_list *) i915_debugfs_files[i].fops;
  1690. drm_debugfs_remove_files(info_list, 1, minor);
  1691. }
  1692. }
  1693. #endif /* CONFIG_DEBUG_FS */