mach-mxs.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2012 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clocksource.h>
  15. #include <linux/can/platform/flexcan.h>
  16. #include <linux/delay.h>
  17. #include <linux/err.h>
  18. #include <linux/gpio.h>
  19. #include <linux/init.h>
  20. #include <linux/micrel_phy.h>
  21. #include <linux/mxsfb.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/phy.h>
  24. #include <linux/pinctrl/consumer.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/time.h>
  27. #include <mach/common.h>
  28. #include <mach/digctl.h>
  29. #include <mach/mxs.h>
  30. static struct fb_videomode mx23evk_video_modes[] = {
  31. {
  32. .name = "Samsung-LMS430HF02",
  33. .refresh = 60,
  34. .xres = 480,
  35. .yres = 272,
  36. .pixclock = 108096, /* picosecond (9.2 MHz) */
  37. .left_margin = 15,
  38. .right_margin = 8,
  39. .upper_margin = 12,
  40. .lower_margin = 4,
  41. .hsync_len = 1,
  42. .vsync_len = 1,
  43. },
  44. };
  45. static struct fb_videomode mx28evk_video_modes[] = {
  46. {
  47. .name = "Seiko-43WVF1G",
  48. .refresh = 60,
  49. .xres = 800,
  50. .yres = 480,
  51. .pixclock = 29851, /* picosecond (33.5 MHz) */
  52. .left_margin = 89,
  53. .right_margin = 164,
  54. .upper_margin = 23,
  55. .lower_margin = 10,
  56. .hsync_len = 10,
  57. .vsync_len = 10,
  58. },
  59. };
  60. static struct fb_videomode m28evk_video_modes[] = {
  61. {
  62. .name = "Ampire AM-800480R2TMQW-T01H",
  63. .refresh = 60,
  64. .xres = 800,
  65. .yres = 480,
  66. .pixclock = 30066, /* picosecond (33.26 MHz) */
  67. .left_margin = 0,
  68. .right_margin = 256,
  69. .upper_margin = 0,
  70. .lower_margin = 45,
  71. .hsync_len = 1,
  72. .vsync_len = 1,
  73. },
  74. };
  75. static struct fb_videomode apx4devkit_video_modes[] = {
  76. {
  77. .name = "HannStar PJ70112A",
  78. .refresh = 60,
  79. .xres = 800,
  80. .yres = 480,
  81. .pixclock = 33333, /* picosecond (30.00 MHz) */
  82. .left_margin = 88,
  83. .right_margin = 40,
  84. .upper_margin = 32,
  85. .lower_margin = 13,
  86. .hsync_len = 48,
  87. .vsync_len = 3,
  88. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  89. },
  90. };
  91. static struct fb_videomode apf28dev_video_modes[] = {
  92. {
  93. .name = "LW700",
  94. .refresh = 60,
  95. .xres = 800,
  96. .yres = 480,
  97. .pixclock = 30303, /* picosecond */
  98. .left_margin = 96,
  99. .right_margin = 96, /* at least 3 & 1 */
  100. .upper_margin = 0x14,
  101. .lower_margin = 0x15,
  102. .hsync_len = 64,
  103. .vsync_len = 4,
  104. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  105. },
  106. };
  107. static struct fb_videomode cfa10049_video_modes[] = {
  108. {
  109. .name = "Himax HX8357-B",
  110. .refresh = 60,
  111. .xres = 320,
  112. .yres = 480,
  113. .pixclock = 108506, /* picosecond (9.216 MHz) */
  114. .left_margin = 2,
  115. .right_margin = 2,
  116. .upper_margin = 2,
  117. .lower_margin = 2,
  118. .hsync_len = 15,
  119. .vsync_len = 15,
  120. },
  121. };
  122. static struct mxsfb_platform_data mxsfb_pdata __initdata;
  123. /*
  124. * MX28EVK_FLEXCAN_SWITCH is shared between both flexcan controllers
  125. */
  126. #define MX28EVK_FLEXCAN_SWITCH MXS_GPIO_NR(2, 13)
  127. static int flexcan0_en, flexcan1_en;
  128. static void mx28evk_flexcan_switch(void)
  129. {
  130. if (flexcan0_en || flexcan1_en)
  131. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 1);
  132. else
  133. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 0);
  134. }
  135. static void mx28evk_flexcan0_switch(int enable)
  136. {
  137. flexcan0_en = enable;
  138. mx28evk_flexcan_switch();
  139. }
  140. static void mx28evk_flexcan1_switch(int enable)
  141. {
  142. flexcan1_en = enable;
  143. mx28evk_flexcan_switch();
  144. }
  145. static struct flexcan_platform_data flexcan_pdata[2];
  146. static struct of_dev_auxdata mxs_auxdata_lookup[] __initdata = {
  147. OF_DEV_AUXDATA("fsl,imx23-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  148. OF_DEV_AUXDATA("fsl,imx28-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  149. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80032000, NULL, &flexcan_pdata[0]),
  150. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80034000, NULL, &flexcan_pdata[1]),
  151. { /* sentinel */ }
  152. };
  153. static void __init imx23_timer_init(void)
  154. {
  155. mx23_clocks_init();
  156. clocksource_of_init();
  157. }
  158. static void __init imx28_timer_init(void)
  159. {
  160. mx28_clocks_init();
  161. clocksource_of_init();
  162. }
  163. enum mac_oui {
  164. OUI_FSL,
  165. OUI_DENX,
  166. OUI_CRYSTALFONTZ,
  167. };
  168. static void __init update_fec_mac_prop(enum mac_oui oui)
  169. {
  170. struct device_node *np, *from = NULL;
  171. struct property *newmac;
  172. const u32 *ocotp = mxs_get_ocotp();
  173. u8 *macaddr;
  174. u32 val;
  175. int i;
  176. for (i = 0; i < 2; i++) {
  177. np = of_find_compatible_node(from, NULL, "fsl,imx28-fec");
  178. if (!np)
  179. return;
  180. from = np;
  181. if (of_get_property(np, "local-mac-address", NULL))
  182. continue;
  183. newmac = kzalloc(sizeof(*newmac) + 6, GFP_KERNEL);
  184. if (!newmac)
  185. return;
  186. newmac->value = newmac + 1;
  187. newmac->length = 6;
  188. newmac->name = kstrdup("local-mac-address", GFP_KERNEL);
  189. if (!newmac->name) {
  190. kfree(newmac);
  191. return;
  192. }
  193. /*
  194. * OCOTP only stores the last 4 octets for each mac address,
  195. * so hard-code OUI here.
  196. */
  197. macaddr = newmac->value;
  198. switch (oui) {
  199. case OUI_FSL:
  200. macaddr[0] = 0x00;
  201. macaddr[1] = 0x04;
  202. macaddr[2] = 0x9f;
  203. break;
  204. case OUI_DENX:
  205. macaddr[0] = 0xc0;
  206. macaddr[1] = 0xe5;
  207. macaddr[2] = 0x4e;
  208. break;
  209. case OUI_CRYSTALFONTZ:
  210. macaddr[0] = 0x58;
  211. macaddr[1] = 0xb9;
  212. macaddr[2] = 0xe1;
  213. break;
  214. }
  215. val = ocotp[i];
  216. macaddr[3] = (val >> 16) & 0xff;
  217. macaddr[4] = (val >> 8) & 0xff;
  218. macaddr[5] = (val >> 0) & 0xff;
  219. of_update_property(np, newmac);
  220. }
  221. }
  222. static void __init imx23_evk_init(void)
  223. {
  224. mxsfb_pdata.mode_list = mx23evk_video_modes;
  225. mxsfb_pdata.mode_count = ARRAY_SIZE(mx23evk_video_modes);
  226. mxsfb_pdata.default_bpp = 32;
  227. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  228. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  229. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  230. }
  231. static inline void enable_clk_enet_out(void)
  232. {
  233. struct clk *clk = clk_get_sys("enet_out", NULL);
  234. if (!IS_ERR(clk))
  235. clk_prepare_enable(clk);
  236. }
  237. static void __init imx28_evk_init(void)
  238. {
  239. enable_clk_enet_out();
  240. update_fec_mac_prop(OUI_FSL);
  241. mxsfb_pdata.mode_list = mx28evk_video_modes;
  242. mxsfb_pdata.mode_count = ARRAY_SIZE(mx28evk_video_modes);
  243. mxsfb_pdata.default_bpp = 32;
  244. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  245. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  246. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  247. mxs_saif_clkmux_select(MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0);
  248. }
  249. static void __init imx28_evk_post_init(void)
  250. {
  251. if (!gpio_request_one(MX28EVK_FLEXCAN_SWITCH, GPIOF_DIR_OUT,
  252. "flexcan-switch")) {
  253. flexcan_pdata[0].transceiver_switch = mx28evk_flexcan0_switch;
  254. flexcan_pdata[1].transceiver_switch = mx28evk_flexcan1_switch;
  255. }
  256. }
  257. static void __init m28evk_init(void)
  258. {
  259. mxsfb_pdata.mode_list = m28evk_video_modes;
  260. mxsfb_pdata.mode_count = ARRAY_SIZE(m28evk_video_modes);
  261. mxsfb_pdata.default_bpp = 16;
  262. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  263. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  264. }
  265. static void __init sc_sps1_init(void)
  266. {
  267. enable_clk_enet_out();
  268. }
  269. static int apx4devkit_phy_fixup(struct phy_device *phy)
  270. {
  271. phy->dev_flags |= MICREL_PHY_50MHZ_CLK;
  272. return 0;
  273. }
  274. static void __init apx4devkit_init(void)
  275. {
  276. enable_clk_enet_out();
  277. if (IS_BUILTIN(CONFIG_PHYLIB))
  278. phy_register_fixup_for_uid(PHY_ID_KSZ8051, MICREL_PHY_ID_MASK,
  279. apx4devkit_phy_fixup);
  280. mxsfb_pdata.mode_list = apx4devkit_video_modes;
  281. mxsfb_pdata.mode_count = ARRAY_SIZE(apx4devkit_video_modes);
  282. mxsfb_pdata.default_bpp = 32;
  283. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  284. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  285. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  286. }
  287. #define ENET0_MDC__GPIO_4_0 MXS_GPIO_NR(4, 0)
  288. #define ENET0_MDIO__GPIO_4_1 MXS_GPIO_NR(4, 1)
  289. #define ENET0_RX_EN__GPIO_4_2 MXS_GPIO_NR(4, 2)
  290. #define ENET0_RXD0__GPIO_4_3 MXS_GPIO_NR(4, 3)
  291. #define ENET0_RXD1__GPIO_4_4 MXS_GPIO_NR(4, 4)
  292. #define ENET0_TX_EN__GPIO_4_6 MXS_GPIO_NR(4, 6)
  293. #define ENET0_TXD0__GPIO_4_7 MXS_GPIO_NR(4, 7)
  294. #define ENET0_TXD1__GPIO_4_8 MXS_GPIO_NR(4, 8)
  295. #define ENET_CLK__GPIO_4_16 MXS_GPIO_NR(4, 16)
  296. #define TX28_FEC_PHY_POWER MXS_GPIO_NR(3, 29)
  297. #define TX28_FEC_PHY_RESET MXS_GPIO_NR(4, 13)
  298. #define TX28_FEC_nINT MXS_GPIO_NR(4, 5)
  299. static const struct gpio tx28_gpios[] __initconst = {
  300. { ENET0_MDC__GPIO_4_0, GPIOF_OUT_INIT_LOW, "GPIO_4_0" },
  301. { ENET0_MDIO__GPIO_4_1, GPIOF_OUT_INIT_LOW, "GPIO_4_1" },
  302. { ENET0_RX_EN__GPIO_4_2, GPIOF_OUT_INIT_LOW, "GPIO_4_2" },
  303. { ENET0_RXD0__GPIO_4_3, GPIOF_OUT_INIT_LOW, "GPIO_4_3" },
  304. { ENET0_RXD1__GPIO_4_4, GPIOF_OUT_INIT_LOW, "GPIO_4_4" },
  305. { ENET0_TX_EN__GPIO_4_6, GPIOF_OUT_INIT_LOW, "GPIO_4_6" },
  306. { ENET0_TXD0__GPIO_4_7, GPIOF_OUT_INIT_LOW, "GPIO_4_7" },
  307. { ENET0_TXD1__GPIO_4_8, GPIOF_OUT_INIT_LOW, "GPIO_4_8" },
  308. { ENET_CLK__GPIO_4_16, GPIOF_OUT_INIT_LOW, "GPIO_4_16" },
  309. { TX28_FEC_PHY_POWER, GPIOF_OUT_INIT_LOW, "fec-phy-power" },
  310. { TX28_FEC_PHY_RESET, GPIOF_OUT_INIT_LOW, "fec-phy-reset" },
  311. { TX28_FEC_nINT, GPIOF_DIR_IN, "fec-int" },
  312. };
  313. static void __init tx28_post_init(void)
  314. {
  315. struct device_node *np;
  316. struct platform_device *pdev;
  317. struct pinctrl *pctl;
  318. int ret;
  319. enable_clk_enet_out();
  320. np = of_find_compatible_node(NULL, NULL, "fsl,imx28-fec");
  321. pdev = of_find_device_by_node(np);
  322. if (!pdev) {
  323. pr_err("%s: failed to find fec device\n", __func__);
  324. return;
  325. }
  326. pctl = pinctrl_get_select(&pdev->dev, "gpio_mode");
  327. if (IS_ERR(pctl)) {
  328. pr_err("%s: failed to get pinctrl state\n", __func__);
  329. return;
  330. }
  331. ret = gpio_request_array(tx28_gpios, ARRAY_SIZE(tx28_gpios));
  332. if (ret) {
  333. pr_err("%s: failed to request gpios: %d\n", __func__, ret);
  334. return;
  335. }
  336. /* Power up fec phy */
  337. gpio_set_value(TX28_FEC_PHY_POWER, 1);
  338. msleep(26); /* 25ms according to data sheet */
  339. /* Mode strap pins */
  340. gpio_set_value(ENET0_RX_EN__GPIO_4_2, 1);
  341. gpio_set_value(ENET0_RXD0__GPIO_4_3, 1);
  342. gpio_set_value(ENET0_RXD1__GPIO_4_4, 1);
  343. udelay(100); /* minimum assertion time for nRST */
  344. /* Deasserting FEC PHY RESET */
  345. gpio_set_value(TX28_FEC_PHY_RESET, 1);
  346. pinctrl_put(pctl);
  347. }
  348. static void __init cfa10049_init(void)
  349. {
  350. enable_clk_enet_out();
  351. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  352. mxsfb_pdata.mode_list = cfa10049_video_modes;
  353. mxsfb_pdata.mode_count = ARRAY_SIZE(cfa10049_video_modes);
  354. mxsfb_pdata.default_bpp = 32;
  355. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  356. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  357. }
  358. static void __init cfa10037_init(void)
  359. {
  360. enable_clk_enet_out();
  361. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  362. }
  363. static void __init apf28_init(void)
  364. {
  365. enable_clk_enet_out();
  366. mxsfb_pdata.mode_list = apf28dev_video_modes;
  367. mxsfb_pdata.mode_count = ARRAY_SIZE(apf28dev_video_modes);
  368. mxsfb_pdata.default_bpp = 16;
  369. mxsfb_pdata.ld_intf_width = STMLCDIF_16BIT;
  370. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  371. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  372. }
  373. static void __init mxs_machine_init(void)
  374. {
  375. if (of_machine_is_compatible("fsl,imx28-evk"))
  376. imx28_evk_init();
  377. else if (of_machine_is_compatible("fsl,imx23-evk"))
  378. imx23_evk_init();
  379. else if (of_machine_is_compatible("denx,m28evk"))
  380. m28evk_init();
  381. else if (of_machine_is_compatible("bluegiga,apx4devkit"))
  382. apx4devkit_init();
  383. else if (of_machine_is_compatible("crystalfontz,cfa10037"))
  384. cfa10037_init();
  385. else if (of_machine_is_compatible("crystalfontz,cfa10049"))
  386. cfa10049_init();
  387. else if (of_machine_is_compatible("armadeus,imx28-apf28"))
  388. apf28_init();
  389. else if (of_machine_is_compatible("schulercontrol,imx28-sps1"))
  390. sc_sps1_init();
  391. of_platform_populate(NULL, of_default_bus_match_table,
  392. mxs_auxdata_lookup, NULL);
  393. if (of_machine_is_compatible("karo,tx28"))
  394. tx28_post_init();
  395. if (of_machine_is_compatible("fsl,imx28-evk"))
  396. imx28_evk_post_init();
  397. }
  398. static const char *imx23_dt_compat[] __initdata = {
  399. "fsl,imx23",
  400. NULL,
  401. };
  402. static const char *imx28_dt_compat[] __initdata = {
  403. "fsl,imx28",
  404. NULL,
  405. };
  406. DT_MACHINE_START(IMX23, "Freescale i.MX23 (Device Tree)")
  407. .map_io = mx23_map_io,
  408. .init_irq = icoll_init_irq,
  409. .handle_irq = icoll_handle_irq,
  410. .init_time = imx23_timer_init,
  411. .init_machine = mxs_machine_init,
  412. .dt_compat = imx23_dt_compat,
  413. .restart = mxs_restart,
  414. MACHINE_END
  415. DT_MACHINE_START(IMX28, "Freescale i.MX28 (Device Tree)")
  416. .map_io = mx28_map_io,
  417. .init_irq = icoll_init_irq,
  418. .handle_irq = icoll_handle_irq,
  419. .init_time = imx28_timer_init,
  420. .init_machine = mxs_machine_init,
  421. .dt_compat = imx28_dt_compat,
  422. .restart = mxs_restart,
  423. MACHINE_END