radeon_encoders.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
  214. {
  215. struct drm_device *dev = encoder->dev;
  216. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  217. struct drm_encoder *other_encoder;
  218. struct radeon_encoder *other_radeon_encoder;
  219. if (radeon_encoder->is_ext_encoder)
  220. return NULL;
  221. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  222. if (other_encoder == encoder)
  223. continue;
  224. other_radeon_encoder = to_radeon_encoder(other_encoder);
  225. if (other_radeon_encoder->is_ext_encoder &&
  226. (radeon_encoder->devices & other_radeon_encoder->devices))
  227. return other_encoder;
  228. }
  229. return NULL;
  230. }
  231. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  232. struct drm_display_mode *adjusted_mode)
  233. {
  234. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  235. struct drm_device *dev = encoder->dev;
  236. struct radeon_device *rdev = dev->dev_private;
  237. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  238. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  239. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  240. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  241. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  242. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  243. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  244. adjusted_mode->clock = native_mode->clock;
  245. adjusted_mode->flags = native_mode->flags;
  246. if (ASIC_IS_AVIVO(rdev)) {
  247. adjusted_mode->hdisplay = native_mode->hdisplay;
  248. adjusted_mode->vdisplay = native_mode->vdisplay;
  249. }
  250. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  251. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  252. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  253. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  254. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  255. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  256. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  257. if (ASIC_IS_AVIVO(rdev)) {
  258. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  259. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  260. }
  261. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  262. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  263. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  264. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  265. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  266. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  267. }
  268. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  269. struct drm_display_mode *mode,
  270. struct drm_display_mode *adjusted_mode)
  271. {
  272. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  273. struct drm_device *dev = encoder->dev;
  274. struct radeon_device *rdev = dev->dev_private;
  275. /* set the active encoder to connector routing */
  276. radeon_encoder_set_active_device(encoder);
  277. drm_mode_set_crtcinfo(adjusted_mode, 0);
  278. /* hw bug */
  279. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  280. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  281. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  282. /* get the native mode for LVDS */
  283. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  284. radeon_panel_mode_fixup(encoder, adjusted_mode);
  285. /* get the native mode for TV */
  286. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  287. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  288. if (tv_dac) {
  289. if (tv_dac->tv_std == TV_STD_NTSC ||
  290. tv_dac->tv_std == TV_STD_NTSC_J ||
  291. tv_dac->tv_std == TV_STD_PAL_M)
  292. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  293. else
  294. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  295. }
  296. }
  297. if (ASIC_IS_DCE3(rdev) &&
  298. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  299. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  300. radeon_dp_set_link_config(connector, mode);
  301. }
  302. return true;
  303. }
  304. static void
  305. atombios_dac_setup(struct drm_encoder *encoder, int action)
  306. {
  307. struct drm_device *dev = encoder->dev;
  308. struct radeon_device *rdev = dev->dev_private;
  309. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  310. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  311. int index = 0;
  312. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  313. memset(&args, 0, sizeof(args));
  314. switch (radeon_encoder->encoder_id) {
  315. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  316. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  317. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  318. break;
  319. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  320. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  321. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  322. break;
  323. }
  324. args.ucAction = action;
  325. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  326. args.ucDacStandard = ATOM_DAC1_PS2;
  327. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  328. args.ucDacStandard = ATOM_DAC1_CV;
  329. else {
  330. switch (dac_info->tv_std) {
  331. case TV_STD_PAL:
  332. case TV_STD_PAL_M:
  333. case TV_STD_SCART_PAL:
  334. case TV_STD_SECAM:
  335. case TV_STD_PAL_CN:
  336. args.ucDacStandard = ATOM_DAC1_PAL;
  337. break;
  338. case TV_STD_NTSC:
  339. case TV_STD_NTSC_J:
  340. case TV_STD_PAL_60:
  341. default:
  342. args.ucDacStandard = ATOM_DAC1_NTSC;
  343. break;
  344. }
  345. }
  346. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  347. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  348. }
  349. static void
  350. atombios_tv_setup(struct drm_encoder *encoder, int action)
  351. {
  352. struct drm_device *dev = encoder->dev;
  353. struct radeon_device *rdev = dev->dev_private;
  354. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  355. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  356. int index = 0;
  357. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  358. memset(&args, 0, sizeof(args));
  359. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  360. args.sTVEncoder.ucAction = action;
  361. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  362. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  363. else {
  364. switch (dac_info->tv_std) {
  365. case TV_STD_NTSC:
  366. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  367. break;
  368. case TV_STD_PAL:
  369. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  370. break;
  371. case TV_STD_PAL_M:
  372. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  373. break;
  374. case TV_STD_PAL_60:
  375. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  376. break;
  377. case TV_STD_NTSC_J:
  378. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  379. break;
  380. case TV_STD_SCART_PAL:
  381. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  382. break;
  383. case TV_STD_SECAM:
  384. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  385. break;
  386. case TV_STD_PAL_CN:
  387. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  388. break;
  389. default:
  390. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  391. break;
  392. }
  393. }
  394. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  395. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  396. }
  397. union dvo_encoder_control {
  398. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  399. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  400. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  401. };
  402. void
  403. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  404. {
  405. struct drm_device *dev = encoder->dev;
  406. struct radeon_device *rdev = dev->dev_private;
  407. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  408. union dvo_encoder_control args;
  409. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  410. memset(&args, 0, sizeof(args));
  411. if (ASIC_IS_DCE3(rdev)) {
  412. /* DCE3+ */
  413. args.dvo_v3.ucAction = action;
  414. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  415. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  416. } else if (ASIC_IS_DCE2(rdev)) {
  417. /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
  418. args.dvo.sDVOEncoder.ucAction = action;
  419. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  420. /* DFP1, CRT1, TV1 depending on the type of port */
  421. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  422. if (radeon_encoder->pixel_clock > 165000)
  423. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  424. } else {
  425. /* R4xx, R5xx */
  426. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  427. if (radeon_encoder->pixel_clock > 165000)
  428. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  429. /*if (pScrn->rgbBits == 8)*/
  430. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  431. }
  432. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  433. }
  434. union lvds_encoder_control {
  435. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  436. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  437. };
  438. void
  439. atombios_digital_setup(struct drm_encoder *encoder, int action)
  440. {
  441. struct drm_device *dev = encoder->dev;
  442. struct radeon_device *rdev = dev->dev_private;
  443. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  444. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  445. union lvds_encoder_control args;
  446. int index = 0;
  447. int hdmi_detected = 0;
  448. uint8_t frev, crev;
  449. if (!dig)
  450. return;
  451. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  452. hdmi_detected = 1;
  453. memset(&args, 0, sizeof(args));
  454. switch (radeon_encoder->encoder_id) {
  455. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  456. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  457. break;
  458. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  459. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  460. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  461. break;
  462. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  463. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  464. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  465. else
  466. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  467. break;
  468. }
  469. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  470. return;
  471. switch (frev) {
  472. case 1:
  473. case 2:
  474. switch (crev) {
  475. case 1:
  476. args.v1.ucMisc = 0;
  477. args.v1.ucAction = action;
  478. if (hdmi_detected)
  479. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  480. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  481. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  482. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  483. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  484. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  485. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  486. } else {
  487. if (dig->linkb)
  488. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  489. if (radeon_encoder->pixel_clock > 165000)
  490. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  491. /*if (pScrn->rgbBits == 8) */
  492. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  493. }
  494. break;
  495. case 2:
  496. case 3:
  497. args.v2.ucMisc = 0;
  498. args.v2.ucAction = action;
  499. if (crev == 3) {
  500. if (dig->coherent_mode)
  501. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  502. }
  503. if (hdmi_detected)
  504. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  505. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  506. args.v2.ucTruncate = 0;
  507. args.v2.ucSpatial = 0;
  508. args.v2.ucTemporal = 0;
  509. args.v2.ucFRC = 0;
  510. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  511. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  512. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  513. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  514. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  515. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  516. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  517. }
  518. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  519. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  520. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  521. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  522. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  523. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  524. }
  525. } else {
  526. if (dig->linkb)
  527. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  528. if (radeon_encoder->pixel_clock > 165000)
  529. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  530. }
  531. break;
  532. default:
  533. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  534. break;
  535. }
  536. break;
  537. default:
  538. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  539. break;
  540. }
  541. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  542. }
  543. int
  544. atombios_get_encoder_mode(struct drm_encoder *encoder)
  545. {
  546. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  547. struct drm_device *dev = encoder->dev;
  548. struct radeon_device *rdev = dev->dev_private;
  549. struct drm_connector *connector;
  550. struct radeon_connector *radeon_connector;
  551. struct radeon_connector_atom_dig *dig_connector;
  552. connector = radeon_get_connector_for_encoder(encoder);
  553. if (!connector) {
  554. switch (radeon_encoder->encoder_id) {
  555. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  556. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  557. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  558. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  559. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  560. return ATOM_ENCODER_MODE_DVI;
  561. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  562. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  563. default:
  564. return ATOM_ENCODER_MODE_CRT;
  565. }
  566. }
  567. radeon_connector = to_radeon_connector(connector);
  568. switch (connector->connector_type) {
  569. case DRM_MODE_CONNECTOR_DVII:
  570. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  571. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  572. /* fix me */
  573. if (ASIC_IS_DCE4(rdev))
  574. return ATOM_ENCODER_MODE_DVI;
  575. else
  576. return ATOM_ENCODER_MODE_HDMI;
  577. } else if (radeon_connector->use_digital)
  578. return ATOM_ENCODER_MODE_DVI;
  579. else
  580. return ATOM_ENCODER_MODE_CRT;
  581. break;
  582. case DRM_MODE_CONNECTOR_DVID:
  583. case DRM_MODE_CONNECTOR_HDMIA:
  584. default:
  585. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  586. /* fix me */
  587. if (ASIC_IS_DCE4(rdev))
  588. return ATOM_ENCODER_MODE_DVI;
  589. else
  590. return ATOM_ENCODER_MODE_HDMI;
  591. } else
  592. return ATOM_ENCODER_MODE_DVI;
  593. break;
  594. case DRM_MODE_CONNECTOR_LVDS:
  595. return ATOM_ENCODER_MODE_LVDS;
  596. break;
  597. case DRM_MODE_CONNECTOR_DisplayPort:
  598. case DRM_MODE_CONNECTOR_eDP:
  599. dig_connector = radeon_connector->con_priv;
  600. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  601. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  602. return ATOM_ENCODER_MODE_DP;
  603. else if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  604. /* fix me */
  605. if (ASIC_IS_DCE4(rdev))
  606. return ATOM_ENCODER_MODE_DVI;
  607. else
  608. return ATOM_ENCODER_MODE_HDMI;
  609. } else
  610. return ATOM_ENCODER_MODE_DVI;
  611. break;
  612. case DRM_MODE_CONNECTOR_DVIA:
  613. case DRM_MODE_CONNECTOR_VGA:
  614. return ATOM_ENCODER_MODE_CRT;
  615. break;
  616. case DRM_MODE_CONNECTOR_Composite:
  617. case DRM_MODE_CONNECTOR_SVIDEO:
  618. case DRM_MODE_CONNECTOR_9PinDIN:
  619. /* fix me */
  620. return ATOM_ENCODER_MODE_TV;
  621. /*return ATOM_ENCODER_MODE_CV;*/
  622. break;
  623. }
  624. }
  625. /*
  626. * DIG Encoder/Transmitter Setup
  627. *
  628. * DCE 3.0/3.1
  629. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  630. * Supports up to 3 digital outputs
  631. * - 2 DIG encoder blocks.
  632. * DIG1 can drive UNIPHY link A or link B
  633. * DIG2 can drive UNIPHY link B or LVTMA
  634. *
  635. * DCE 3.2
  636. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  637. * Supports up to 5 digital outputs
  638. * - 2 DIG encoder blocks.
  639. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  640. *
  641. * DCE 4.0
  642. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  643. * Supports up to 6 digital outputs
  644. * - 6 DIG encoder blocks.
  645. * - DIG to PHY mapping is hardcoded
  646. * DIG1 drives UNIPHY0 link A, A+B
  647. * DIG2 drives UNIPHY0 link B
  648. * DIG3 drives UNIPHY1 link A, A+B
  649. * DIG4 drives UNIPHY1 link B
  650. * DIG5 drives UNIPHY2 link A, A+B
  651. * DIG6 drives UNIPHY2 link B
  652. *
  653. * DCE 4.1
  654. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  655. * Supports up to 6 digital outputs
  656. * - 2 DIG encoder blocks.
  657. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  658. *
  659. * Routing
  660. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  661. * Examples:
  662. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  663. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  664. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  665. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  666. */
  667. union dig_encoder_control {
  668. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  669. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  670. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  671. };
  672. void
  673. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  674. {
  675. struct drm_device *dev = encoder->dev;
  676. struct radeon_device *rdev = dev->dev_private;
  677. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  678. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  679. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  680. union dig_encoder_control args;
  681. int index = 0;
  682. uint8_t frev, crev;
  683. int dp_clock = 0;
  684. int dp_lane_count = 0;
  685. if (connector) {
  686. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  687. struct radeon_connector_atom_dig *dig_connector =
  688. radeon_connector->con_priv;
  689. dp_clock = dig_connector->dp_clock;
  690. dp_lane_count = dig_connector->dp_lane_count;
  691. }
  692. /* no dig encoder assigned */
  693. if (dig->dig_encoder == -1)
  694. return;
  695. memset(&args, 0, sizeof(args));
  696. if (ASIC_IS_DCE4(rdev))
  697. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  698. else {
  699. if (dig->dig_encoder)
  700. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  701. else
  702. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  703. }
  704. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  705. return;
  706. args.v1.ucAction = action;
  707. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  708. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  709. if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  710. if (dp_clock == 270000)
  711. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  712. args.v1.ucLaneNum = dp_lane_count;
  713. } else if (radeon_encoder->pixel_clock > 165000)
  714. args.v1.ucLaneNum = 8;
  715. else
  716. args.v1.ucLaneNum = 4;
  717. if (ASIC_IS_DCE4(rdev)) {
  718. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  719. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  720. } else {
  721. switch (radeon_encoder->encoder_id) {
  722. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  723. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  724. break;
  725. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  726. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  727. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  728. break;
  729. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  730. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  731. break;
  732. }
  733. if (dig->linkb)
  734. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  735. else
  736. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  737. }
  738. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  739. }
  740. union dig_transmitter_control {
  741. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  742. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  743. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  744. };
  745. void
  746. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  747. {
  748. struct drm_device *dev = encoder->dev;
  749. struct radeon_device *rdev = dev->dev_private;
  750. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  751. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  752. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  753. union dig_transmitter_control args;
  754. int index = 0;
  755. uint8_t frev, crev;
  756. bool is_dp = false;
  757. int pll_id = 0;
  758. int dp_clock = 0;
  759. int dp_lane_count = 0;
  760. int connector_object_id = 0;
  761. int igp_lane_info = 0;
  762. if (connector) {
  763. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  764. struct radeon_connector_atom_dig *dig_connector =
  765. radeon_connector->con_priv;
  766. dp_clock = dig_connector->dp_clock;
  767. dp_lane_count = dig_connector->dp_lane_count;
  768. connector_object_id =
  769. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  770. igp_lane_info = dig_connector->igp_lane_info;
  771. }
  772. /* no dig encoder assigned */
  773. if (dig->dig_encoder == -1)
  774. return;
  775. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  776. is_dp = true;
  777. memset(&args, 0, sizeof(args));
  778. switch (radeon_encoder->encoder_id) {
  779. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  780. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  781. break;
  782. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  783. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  784. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  785. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  786. break;
  787. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  788. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  789. break;
  790. }
  791. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  792. return;
  793. args.v1.ucAction = action;
  794. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  795. args.v1.usInitInfo = connector_object_id;
  796. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  797. args.v1.asMode.ucLaneSel = lane_num;
  798. args.v1.asMode.ucLaneSet = lane_set;
  799. } else {
  800. if (is_dp)
  801. args.v1.usPixelClock =
  802. cpu_to_le16(dp_clock / 10);
  803. else if (radeon_encoder->pixel_clock > 165000)
  804. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  805. else
  806. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  807. }
  808. if (ASIC_IS_DCE4(rdev)) {
  809. if (is_dp)
  810. args.v3.ucLaneNum = dp_lane_count;
  811. else if (radeon_encoder->pixel_clock > 165000)
  812. args.v3.ucLaneNum = 8;
  813. else
  814. args.v3.ucLaneNum = 4;
  815. if (dig->linkb) {
  816. args.v3.acConfig.ucLinkSel = 1;
  817. args.v3.acConfig.ucEncoderSel = 1;
  818. }
  819. /* Select the PLL for the PHY
  820. * DP PHY should be clocked from external src if there is
  821. * one.
  822. */
  823. if (encoder->crtc) {
  824. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  825. pll_id = radeon_crtc->pll_id;
  826. }
  827. if (is_dp && rdev->clock.dp_extclk)
  828. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  829. else
  830. args.v3.acConfig.ucRefClkSource = pll_id;
  831. switch (radeon_encoder->encoder_id) {
  832. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  833. args.v3.acConfig.ucTransmitterSel = 0;
  834. break;
  835. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  836. args.v3.acConfig.ucTransmitterSel = 1;
  837. break;
  838. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  839. args.v3.acConfig.ucTransmitterSel = 2;
  840. break;
  841. }
  842. if (is_dp)
  843. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  844. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  845. if (dig->coherent_mode)
  846. args.v3.acConfig.fCoherentMode = 1;
  847. if (radeon_encoder->pixel_clock > 165000)
  848. args.v3.acConfig.fDualLinkConnector = 1;
  849. }
  850. } else if (ASIC_IS_DCE32(rdev)) {
  851. args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
  852. if (dig->linkb)
  853. args.v2.acConfig.ucLinkSel = 1;
  854. switch (radeon_encoder->encoder_id) {
  855. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  856. args.v2.acConfig.ucTransmitterSel = 0;
  857. break;
  858. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  859. args.v2.acConfig.ucTransmitterSel = 1;
  860. break;
  861. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  862. args.v2.acConfig.ucTransmitterSel = 2;
  863. break;
  864. }
  865. if (is_dp)
  866. args.v2.acConfig.fCoherentMode = 1;
  867. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  868. if (dig->coherent_mode)
  869. args.v2.acConfig.fCoherentMode = 1;
  870. if (radeon_encoder->pixel_clock > 165000)
  871. args.v2.acConfig.fDualLinkConnector = 1;
  872. }
  873. } else {
  874. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  875. if (dig->dig_encoder)
  876. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  877. else
  878. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  879. if ((rdev->flags & RADEON_IS_IGP) &&
  880. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  881. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  882. if (igp_lane_info & 0x1)
  883. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  884. else if (igp_lane_info & 0x2)
  885. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  886. else if (igp_lane_info & 0x4)
  887. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  888. else if (igp_lane_info & 0x8)
  889. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  890. } else {
  891. if (igp_lane_info & 0x3)
  892. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  893. else if (igp_lane_info & 0xc)
  894. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  895. }
  896. }
  897. if (dig->linkb)
  898. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  899. else
  900. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  901. if (is_dp)
  902. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  903. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  904. if (dig->coherent_mode)
  905. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  906. if (radeon_encoder->pixel_clock > 165000)
  907. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  908. }
  909. }
  910. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  911. }
  912. void
  913. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  914. {
  915. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  916. struct drm_device *dev = radeon_connector->base.dev;
  917. struct radeon_device *rdev = dev->dev_private;
  918. union dig_transmitter_control args;
  919. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  920. uint8_t frev, crev;
  921. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  922. return;
  923. if (!ASIC_IS_DCE4(rdev))
  924. return;
  925. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) ||
  926. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  927. return;
  928. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  929. return;
  930. memset(&args, 0, sizeof(args));
  931. args.v1.ucAction = action;
  932. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  933. }
  934. union external_encoder_control {
  935. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  936. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  937. };
  938. static void
  939. atombios_external_encoder_setup(struct drm_encoder *encoder,
  940. struct drm_encoder *ext_encoder,
  941. int action)
  942. {
  943. struct drm_device *dev = encoder->dev;
  944. struct radeon_device *rdev = dev->dev_private;
  945. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  946. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  947. union external_encoder_control args;
  948. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  949. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  950. u8 frev, crev;
  951. int dp_clock = 0;
  952. int dp_lane_count = 0;
  953. int connector_object_id = 0;
  954. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  955. if (connector) {
  956. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  957. struct radeon_connector_atom_dig *dig_connector =
  958. radeon_connector->con_priv;
  959. dp_clock = dig_connector->dp_clock;
  960. dp_lane_count = dig_connector->dp_lane_count;
  961. connector_object_id =
  962. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  963. }
  964. memset(&args, 0, sizeof(args));
  965. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  966. return;
  967. switch (frev) {
  968. case 1:
  969. /* no params on frev 1 */
  970. break;
  971. case 2:
  972. switch (crev) {
  973. case 1:
  974. case 2:
  975. args.v1.sDigEncoder.ucAction = action;
  976. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  977. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  978. if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  979. if (dp_clock == 270000)
  980. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  981. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  982. } else if (radeon_encoder->pixel_clock > 165000)
  983. args.v1.sDigEncoder.ucLaneNum = 8;
  984. else
  985. args.v1.sDigEncoder.ucLaneNum = 4;
  986. break;
  987. case 3:
  988. args.v3.sExtEncoder.ucAction = action;
  989. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  990. args.v3.sExtEncoder.usConnectorId = connector_object_id;
  991. else
  992. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  993. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  994. if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  995. if (dp_clock == 270000)
  996. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  997. else if (dp_clock == 540000)
  998. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  999. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1000. } else if (radeon_encoder->pixel_clock > 165000)
  1001. args.v3.sExtEncoder.ucLaneNum = 8;
  1002. else
  1003. args.v3.sExtEncoder.ucLaneNum = 4;
  1004. switch (ext_enum) {
  1005. case GRAPH_OBJECT_ENUM_ID1:
  1006. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1007. break;
  1008. case GRAPH_OBJECT_ENUM_ID2:
  1009. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1010. break;
  1011. case GRAPH_OBJECT_ENUM_ID3:
  1012. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1013. break;
  1014. }
  1015. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1016. break;
  1017. default:
  1018. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1019. return;
  1020. }
  1021. break;
  1022. default:
  1023. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1024. return;
  1025. }
  1026. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1027. }
  1028. static void
  1029. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1030. {
  1031. struct drm_device *dev = encoder->dev;
  1032. struct radeon_device *rdev = dev->dev_private;
  1033. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1034. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1035. ENABLE_YUV_PS_ALLOCATION args;
  1036. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1037. uint32_t temp, reg;
  1038. memset(&args, 0, sizeof(args));
  1039. if (rdev->family >= CHIP_R600)
  1040. reg = R600_BIOS_3_SCRATCH;
  1041. else
  1042. reg = RADEON_BIOS_3_SCRATCH;
  1043. /* XXX: fix up scratch reg handling */
  1044. temp = RREG32(reg);
  1045. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1046. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1047. (radeon_crtc->crtc_id << 18)));
  1048. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1049. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1050. else
  1051. WREG32(reg, 0);
  1052. if (enable)
  1053. args.ucEnable = ATOM_ENABLE;
  1054. args.ucCRTC = radeon_crtc->crtc_id;
  1055. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1056. WREG32(reg, temp);
  1057. }
  1058. static void
  1059. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1060. {
  1061. struct drm_device *dev = encoder->dev;
  1062. struct radeon_device *rdev = dev->dev_private;
  1063. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1064. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1065. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1066. int index = 0;
  1067. bool is_dig = false;
  1068. memset(&args, 0, sizeof(args));
  1069. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1070. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1071. radeon_encoder->active_device);
  1072. switch (radeon_encoder->encoder_id) {
  1073. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1074. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1075. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1076. break;
  1077. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1078. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1079. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1080. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1081. is_dig = true;
  1082. break;
  1083. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1084. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1085. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1086. break;
  1087. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1088. if (ASIC_IS_DCE3(rdev))
  1089. is_dig = true;
  1090. else
  1091. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1092. break;
  1093. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1094. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1095. break;
  1096. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1097. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1098. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1099. else
  1100. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1101. break;
  1102. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1103. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1104. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1105. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1106. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1107. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1108. else
  1109. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1110. break;
  1111. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1112. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1113. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1114. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1115. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1116. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1117. else
  1118. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1119. break;
  1120. }
  1121. if (is_dig) {
  1122. switch (mode) {
  1123. case DRM_MODE_DPMS_ON:
  1124. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1125. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1126. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1127. if (connector &&
  1128. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1129. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1130. struct radeon_connector_atom_dig *radeon_dig_connector =
  1131. radeon_connector->con_priv;
  1132. atombios_set_edp_panel_power(connector,
  1133. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1134. radeon_dig_connector->edp_on = true;
  1135. }
  1136. dp_link_train(encoder, connector);
  1137. if (ASIC_IS_DCE4(rdev))
  1138. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
  1139. }
  1140. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1141. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1142. break;
  1143. case DRM_MODE_DPMS_STANDBY:
  1144. case DRM_MODE_DPMS_SUSPEND:
  1145. case DRM_MODE_DPMS_OFF:
  1146. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1147. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1148. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1149. if (ASIC_IS_DCE4(rdev))
  1150. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
  1151. if (connector &&
  1152. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1153. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1154. struct radeon_connector_atom_dig *radeon_dig_connector =
  1155. radeon_connector->con_priv;
  1156. atombios_set_edp_panel_power(connector,
  1157. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1158. radeon_dig_connector->edp_on = false;
  1159. }
  1160. }
  1161. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1162. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1163. break;
  1164. }
  1165. } else {
  1166. switch (mode) {
  1167. case DRM_MODE_DPMS_ON:
  1168. args.ucAction = ATOM_ENABLE;
  1169. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1170. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1171. args.ucAction = ATOM_LCD_BLON;
  1172. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1173. }
  1174. break;
  1175. case DRM_MODE_DPMS_STANDBY:
  1176. case DRM_MODE_DPMS_SUSPEND:
  1177. case DRM_MODE_DPMS_OFF:
  1178. args.ucAction = ATOM_DISABLE;
  1179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1180. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1181. args.ucAction = ATOM_LCD_BLOFF;
  1182. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1183. }
  1184. break;
  1185. }
  1186. }
  1187. if (ext_encoder) {
  1188. int action;
  1189. switch (mode) {
  1190. case DRM_MODE_DPMS_ON:
  1191. default:
  1192. if (ASIC_IS_DCE41(rdev))
  1193. action = EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT;
  1194. else
  1195. action = ATOM_ENABLE;
  1196. break;
  1197. case DRM_MODE_DPMS_STANDBY:
  1198. case DRM_MODE_DPMS_SUSPEND:
  1199. case DRM_MODE_DPMS_OFF:
  1200. if (ASIC_IS_DCE41(rdev))
  1201. action = EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT;
  1202. else
  1203. action = ATOM_DISABLE;
  1204. break;
  1205. }
  1206. atombios_external_encoder_setup(encoder, ext_encoder, action);
  1207. }
  1208. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1209. }
  1210. union crtc_source_param {
  1211. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1212. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1213. };
  1214. static void
  1215. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1216. {
  1217. struct drm_device *dev = encoder->dev;
  1218. struct radeon_device *rdev = dev->dev_private;
  1219. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1220. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1221. union crtc_source_param args;
  1222. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1223. uint8_t frev, crev;
  1224. struct radeon_encoder_atom_dig *dig;
  1225. memset(&args, 0, sizeof(args));
  1226. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1227. return;
  1228. switch (frev) {
  1229. case 1:
  1230. switch (crev) {
  1231. case 1:
  1232. default:
  1233. if (ASIC_IS_AVIVO(rdev))
  1234. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1235. else {
  1236. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1237. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1238. } else {
  1239. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1240. }
  1241. }
  1242. switch (radeon_encoder->encoder_id) {
  1243. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1244. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1245. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1246. break;
  1247. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1248. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1249. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1250. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1251. else
  1252. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1253. break;
  1254. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1255. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1256. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1257. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1258. break;
  1259. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1260. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1261. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1262. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1263. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1264. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1265. else
  1266. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1267. break;
  1268. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1269. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1270. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1271. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1272. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1273. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1274. else
  1275. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1276. break;
  1277. }
  1278. break;
  1279. case 2:
  1280. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1281. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1282. switch (radeon_encoder->encoder_id) {
  1283. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1284. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1285. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1286. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1287. dig = radeon_encoder->enc_priv;
  1288. switch (dig->dig_encoder) {
  1289. case 0:
  1290. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1291. break;
  1292. case 1:
  1293. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1294. break;
  1295. case 2:
  1296. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1297. break;
  1298. case 3:
  1299. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1300. break;
  1301. case 4:
  1302. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1303. break;
  1304. case 5:
  1305. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1306. break;
  1307. }
  1308. break;
  1309. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1310. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1311. break;
  1312. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1313. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1314. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1315. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1316. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1317. else
  1318. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1319. break;
  1320. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1321. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1322. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1323. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1324. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1325. else
  1326. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1327. break;
  1328. }
  1329. break;
  1330. }
  1331. break;
  1332. default:
  1333. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1334. return;
  1335. }
  1336. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1337. /* update scratch regs with new routing */
  1338. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1339. }
  1340. static void
  1341. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1342. struct drm_display_mode *mode)
  1343. {
  1344. struct drm_device *dev = encoder->dev;
  1345. struct radeon_device *rdev = dev->dev_private;
  1346. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1347. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1348. /* Funky macbooks */
  1349. if ((dev->pdev->device == 0x71C5) &&
  1350. (dev->pdev->subsystem_vendor == 0x106b) &&
  1351. (dev->pdev->subsystem_device == 0x0080)) {
  1352. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1353. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1354. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1355. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1356. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1357. }
  1358. }
  1359. /* set scaler clears this on some chips */
  1360. /* XXX check DCE4 */
  1361. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1362. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1363. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1364. AVIVO_D1MODE_INTERLEAVE_EN);
  1365. }
  1366. }
  1367. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1368. {
  1369. struct drm_device *dev = encoder->dev;
  1370. struct radeon_device *rdev = dev->dev_private;
  1371. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1372. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1373. struct drm_encoder *test_encoder;
  1374. struct radeon_encoder_atom_dig *dig;
  1375. uint32_t dig_enc_in_use = 0;
  1376. if (ASIC_IS_DCE4(rdev)) {
  1377. dig = radeon_encoder->enc_priv;
  1378. if (ASIC_IS_DCE41(rdev)) {
  1379. if (dig->linkb)
  1380. return 1;
  1381. else
  1382. return 0;
  1383. } else {
  1384. switch (radeon_encoder->encoder_id) {
  1385. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1386. if (dig->linkb)
  1387. return 1;
  1388. else
  1389. return 0;
  1390. break;
  1391. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1392. if (dig->linkb)
  1393. return 3;
  1394. else
  1395. return 2;
  1396. break;
  1397. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1398. if (dig->linkb)
  1399. return 5;
  1400. else
  1401. return 4;
  1402. break;
  1403. }
  1404. }
  1405. }
  1406. /* on DCE32 and encoder can driver any block so just crtc id */
  1407. if (ASIC_IS_DCE32(rdev)) {
  1408. return radeon_crtc->crtc_id;
  1409. }
  1410. /* on DCE3 - LVTMA can only be driven by DIGB */
  1411. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1412. struct radeon_encoder *radeon_test_encoder;
  1413. if (encoder == test_encoder)
  1414. continue;
  1415. if (!radeon_encoder_is_digital(test_encoder))
  1416. continue;
  1417. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1418. dig = radeon_test_encoder->enc_priv;
  1419. if (dig->dig_encoder >= 0)
  1420. dig_enc_in_use |= (1 << dig->dig_encoder);
  1421. }
  1422. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1423. if (dig_enc_in_use & 0x2)
  1424. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1425. return 1;
  1426. }
  1427. if (!(dig_enc_in_use & 1))
  1428. return 0;
  1429. return 1;
  1430. }
  1431. static void
  1432. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1433. struct drm_display_mode *mode,
  1434. struct drm_display_mode *adjusted_mode)
  1435. {
  1436. struct drm_device *dev = encoder->dev;
  1437. struct radeon_device *rdev = dev->dev_private;
  1438. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1439. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1440. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1441. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1442. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1443. atombios_yuv_setup(encoder, true);
  1444. else
  1445. atombios_yuv_setup(encoder, false);
  1446. }
  1447. switch (radeon_encoder->encoder_id) {
  1448. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1449. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1450. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1451. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1452. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1453. break;
  1454. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1455. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1456. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1457. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1458. if (ASIC_IS_DCE4(rdev)) {
  1459. /* disable the transmitter */
  1460. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1461. /* setup and enable the encoder */
  1462. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1463. /* init and enable the transmitter */
  1464. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1465. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1466. } else {
  1467. /* disable the encoder and transmitter */
  1468. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1469. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1470. /* setup and enable the encoder and transmitter */
  1471. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1472. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1473. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1474. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1475. }
  1476. break;
  1477. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1478. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1479. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1480. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1481. break;
  1482. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1483. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1484. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1485. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1486. atombios_dac_setup(encoder, ATOM_ENABLE);
  1487. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1488. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1489. atombios_tv_setup(encoder, ATOM_ENABLE);
  1490. else
  1491. atombios_tv_setup(encoder, ATOM_DISABLE);
  1492. }
  1493. break;
  1494. }
  1495. if (ext_encoder) {
  1496. if (ASIC_IS_DCE41(rdev)) {
  1497. atombios_external_encoder_setup(encoder, ext_encoder,
  1498. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1499. atombios_external_encoder_setup(encoder, ext_encoder,
  1500. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1501. } else
  1502. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1503. }
  1504. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1505. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1506. r600_hdmi_enable(encoder);
  1507. r600_hdmi_setmode(encoder, adjusted_mode);
  1508. }
  1509. }
  1510. static bool
  1511. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1512. {
  1513. struct drm_device *dev = encoder->dev;
  1514. struct radeon_device *rdev = dev->dev_private;
  1515. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1516. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1517. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1518. ATOM_DEVICE_CV_SUPPORT |
  1519. ATOM_DEVICE_CRT_SUPPORT)) {
  1520. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1521. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1522. uint8_t frev, crev;
  1523. memset(&args, 0, sizeof(args));
  1524. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1525. return false;
  1526. args.sDacload.ucMisc = 0;
  1527. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1528. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1529. args.sDacload.ucDacType = ATOM_DAC_A;
  1530. else
  1531. args.sDacload.ucDacType = ATOM_DAC_B;
  1532. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1533. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1534. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1535. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1536. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1537. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1538. if (crev >= 3)
  1539. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1540. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1541. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1542. if (crev >= 3)
  1543. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1544. }
  1545. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1546. return true;
  1547. } else
  1548. return false;
  1549. }
  1550. static enum drm_connector_status
  1551. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1552. {
  1553. struct drm_device *dev = encoder->dev;
  1554. struct radeon_device *rdev = dev->dev_private;
  1555. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1556. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1557. uint32_t bios_0_scratch;
  1558. if (!atombios_dac_load_detect(encoder, connector)) {
  1559. DRM_DEBUG_KMS("detect returned false \n");
  1560. return connector_status_unknown;
  1561. }
  1562. if (rdev->family >= CHIP_R600)
  1563. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1564. else
  1565. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1566. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1567. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1568. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1569. return connector_status_connected;
  1570. }
  1571. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1572. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1573. return connector_status_connected;
  1574. }
  1575. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1576. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1577. return connector_status_connected;
  1578. }
  1579. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1580. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1581. return connector_status_connected; /* CTV */
  1582. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1583. return connector_status_connected; /* STV */
  1584. }
  1585. return connector_status_disconnected;
  1586. }
  1587. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1588. {
  1589. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1590. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1591. if (radeon_encoder->active_device &
  1592. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1593. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1594. if (dig)
  1595. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1596. }
  1597. radeon_atom_output_lock(encoder, true);
  1598. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1599. /* select the clock/data port if it uses a router */
  1600. if (connector) {
  1601. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1602. if (radeon_connector->router.cd_valid)
  1603. radeon_router_select_cd_port(radeon_connector);
  1604. }
  1605. /* this is needed for the pll/ss setup to work correctly in some cases */
  1606. atombios_set_encoder_crtc_source(encoder);
  1607. }
  1608. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1609. {
  1610. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1611. radeon_atom_output_lock(encoder, false);
  1612. }
  1613. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1614. {
  1615. struct drm_device *dev = encoder->dev;
  1616. struct radeon_device *rdev = dev->dev_private;
  1617. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1618. struct radeon_encoder_atom_dig *dig;
  1619. /* check for pre-DCE3 cards with shared encoders;
  1620. * can't really use the links individually, so don't disable
  1621. * the encoder if it's in use by another connector
  1622. */
  1623. if (!ASIC_IS_DCE3(rdev)) {
  1624. struct drm_encoder *other_encoder;
  1625. struct radeon_encoder *other_radeon_encoder;
  1626. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1627. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1628. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1629. drm_helper_encoder_in_use(other_encoder))
  1630. goto disable_done;
  1631. }
  1632. }
  1633. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1634. switch (radeon_encoder->encoder_id) {
  1635. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1636. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1637. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1638. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1639. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1640. break;
  1641. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1642. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1643. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1644. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1645. if (ASIC_IS_DCE4(rdev))
  1646. /* disable the transmitter */
  1647. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1648. else {
  1649. /* disable the encoder and transmitter */
  1650. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1651. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1652. }
  1653. break;
  1654. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1655. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1656. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1657. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1658. break;
  1659. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1660. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1661. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1662. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1663. atombios_dac_setup(encoder, ATOM_DISABLE);
  1664. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1665. atombios_tv_setup(encoder, ATOM_DISABLE);
  1666. break;
  1667. }
  1668. disable_done:
  1669. if (radeon_encoder_is_digital(encoder)) {
  1670. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1671. r600_hdmi_disable(encoder);
  1672. dig = radeon_encoder->enc_priv;
  1673. dig->dig_encoder = -1;
  1674. }
  1675. radeon_encoder->active_device = 0;
  1676. }
  1677. /* these are handled by the primary encoders */
  1678. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1679. {
  1680. }
  1681. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1682. {
  1683. }
  1684. static void
  1685. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1686. struct drm_display_mode *mode,
  1687. struct drm_display_mode *adjusted_mode)
  1688. {
  1689. }
  1690. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1691. {
  1692. }
  1693. static void
  1694. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1695. {
  1696. }
  1697. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1698. struct drm_display_mode *mode,
  1699. struct drm_display_mode *adjusted_mode)
  1700. {
  1701. return true;
  1702. }
  1703. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1704. .dpms = radeon_atom_ext_dpms,
  1705. .mode_fixup = radeon_atom_ext_mode_fixup,
  1706. .prepare = radeon_atom_ext_prepare,
  1707. .mode_set = radeon_atom_ext_mode_set,
  1708. .commit = radeon_atom_ext_commit,
  1709. .disable = radeon_atom_ext_disable,
  1710. /* no detect for TMDS/LVDS yet */
  1711. };
  1712. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1713. .dpms = radeon_atom_encoder_dpms,
  1714. .mode_fixup = radeon_atom_mode_fixup,
  1715. .prepare = radeon_atom_encoder_prepare,
  1716. .mode_set = radeon_atom_encoder_mode_set,
  1717. .commit = radeon_atom_encoder_commit,
  1718. .disable = radeon_atom_encoder_disable,
  1719. /* no detect for TMDS/LVDS yet */
  1720. };
  1721. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1722. .dpms = radeon_atom_encoder_dpms,
  1723. .mode_fixup = radeon_atom_mode_fixup,
  1724. .prepare = radeon_atom_encoder_prepare,
  1725. .mode_set = radeon_atom_encoder_mode_set,
  1726. .commit = radeon_atom_encoder_commit,
  1727. .detect = radeon_atom_dac_detect,
  1728. };
  1729. void radeon_enc_destroy(struct drm_encoder *encoder)
  1730. {
  1731. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1732. kfree(radeon_encoder->enc_priv);
  1733. drm_encoder_cleanup(encoder);
  1734. kfree(radeon_encoder);
  1735. }
  1736. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1737. .destroy = radeon_enc_destroy,
  1738. };
  1739. struct radeon_encoder_atom_dac *
  1740. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1741. {
  1742. struct drm_device *dev = radeon_encoder->base.dev;
  1743. struct radeon_device *rdev = dev->dev_private;
  1744. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1745. if (!dac)
  1746. return NULL;
  1747. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1748. return dac;
  1749. }
  1750. struct radeon_encoder_atom_dig *
  1751. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1752. {
  1753. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1754. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1755. if (!dig)
  1756. return NULL;
  1757. /* coherent mode by default */
  1758. dig->coherent_mode = true;
  1759. dig->dig_encoder = -1;
  1760. if (encoder_enum == 2)
  1761. dig->linkb = true;
  1762. else
  1763. dig->linkb = false;
  1764. return dig;
  1765. }
  1766. void
  1767. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1768. {
  1769. struct radeon_device *rdev = dev->dev_private;
  1770. struct drm_encoder *encoder;
  1771. struct radeon_encoder *radeon_encoder;
  1772. /* see if we already added it */
  1773. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1774. radeon_encoder = to_radeon_encoder(encoder);
  1775. if (radeon_encoder->encoder_enum == encoder_enum) {
  1776. radeon_encoder->devices |= supported_device;
  1777. return;
  1778. }
  1779. }
  1780. /* add a new one */
  1781. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1782. if (!radeon_encoder)
  1783. return;
  1784. encoder = &radeon_encoder->base;
  1785. switch (rdev->num_crtc) {
  1786. case 1:
  1787. encoder->possible_crtcs = 0x1;
  1788. break;
  1789. case 2:
  1790. default:
  1791. encoder->possible_crtcs = 0x3;
  1792. break;
  1793. case 6:
  1794. encoder->possible_crtcs = 0x3f;
  1795. break;
  1796. }
  1797. radeon_encoder->enc_priv = NULL;
  1798. radeon_encoder->encoder_enum = encoder_enum;
  1799. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1800. radeon_encoder->devices = supported_device;
  1801. radeon_encoder->rmx_type = RMX_OFF;
  1802. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  1803. radeon_encoder->is_ext_encoder = false;
  1804. switch (radeon_encoder->encoder_id) {
  1805. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1806. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1807. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1808. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1809. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1810. radeon_encoder->rmx_type = RMX_FULL;
  1811. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1812. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1813. } else {
  1814. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1815. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1816. if (ASIC_IS_AVIVO(rdev))
  1817. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1818. }
  1819. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1820. break;
  1821. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1822. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1823. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1824. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1825. break;
  1826. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1827. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1828. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1829. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1830. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1831. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1832. break;
  1833. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1834. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1835. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1836. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1837. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1838. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1839. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1840. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1841. radeon_encoder->rmx_type = RMX_FULL;
  1842. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1843. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1844. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  1845. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1846. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1847. } else {
  1848. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1849. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1850. if (ASIC_IS_AVIVO(rdev))
  1851. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1852. }
  1853. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1854. break;
  1855. case ENCODER_OBJECT_ID_SI170B:
  1856. case ENCODER_OBJECT_ID_CH7303:
  1857. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  1858. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  1859. case ENCODER_OBJECT_ID_TITFP513:
  1860. case ENCODER_OBJECT_ID_VT1623:
  1861. case ENCODER_OBJECT_ID_HDMI_SI1930:
  1862. case ENCODER_OBJECT_ID_TRAVIS:
  1863. case ENCODER_OBJECT_ID_NUTMEG:
  1864. /* these are handled by the primary encoders */
  1865. radeon_encoder->is_ext_encoder = true;
  1866. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1867. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1868. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  1869. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1870. else
  1871. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1872. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  1873. break;
  1874. }
  1875. }